blob: f4486580b99f2b50f73d827dd6cd42e129fa75d7 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Eilon Greensteind05c26c2009-01-17 23:26:13 -08003 * Copyright (c) 2007-2009 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
13 * Slowpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
26#include <linux/vmalloc.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/dma-mapping.h>
34#include <linux/bitops.h>
35#include <linux/irq.h>
36#include <linux/delay.h>
37#include <asm/byteorder.h>
38#include <linux/time.h>
39#include <linux/ethtool.h>
40#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080041#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020042#include <net/ip.h>
43#include <net/tcp.h>
44#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070045#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <linux/workqueue.h>
47#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/prefetch.h>
50#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/io.h>
52
53#include "bnx2x_reg.h"
54#include "bnx2x_fw_defs.h"
55#include "bnx2x_hsi.h"
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070056#include "bnx2x_link.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057#include "bnx2x.h"
58#include "bnx2x_init.h"
59
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -080060#define DRV_MODULE_VERSION "1.45.26"
61#define DRV_MODULE_RELDATE "2009/01/26"
Eilon Greenstein34f80b02008-06-23 20:33:01 -070062#define BNX2X_BC_VER 0x040200
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020063
Eilon Greenstein34f80b02008-06-23 20:33:01 -070064/* Time in jiffies before concluding the transmitter is hung */
65#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020066
Andrew Morton53a10562008-02-09 23:16:41 -080067static char version[] __devinitdata =
Eilon Greenstein34f80b02008-06-23 20:33:01 -070068 "Broadcom NetXtreme II 5771x 10Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020069 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
70
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070071MODULE_AUTHOR("Eliezer Tamir");
Eilon Greensteine47d7e62009-01-14 06:44:28 +000072MODULE_DESCRIPTION("Broadcom NetXtreme II BCM57710/57711/57711E Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020073MODULE_LICENSE("GPL");
74MODULE_VERSION(DRV_MODULE_VERSION);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020075
Eilon Greenstein555f6c72009-02-12 08:36:11 +000076static int multi_mode = 1;
77module_param(multi_mode, int, 0);
78
Eilon Greenstein19680c42008-08-13 15:47:33 -070079static int disable_tpa;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020081static int debug;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070082static int load_count[3]; /* 0-common, 1-port0, 2-port1 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020083
Eilon Greenstein19680c42008-08-13 15:47:33 -070084module_param(disable_tpa, int, 0);
Eilon Greenstein8badd272009-02-12 08:36:15 +000085
86static int int_mode;
87module_param(int_mode, int, 0);
88MODULE_PARM_DESC(int_mode, " Force interrupt mode (1 INT#x; 2 MSI)");
89
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020090module_param(poll, int, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020091module_param(debug, int, 0);
Eilon Greenstein19680c42008-08-13 15:47:33 -070092MODULE_PARM_DESC(disable_tpa, "disable the TPA (LRO) feature");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020093MODULE_PARM_DESC(poll, "use polling (for debug)");
Eliezer Tamirc14423f2008-02-28 11:49:42 -080094MODULE_PARM_DESC(debug, "default debug msglevel");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020095
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080096static struct workqueue_struct *bnx2x_wq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020097
98enum bnx2x_board_type {
99 BCM57710 = 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700100 BCM57711 = 1,
101 BCM57711E = 2,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200102};
103
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700104/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800105static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200106 char *name;
107} board_info[] __devinitdata = {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700108 { "Broadcom NetXtreme II BCM57710 XGb" },
109 { "Broadcom NetXtreme II BCM57711 XGb" },
110 { "Broadcom NetXtreme II BCM57711E XGb" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200111};
112
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700113
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200114static const struct pci_device_id bnx2x_pci_tbl[] = {
115 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57710,
116 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57710 },
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700117 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57711,
118 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57711 },
119 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57711E,
120 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57711E },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200121 { 0 }
122};
123
124MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
125
126/****************************************************************************
127* General service functions
128****************************************************************************/
129
130/* used only at init
131 * locking is done by mcp
132 */
133static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
134{
135 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
136 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
137 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
138 PCICFG_VENDOR_ID_OFFSET);
139}
140
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200141static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
142{
143 u32 val;
144
145 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
146 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
147 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
148 PCICFG_VENDOR_ID_OFFSET);
149
150 return val;
151}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200152
153static const u32 dmae_reg_go_c[] = {
154 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
155 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
156 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
157 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
158};
159
160/* copy command into DMAE command memory and set DMAE command go */
161static void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae,
162 int idx)
163{
164 u32 cmd_offset;
165 int i;
166
167 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
168 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
169 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
170
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700171 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
172 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200173 }
174 REG_WR(bp, dmae_reg_go_c[idx], 1);
175}
176
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700177void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
178 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200179{
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700180 struct dmae_command *dmae = &bp->init_dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200181 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700182 int cnt = 200;
183
184 if (!bp->dmae_ready) {
185 u32 *data = bnx2x_sp(bp, wb_data[0]);
186
187 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
188 " using indirect\n", dst_addr, len32);
189 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
190 return;
191 }
192
193 mutex_lock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200194
195 memset(dmae, 0, sizeof(struct dmae_command));
196
197 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
198 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
199 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
200#ifdef __BIG_ENDIAN
201 DMAE_CMD_ENDIANITY_B_DW_SWAP |
202#else
203 DMAE_CMD_ENDIANITY_DW_SWAP |
204#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700205 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
206 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200207 dmae->src_addr_lo = U64_LO(dma_addr);
208 dmae->src_addr_hi = U64_HI(dma_addr);
209 dmae->dst_addr_lo = dst_addr >> 2;
210 dmae->dst_addr_hi = 0;
211 dmae->len = len32;
212 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
213 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700214 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200215
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700216 DP(BNX2X_MSG_OFF, "dmae: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200217 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
218 "dst_addr [%x:%08x (%08x)]\n"
219 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
220 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
221 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo, dst_addr,
222 dmae->comp_addr_hi, dmae->comp_addr_lo, dmae->comp_val);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700223 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200224 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
225 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200226
227 *wb_comp = 0;
228
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700229 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200230
231 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700232
233 while (*wb_comp != DMAE_COMP_VAL) {
234 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
235
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700236 if (!cnt) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200237 BNX2X_ERR("dmae timeout!\n");
238 break;
239 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700240 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700241 /* adjust delay for emulation/FPGA */
242 if (CHIP_REV_IS_SLOW(bp))
243 msleep(100);
244 else
245 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200246 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700247
248 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200249}
250
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700251void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200252{
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700253 struct dmae_command *dmae = &bp->init_dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200254 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700255 int cnt = 200;
256
257 if (!bp->dmae_ready) {
258 u32 *data = bnx2x_sp(bp, wb_data[0]);
259 int i;
260
261 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
262 " using indirect\n", src_addr, len32);
263 for (i = 0; i < len32; i++)
264 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
265 return;
266 }
267
268 mutex_lock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200269
270 memset(bnx2x_sp(bp, wb_data[0]), 0, sizeof(u32) * 4);
271 memset(dmae, 0, sizeof(struct dmae_command));
272
273 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
274 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
275 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
276#ifdef __BIG_ENDIAN
277 DMAE_CMD_ENDIANITY_B_DW_SWAP |
278#else
279 DMAE_CMD_ENDIANITY_DW_SWAP |
280#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700281 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
282 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200283 dmae->src_addr_lo = src_addr >> 2;
284 dmae->src_addr_hi = 0;
285 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
286 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
287 dmae->len = len32;
288 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
289 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700290 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200291
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700292 DP(BNX2X_MSG_OFF, "dmae: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200293 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
294 "dst_addr [%x:%08x (%08x)]\n"
295 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
296 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
297 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo, src_addr,
298 dmae->comp_addr_hi, dmae->comp_addr_lo, dmae->comp_val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200299
300 *wb_comp = 0;
301
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700302 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200303
304 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700305
306 while (*wb_comp != DMAE_COMP_VAL) {
307
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700308 if (!cnt) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200309 BNX2X_ERR("dmae timeout!\n");
310 break;
311 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700312 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700313 /* adjust delay for emulation/FPGA */
314 if (CHIP_REV_IS_SLOW(bp))
315 msleep(100);
316 else
317 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200318 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700319 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200320 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
321 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700322
323 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200324}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200325
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700326/* used only for slowpath so not inlined */
327static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
328{
329 u32 wb_write[2];
330
331 wb_write[0] = val_hi;
332 wb_write[1] = val_lo;
333 REG_WR_DMAE(bp, reg, wb_write, 2);
334}
335
336#ifdef USE_WB_RD
337static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
338{
339 u32 wb_data[2];
340
341 REG_RD_DMAE(bp, reg, wb_data, 2);
342
343 return HILO_U64(wb_data[0], wb_data[1]);
344}
345#endif
346
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200347static int bnx2x_mc_assert(struct bnx2x *bp)
348{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200349 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700350 int i, rc = 0;
351 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200352
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700353 /* XSTORM */
354 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
355 XSTORM_ASSERT_LIST_INDEX_OFFSET);
356 if (last_idx)
357 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200358
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700359 /* print the asserts */
360 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200361
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700362 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
363 XSTORM_ASSERT_LIST_OFFSET(i));
364 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
365 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
366 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
367 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
368 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
369 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200370
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700371 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
372 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
373 " 0x%08x 0x%08x 0x%08x\n",
374 i, row3, row2, row1, row0);
375 rc++;
376 } else {
377 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200378 }
379 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700380
381 /* TSTORM */
382 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
383 TSTORM_ASSERT_LIST_INDEX_OFFSET);
384 if (last_idx)
385 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
386
387 /* print the asserts */
388 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
389
390 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
391 TSTORM_ASSERT_LIST_OFFSET(i));
392 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
393 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
394 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
395 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
396 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
397 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
398
399 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
400 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
401 " 0x%08x 0x%08x 0x%08x\n",
402 i, row3, row2, row1, row0);
403 rc++;
404 } else {
405 break;
406 }
407 }
408
409 /* CSTORM */
410 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
411 CSTORM_ASSERT_LIST_INDEX_OFFSET);
412 if (last_idx)
413 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
414
415 /* print the asserts */
416 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
417
418 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
419 CSTORM_ASSERT_LIST_OFFSET(i));
420 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
421 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
422 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
423 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
424 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
425 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
426
427 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
428 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
429 " 0x%08x 0x%08x 0x%08x\n",
430 i, row3, row2, row1, row0);
431 rc++;
432 } else {
433 break;
434 }
435 }
436
437 /* USTORM */
438 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
439 USTORM_ASSERT_LIST_INDEX_OFFSET);
440 if (last_idx)
441 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
442
443 /* print the asserts */
444 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
445
446 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
447 USTORM_ASSERT_LIST_OFFSET(i));
448 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
449 USTORM_ASSERT_LIST_OFFSET(i) + 4);
450 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
451 USTORM_ASSERT_LIST_OFFSET(i) + 8);
452 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
453 USTORM_ASSERT_LIST_OFFSET(i) + 12);
454
455 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
456 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
457 " 0x%08x 0x%08x 0x%08x\n",
458 i, row3, row2, row1, row0);
459 rc++;
460 } else {
461 break;
462 }
463 }
464
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200465 return rc;
466}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800467
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200468static void bnx2x_fw_dump(struct bnx2x *bp)
469{
470 u32 mark, offset;
471 u32 data[9];
472 int word;
473
474 mark = REG_RD(bp, MCP_REG_MCPR_SCRATCH + 0xf104);
Eliezer Tamir49d66772008-02-28 11:53:13 -0800475 mark = ((mark + 0x3) & ~0x3);
476 printk(KERN_ERR PFX "begin fw dump (mark 0x%x)\n" KERN_ERR, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200477
478 for (offset = mark - 0x08000000; offset <= 0xF900; offset += 0x8*4) {
479 for (word = 0; word < 8; word++)
480 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
481 offset + 4*word));
482 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800483 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200484 }
485 for (offset = 0xF108; offset <= mark - 0x08000000; offset += 0x8*4) {
486 for (word = 0; word < 8; word++)
487 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
488 offset + 4*word));
489 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800490 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200491 }
492 printk("\n" KERN_ERR PFX "end of fw dump\n");
493}
494
495static void bnx2x_panic_dump(struct bnx2x *bp)
496{
497 int i;
498 u16 j, start, end;
499
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700500 bp->stats_state = STATS_STATE_DISABLED;
501 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
502
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200503 BNX2X_ERR("begin crash dump -----------------\n");
504
505 for_each_queue(bp, i) {
506 struct bnx2x_fastpath *fp = &bp->fp[i];
507 struct eth_tx_db_data *hw_prods = fp->hw_tx_prods;
508
509 BNX2X_ERR("queue[%d]: tx_pkt_prod(%x) tx_pkt_cons(%x)"
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700510 " tx_bd_prod(%x) tx_bd_cons(%x) *tx_cons_sb(%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200511 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700512 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700513 BNX2X_ERR(" rx_bd_prod(%x) rx_bd_cons(%x)"
514 " *rx_bd_cons_sb(%x) rx_comp_prod(%x)"
515 " rx_comp_cons(%x) *rx_cons_sb(%x)\n",
516 fp->rx_bd_prod, fp->rx_bd_cons,
517 le16_to_cpu(*fp->rx_bd_cons_sb), fp->rx_comp_prod,
518 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
519 BNX2X_ERR(" rx_sge_prod(%x) last_max_sge(%x)"
520 " fp_c_idx(%x) *sb_c_idx(%x) fp_u_idx(%x)"
521 " *sb_u_idx(%x) bd data(%x,%x)\n",
522 fp->rx_sge_prod, fp->last_max_sge, fp->fp_c_idx,
523 fp->status_blk->c_status_block.status_block_index,
524 fp->fp_u_idx,
525 fp->status_blk->u_status_block.status_block_index,
526 hw_prods->packets_prod, hw_prods->bds_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200527
528 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
529 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
530 for (j = start; j < end; j++) {
531 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
532
533 BNX2X_ERR("packet[%x]=[%p,%x]\n", j,
534 sw_bd->skb, sw_bd->first_bd);
535 }
536
537 start = TX_BD(fp->tx_bd_cons - 10);
538 end = TX_BD(fp->tx_bd_cons + 254);
539 for (j = start; j < end; j++) {
540 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
541
542 BNX2X_ERR("tx_bd[%x]=[%x:%x:%x:%x]\n",
543 j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
544 }
545
546 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
547 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
548 for (j = start; j < end; j++) {
549 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
550 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
551
552 BNX2X_ERR("rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700553 j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200554 }
555
Eilon Greenstein3196a882008-08-13 15:58:49 -0700556 start = RX_SGE(fp->rx_sge_prod);
557 end = RX_SGE(fp->last_max_sge);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700558 for (j = start; j < end; j++) {
559 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
560 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
561
562 BNX2X_ERR("rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
563 j, rx_sge[1], rx_sge[0], sw_page->page);
564 }
565
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200566 start = RCQ_BD(fp->rx_comp_cons - 10);
567 end = RCQ_BD(fp->rx_comp_cons + 503);
568 for (j = start; j < end; j++) {
569 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
570
571 BNX2X_ERR("cqe[%x]=[%x:%x:%x:%x]\n",
572 j, cqe[0], cqe[1], cqe[2], cqe[3]);
573 }
574 }
575
Eliezer Tamir49d66772008-02-28 11:53:13 -0800576 BNX2X_ERR("def_c_idx(%u) def_u_idx(%u) def_x_idx(%u)"
577 " def_t_idx(%u) def_att_idx(%u) attn_state(%u)"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200578 " spq_prod_idx(%u)\n",
Eliezer Tamir49d66772008-02-28 11:53:13 -0800579 bp->def_c_idx, bp->def_u_idx, bp->def_x_idx, bp->def_t_idx,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200580 bp->def_att_idx, bp->attn_state, bp->spq_prod_idx);
581
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700582 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200583 bnx2x_mc_assert(bp);
584 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200585}
586
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800587static void bnx2x_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200588{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700589 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200590 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
591 u32 val = REG_RD(bp, addr);
592 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000593 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200594
595 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000596 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
597 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200598 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
599 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +0000600 } else if (msi) {
601 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
602 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
603 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
604 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200605 } else {
606 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800607 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200608 HC_CONFIG_0_REG_INT_LINE_EN_0 |
609 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800610
Eilon Greenstein8badd272009-02-12 08:36:15 +0000611 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
612 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800613
614 REG_WR(bp, addr, val);
615
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200616 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
617 }
618
Eilon Greenstein8badd272009-02-12 08:36:15 +0000619 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
620 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200621
622 REG_WR(bp, addr, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700623
624 if (CHIP_IS_E1H(bp)) {
625 /* init leading/trailing edge */
626 if (IS_E1HMF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000627 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700628 if (bp->port.pmf)
629 /* enable nig attention */
630 val |= 0x0100;
631 } else
632 val = 0xffff;
633
634 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
635 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
636 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200637}
638
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800639static void bnx2x_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200640{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700641 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200642 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
643 u32 val = REG_RD(bp, addr);
644
645 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
646 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
647 HC_CONFIG_0_REG_INT_LINE_EN_0 |
648 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
649
650 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
651 val, port, addr);
652
Eilon Greenstein8badd272009-02-12 08:36:15 +0000653 /* flush all outstanding writes */
654 mmiowb();
655
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200656 REG_WR(bp, addr, val);
657 if (REG_RD(bp, addr) != val)
658 BNX2X_ERR("BUG! proper val not read from IGU!\n");
659}
660
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700661static void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200662{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200663 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000664 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200665
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700666 /* disable interrupt handling */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200667 atomic_inc(&bp->intr_sem);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700668 if (disable_hw)
669 /* prevent the HW from sending interrupts */
670 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200671
672 /* make sure all ISRs are done */
673 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000674 synchronize_irq(bp->msix_table[0].vector);
675 offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200676 for_each_queue(bp, i)
Eilon Greenstein8badd272009-02-12 08:36:15 +0000677 synchronize_irq(bp->msix_table[i + offset].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200678 } else
679 synchronize_irq(bp->pdev->irq);
680
681 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800682 cancel_delayed_work(&bp->sp_task);
683 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200684}
685
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700686/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200687
688/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700689 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200690 */
691
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700692static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 sb_id,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200693 u8 storm, u16 index, u8 op, u8 update)
694{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700695 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
696 COMMAND_REG_INT_ACK);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200697 struct igu_ack_register igu_ack;
698
699 igu_ack.status_block_index = index;
700 igu_ack.sb_id_and_flags =
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700701 ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200702 (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
703 (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
704 (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
705
Eilon Greenstein5c862842008-08-13 15:51:48 -0700706 DP(BNX2X_MSG_OFF, "write 0x%08x to HC addr 0x%x\n",
707 (*(u32 *)&igu_ack), hc_addr);
708 REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200709}
710
711static inline u16 bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
712{
713 struct host_status_block *fpsb = fp->status_blk;
714 u16 rc = 0;
715
716 barrier(); /* status block is written to by the chip */
717 if (fp->fp_c_idx != fpsb->c_status_block.status_block_index) {
718 fp->fp_c_idx = fpsb->c_status_block.status_block_index;
719 rc |= 1;
720 }
721 if (fp->fp_u_idx != fpsb->u_status_block.status_block_index) {
722 fp->fp_u_idx = fpsb->u_status_block.status_block_index;
723 rc |= 2;
724 }
725 return rc;
726}
727
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200728static u16 bnx2x_ack_int(struct bnx2x *bp)
729{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700730 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
731 COMMAND_REG_SIMD_MASK);
732 u32 result = REG_RD(bp, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200733
Eilon Greenstein5c862842008-08-13 15:51:48 -0700734 DP(BNX2X_MSG_OFF, "read 0x%08x from HC addr 0x%x\n",
735 result, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200736
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200737 return result;
738}
739
740
741/*
742 * fast path service functions
743 */
744
Eilon Greenstein237907c2009-01-14 06:42:44 +0000745static inline int bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
746{
747 u16 tx_cons_sb;
748
749 /* Tell compiler that status block fields can change */
750 barrier();
751 tx_cons_sb = le16_to_cpu(*fp->tx_cons_sb);
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -0800752 return (fp->tx_pkt_cons != tx_cons_sb);
753}
754
755static inline int bnx2x_has_tx_work_unload(struct bnx2x_fastpath *fp)
756{
757 /* Tell compiler that consumer and producer can change */
758 barrier();
759 return (fp->tx_pkt_prod != fp->tx_pkt_cons);
760
Eilon Greenstein237907c2009-01-14 06:42:44 +0000761}
762
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200763/* free skb in the packet ring at pos idx
764 * return idx of last bd freed
765 */
766static u16 bnx2x_free_tx_pkt(struct bnx2x *bp, struct bnx2x_fastpath *fp,
767 u16 idx)
768{
769 struct sw_tx_bd *tx_buf = &fp->tx_buf_ring[idx];
770 struct eth_tx_bd *tx_bd;
771 struct sk_buff *skb = tx_buf->skb;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700772 u16 bd_idx = TX_BD(tx_buf->first_bd), new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200773 int nbd;
774
775 DP(BNX2X_MSG_OFF, "pkt_idx %d buff @(%p)->skb %p\n",
776 idx, tx_buf, skb);
777
778 /* unmap first bd */
779 DP(BNX2X_MSG_OFF, "free bd_idx %d\n", bd_idx);
780 tx_bd = &fp->tx_desc_ring[bd_idx];
781 pci_unmap_single(bp->pdev, BD_UNMAP_ADDR(tx_bd),
782 BD_UNMAP_LEN(tx_bd), PCI_DMA_TODEVICE);
783
784 nbd = le16_to_cpu(tx_bd->nbd) - 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700785 new_cons = nbd + tx_buf->first_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200786#ifdef BNX2X_STOP_ON_ERROR
787 if (nbd > (MAX_SKB_FRAGS + 2)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700788 BNX2X_ERR("BAD nbd!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200789 bnx2x_panic();
790 }
791#endif
792
793 /* Skip a parse bd and the TSO split header bd
794 since they have no mapping */
795 if (nbd)
796 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
797
798 if (tx_bd->bd_flags.as_bitfield & (ETH_TX_BD_FLAGS_IP_CSUM |
799 ETH_TX_BD_FLAGS_TCP_CSUM |
800 ETH_TX_BD_FLAGS_SW_LSO)) {
801 if (--nbd)
802 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
803 tx_bd = &fp->tx_desc_ring[bd_idx];
804 /* is this a TSO split header bd? */
805 if (tx_bd->bd_flags.as_bitfield & ETH_TX_BD_FLAGS_SW_LSO) {
806 if (--nbd)
807 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
808 }
809 }
810
811 /* now free frags */
812 while (nbd > 0) {
813
814 DP(BNX2X_MSG_OFF, "free frag bd_idx %d\n", bd_idx);
815 tx_bd = &fp->tx_desc_ring[bd_idx];
816 pci_unmap_page(bp->pdev, BD_UNMAP_ADDR(tx_bd),
817 BD_UNMAP_LEN(tx_bd), PCI_DMA_TODEVICE);
818 if (--nbd)
819 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
820 }
821
822 /* release skb */
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700823 WARN_ON(!skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200824 dev_kfree_skb(skb);
825 tx_buf->first_bd = 0;
826 tx_buf->skb = NULL;
827
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700828 return new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200829}
830
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700831static inline u16 bnx2x_tx_avail(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200832{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700833 s16 used;
834 u16 prod;
835 u16 cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200836
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700837 barrier(); /* Tell compiler that prod and cons can change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200838 prod = fp->tx_bd_prod;
839 cons = fp->tx_bd_cons;
840
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700841 /* NUM_TX_RINGS = number of "next-page" entries
842 It will be used as a threshold */
843 used = SUB_S16(prod, cons) + (s16)NUM_TX_RINGS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200844
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700845#ifdef BNX2X_STOP_ON_ERROR
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700846 WARN_ON(used < 0);
847 WARN_ON(used > fp->bp->tx_ring_size);
848 WARN_ON((fp->bp->tx_ring_size - used) > MAX_TX_AVAIL);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700849#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200850
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700851 return (s16)(fp->bp->tx_ring_size) - used;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200852}
853
854static void bnx2x_tx_int(struct bnx2x_fastpath *fp, int work)
855{
856 struct bnx2x *bp = fp->bp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000857 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200858 u16 hw_cons, sw_cons, bd_cons = fp->tx_bd_cons;
859 int done = 0;
860
861#ifdef BNX2X_STOP_ON_ERROR
862 if (unlikely(bp->panic))
863 return;
864#endif
865
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000866 txq = netdev_get_tx_queue(bp->dev, fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200867 hw_cons = le16_to_cpu(*fp->tx_cons_sb);
868 sw_cons = fp->tx_pkt_cons;
869
870 while (sw_cons != hw_cons) {
871 u16 pkt_cons;
872
873 pkt_cons = TX_BD(sw_cons);
874
875 /* prefetch(bp->tx_buf_ring[pkt_cons].skb); */
876
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700877 DP(NETIF_MSG_TX_DONE, "hw_cons %u sw_cons %u pkt_cons %u\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200878 hw_cons, sw_cons, pkt_cons);
879
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700880/* if (NEXT_TX_IDX(sw_cons) != hw_cons) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200881 rmb();
882 prefetch(fp->tx_buf_ring[NEXT_TX_IDX(sw_cons)].skb);
883 }
884*/
885 bd_cons = bnx2x_free_tx_pkt(bp, fp, pkt_cons);
886 sw_cons++;
887 done++;
888
889 if (done == work)
890 break;
891 }
892
893 fp->tx_pkt_cons = sw_cons;
894 fp->tx_bd_cons = bd_cons;
895
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000896 /* Need to make the tx_bd_cons update visible to start_xmit()
897 * before checking for netif_tx_queue_stopped(). Without the
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200898 * memory barrier, there is a small possibility that start_xmit()
899 * will miss it and cause the queue to be stopped forever.
900 */
901 smp_mb();
902
903 /* TBD need a thresh? */
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000904 if (unlikely(netif_tx_queue_stopped(txq))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200905
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000906 __netif_tx_lock(txq, smp_processor_id());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200907
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000908 if ((netif_tx_queue_stopped(txq)) &&
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -0700909 (bp->state == BNX2X_STATE_OPEN) &&
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200910 (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3))
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000911 netif_tx_wake_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200912
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000913 __netif_tx_unlock(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200914 }
915}
916
Eilon Greenstein3196a882008-08-13 15:58:49 -0700917
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200918static void bnx2x_sp_event(struct bnx2x_fastpath *fp,
919 union eth_rx_cqe *rr_cqe)
920{
921 struct bnx2x *bp = fp->bp;
922 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
923 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
924
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700925 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200926 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700927 FP_IDX(fp), cid, command, bp->state,
928 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200929
930 bp->spq_left++;
931
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700932 if (FP_IDX(fp)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200933 switch (command | fp->state) {
934 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP |
935 BNX2X_FP_STATE_OPENING):
936 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n",
937 cid);
938 fp->state = BNX2X_FP_STATE_OPEN;
939 break;
940
941 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_FP_STATE_HALTING):
942 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n",
943 cid);
944 fp->state = BNX2X_FP_STATE_HALTED;
945 break;
946
947 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700948 BNX2X_ERR("unexpected MC reply (%d) "
949 "fp->state is %x\n", command, fp->state);
950 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200951 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700952 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200953 return;
954 }
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800955
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200956 switch (command | bp->state) {
957 case (RAMROD_CMD_ID_ETH_PORT_SETUP | BNX2X_STATE_OPENING_WAIT4_PORT):
958 DP(NETIF_MSG_IFUP, "got setup ramrod\n");
959 bp->state = BNX2X_STATE_OPEN;
960 break;
961
962 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_STATE_CLOSING_WAIT4_HALT):
963 DP(NETIF_MSG_IFDOWN, "got halt ramrod\n");
964 bp->state = BNX2X_STATE_CLOSING_WAIT4_DELETE;
965 fp->state = BNX2X_FP_STATE_HALTED;
966 break;
967
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200968 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700969 DP(NETIF_MSG_IFDOWN, "got delete ramrod for MULTI[%d]\n", cid);
Eliezer Tamir49d66772008-02-28 11:53:13 -0800970 bnx2x_fp(bp, cid, state) = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200971 break;
972
Eilon Greenstein3196a882008-08-13 15:58:49 -0700973
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200974 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_OPEN):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700975 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_DIAG):
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200976 DP(NETIF_MSG_IFUP, "got set mac ramrod\n");
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700977 bp->set_mac_pending = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200978 break;
979
Eliezer Tamir49d66772008-02-28 11:53:13 -0800980 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700981 DP(NETIF_MSG_IFDOWN, "got (un)set mac ramrod\n");
Eliezer Tamir49d66772008-02-28 11:53:13 -0800982 break;
983
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200984 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700985 BNX2X_ERR("unexpected MC reply (%d) bp->state is %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200986 command, bp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700987 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200988 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700989 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200990}
991
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700992static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
993 struct bnx2x_fastpath *fp, u16 index)
994{
995 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
996 struct page *page = sw_buf->page;
997 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
998
999 /* Skip "next page" elements */
1000 if (!page)
1001 return;
1002
1003 pci_unmap_page(bp->pdev, pci_unmap_addr(sw_buf, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001004 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001005 __free_pages(page, PAGES_PER_SGE_SHIFT);
1006
1007 sw_buf->page = NULL;
1008 sge->addr_hi = 0;
1009 sge->addr_lo = 0;
1010}
1011
1012static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
1013 struct bnx2x_fastpath *fp, int last)
1014{
1015 int i;
1016
1017 for (i = 0; i < last; i++)
1018 bnx2x_free_rx_sge(bp, fp, i);
1019}
1020
1021static inline int bnx2x_alloc_rx_sge(struct bnx2x *bp,
1022 struct bnx2x_fastpath *fp, u16 index)
1023{
1024 struct page *page = alloc_pages(GFP_ATOMIC, PAGES_PER_SGE_SHIFT);
1025 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1026 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1027 dma_addr_t mapping;
1028
1029 if (unlikely(page == NULL))
1030 return -ENOMEM;
1031
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001032 mapping = pci_map_page(bp->pdev, page, 0, SGE_PAGE_SIZE*PAGES_PER_SGE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001033 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001034 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001035 __free_pages(page, PAGES_PER_SGE_SHIFT);
1036 return -ENOMEM;
1037 }
1038
1039 sw_buf->page = page;
1040 pci_unmap_addr_set(sw_buf, mapping, mapping);
1041
1042 sge->addr_hi = cpu_to_le32(U64_HI(mapping));
1043 sge->addr_lo = cpu_to_le32(U64_LO(mapping));
1044
1045 return 0;
1046}
1047
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001048static inline int bnx2x_alloc_rx_skb(struct bnx2x *bp,
1049 struct bnx2x_fastpath *fp, u16 index)
1050{
1051 struct sk_buff *skb;
1052 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[index];
1053 struct eth_rx_bd *rx_bd = &fp->rx_desc_ring[index];
1054 dma_addr_t mapping;
1055
1056 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1057 if (unlikely(skb == NULL))
1058 return -ENOMEM;
1059
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001060 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001061 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001062 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001063 dev_kfree_skb(skb);
1064 return -ENOMEM;
1065 }
1066
1067 rx_buf->skb = skb;
1068 pci_unmap_addr_set(rx_buf, mapping, mapping);
1069
1070 rx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1071 rx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1072
1073 return 0;
1074}
1075
1076/* note that we are not allocating a new skb,
1077 * we are just moving one from cons to prod
1078 * we are not creating a new mapping,
1079 * so there is no need to check for dma_mapping_error().
1080 */
1081static void bnx2x_reuse_rx_skb(struct bnx2x_fastpath *fp,
1082 struct sk_buff *skb, u16 cons, u16 prod)
1083{
1084 struct bnx2x *bp = fp->bp;
1085 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1086 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1087 struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
1088 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1089
1090 pci_dma_sync_single_for_device(bp->pdev,
1091 pci_unmap_addr(cons_rx_buf, mapping),
1092 bp->rx_offset + RX_COPY_THRESH,
1093 PCI_DMA_FROMDEVICE);
1094
1095 prod_rx_buf->skb = cons_rx_buf->skb;
1096 pci_unmap_addr_set(prod_rx_buf, mapping,
1097 pci_unmap_addr(cons_rx_buf, mapping));
1098 *prod_bd = *cons_bd;
1099}
1100
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001101static inline void bnx2x_update_last_max_sge(struct bnx2x_fastpath *fp,
1102 u16 idx)
1103{
1104 u16 last_max = fp->last_max_sge;
1105
1106 if (SUB_S16(idx, last_max) > 0)
1107 fp->last_max_sge = idx;
1108}
1109
1110static void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
1111{
1112 int i, j;
1113
1114 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
1115 int idx = RX_SGE_CNT * i - 1;
1116
1117 for (j = 0; j < 2; j++) {
1118 SGE_MASK_CLEAR_BIT(fp, idx);
1119 idx--;
1120 }
1121 }
1122}
1123
1124static void bnx2x_update_sge_prod(struct bnx2x_fastpath *fp,
1125 struct eth_fast_path_rx_cqe *fp_cqe)
1126{
1127 struct bnx2x *bp = fp->bp;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001128 u16 sge_len = SGE_PAGE_ALIGN(le16_to_cpu(fp_cqe->pkt_len) -
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001129 le16_to_cpu(fp_cqe->len_on_bd)) >>
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001130 SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001131 u16 last_max, last_elem, first_elem;
1132 u16 delta = 0;
1133 u16 i;
1134
1135 if (!sge_len)
1136 return;
1137
1138 /* First mark all used pages */
1139 for (i = 0; i < sge_len; i++)
1140 SGE_MASK_CLEAR_BIT(fp, RX_SGE(le16_to_cpu(fp_cqe->sgl[i])));
1141
1142 DP(NETIF_MSG_RX_STATUS, "fp_cqe->sgl[%d] = %d\n",
1143 sge_len - 1, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1144
1145 /* Here we assume that the last SGE index is the biggest */
1146 prefetch((void *)(fp->sge_mask));
1147 bnx2x_update_last_max_sge(fp, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1148
1149 last_max = RX_SGE(fp->last_max_sge);
1150 last_elem = last_max >> RX_SGE_MASK_ELEM_SHIFT;
1151 first_elem = RX_SGE(fp->rx_sge_prod) >> RX_SGE_MASK_ELEM_SHIFT;
1152
1153 /* If ring is not full */
1154 if (last_elem + 1 != first_elem)
1155 last_elem++;
1156
1157 /* Now update the prod */
1158 for (i = first_elem; i != last_elem; i = NEXT_SGE_MASK_ELEM(i)) {
1159 if (likely(fp->sge_mask[i]))
1160 break;
1161
1162 fp->sge_mask[i] = RX_SGE_MASK_ELEM_ONE_MASK;
1163 delta += RX_SGE_MASK_ELEM_SZ;
1164 }
1165
1166 if (delta > 0) {
1167 fp->rx_sge_prod += delta;
1168 /* clear page-end entries */
1169 bnx2x_clear_sge_mask_next_elems(fp);
1170 }
1171
1172 DP(NETIF_MSG_RX_STATUS,
1173 "fp->last_max_sge = %d fp->rx_sge_prod = %d\n",
1174 fp->last_max_sge, fp->rx_sge_prod);
1175}
1176
1177static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
1178{
1179 /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
1180 memset(fp->sge_mask, 0xff,
1181 (NUM_RX_SGE >> RX_SGE_MASK_ELEM_SHIFT)*sizeof(u64));
1182
Eilon Greenstein33471622008-08-13 15:59:08 -07001183 /* Clear the two last indices in the page to 1:
1184 these are the indices that correspond to the "next" element,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001185 hence will never be indicated and should be removed from
1186 the calculations. */
1187 bnx2x_clear_sge_mask_next_elems(fp);
1188}
1189
1190static void bnx2x_tpa_start(struct bnx2x_fastpath *fp, u16 queue,
1191 struct sk_buff *skb, u16 cons, u16 prod)
1192{
1193 struct bnx2x *bp = fp->bp;
1194 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1195 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1196 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1197 dma_addr_t mapping;
1198
1199 /* move empty skb from pool to prod and map it */
1200 prod_rx_buf->skb = fp->tpa_pool[queue].skb;
1201 mapping = pci_map_single(bp->pdev, fp->tpa_pool[queue].skb->data,
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001202 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001203 pci_unmap_addr_set(prod_rx_buf, mapping, mapping);
1204
1205 /* move partial skb from cons to pool (don't unmap yet) */
1206 fp->tpa_pool[queue] = *cons_rx_buf;
1207
1208 /* mark bin state as start - print error if current state != stop */
1209 if (fp->tpa_state[queue] != BNX2X_TPA_STOP)
1210 BNX2X_ERR("start of bin not in stop [%d]\n", queue);
1211
1212 fp->tpa_state[queue] = BNX2X_TPA_START;
1213
1214 /* point prod_bd to new skb */
1215 prod_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1216 prod_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1217
1218#ifdef BNX2X_STOP_ON_ERROR
1219 fp->tpa_queue_used |= (1 << queue);
1220#ifdef __powerpc64__
1221 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%lx\n",
1222#else
1223 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%llx\n",
1224#endif
1225 fp->tpa_queue_used);
1226#endif
1227}
1228
1229static int bnx2x_fill_frag_skb(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1230 struct sk_buff *skb,
1231 struct eth_fast_path_rx_cqe *fp_cqe,
1232 u16 cqe_idx)
1233{
1234 struct sw_rx_page *rx_pg, old_rx_pg;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001235 u16 len_on_bd = le16_to_cpu(fp_cqe->len_on_bd);
1236 u32 i, frag_len, frag_size, pages;
1237 int err;
1238 int j;
1239
1240 frag_size = le16_to_cpu(fp_cqe->pkt_len) - len_on_bd;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001241 pages = SGE_PAGE_ALIGN(frag_size) >> SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001242
1243 /* This is needed in order to enable forwarding support */
1244 if (frag_size)
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001245 skb_shinfo(skb)->gso_size = min((u32)SGE_PAGE_SIZE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001246 max(frag_size, (u32)len_on_bd));
1247
1248#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001249 if (pages >
1250 min((u32)8, (u32)MAX_SKB_FRAGS) * SGE_PAGE_SIZE * PAGES_PER_SGE) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001251 BNX2X_ERR("SGL length is too long: %d. CQE index is %d\n",
1252 pages, cqe_idx);
1253 BNX2X_ERR("fp_cqe->pkt_len = %d fp_cqe->len_on_bd = %d\n",
1254 fp_cqe->pkt_len, len_on_bd);
1255 bnx2x_panic();
1256 return -EINVAL;
1257 }
1258#endif
1259
1260 /* Run through the SGL and compose the fragmented skb */
1261 for (i = 0, j = 0; i < pages; i += PAGES_PER_SGE, j++) {
1262 u16 sge_idx = RX_SGE(le16_to_cpu(fp_cqe->sgl[j]));
1263
1264 /* FW gives the indices of the SGE as if the ring is an array
1265 (meaning that "next" element will consume 2 indices) */
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001266 frag_len = min(frag_size, (u32)(SGE_PAGE_SIZE*PAGES_PER_SGE));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001267 rx_pg = &fp->rx_page_ring[sge_idx];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001268 old_rx_pg = *rx_pg;
1269
1270 /* If we fail to allocate a substitute page, we simply stop
1271 where we are and drop the whole packet */
1272 err = bnx2x_alloc_rx_sge(bp, fp, sge_idx);
1273 if (unlikely(err)) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00001274 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001275 return err;
1276 }
1277
1278 /* Unmap the page as we r going to pass it to the stack */
1279 pci_unmap_page(bp->pdev, pci_unmap_addr(&old_rx_pg, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001280 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001281
1282 /* Add one frag and update the appropriate fields in the skb */
1283 skb_fill_page_desc(skb, j, old_rx_pg.page, 0, frag_len);
1284
1285 skb->data_len += frag_len;
1286 skb->truesize += frag_len;
1287 skb->len += frag_len;
1288
1289 frag_size -= frag_len;
1290 }
1291
1292 return 0;
1293}
1294
1295static void bnx2x_tpa_stop(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1296 u16 queue, int pad, int len, union eth_rx_cqe *cqe,
1297 u16 cqe_idx)
1298{
1299 struct sw_rx_bd *rx_buf = &fp->tpa_pool[queue];
1300 struct sk_buff *skb = rx_buf->skb;
1301 /* alloc new skb */
1302 struct sk_buff *new_skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1303
1304 /* Unmap skb in the pool anyway, as we are going to change
1305 pool entry status to BNX2X_TPA_STOP even if new skb allocation
1306 fails. */
1307 pci_unmap_single(bp->pdev, pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001308 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001309
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001310 if (likely(new_skb)) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001311 /* fix ip xsum and give it to the stack */
1312 /* (no need to map the new skb) */
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001313#ifdef BCM_VLAN
1314 int is_vlan_cqe =
1315 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1316 PARSING_FLAGS_VLAN);
1317 int is_not_hwaccel_vlan_cqe =
1318 (is_vlan_cqe && (!(bp->flags & HW_VLAN_RX_FLAG)));
1319#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001320
1321 prefetch(skb);
1322 prefetch(((char *)(skb)) + 128);
1323
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001324#ifdef BNX2X_STOP_ON_ERROR
1325 if (pad + len > bp->rx_buf_size) {
1326 BNX2X_ERR("skb_put is about to fail... "
1327 "pad %d len %d rx_buf_size %d\n",
1328 pad, len, bp->rx_buf_size);
1329 bnx2x_panic();
1330 return;
1331 }
1332#endif
1333
1334 skb_reserve(skb, pad);
1335 skb_put(skb, len);
1336
1337 skb->protocol = eth_type_trans(skb, bp->dev);
1338 skb->ip_summed = CHECKSUM_UNNECESSARY;
1339
1340 {
1341 struct iphdr *iph;
1342
1343 iph = (struct iphdr *)skb->data;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001344#ifdef BCM_VLAN
1345 /* If there is no Rx VLAN offloading -
1346 take VLAN tag into an account */
1347 if (unlikely(is_not_hwaccel_vlan_cqe))
1348 iph = (struct iphdr *)((u8 *)iph + VLAN_HLEN);
1349#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001350 iph->check = 0;
1351 iph->check = ip_fast_csum((u8 *)iph, iph->ihl);
1352 }
1353
1354 if (!bnx2x_fill_frag_skb(bp, fp, skb,
1355 &cqe->fast_path_cqe, cqe_idx)) {
1356#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001357 if ((bp->vlgrp != NULL) && is_vlan_cqe &&
1358 (!is_not_hwaccel_vlan_cqe))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001359 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1360 le16_to_cpu(cqe->fast_path_cqe.
1361 vlan_tag));
1362 else
1363#endif
1364 netif_receive_skb(skb);
1365 } else {
1366 DP(NETIF_MSG_RX_STATUS, "Failed to allocate new pages"
1367 " - dropping packet!\n");
1368 dev_kfree_skb(skb);
1369 }
1370
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001371
1372 /* put new skb in bin */
1373 fp->tpa_pool[queue].skb = new_skb;
1374
1375 } else {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001376 /* else drop the packet and keep the buffer in the bin */
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001377 DP(NETIF_MSG_RX_STATUS,
1378 "Failed to allocate new skb - dropping packet!\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001379 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001380 }
1381
1382 fp->tpa_state[queue] = BNX2X_TPA_STOP;
1383}
1384
1385static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
1386 struct bnx2x_fastpath *fp,
1387 u16 bd_prod, u16 rx_comp_prod,
1388 u16 rx_sge_prod)
1389{
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001390 struct ustorm_eth_rx_producers rx_prods = {0};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001391 int i;
1392
1393 /* Update producers */
1394 rx_prods.bd_prod = bd_prod;
1395 rx_prods.cqe_prod = rx_comp_prod;
1396 rx_prods.sge_prod = rx_sge_prod;
1397
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001398 /*
1399 * Make sure that the BD and SGE data is updated before updating the
1400 * producers since FW might read the BD/SGE right after the producer
1401 * is updated.
1402 * This is only applicable for weak-ordered memory model archs such
1403 * as IA-64. The following barrier is also mandatory since FW will
1404 * assumes BDs must have buffers.
1405 */
1406 wmb();
1407
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001408 for (i = 0; i < sizeof(struct ustorm_eth_rx_producers)/4; i++)
1409 REG_WR(bp, BAR_USTRORM_INTMEM +
1410 USTORM_RX_PRODS_OFFSET(BP_PORT(bp), FP_CL_ID(fp)) + i*4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001411 ((u32 *)&rx_prods)[i]);
1412
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001413 mmiowb(); /* keep prod updates ordered */
1414
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001415 DP(NETIF_MSG_RX_STATUS,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001416 "queue[%d]: wrote bd_prod %u cqe_prod %u sge_prod %u\n",
1417 fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001418}
1419
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001420static int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget)
1421{
1422 struct bnx2x *bp = fp->bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001423 u16 bd_cons, bd_prod, bd_prod_fw, comp_ring_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001424 u16 hw_comp_cons, sw_comp_cons, sw_comp_prod;
1425 int rx_pkt = 0;
1426
1427#ifdef BNX2X_STOP_ON_ERROR
1428 if (unlikely(bp->panic))
1429 return 0;
1430#endif
1431
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001432 /* CQ "next element" is of the size of the regular element,
1433 that's why it's ok here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001434 hw_comp_cons = le16_to_cpu(*fp->rx_cons_sb);
1435 if ((hw_comp_cons & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
1436 hw_comp_cons++;
1437
1438 bd_cons = fp->rx_bd_cons;
1439 bd_prod = fp->rx_bd_prod;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001440 bd_prod_fw = bd_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001441 sw_comp_cons = fp->rx_comp_cons;
1442 sw_comp_prod = fp->rx_comp_prod;
1443
1444 /* Memory barrier necessary as speculative reads of the rx
1445 * buffer can be ahead of the index in the status block
1446 */
1447 rmb();
1448
1449 DP(NETIF_MSG_RX_STATUS,
1450 "queue[%d]: hw_comp_cons %u sw_comp_cons %u\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001451 FP_IDX(fp), hw_comp_cons, sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001452
1453 while (sw_comp_cons != hw_comp_cons) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001454 struct sw_rx_bd *rx_buf = NULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001455 struct sk_buff *skb;
1456 union eth_rx_cqe *cqe;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001457 u8 cqe_fp_flags;
1458 u16 len, pad;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001459
1460 comp_ring_cons = RCQ_BD(sw_comp_cons);
1461 bd_prod = RX_BD(bd_prod);
1462 bd_cons = RX_BD(bd_cons);
1463
1464 cqe = &fp->rx_comp_ring[comp_ring_cons];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001465 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001466
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001467 DP(NETIF_MSG_RX_STATUS, "CQE type %x err %x status %x"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001468 " queue %x vlan %x len %u\n", CQE_TYPE(cqe_fp_flags),
1469 cqe_fp_flags, cqe->fast_path_cqe.status_flags,
Eilon Greenstein68d59482009-01-14 21:27:36 -08001470 le32_to_cpu(cqe->fast_path_cqe.rss_hash_result),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001471 le16_to_cpu(cqe->fast_path_cqe.vlan_tag),
1472 le16_to_cpu(cqe->fast_path_cqe.pkt_len));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001473
1474 /* is this a slowpath msg? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001475 if (unlikely(CQE_TYPE(cqe_fp_flags))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001476 bnx2x_sp_event(fp, cqe);
1477 goto next_cqe;
1478
1479 /* this is an rx packet */
1480 } else {
1481 rx_buf = &fp->rx_buf_ring[bd_cons];
1482 skb = rx_buf->skb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001483 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
1484 pad = cqe->fast_path_cqe.placement_offset;
1485
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001486 /* If CQE is marked both TPA_START and TPA_END
1487 it is a non-TPA CQE */
1488 if ((!fp->disable_tpa) &&
1489 (TPA_TYPE(cqe_fp_flags) !=
1490 (TPA_TYPE_START | TPA_TYPE_END))) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07001491 u16 queue = cqe->fast_path_cqe.queue_index;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001492
1493 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_START) {
1494 DP(NETIF_MSG_RX_STATUS,
1495 "calling tpa_start on queue %d\n",
1496 queue);
1497
1498 bnx2x_tpa_start(fp, queue, skb,
1499 bd_cons, bd_prod);
1500 goto next_rx;
1501 }
1502
1503 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_END) {
1504 DP(NETIF_MSG_RX_STATUS,
1505 "calling tpa_stop on queue %d\n",
1506 queue);
1507
1508 if (!BNX2X_RX_SUM_FIX(cqe))
1509 BNX2X_ERR("STOP on none TCP "
1510 "data\n");
1511
1512 /* This is a size of the linear data
1513 on this skb */
1514 len = le16_to_cpu(cqe->fast_path_cqe.
1515 len_on_bd);
1516 bnx2x_tpa_stop(bp, fp, queue, pad,
1517 len, cqe, comp_ring_cons);
1518#ifdef BNX2X_STOP_ON_ERROR
1519 if (bp->panic)
1520 return -EINVAL;
1521#endif
1522
1523 bnx2x_update_sge_prod(fp,
1524 &cqe->fast_path_cqe);
1525 goto next_cqe;
1526 }
1527 }
1528
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001529 pci_dma_sync_single_for_device(bp->pdev,
1530 pci_unmap_addr(rx_buf, mapping),
1531 pad + RX_COPY_THRESH,
1532 PCI_DMA_FROMDEVICE);
1533 prefetch(skb);
1534 prefetch(((char *)(skb)) + 128);
1535
1536 /* is this an error packet? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001537 if (unlikely(cqe_fp_flags & ETH_RX_ERROR_FALGS)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001538 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001539 "ERROR flags %x rx packet %u\n",
1540 cqe_fp_flags, sw_comp_cons);
Eilon Greensteinde832a52009-02-12 08:36:33 +00001541 fp->eth_q_stats.rx_err_discard_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001542 goto reuse_rx;
1543 }
1544
1545 /* Since we don't have a jumbo ring
1546 * copy small packets if mtu > 1500
1547 */
1548 if ((bp->dev->mtu > ETH_MAX_PACKET_SIZE) &&
1549 (len <= RX_COPY_THRESH)) {
1550 struct sk_buff *new_skb;
1551
1552 new_skb = netdev_alloc_skb(bp->dev,
1553 len + pad);
1554 if (new_skb == NULL) {
1555 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001556 "ERROR packet dropped "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001557 "because of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001558 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001559 goto reuse_rx;
1560 }
1561
1562 /* aligned copy */
1563 skb_copy_from_linear_data_offset(skb, pad,
1564 new_skb->data + pad, len);
1565 skb_reserve(new_skb, pad);
1566 skb_put(new_skb, len);
1567
1568 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1569
1570 skb = new_skb;
1571
1572 } else if (bnx2x_alloc_rx_skb(bp, fp, bd_prod) == 0) {
1573 pci_unmap_single(bp->pdev,
1574 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001575 bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001576 PCI_DMA_FROMDEVICE);
1577 skb_reserve(skb, pad);
1578 skb_put(skb, len);
1579
1580 } else {
1581 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001582 "ERROR packet dropped because "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001583 "of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001584 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001585reuse_rx:
1586 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1587 goto next_rx;
1588 }
1589
1590 skb->protocol = eth_type_trans(skb, bp->dev);
1591
1592 skb->ip_summed = CHECKSUM_NONE;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001593 if (bp->rx_csum) {
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -07001594 if (likely(BNX2X_RX_CSUM_OK(cqe)))
1595 skb->ip_summed = CHECKSUM_UNNECESSARY;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001596 else
Eilon Greensteinde832a52009-02-12 08:36:33 +00001597 fp->eth_q_stats.hw_csum_err++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001598 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001599 }
1600
Eilon Greenstein748e5432009-02-12 08:36:37 +00001601 skb_record_rx_queue(skb, fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001602#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001603 if ((bp->vlgrp != NULL) && (bp->flags & HW_VLAN_RX_FLAG) &&
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001604 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1605 PARSING_FLAGS_VLAN))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001606 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1607 le16_to_cpu(cqe->fast_path_cqe.vlan_tag));
1608 else
1609#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001610 netif_receive_skb(skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001611
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001612
1613next_rx:
1614 rx_buf->skb = NULL;
1615
1616 bd_cons = NEXT_RX_IDX(bd_cons);
1617 bd_prod = NEXT_RX_IDX(bd_prod);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001618 bd_prod_fw = NEXT_RX_IDX(bd_prod_fw);
1619 rx_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001620next_cqe:
1621 sw_comp_prod = NEXT_RCQ_IDX(sw_comp_prod);
1622 sw_comp_cons = NEXT_RCQ_IDX(sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001623
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001624 if (rx_pkt == budget)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001625 break;
1626 } /* while */
1627
1628 fp->rx_bd_cons = bd_cons;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001629 fp->rx_bd_prod = bd_prod_fw;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001630 fp->rx_comp_cons = sw_comp_cons;
1631 fp->rx_comp_prod = sw_comp_prod;
1632
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001633 /* Update producers */
1634 bnx2x_update_rx_prod(bp, fp, bd_prod_fw, sw_comp_prod,
1635 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001636
1637 fp->rx_pkt += rx_pkt;
1638 fp->rx_calls++;
1639
1640 return rx_pkt;
1641}
1642
1643static irqreturn_t bnx2x_msix_fp_int(int irq, void *fp_cookie)
1644{
1645 struct bnx2x_fastpath *fp = fp_cookie;
1646 struct bnx2x *bp = fp->bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001647 int index = FP_IDX(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001648
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07001649 /* Return here if interrupt is disabled */
1650 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1651 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1652 return IRQ_HANDLED;
1653 }
1654
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001655 DP(BNX2X_MSG_FP, "got an MSI-X interrupt on IDX:SB [%d:%d]\n",
1656 index, FP_SB_ID(fp));
1657 bnx2x_ack_sb(bp, FP_SB_ID(fp), USTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001658
1659#ifdef BNX2X_STOP_ON_ERROR
1660 if (unlikely(bp->panic))
1661 return IRQ_HANDLED;
1662#endif
1663
1664 prefetch(fp->rx_cons_sb);
1665 prefetch(fp->tx_cons_sb);
1666 prefetch(&fp->status_blk->c_status_block.status_block_index);
1667 prefetch(&fp->status_blk->u_status_block.status_block_index);
1668
Ben Hutchings288379f2009-01-19 16:43:59 -08001669 napi_schedule(&bnx2x_fp(bp, index, napi));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001670
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001671 return IRQ_HANDLED;
1672}
1673
1674static irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
1675{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001676 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001677 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001678 u16 mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001679
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001680 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001681 if (unlikely(status == 0)) {
1682 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1683 return IRQ_NONE;
1684 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001685 DP(NETIF_MSG_INTR, "got an interrupt status %u\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001686
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001687 /* Return here if interrupt is disabled */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001688 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1689 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1690 return IRQ_HANDLED;
1691 }
1692
Eilon Greenstein3196a882008-08-13 15:58:49 -07001693#ifdef BNX2X_STOP_ON_ERROR
1694 if (unlikely(bp->panic))
1695 return IRQ_HANDLED;
1696#endif
1697
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001698 mask = 0x2 << bp->fp[0].sb_id;
1699 if (status & mask) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001700 struct bnx2x_fastpath *fp = &bp->fp[0];
1701
1702 prefetch(fp->rx_cons_sb);
1703 prefetch(fp->tx_cons_sb);
1704 prefetch(&fp->status_blk->c_status_block.status_block_index);
1705 prefetch(&fp->status_blk->u_status_block.status_block_index);
1706
Ben Hutchings288379f2009-01-19 16:43:59 -08001707 napi_schedule(&bnx2x_fp(bp, 0, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001708
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001709 status &= ~mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001710 }
1711
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001712
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001713 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001714 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001715
1716 status &= ~0x1;
1717 if (!status)
1718 return IRQ_HANDLED;
1719 }
1720
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001721 if (status)
1722 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status %u)\n",
1723 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001724
1725 return IRQ_HANDLED;
1726}
1727
1728/* end of fast path */
1729
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001730static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001731
1732/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001733
1734/*
1735 * General service functions
1736 */
1737
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001738static int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001739{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001740 u32 lock_status;
1741 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001742 int func = BP_FUNC(bp);
1743 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001744 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001745
1746 /* Validating that the resource is within range */
1747 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1748 DP(NETIF_MSG_HW,
1749 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1750 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1751 return -EINVAL;
1752 }
1753
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001754 if (func <= 5) {
1755 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1756 } else {
1757 hw_lock_control_reg =
1758 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1759 }
1760
Eliezer Tamirf1410642008-02-28 11:51:50 -08001761 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001762 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001763 if (lock_status & resource_bit) {
1764 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1765 lock_status, resource_bit);
1766 return -EEXIST;
1767 }
1768
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001769 /* Try for 5 second every 5ms */
1770 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001771 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001772 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1773 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001774 if (lock_status & resource_bit)
1775 return 0;
1776
1777 msleep(5);
1778 }
1779 DP(NETIF_MSG_HW, "Timeout\n");
1780 return -EAGAIN;
1781}
1782
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001783static int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001784{
1785 u32 lock_status;
1786 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001787 int func = BP_FUNC(bp);
1788 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001789
1790 /* Validating that the resource is within range */
1791 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1792 DP(NETIF_MSG_HW,
1793 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1794 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1795 return -EINVAL;
1796 }
1797
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001798 if (func <= 5) {
1799 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1800 } else {
1801 hw_lock_control_reg =
1802 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1803 }
1804
Eliezer Tamirf1410642008-02-28 11:51:50 -08001805 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001806 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001807 if (!(lock_status & resource_bit)) {
1808 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1809 lock_status, resource_bit);
1810 return -EFAULT;
1811 }
1812
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001813 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001814 return 0;
1815}
1816
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001817/* HW Lock for shared dual port PHYs */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001818static void bnx2x_acquire_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001819{
1820 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
1821
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001822 mutex_lock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001823
1824 if ((ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072) ||
1825 (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073))
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001826 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_8072_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001827}
1828
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001829static void bnx2x_release_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001830{
1831 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
1832
1833 if ((ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072) ||
1834 (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073))
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001835 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_8072_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001836
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001837 mutex_unlock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001838}
1839
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001840int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001841{
1842 /* The GPIO should be swapped if swap register is set and active */
1843 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001844 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001845 int gpio_shift = gpio_num +
1846 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1847 u32 gpio_mask = (1 << gpio_shift);
1848 u32 gpio_reg;
1849
1850 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1851 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1852 return -EINVAL;
1853 }
1854
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001855 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001856 /* read GPIO and mask except the float bits */
1857 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1858
1859 switch (mode) {
1860 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1861 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
1862 gpio_num, gpio_shift);
1863 /* clear FLOAT and set CLR */
1864 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1865 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1866 break;
1867
1868 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1869 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
1870 gpio_num, gpio_shift);
1871 /* clear FLOAT and set SET */
1872 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1873 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1874 break;
1875
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001876 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001877 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
1878 gpio_num, gpio_shift);
1879 /* set FLOAT */
1880 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1881 break;
1882
1883 default:
1884 break;
1885 }
1886
1887 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001888 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001889
1890 return 0;
1891}
1892
1893static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
1894{
1895 u32 spio_mask = (1 << spio_num);
1896 u32 spio_reg;
1897
1898 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
1899 (spio_num > MISC_REGISTERS_SPIO_7)) {
1900 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
1901 return -EINVAL;
1902 }
1903
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001904 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001905 /* read SPIO and mask except the float bits */
1906 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
1907
1908 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07001909 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001910 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
1911 /* clear FLOAT and set CLR */
1912 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1913 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
1914 break;
1915
Eilon Greenstein6378c022008-08-13 15:59:25 -07001916 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001917 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
1918 /* clear FLOAT and set SET */
1919 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1920 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
1921 break;
1922
1923 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
1924 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
1925 /* set FLOAT */
1926 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1927 break;
1928
1929 default:
1930 break;
1931 }
1932
1933 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001934 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001935
1936 return 0;
1937}
1938
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001939static void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001940{
Eilon Greensteinad33ea32009-01-14 21:24:57 -08001941 switch (bp->link_vars.ieee_fc &
1942 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001943 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001944 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001945 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001946 break;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001947 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001948 bp->port.advertising |= (ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001949 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001950 break;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001951 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001952 bp->port.advertising |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001953 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001954 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001955 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001956 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001957 break;
1958 }
1959}
1960
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001961static void bnx2x_link_report(struct bnx2x *bp)
1962{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001963 if (bp->link_vars.link_up) {
1964 if (bp->state == BNX2X_STATE_OPEN)
1965 netif_carrier_on(bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001966 printk(KERN_INFO PFX "%s NIC Link is Up, ", bp->dev->name);
1967
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001968 printk("%d Mbps ", bp->link_vars.line_speed);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001969
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001970 if (bp->link_vars.duplex == DUPLEX_FULL)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001971 printk("full duplex");
1972 else
1973 printk("half duplex");
1974
David S. Millerc0700f92008-12-16 23:53:20 -08001975 if (bp->link_vars.flow_ctrl != BNX2X_FLOW_CTRL_NONE) {
1976 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001977 printk(", receive ");
David S. Millerc0700f92008-12-16 23:53:20 -08001978 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001979 printk("& transmit ");
1980 } else {
1981 printk(", transmit ");
1982 }
1983 printk("flow control ON");
1984 }
1985 printk("\n");
1986
1987 } else { /* link_down */
1988 netif_carrier_off(bp->dev);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001989 printk(KERN_ERR PFX "%s NIC Link is Down\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001990 }
1991}
1992
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001993static u8 bnx2x_initial_phy_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001994{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001995 if (!BP_NOMCP(bp)) {
1996 u8 rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001997
Eilon Greenstein19680c42008-08-13 15:47:33 -07001998 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001999 /* It is recommended to turn off RX FC for jumbo frames
2000 for better performance */
2001 if (IS_E1HMF(bp))
David S. Millerc0700f92008-12-16 23:53:20 -08002002 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002003 else if (bp->dev->mtu > 5000)
David S. Millerc0700f92008-12-16 23:53:20 -08002004 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002005 else
David S. Millerc0700f92008-12-16 23:53:20 -08002006 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002007
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002008 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002009 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002010 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002011
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002012 bnx2x_calc_fc_adv(bp);
2013
Eilon Greenstein19680c42008-08-13 15:47:33 -07002014 if (bp->link_vars.link_up)
2015 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002016
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002017
Eilon Greenstein19680c42008-08-13 15:47:33 -07002018 return rc;
2019 }
2020 BNX2X_ERR("Bootcode is missing -not initializing link\n");
2021 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002022}
2023
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002024static void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002025{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002026 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002027 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002028 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002029 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002030
Eilon Greenstein19680c42008-08-13 15:47:33 -07002031 bnx2x_calc_fc_adv(bp);
2032 } else
2033 BNX2X_ERR("Bootcode is missing -not setting link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002034}
2035
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002036static void bnx2x__link_reset(struct bnx2x *bp)
2037{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002038 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002039 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002040 bnx2x_link_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002041 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002042 } else
2043 BNX2X_ERR("Bootcode is missing -not resetting link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002044}
2045
2046static u8 bnx2x_link_test(struct bnx2x *bp)
2047{
2048 u8 rc;
2049
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002050 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002051 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002052 bnx2x_release_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002053
2054 return rc;
2055}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002056
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002057static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002058{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002059 u32 r_param = bp->link_vars.line_speed / 8;
2060 u32 fair_periodic_timeout_usec;
2061 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002062
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002063 memset(&(bp->cmng.rs_vars), 0,
2064 sizeof(struct rate_shaping_vars_per_port));
2065 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002066
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002067 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
2068 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002069
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002070 /* this is the threshold below which no timer arming will occur
2071 1.25 coefficient is for the threshold to be a little bigger
2072 than the real time, to compensate for timer in-accuracy */
2073 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002074 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
2075
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002076 /* resolution of fairness timer */
2077 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
2078 /* for 10G it is 1000usec. for 1G it is 10000usec. */
2079 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002080
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002081 /* this is the threshold below which we won't arm the timer anymore */
2082 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002083
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002084 /* we multiply by 1e3/8 to get bytes/msec.
2085 We don't want the credits to pass a credit
2086 of the t_fair*FAIR_MEM (algorithm resolution) */
2087 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
2088 /* since each tick is 4 usec */
2089 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002090}
2091
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002092static void bnx2x_init_vn_minmax(struct bnx2x *bp, int func)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002093{
2094 struct rate_shaping_vars_per_vn m_rs_vn;
2095 struct fairness_vars_per_vn m_fair_vn;
2096 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
2097 u16 vn_min_rate, vn_max_rate;
2098 int i;
2099
2100 /* If function is hidden - set min and max to zeroes */
2101 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
2102 vn_min_rate = 0;
2103 vn_max_rate = 0;
2104
2105 } else {
2106 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2107 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002108 /* If fairness is enabled (not all min rates are zeroes) and
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002109 if current min rate is zero - set it to 1.
Eilon Greenstein33471622008-08-13 15:59:08 -07002110 This is a requirement of the algorithm. */
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002111 if (bp->vn_weight_sum && (vn_min_rate == 0))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002112 vn_min_rate = DEF_MIN_RATE;
2113 vn_max_rate = ((vn_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
2114 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
2115 }
2116
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002117 DP(NETIF_MSG_IFUP,
2118 "func %d: vn_min_rate=%d vn_max_rate=%d vn_weight_sum=%d\n",
2119 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002120
2121 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
2122 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
2123
2124 /* global vn counter - maximal Mbps for this vn */
2125 m_rs_vn.vn_counter.rate = vn_max_rate;
2126
2127 /* quota - number of bytes transmitted in this period */
2128 m_rs_vn.vn_counter.quota =
2129 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
2130
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002131 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002132 /* credit for each period of the fairness algorithm:
2133 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002134 vn_weight_sum should not be larger than 10000, thus
2135 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
2136 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002137 m_fair_vn.vn_credit_delta =
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002138 max((u32)(vn_min_rate * (T_FAIR_COEF /
2139 (8 * bp->vn_weight_sum))),
2140 (u32)(bp->cmng.fair_vars.fair_threshold * 2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002141 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta=%d\n",
2142 m_fair_vn.vn_credit_delta);
2143 }
2144
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002145 /* Store it to internal memory */
2146 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2147 REG_WR(bp, BAR_XSTRORM_INTMEM +
2148 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2149 ((u32 *)(&m_rs_vn))[i]);
2150
2151 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2152 REG_WR(bp, BAR_XSTRORM_INTMEM +
2153 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2154 ((u32 *)(&m_fair_vn))[i]);
2155}
2156
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002157
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002158/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002159static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002160{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002161 /* Make sure that we are synced with the current statistics */
2162 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2163
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002164 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002165
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002166 if (bp->link_vars.link_up) {
2167
Eilon Greenstein1c063282009-02-12 08:36:43 +00002168 /* dropless flow control */
2169 if (CHIP_IS_E1H(bp)) {
2170 int port = BP_PORT(bp);
2171 u32 pause_enabled = 0;
2172
2173 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2174 pause_enabled = 1;
2175
2176 REG_WR(bp, BAR_USTRORM_INTMEM +
2177 USTORM_PAUSE_ENABLED_OFFSET(port),
2178 pause_enabled);
2179 }
2180
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002181 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
2182 struct host_port_stats *pstats;
2183
2184 pstats = bnx2x_sp(bp, port_stats);
2185 /* reset old bmac stats */
2186 memset(&(pstats->mac_stx[0]), 0,
2187 sizeof(struct mac_stx));
2188 }
2189 if ((bp->state == BNX2X_STATE_OPEN) ||
2190 (bp->state == BNX2X_STATE_DISABLED))
2191 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2192 }
2193
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002194 /* indicate link status */
2195 bnx2x_link_report(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002196
2197 if (IS_E1HMF(bp)) {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002198 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002199 int func;
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002200 int vn;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002201
2202 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2203 if (vn == BP_E1HVN(bp))
2204 continue;
2205
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002206 func = ((vn << 1) | port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002207
2208 /* Set the attention towards other drivers
2209 on the same port */
2210 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2211 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2212 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002213
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002214 if (bp->link_vars.link_up) {
2215 int i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002216
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002217 /* Init rate shaping and fairness contexts */
2218 bnx2x_init_port_minmax(bp);
2219
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002220 for (vn = VN_0; vn < E1HVN_MAX; vn++)
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002221 bnx2x_init_vn_minmax(bp, 2*vn + port);
2222
2223 /* Store it to internal memory */
2224 for (i = 0;
2225 i < sizeof(struct cmng_struct_per_port) / 4; i++)
2226 REG_WR(bp, BAR_XSTRORM_INTMEM +
2227 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
2228 ((u32 *)(&bp->cmng))[i]);
2229 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002230 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002231}
2232
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002233static void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002234{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002235 if (bp->state != BNX2X_STATE_OPEN)
2236 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002237
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002238 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2239
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002240 if (bp->link_vars.link_up)
2241 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2242 else
2243 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2244
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002245 /* indicate link status */
2246 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002247}
2248
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002249static void bnx2x_pmf_update(struct bnx2x *bp)
2250{
2251 int port = BP_PORT(bp);
2252 u32 val;
2253
2254 bp->port.pmf = 1;
2255 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2256
2257 /* enable nig attention */
2258 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
2259 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2260 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002261
2262 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002263}
2264
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002265/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002266
2267/* slow path */
2268
2269/*
2270 * General service functions
2271 */
2272
2273/* the slow path queue is odd since completions arrive on the fastpath ring */
2274static int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
2275 u32 data_hi, u32 data_lo, int common)
2276{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002277 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002278
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002279 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
2280 "SPQE (%x:%x) command %d hw_cid %x data (%x:%x) left %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002281 (u32)U64_HI(bp->spq_mapping), (u32)(U64_LO(bp->spq_mapping) +
2282 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
2283 HW_CID(bp, cid), data_hi, data_lo, bp->spq_left);
2284
2285#ifdef BNX2X_STOP_ON_ERROR
2286 if (unlikely(bp->panic))
2287 return -EIO;
2288#endif
2289
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002290 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002291
2292 if (!bp->spq_left) {
2293 BNX2X_ERR("BUG! SPQ ring full!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002294 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002295 bnx2x_panic();
2296 return -EBUSY;
2297 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08002298
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002299 /* CID needs port number to be encoded int it */
2300 bp->spq_prod_bd->hdr.conn_and_cmd_data =
2301 cpu_to_le32(((command << SPE_HDR_CMD_ID_SHIFT) |
2302 HW_CID(bp, cid)));
2303 bp->spq_prod_bd->hdr.type = cpu_to_le16(ETH_CONNECTION_TYPE);
2304 if (common)
2305 bp->spq_prod_bd->hdr.type |=
2306 cpu_to_le16((1 << SPE_HDR_COMMON_RAMROD_SHIFT));
2307
2308 bp->spq_prod_bd->data.mac_config_addr.hi = cpu_to_le32(data_hi);
2309 bp->spq_prod_bd->data.mac_config_addr.lo = cpu_to_le32(data_lo);
2310
2311 bp->spq_left--;
2312
2313 if (bp->spq_prod_bd == bp->spq_last_bd) {
2314 bp->spq_prod_bd = bp->spq;
2315 bp->spq_prod_idx = 0;
2316 DP(NETIF_MSG_TIMER, "end of spq\n");
2317
2318 } else {
2319 bp->spq_prod_bd++;
2320 bp->spq_prod_idx++;
2321 }
2322
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002323 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002324 bp->spq_prod_idx);
2325
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002326 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002327 return 0;
2328}
2329
2330/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002331static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002332{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002333 u32 i, j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002334 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002335
2336 might_sleep();
2337 i = 100;
2338 for (j = 0; j < i*10; j++) {
2339 val = (1UL << 31);
2340 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2341 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
2342 if (val & (1L << 31))
2343 break;
2344
2345 msleep(5);
2346 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002347 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07002348 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002349 rc = -EBUSY;
2350 }
2351
2352 return rc;
2353}
2354
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002355/* release split MCP access lock register */
2356static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002357{
2358 u32 val = 0;
2359
2360 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2361}
2362
2363static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
2364{
2365 struct host_def_status_block *def_sb = bp->def_status_blk;
2366 u16 rc = 0;
2367
2368 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002369 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
2370 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
2371 rc |= 1;
2372 }
2373 if (bp->def_c_idx != def_sb->c_def_status_block.status_block_index) {
2374 bp->def_c_idx = def_sb->c_def_status_block.status_block_index;
2375 rc |= 2;
2376 }
2377 if (bp->def_u_idx != def_sb->u_def_status_block.status_block_index) {
2378 bp->def_u_idx = def_sb->u_def_status_block.status_block_index;
2379 rc |= 4;
2380 }
2381 if (bp->def_x_idx != def_sb->x_def_status_block.status_block_index) {
2382 bp->def_x_idx = def_sb->x_def_status_block.status_block_index;
2383 rc |= 8;
2384 }
2385 if (bp->def_t_idx != def_sb->t_def_status_block.status_block_index) {
2386 bp->def_t_idx = def_sb->t_def_status_block.status_block_index;
2387 rc |= 16;
2388 }
2389 return rc;
2390}
2391
2392/*
2393 * slow path service functions
2394 */
2395
2396static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
2397{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002398 int port = BP_PORT(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002399 u32 hc_addr = (HC_REG_COMMAND_REG + port*32 +
2400 COMMAND_REG_ATTN_BITS_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002401 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2402 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002403 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
2404 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002405 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002406
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002407 if (bp->attn_state & asserted)
2408 BNX2X_ERR("IGU ERROR\n");
2409
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002410 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2411 aeu_mask = REG_RD(bp, aeu_addr);
2412
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002413 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002414 aeu_mask, asserted);
2415 aeu_mask &= ~(asserted & 0xff);
2416 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002417
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002418 REG_WR(bp, aeu_addr, aeu_mask);
2419 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002420
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002421 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002422 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002423 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002424
2425 if (asserted & ATTN_HARD_WIRED_MASK) {
2426 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002427
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002428 bnx2x_acquire_phy_lock(bp);
2429
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002430 /* save nig interrupt mask */
2431 bp->nig_mask = REG_RD(bp, nig_int_mask_addr);
2432 REG_WR(bp, nig_int_mask_addr, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002433
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002434 bnx2x_link_attn(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002435
2436 /* handle unicore attn? */
2437 }
2438 if (asserted & ATTN_SW_TIMER_4_FUNC)
2439 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
2440
2441 if (asserted & GPIO_2_FUNC)
2442 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
2443
2444 if (asserted & GPIO_3_FUNC)
2445 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
2446
2447 if (asserted & GPIO_4_FUNC)
2448 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
2449
2450 if (port == 0) {
2451 if (asserted & ATTN_GENERAL_ATTN_1) {
2452 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
2453 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
2454 }
2455 if (asserted & ATTN_GENERAL_ATTN_2) {
2456 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
2457 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
2458 }
2459 if (asserted & ATTN_GENERAL_ATTN_3) {
2460 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
2461 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
2462 }
2463 } else {
2464 if (asserted & ATTN_GENERAL_ATTN_4) {
2465 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
2466 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
2467 }
2468 if (asserted & ATTN_GENERAL_ATTN_5) {
2469 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
2470 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
2471 }
2472 if (asserted & ATTN_GENERAL_ATTN_6) {
2473 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
2474 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
2475 }
2476 }
2477
2478 } /* if hardwired */
2479
Eilon Greenstein5c862842008-08-13 15:51:48 -07002480 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2481 asserted, hc_addr);
2482 REG_WR(bp, hc_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002483
2484 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002485 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002486 REG_WR(bp, nig_int_mask_addr, bp->nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002487 bnx2x_release_phy_lock(bp);
2488 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002489}
2490
2491static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
2492{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002493 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002494 int reg_offset;
2495 u32 val;
2496
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002497 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
2498 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002499
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002500 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002501
2502 val = REG_RD(bp, reg_offset);
2503 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
2504 REG_WR(bp, reg_offset, val);
2505
2506 BNX2X_ERR("SPIO5 hw attention\n");
2507
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00002508 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
2509 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002510 /* Fan failure attention */
2511
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002512 /* The PHY reset is controlled by GPIO 1 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002513 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002514 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
2515 /* Low power mode is controlled by GPIO 2 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002516 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002517 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002518 /* mark the failure */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002519 bp->link_params.ext_phy_config &=
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002520 ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002521 bp->link_params.ext_phy_config |=
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002522 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
2523 SHMEM_WR(bp,
2524 dev_info.port_hw_config[port].
2525 external_phy_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002526 bp->link_params.ext_phy_config);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002527 /* log the failure */
2528 printk(KERN_ERR PFX "Fan Failure on Network"
2529 " Controller %s has caused the driver to"
2530 " shutdown the card to prevent permanent"
2531 " damage. Please contact Dell Support for"
2532 " assistance\n", bp->dev->name);
2533 break;
2534
2535 default:
2536 break;
2537 }
2538 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002539
2540 if (attn & HW_INTERRUT_ASSERT_SET_0) {
2541
2542 val = REG_RD(bp, reg_offset);
2543 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
2544 REG_WR(bp, reg_offset, val);
2545
2546 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
2547 (attn & HW_INTERRUT_ASSERT_SET_0));
2548 bnx2x_panic();
2549 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002550}
2551
2552static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
2553{
2554 u32 val;
2555
2556 if (attn & BNX2X_DOORQ_ASSERT) {
2557
2558 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
2559 BNX2X_ERR("DB hw attention 0x%x\n", val);
2560 /* DORQ discard attention */
2561 if (val & 0x2)
2562 BNX2X_ERR("FATAL error from DORQ\n");
2563 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002564
2565 if (attn & HW_INTERRUT_ASSERT_SET_1) {
2566
2567 int port = BP_PORT(bp);
2568 int reg_offset;
2569
2570 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
2571 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
2572
2573 val = REG_RD(bp, reg_offset);
2574 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
2575 REG_WR(bp, reg_offset, val);
2576
2577 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
2578 (attn & HW_INTERRUT_ASSERT_SET_1));
2579 bnx2x_panic();
2580 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002581}
2582
2583static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
2584{
2585 u32 val;
2586
2587 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
2588
2589 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
2590 BNX2X_ERR("CFC hw attention 0x%x\n", val);
2591 /* CFC error attention */
2592 if (val & 0x2)
2593 BNX2X_ERR("FATAL error from CFC\n");
2594 }
2595
2596 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
2597
2598 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
2599 BNX2X_ERR("PXP hw attention 0x%x\n", val);
2600 /* RQ_USDMDP_FIFO_OVERFLOW */
2601 if (val & 0x18000)
2602 BNX2X_ERR("FATAL error from PXP\n");
2603 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002604
2605 if (attn & HW_INTERRUT_ASSERT_SET_2) {
2606
2607 int port = BP_PORT(bp);
2608 int reg_offset;
2609
2610 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
2611 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
2612
2613 val = REG_RD(bp, reg_offset);
2614 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
2615 REG_WR(bp, reg_offset, val);
2616
2617 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
2618 (attn & HW_INTERRUT_ASSERT_SET_2));
2619 bnx2x_panic();
2620 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002621}
2622
2623static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
2624{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002625 u32 val;
2626
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002627 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
2628
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002629 if (attn & BNX2X_PMF_LINK_ASSERT) {
2630 int func = BP_FUNC(bp);
2631
2632 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
2633 bnx2x__link_status_update(bp);
2634 if (SHMEM_RD(bp, func_mb[func].drv_status) &
2635 DRV_STATUS_PMF)
2636 bnx2x_pmf_update(bp);
2637
2638 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002639
2640 BNX2X_ERR("MC assert!\n");
2641 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
2642 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
2643 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
2644 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
2645 bnx2x_panic();
2646
2647 } else if (attn & BNX2X_MCP_ASSERT) {
2648
2649 BNX2X_ERR("MCP assert!\n");
2650 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002651 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002652
2653 } else
2654 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
2655 }
2656
2657 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002658 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
2659 if (attn & BNX2X_GRC_TIMEOUT) {
2660 val = CHIP_IS_E1H(bp) ?
2661 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN) : 0;
2662 BNX2X_ERR("GRC time-out 0x%08x\n", val);
2663 }
2664 if (attn & BNX2X_GRC_RSV) {
2665 val = CHIP_IS_E1H(bp) ?
2666 REG_RD(bp, MISC_REG_GRC_RSV_ATTN) : 0;
2667 BNX2X_ERR("GRC reserved 0x%08x\n", val);
2668 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002669 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002670 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002671}
2672
2673static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
2674{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002675 struct attn_route attn;
2676 struct attn_route group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002677 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002678 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002679 u32 reg_addr;
2680 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002681 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002682
2683 /* need to take HW lock because MCP or other port might also
2684 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002685 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002686
2687 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
2688 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
2689 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
2690 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002691 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x\n",
2692 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002693
2694 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
2695 if (deasserted & (1 << index)) {
2696 group_mask = bp->attn_group[index];
2697
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002698 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x\n",
2699 index, group_mask.sig[0], group_mask.sig[1],
2700 group_mask.sig[2], group_mask.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002701
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002702 bnx2x_attn_int_deasserted3(bp,
2703 attn.sig[3] & group_mask.sig[3]);
2704 bnx2x_attn_int_deasserted1(bp,
2705 attn.sig[1] & group_mask.sig[1]);
2706 bnx2x_attn_int_deasserted2(bp,
2707 attn.sig[2] & group_mask.sig[2]);
2708 bnx2x_attn_int_deasserted0(bp,
2709 attn.sig[0] & group_mask.sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002710
2711 if ((attn.sig[0] & group_mask.sig[0] &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002712 HW_PRTY_ASSERT_SET_0) ||
2713 (attn.sig[1] & group_mask.sig[1] &
2714 HW_PRTY_ASSERT_SET_1) ||
2715 (attn.sig[2] & group_mask.sig[2] &
2716 HW_PRTY_ASSERT_SET_2))
Eilon Greenstein6378c022008-08-13 15:59:25 -07002717 BNX2X_ERR("FATAL HW block parity attention\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002718 }
2719 }
2720
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002721 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002722
Eilon Greenstein5c862842008-08-13 15:51:48 -07002723 reg_addr = (HC_REG_COMMAND_REG + port*32 + COMMAND_REG_ATTN_BITS_CLR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002724
2725 val = ~deasserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002726 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2727 val, reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002728 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002729
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002730 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002731 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002732
2733 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2734 MISC_REG_AEU_MASK_ATTN_FUNC_0;
2735
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002736 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2737 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002738
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002739 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
2740 aeu_mask, deasserted);
2741 aeu_mask |= (deasserted & 0xff);
2742 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
2743
2744 REG_WR(bp, reg_addr, aeu_mask);
2745 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002746
2747 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
2748 bp->attn_state &= ~deasserted;
2749 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
2750}
2751
2752static void bnx2x_attn_int(struct bnx2x *bp)
2753{
2754 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08002755 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
2756 attn_bits);
2757 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
2758 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002759 u32 attn_state = bp->attn_state;
2760
2761 /* look for changed bits */
2762 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
2763 u32 deasserted = ~attn_bits & attn_ack & attn_state;
2764
2765 DP(NETIF_MSG_HW,
2766 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
2767 attn_bits, attn_ack, asserted, deasserted);
2768
2769 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002770 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002771
2772 /* handle bits that were raised */
2773 if (asserted)
2774 bnx2x_attn_int_asserted(bp, asserted);
2775
2776 if (deasserted)
2777 bnx2x_attn_int_deasserted(bp, deasserted);
2778}
2779
2780static void bnx2x_sp_task(struct work_struct *work)
2781{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08002782 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002783 u16 status;
2784
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002785
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002786 /* Return here if interrupt is disabled */
2787 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07002788 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002789 return;
2790 }
2791
2792 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002793/* if (status == 0) */
2794/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002795
Eilon Greenstein3196a882008-08-13 15:58:49 -07002796 DP(NETIF_MSG_INTR, "got a slowpath interrupt (updated %x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002797
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002798 /* HW attentions */
2799 if (status & 0x1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002800 bnx2x_attn_int(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002801
Eilon Greenstein68d59482009-01-14 21:27:36 -08002802 bnx2x_ack_sb(bp, DEF_SB_ID, ATTENTION_ID, le16_to_cpu(bp->def_att_idx),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002803 IGU_INT_NOP, 1);
2804 bnx2x_ack_sb(bp, DEF_SB_ID, USTORM_ID, le16_to_cpu(bp->def_u_idx),
2805 IGU_INT_NOP, 1);
2806 bnx2x_ack_sb(bp, DEF_SB_ID, CSTORM_ID, le16_to_cpu(bp->def_c_idx),
2807 IGU_INT_NOP, 1);
2808 bnx2x_ack_sb(bp, DEF_SB_ID, XSTORM_ID, le16_to_cpu(bp->def_x_idx),
2809 IGU_INT_NOP, 1);
2810 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, le16_to_cpu(bp->def_t_idx),
2811 IGU_INT_ENABLE, 1);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002812
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002813}
2814
2815static irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
2816{
2817 struct net_device *dev = dev_instance;
2818 struct bnx2x *bp = netdev_priv(dev);
2819
2820 /* Return here if interrupt is disabled */
2821 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07002822 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002823 return IRQ_HANDLED;
2824 }
2825
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002826 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002827
2828#ifdef BNX2X_STOP_ON_ERROR
2829 if (unlikely(bp->panic))
2830 return IRQ_HANDLED;
2831#endif
2832
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08002833 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002834
2835 return IRQ_HANDLED;
2836}
2837
2838/* end of slow path */
2839
2840/* Statistics */
2841
2842/****************************************************************************
2843* Macros
2844****************************************************************************/
2845
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002846/* sum[hi:lo] += add[hi:lo] */
2847#define ADD_64(s_hi, a_hi, s_lo, a_lo) \
2848 do { \
2849 s_lo += a_lo; \
Eilon Greensteinf5ba6772009-01-14 21:29:18 -08002850 s_hi += a_hi + ((s_lo < a_lo) ? 1 : 0); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002851 } while (0)
2852
2853/* difference = minuend - subtrahend */
2854#define DIFF_64(d_hi, m_hi, s_hi, d_lo, m_lo, s_lo) \
2855 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002856 if (m_lo < s_lo) { \
2857 /* underflow */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002858 d_hi = m_hi - s_hi; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002859 if (d_hi > 0) { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07002860 /* we can 'loan' 1 */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002861 d_hi--; \
2862 d_lo = m_lo + (UINT_MAX - s_lo) + 1; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002863 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07002864 /* m_hi <= s_hi */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002865 d_hi = 0; \
2866 d_lo = 0; \
2867 } \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002868 } else { \
2869 /* m_lo >= s_lo */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002870 if (m_hi < s_hi) { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002871 d_hi = 0; \
2872 d_lo = 0; \
2873 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07002874 /* m_hi >= s_hi */ \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002875 d_hi = m_hi - s_hi; \
2876 d_lo = m_lo - s_lo; \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002877 } \
2878 } \
2879 } while (0)
2880
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002881#define UPDATE_STAT64(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002882 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002883 DIFF_64(diff.hi, new->s##_hi, pstats->mac_stx[0].t##_hi, \
2884 diff.lo, new->s##_lo, pstats->mac_stx[0].t##_lo); \
2885 pstats->mac_stx[0].t##_hi = new->s##_hi; \
2886 pstats->mac_stx[0].t##_lo = new->s##_lo; \
2887 ADD_64(pstats->mac_stx[1].t##_hi, diff.hi, \
2888 pstats->mac_stx[1].t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002889 } while (0)
2890
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002891#define UPDATE_STAT64_NIG(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002892 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002893 DIFF_64(diff.hi, new->s##_hi, old->s##_hi, \
2894 diff.lo, new->s##_lo, old->s##_lo); \
2895 ADD_64(estats->t##_hi, diff.hi, \
2896 estats->t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002897 } while (0)
2898
2899/* sum[hi:lo] += add */
2900#define ADD_EXTEND_64(s_hi, s_lo, a) \
2901 do { \
2902 s_lo += a; \
2903 s_hi += (s_lo < a) ? 1 : 0; \
2904 } while (0)
2905
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002906#define UPDATE_EXTEND_STAT(s) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002907 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002908 ADD_EXTEND_64(pstats->mac_stx[1].s##_hi, \
2909 pstats->mac_stx[1].s##_lo, \
2910 new->s); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002911 } while (0)
2912
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002913#define UPDATE_EXTEND_TSTAT(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002914 do { \
2915 diff = le32_to_cpu(tclient->s) - old_tclient->s; \
2916 old_tclient->s = le32_to_cpu(tclient->s); \
Eilon Greensteinde832a52009-02-12 08:36:33 +00002917 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
2918 } while (0)
2919
2920#define UPDATE_EXTEND_USTAT(s, t) \
2921 do { \
2922 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
2923 old_uclient->s = uclient->s; \
2924 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002925 } while (0)
2926
2927#define UPDATE_EXTEND_XSTAT(s, t) \
2928 do { \
2929 diff = le32_to_cpu(xclient->s) - old_xclient->s; \
2930 old_xclient->s = le32_to_cpu(xclient->s); \
Eilon Greensteinde832a52009-02-12 08:36:33 +00002931 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
2932 } while (0)
2933
2934/* minuend -= subtrahend */
2935#define SUB_64(m_hi, s_hi, m_lo, s_lo) \
2936 do { \
2937 DIFF_64(m_hi, m_hi, s_hi, m_lo, m_lo, s_lo); \
2938 } while (0)
2939
2940/* minuend[hi:lo] -= subtrahend */
2941#define SUB_EXTEND_64(m_hi, m_lo, s) \
2942 do { \
2943 SUB_64(m_hi, 0, m_lo, s); \
2944 } while (0)
2945
2946#define SUB_EXTEND_USTAT(s, t) \
2947 do { \
2948 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
2949 SUB_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002950 } while (0)
2951
2952/*
2953 * General service functions
2954 */
2955
2956static inline long bnx2x_hilo(u32 *hiref)
2957{
2958 u32 lo = *(hiref + 1);
2959#if (BITS_PER_LONG == 64)
2960 u32 hi = *hiref;
2961
2962 return HILO_U64(hi, lo);
2963#else
2964 return lo;
2965#endif
2966}
2967
2968/*
2969 * Init service functions
2970 */
2971
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002972static void bnx2x_storm_stats_post(struct bnx2x *bp)
2973{
2974 if (!bp->stats_pending) {
2975 struct eth_query_ramrod_data ramrod_data = {0};
Eilon Greensteinde832a52009-02-12 08:36:33 +00002976 int i, rc;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002977
2978 ramrod_data.drv_counter = bp->stats_counter++;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002979 ramrod_data.collect_port = bp->port.pmf ? 1 : 0;
Eilon Greensteinde832a52009-02-12 08:36:33 +00002980 for_each_queue(bp, i)
2981 ramrod_data.ctr_id_vector |= (1 << bp->fp[i].cl_id);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002982
2983 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_STAT_QUERY, 0,
2984 ((u32 *)&ramrod_data)[1],
2985 ((u32 *)&ramrod_data)[0], 0);
2986 if (rc == 0) {
2987 /* stats ramrod has it's own slot on the spq */
2988 bp->spq_left++;
2989 bp->stats_pending = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002990 }
2991 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002992}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002993
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002994static void bnx2x_stats_init(struct bnx2x *bp)
2995{
2996 int port = BP_PORT(bp);
Eilon Greensteinde832a52009-02-12 08:36:33 +00002997 int i;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002998
Eilon Greensteinde832a52009-02-12 08:36:33 +00002999 bp->stats_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003000 bp->executer_idx = 0;
3001 bp->stats_counter = 0;
3002
3003 /* port stats */
3004 if (!BP_NOMCP(bp))
3005 bp->port.port_stx = SHMEM_RD(bp, port_mb[port].port_stx);
3006 else
3007 bp->port.port_stx = 0;
3008 DP(BNX2X_MSG_STATS, "port_stx 0x%x\n", bp->port.port_stx);
3009
3010 memset(&(bp->port.old_nig_stats), 0, sizeof(struct nig_stats));
3011 bp->port.old_nig_stats.brb_discard =
3012 REG_RD(bp, NIG_REG_STAT0_BRB_DISCARD + port*0x38);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003013 bp->port.old_nig_stats.brb_truncate =
3014 REG_RD(bp, NIG_REG_STAT0_BRB_TRUNCATE + port*0x38);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003015 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT0 + port*0x50,
3016 &(bp->port.old_nig_stats.egress_mac_pkt0_lo), 2);
3017 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT1 + port*0x50,
3018 &(bp->port.old_nig_stats.egress_mac_pkt1_lo), 2);
3019
3020 /* function stats */
Eilon Greensteinde832a52009-02-12 08:36:33 +00003021 for_each_queue(bp, i) {
3022 struct bnx2x_fastpath *fp = &bp->fp[i];
3023
3024 memset(&fp->old_tclient, 0,
3025 sizeof(struct tstorm_per_client_stats));
3026 memset(&fp->old_uclient, 0,
3027 sizeof(struct ustorm_per_client_stats));
3028 memset(&fp->old_xclient, 0,
3029 sizeof(struct xstorm_per_client_stats));
3030 memset(&fp->eth_q_stats, 0, sizeof(struct bnx2x_eth_q_stats));
3031 }
3032
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003033 memset(&bp->dev->stats, 0, sizeof(struct net_device_stats));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003034 memset(&bp->eth_stats, 0, sizeof(struct bnx2x_eth_stats));
3035
3036 bp->stats_state = STATS_STATE_DISABLED;
3037 if (IS_E1HMF(bp) && bp->port.pmf && bp->port.port_stx)
3038 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
3039}
3040
3041static void bnx2x_hw_stats_post(struct bnx2x *bp)
3042{
3043 struct dmae_command *dmae = &bp->stats_dmae;
3044 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3045
3046 *stats_comp = DMAE_COMP_VAL;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003047 if (CHIP_REV_IS_SLOW(bp))
3048 return;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003049
3050 /* loader */
3051 if (bp->executer_idx) {
3052 int loader_idx = PMF_DMAE_C(bp);
3053
3054 memset(dmae, 0, sizeof(struct dmae_command));
3055
3056 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3057 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3058 DMAE_CMD_DST_RESET |
3059#ifdef __BIG_ENDIAN
3060 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3061#else
3062 DMAE_CMD_ENDIANITY_DW_SWAP |
3063#endif
3064 (BP_PORT(bp) ? DMAE_CMD_PORT_1 :
3065 DMAE_CMD_PORT_0) |
3066 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3067 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, dmae[0]));
3068 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, dmae[0]));
3069 dmae->dst_addr_lo = (DMAE_REG_CMD_MEM +
3070 sizeof(struct dmae_command) *
3071 (loader_idx + 1)) >> 2;
3072 dmae->dst_addr_hi = 0;
3073 dmae->len = sizeof(struct dmae_command) >> 2;
3074 if (CHIP_IS_E1(bp))
3075 dmae->len--;
3076 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx + 1] >> 2;
3077 dmae->comp_addr_hi = 0;
3078 dmae->comp_val = 1;
3079
3080 *stats_comp = 0;
3081 bnx2x_post_dmae(bp, dmae, loader_idx);
3082
3083 } else if (bp->func_stx) {
3084 *stats_comp = 0;
3085 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
3086 }
3087}
3088
3089static int bnx2x_stats_comp(struct bnx2x *bp)
3090{
3091 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3092 int cnt = 10;
3093
3094 might_sleep();
3095 while (*stats_comp != DMAE_COMP_VAL) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003096 if (!cnt) {
3097 BNX2X_ERR("timeout waiting for stats finished\n");
3098 break;
3099 }
3100 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -07003101 msleep(1);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003102 }
3103 return 1;
3104}
3105
3106/*
3107 * Statistics service functions
3108 */
3109
3110static void bnx2x_stats_pmf_update(struct bnx2x *bp)
3111{
3112 struct dmae_command *dmae;
3113 u32 opcode;
3114 int loader_idx = PMF_DMAE_C(bp);
3115 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3116
3117 /* sanity */
3118 if (!IS_E1HMF(bp) || !bp->port.pmf || !bp->port.port_stx) {
3119 BNX2X_ERR("BUG!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003120 return;
3121 }
3122
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003123 bp->executer_idx = 0;
3124
3125 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3126 DMAE_CMD_C_ENABLE |
3127 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3128#ifdef __BIG_ENDIAN
3129 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3130#else
3131 DMAE_CMD_ENDIANITY_DW_SWAP |
3132#endif
3133 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3134 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3135
3136 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3137 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
3138 dmae->src_addr_lo = bp->port.port_stx >> 2;
3139 dmae->src_addr_hi = 0;
3140 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3141 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3142 dmae->len = DMAE_LEN32_RD_MAX;
3143 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3144 dmae->comp_addr_hi = 0;
3145 dmae->comp_val = 1;
3146
3147 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3148 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3149 dmae->src_addr_lo = (bp->port.port_stx >> 2) + DMAE_LEN32_RD_MAX;
3150 dmae->src_addr_hi = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003151 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats) +
3152 DMAE_LEN32_RD_MAX * 4);
3153 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats) +
3154 DMAE_LEN32_RD_MAX * 4);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003155 dmae->len = (sizeof(struct host_port_stats) >> 2) - DMAE_LEN32_RD_MAX;
3156 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3157 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3158 dmae->comp_val = DMAE_COMP_VAL;
3159
3160 *stats_comp = 0;
3161 bnx2x_hw_stats_post(bp);
3162 bnx2x_stats_comp(bp);
3163}
3164
3165static void bnx2x_port_stats_init(struct bnx2x *bp)
3166{
3167 struct dmae_command *dmae;
3168 int port = BP_PORT(bp);
3169 int vn = BP_E1HVN(bp);
3170 u32 opcode;
3171 int loader_idx = PMF_DMAE_C(bp);
3172 u32 mac_addr;
3173 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3174
3175 /* sanity */
3176 if (!bp->link_vars.link_up || !bp->port.pmf) {
3177 BNX2X_ERR("BUG!\n");
3178 return;
3179 }
3180
3181 bp->executer_idx = 0;
3182
3183 /* MCP */
3184 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3185 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3186 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3187#ifdef __BIG_ENDIAN
3188 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3189#else
3190 DMAE_CMD_ENDIANITY_DW_SWAP |
3191#endif
3192 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3193 (vn << DMAE_CMD_E1HVN_SHIFT));
3194
3195 if (bp->port.port_stx) {
3196
3197 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3198 dmae->opcode = opcode;
3199 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3200 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3201 dmae->dst_addr_lo = bp->port.port_stx >> 2;
3202 dmae->dst_addr_hi = 0;
3203 dmae->len = sizeof(struct host_port_stats) >> 2;
3204 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3205 dmae->comp_addr_hi = 0;
3206 dmae->comp_val = 1;
3207 }
3208
3209 if (bp->func_stx) {
3210
3211 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3212 dmae->opcode = opcode;
3213 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3214 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3215 dmae->dst_addr_lo = bp->func_stx >> 2;
3216 dmae->dst_addr_hi = 0;
3217 dmae->len = sizeof(struct host_func_stats) >> 2;
3218 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3219 dmae->comp_addr_hi = 0;
3220 dmae->comp_val = 1;
3221 }
3222
3223 /* MAC */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003224 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3225 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3226 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3227#ifdef __BIG_ENDIAN
3228 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3229#else
3230 DMAE_CMD_ENDIANITY_DW_SWAP |
3231#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003232 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3233 (vn << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003234
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003235 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003236
3237 mac_addr = (port ? NIG_REG_INGRESS_BMAC1_MEM :
3238 NIG_REG_INGRESS_BMAC0_MEM);
3239
3240 /* BIGMAC_REGISTER_TX_STAT_GTPKT ..
3241 BIGMAC_REGISTER_TX_STAT_GTBYT */
3242 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3243 dmae->opcode = opcode;
3244 dmae->src_addr_lo = (mac_addr +
3245 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3246 dmae->src_addr_hi = 0;
3247 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3248 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3249 dmae->len = (8 + BIGMAC_REGISTER_TX_STAT_GTBYT -
3250 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3251 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3252 dmae->comp_addr_hi = 0;
3253 dmae->comp_val = 1;
3254
3255 /* BIGMAC_REGISTER_RX_STAT_GR64 ..
3256 BIGMAC_REGISTER_RX_STAT_GRIPJ */
3257 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3258 dmae->opcode = opcode;
3259 dmae->src_addr_lo = (mac_addr +
3260 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3261 dmae->src_addr_hi = 0;
3262 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003263 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003264 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003265 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003266 dmae->len = (8 + BIGMAC_REGISTER_RX_STAT_GRIPJ -
3267 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3268 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3269 dmae->comp_addr_hi = 0;
3270 dmae->comp_val = 1;
3271
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003272 } else if (bp->link_vars.mac_type == MAC_TYPE_EMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003273
3274 mac_addr = (port ? GRCBASE_EMAC1 : GRCBASE_EMAC0);
3275
3276 /* EMAC_REG_EMAC_RX_STAT_AC (EMAC_REG_EMAC_RX_STAT_AC_COUNT)*/
3277 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3278 dmae->opcode = opcode;
3279 dmae->src_addr_lo = (mac_addr +
3280 EMAC_REG_EMAC_RX_STAT_AC) >> 2;
3281 dmae->src_addr_hi = 0;
3282 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3283 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3284 dmae->len = EMAC_REG_EMAC_RX_STAT_AC_COUNT;
3285 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3286 dmae->comp_addr_hi = 0;
3287 dmae->comp_val = 1;
3288
3289 /* EMAC_REG_EMAC_RX_STAT_AC_28 */
3290 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3291 dmae->opcode = opcode;
3292 dmae->src_addr_lo = (mac_addr +
3293 EMAC_REG_EMAC_RX_STAT_AC_28) >> 2;
3294 dmae->src_addr_hi = 0;
3295 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003296 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003297 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003298 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003299 dmae->len = 1;
3300 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3301 dmae->comp_addr_hi = 0;
3302 dmae->comp_val = 1;
3303
3304 /* EMAC_REG_EMAC_TX_STAT_AC (EMAC_REG_EMAC_TX_STAT_AC_COUNT)*/
3305 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3306 dmae->opcode = opcode;
3307 dmae->src_addr_lo = (mac_addr +
3308 EMAC_REG_EMAC_TX_STAT_AC) >> 2;
3309 dmae->src_addr_hi = 0;
3310 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003311 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003312 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003313 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003314 dmae->len = EMAC_REG_EMAC_TX_STAT_AC_COUNT;
3315 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3316 dmae->comp_addr_hi = 0;
3317 dmae->comp_val = 1;
3318 }
3319
3320 /* NIG */
3321 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003322 dmae->opcode = opcode;
3323 dmae->src_addr_lo = (port ? NIG_REG_STAT1_BRB_DISCARD :
3324 NIG_REG_STAT0_BRB_DISCARD) >> 2;
3325 dmae->src_addr_hi = 0;
3326 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats));
3327 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats));
3328 dmae->len = (sizeof(struct nig_stats) - 4*sizeof(u32)) >> 2;
3329 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3330 dmae->comp_addr_hi = 0;
3331 dmae->comp_val = 1;
3332
3333 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3334 dmae->opcode = opcode;
3335 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT0 :
3336 NIG_REG_STAT0_EGRESS_MAC_PKT0) >> 2;
3337 dmae->src_addr_hi = 0;
3338 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3339 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3340 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3341 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3342 dmae->len = (2*sizeof(u32)) >> 2;
3343 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3344 dmae->comp_addr_hi = 0;
3345 dmae->comp_val = 1;
3346
3347 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003348 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3349 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3350 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3351#ifdef __BIG_ENDIAN
3352 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3353#else
3354 DMAE_CMD_ENDIANITY_DW_SWAP |
3355#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003356 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3357 (vn << DMAE_CMD_E1HVN_SHIFT));
3358 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT1 :
3359 NIG_REG_STAT0_EGRESS_MAC_PKT1) >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003360 dmae->src_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003361 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3362 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3363 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3364 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3365 dmae->len = (2*sizeof(u32)) >> 2;
3366 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3367 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3368 dmae->comp_val = DMAE_COMP_VAL;
3369
3370 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003371}
3372
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003373static void bnx2x_func_stats_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003374{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003375 struct dmae_command *dmae = &bp->stats_dmae;
3376 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003377
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003378 /* sanity */
3379 if (!bp->func_stx) {
3380 BNX2X_ERR("BUG!\n");
3381 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003382 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003383
3384 bp->executer_idx = 0;
3385 memset(dmae, 0, sizeof(struct dmae_command));
3386
3387 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3388 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3389 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3390#ifdef __BIG_ENDIAN
3391 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3392#else
3393 DMAE_CMD_ENDIANITY_DW_SWAP |
3394#endif
3395 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3396 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3397 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3398 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3399 dmae->dst_addr_lo = bp->func_stx >> 2;
3400 dmae->dst_addr_hi = 0;
3401 dmae->len = sizeof(struct host_func_stats) >> 2;
3402 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3403 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3404 dmae->comp_val = DMAE_COMP_VAL;
3405
3406 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003407}
3408
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003409static void bnx2x_stats_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003410{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003411 if (bp->port.pmf)
3412 bnx2x_port_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003413
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003414 else if (bp->func_stx)
3415 bnx2x_func_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003416
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003417 bnx2x_hw_stats_post(bp);
3418 bnx2x_storm_stats_post(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003419}
3420
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003421static void bnx2x_stats_pmf_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003422{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003423 bnx2x_stats_comp(bp);
3424 bnx2x_stats_pmf_update(bp);
3425 bnx2x_stats_start(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003426}
3427
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003428static void bnx2x_stats_restart(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003429{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003430 bnx2x_stats_comp(bp);
3431 bnx2x_stats_start(bp);
3432}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003433
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003434static void bnx2x_bmac_stats_update(struct bnx2x *bp)
3435{
3436 struct bmac_stats *new = bnx2x_sp(bp, mac_stats.bmac_stats);
3437 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003438 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003439 struct regpair diff;
3440
3441 UPDATE_STAT64(rx_stat_grerb, rx_stat_ifhcinbadoctets);
3442 UPDATE_STAT64(rx_stat_grfcs, rx_stat_dot3statsfcserrors);
3443 UPDATE_STAT64(rx_stat_grund, rx_stat_etherstatsundersizepkts);
3444 UPDATE_STAT64(rx_stat_grovr, rx_stat_dot3statsframestoolong);
3445 UPDATE_STAT64(rx_stat_grfrg, rx_stat_etherstatsfragments);
3446 UPDATE_STAT64(rx_stat_grjbr, rx_stat_etherstatsjabbers);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003447 UPDATE_STAT64(rx_stat_grxcf, rx_stat_maccontrolframesreceived);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003448 UPDATE_STAT64(rx_stat_grxpf, rx_stat_xoffstateentered);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003449 UPDATE_STAT64(rx_stat_grxpf, rx_stat_bmac_xpf);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003450 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_outxoffsent);
3451 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_flowcontroldone);
3452 UPDATE_STAT64(tx_stat_gt64, tx_stat_etherstatspkts64octets);
3453 UPDATE_STAT64(tx_stat_gt127,
3454 tx_stat_etherstatspkts65octetsto127octets);
3455 UPDATE_STAT64(tx_stat_gt255,
3456 tx_stat_etherstatspkts128octetsto255octets);
3457 UPDATE_STAT64(tx_stat_gt511,
3458 tx_stat_etherstatspkts256octetsto511octets);
3459 UPDATE_STAT64(tx_stat_gt1023,
3460 tx_stat_etherstatspkts512octetsto1023octets);
3461 UPDATE_STAT64(tx_stat_gt1518,
3462 tx_stat_etherstatspkts1024octetsto1522octets);
3463 UPDATE_STAT64(tx_stat_gt2047, tx_stat_bmac_2047);
3464 UPDATE_STAT64(tx_stat_gt4095, tx_stat_bmac_4095);
3465 UPDATE_STAT64(tx_stat_gt9216, tx_stat_bmac_9216);
3466 UPDATE_STAT64(tx_stat_gt16383, tx_stat_bmac_16383);
3467 UPDATE_STAT64(tx_stat_gterr,
3468 tx_stat_dot3statsinternalmactransmiterrors);
3469 UPDATE_STAT64(tx_stat_gtufl, tx_stat_bmac_ufl);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003470
3471 estats->pause_frames_received_hi =
3472 pstats->mac_stx[1].rx_stat_bmac_xpf_hi;
3473 estats->pause_frames_received_lo =
3474 pstats->mac_stx[1].rx_stat_bmac_xpf_lo;
3475
3476 estats->pause_frames_sent_hi =
3477 pstats->mac_stx[1].tx_stat_outxoffsent_hi;
3478 estats->pause_frames_sent_lo =
3479 pstats->mac_stx[1].tx_stat_outxoffsent_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003480}
3481
3482static void bnx2x_emac_stats_update(struct bnx2x *bp)
3483{
3484 struct emac_stats *new = bnx2x_sp(bp, mac_stats.emac_stats);
3485 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003486 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003487
3488 UPDATE_EXTEND_STAT(rx_stat_ifhcinbadoctets);
3489 UPDATE_EXTEND_STAT(tx_stat_ifhcoutbadoctets);
3490 UPDATE_EXTEND_STAT(rx_stat_dot3statsfcserrors);
3491 UPDATE_EXTEND_STAT(rx_stat_dot3statsalignmenterrors);
3492 UPDATE_EXTEND_STAT(rx_stat_dot3statscarriersenseerrors);
3493 UPDATE_EXTEND_STAT(rx_stat_falsecarriererrors);
3494 UPDATE_EXTEND_STAT(rx_stat_etherstatsundersizepkts);
3495 UPDATE_EXTEND_STAT(rx_stat_dot3statsframestoolong);
3496 UPDATE_EXTEND_STAT(rx_stat_etherstatsfragments);
3497 UPDATE_EXTEND_STAT(rx_stat_etherstatsjabbers);
3498 UPDATE_EXTEND_STAT(rx_stat_maccontrolframesreceived);
3499 UPDATE_EXTEND_STAT(rx_stat_xoffstateentered);
3500 UPDATE_EXTEND_STAT(rx_stat_xonpauseframesreceived);
3501 UPDATE_EXTEND_STAT(rx_stat_xoffpauseframesreceived);
3502 UPDATE_EXTEND_STAT(tx_stat_outxonsent);
3503 UPDATE_EXTEND_STAT(tx_stat_outxoffsent);
3504 UPDATE_EXTEND_STAT(tx_stat_flowcontroldone);
3505 UPDATE_EXTEND_STAT(tx_stat_etherstatscollisions);
3506 UPDATE_EXTEND_STAT(tx_stat_dot3statssinglecollisionframes);
3507 UPDATE_EXTEND_STAT(tx_stat_dot3statsmultiplecollisionframes);
3508 UPDATE_EXTEND_STAT(tx_stat_dot3statsdeferredtransmissions);
3509 UPDATE_EXTEND_STAT(tx_stat_dot3statsexcessivecollisions);
3510 UPDATE_EXTEND_STAT(tx_stat_dot3statslatecollisions);
3511 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts64octets);
3512 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts65octetsto127octets);
3513 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts128octetsto255octets);
3514 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts256octetsto511octets);
3515 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts512octetsto1023octets);
3516 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts1024octetsto1522octets);
3517 UPDATE_EXTEND_STAT(tx_stat_etherstatspktsover1522octets);
3518 UPDATE_EXTEND_STAT(tx_stat_dot3statsinternalmactransmiterrors);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003519
3520 estats->pause_frames_received_hi =
3521 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_hi;
3522 estats->pause_frames_received_lo =
3523 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_lo;
3524 ADD_64(estats->pause_frames_received_hi,
3525 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_hi,
3526 estats->pause_frames_received_lo,
3527 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_lo);
3528
3529 estats->pause_frames_sent_hi =
3530 pstats->mac_stx[1].tx_stat_outxonsent_hi;
3531 estats->pause_frames_sent_lo =
3532 pstats->mac_stx[1].tx_stat_outxonsent_lo;
3533 ADD_64(estats->pause_frames_sent_hi,
3534 pstats->mac_stx[1].tx_stat_outxoffsent_hi,
3535 estats->pause_frames_sent_lo,
3536 pstats->mac_stx[1].tx_stat_outxoffsent_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003537}
3538
3539static int bnx2x_hw_stats_update(struct bnx2x *bp)
3540{
3541 struct nig_stats *new = bnx2x_sp(bp, nig_stats);
3542 struct nig_stats *old = &(bp->port.old_nig_stats);
3543 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
3544 struct bnx2x_eth_stats *estats = &bp->eth_stats;
3545 struct regpair diff;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003546 u32 nig_timer_max;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003547
3548 if (bp->link_vars.mac_type == MAC_TYPE_BMAC)
3549 bnx2x_bmac_stats_update(bp);
3550
3551 else if (bp->link_vars.mac_type == MAC_TYPE_EMAC)
3552 bnx2x_emac_stats_update(bp);
3553
3554 else { /* unreached */
3555 BNX2X_ERR("stats updated by dmae but no MAC active\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003556 return -1;
3557 }
3558
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003559 ADD_EXTEND_64(pstats->brb_drop_hi, pstats->brb_drop_lo,
3560 new->brb_discard - old->brb_discard);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003561 ADD_EXTEND_64(estats->brb_truncate_hi, estats->brb_truncate_lo,
3562 new->brb_truncate - old->brb_truncate);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003563
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003564 UPDATE_STAT64_NIG(egress_mac_pkt0,
3565 etherstatspkts1024octetsto1522octets);
3566 UPDATE_STAT64_NIG(egress_mac_pkt1, etherstatspktsover1522octets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003567
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003568 memcpy(old, new, sizeof(struct nig_stats));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003569
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003570 memcpy(&(estats->rx_stat_ifhcinbadoctets_hi), &(pstats->mac_stx[1]),
3571 sizeof(struct mac_stx));
3572 estats->brb_drop_hi = pstats->brb_drop_hi;
3573 estats->brb_drop_lo = pstats->brb_drop_lo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003574
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003575 pstats->host_port_stats_start = ++pstats->host_port_stats_end;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003576
Eilon Greensteinde832a52009-02-12 08:36:33 +00003577 nig_timer_max = SHMEM_RD(bp, port_mb[BP_PORT(bp)].stat_nig_timer);
3578 if (nig_timer_max != estats->nig_timer_max) {
3579 estats->nig_timer_max = nig_timer_max;
3580 BNX2X_ERR("NIG timer max (%u)\n", estats->nig_timer_max);
3581 }
3582
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003583 return 0;
3584}
3585
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003586static int bnx2x_storm_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003587{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003588 struct eth_stats_query *stats = bnx2x_sp(bp, fw_stats);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003589 struct tstorm_per_port_stats *tport =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003590 &stats->tstorm_common.port_statistics;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003591 struct host_func_stats *fstats = bnx2x_sp(bp, func_stats);
3592 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003593 int i;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003594
Eilon Greensteinde832a52009-02-12 08:36:33 +00003595 memset(&(fstats->total_bytes_received_hi), 0,
3596 sizeof(struct host_func_stats) - 2*sizeof(u32));
3597 estats->error_bytes_received_hi = 0;
3598 estats->error_bytes_received_lo = 0;
3599 estats->etherstatsoverrsizepkts_hi = 0;
3600 estats->etherstatsoverrsizepkts_lo = 0;
3601 estats->no_buff_discard_hi = 0;
3602 estats->no_buff_discard_lo = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003603
Eilon Greensteinde832a52009-02-12 08:36:33 +00003604 for_each_queue(bp, i) {
3605 struct bnx2x_fastpath *fp = &bp->fp[i];
3606 int cl_id = fp->cl_id;
3607 struct tstorm_per_client_stats *tclient =
3608 &stats->tstorm_common.client_statistics[cl_id];
3609 struct tstorm_per_client_stats *old_tclient = &fp->old_tclient;
3610 struct ustorm_per_client_stats *uclient =
3611 &stats->ustorm_common.client_statistics[cl_id];
3612 struct ustorm_per_client_stats *old_uclient = &fp->old_uclient;
3613 struct xstorm_per_client_stats *xclient =
3614 &stats->xstorm_common.client_statistics[cl_id];
3615 struct xstorm_per_client_stats *old_xclient = &fp->old_xclient;
3616 struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
3617 u32 diff;
3618
3619 /* are storm stats valid? */
3620 if ((u16)(le16_to_cpu(xclient->stats_counter) + 1) !=
3621 bp->stats_counter) {
3622 DP(BNX2X_MSG_STATS, "[%d] stats not updated by xstorm"
3623 " xstorm counter (%d) != stats_counter (%d)\n",
3624 i, xclient->stats_counter, bp->stats_counter);
3625 return -1;
3626 }
3627 if ((u16)(le16_to_cpu(tclient->stats_counter) + 1) !=
3628 bp->stats_counter) {
3629 DP(BNX2X_MSG_STATS, "[%d] stats not updated by tstorm"
3630 " tstorm counter (%d) != stats_counter (%d)\n",
3631 i, tclient->stats_counter, bp->stats_counter);
3632 return -2;
3633 }
3634 if ((u16)(le16_to_cpu(uclient->stats_counter) + 1) !=
3635 bp->stats_counter) {
3636 DP(BNX2X_MSG_STATS, "[%d] stats not updated by ustorm"
3637 " ustorm counter (%d) != stats_counter (%d)\n",
3638 i, uclient->stats_counter, bp->stats_counter);
3639 return -4;
3640 }
3641
3642 qstats->total_bytes_received_hi =
3643 qstats->valid_bytes_received_hi =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003644 le32_to_cpu(tclient->total_rcv_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003645 qstats->total_bytes_received_lo =
3646 qstats->valid_bytes_received_lo =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003647 le32_to_cpu(tclient->total_rcv_bytes.lo);
3648
Eilon Greensteinde832a52009-02-12 08:36:33 +00003649 qstats->error_bytes_received_hi =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003650 le32_to_cpu(tclient->rcv_error_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003651 qstats->error_bytes_received_lo =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003652 le32_to_cpu(tclient->rcv_error_bytes.lo);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003653
3654 ADD_64(qstats->total_bytes_received_hi,
3655 qstats->error_bytes_received_hi,
3656 qstats->total_bytes_received_lo,
3657 qstats->error_bytes_received_lo);
3658
3659 UPDATE_EXTEND_TSTAT(rcv_unicast_pkts,
3660 total_unicast_packets_received);
3661 UPDATE_EXTEND_TSTAT(rcv_multicast_pkts,
3662 total_multicast_packets_received);
3663 UPDATE_EXTEND_TSTAT(rcv_broadcast_pkts,
3664 total_broadcast_packets_received);
3665 UPDATE_EXTEND_TSTAT(packets_too_big_discard,
3666 etherstatsoverrsizepkts);
3667 UPDATE_EXTEND_TSTAT(no_buff_discard, no_buff_discard);
3668
3669 SUB_EXTEND_USTAT(ucast_no_buff_pkts,
3670 total_unicast_packets_received);
3671 SUB_EXTEND_USTAT(mcast_no_buff_pkts,
3672 total_multicast_packets_received);
3673 SUB_EXTEND_USTAT(bcast_no_buff_pkts,
3674 total_broadcast_packets_received);
3675 UPDATE_EXTEND_USTAT(ucast_no_buff_pkts, no_buff_discard);
3676 UPDATE_EXTEND_USTAT(mcast_no_buff_pkts, no_buff_discard);
3677 UPDATE_EXTEND_USTAT(bcast_no_buff_pkts, no_buff_discard);
3678
3679 qstats->total_bytes_transmitted_hi =
3680 le32_to_cpu(xclient->total_sent_bytes.hi);
3681 qstats->total_bytes_transmitted_lo =
3682 le32_to_cpu(xclient->total_sent_bytes.lo);
3683
3684 UPDATE_EXTEND_XSTAT(unicast_pkts_sent,
3685 total_unicast_packets_transmitted);
3686 UPDATE_EXTEND_XSTAT(multicast_pkts_sent,
3687 total_multicast_packets_transmitted);
3688 UPDATE_EXTEND_XSTAT(broadcast_pkts_sent,
3689 total_broadcast_packets_transmitted);
3690
3691 old_tclient->checksum_discard = tclient->checksum_discard;
3692 old_tclient->ttl0_discard = tclient->ttl0_discard;
3693
3694 ADD_64(fstats->total_bytes_received_hi,
3695 qstats->total_bytes_received_hi,
3696 fstats->total_bytes_received_lo,
3697 qstats->total_bytes_received_lo);
3698 ADD_64(fstats->total_bytes_transmitted_hi,
3699 qstats->total_bytes_transmitted_hi,
3700 fstats->total_bytes_transmitted_lo,
3701 qstats->total_bytes_transmitted_lo);
3702 ADD_64(fstats->total_unicast_packets_received_hi,
3703 qstats->total_unicast_packets_received_hi,
3704 fstats->total_unicast_packets_received_lo,
3705 qstats->total_unicast_packets_received_lo);
3706 ADD_64(fstats->total_multicast_packets_received_hi,
3707 qstats->total_multicast_packets_received_hi,
3708 fstats->total_multicast_packets_received_lo,
3709 qstats->total_multicast_packets_received_lo);
3710 ADD_64(fstats->total_broadcast_packets_received_hi,
3711 qstats->total_broadcast_packets_received_hi,
3712 fstats->total_broadcast_packets_received_lo,
3713 qstats->total_broadcast_packets_received_lo);
3714 ADD_64(fstats->total_unicast_packets_transmitted_hi,
3715 qstats->total_unicast_packets_transmitted_hi,
3716 fstats->total_unicast_packets_transmitted_lo,
3717 qstats->total_unicast_packets_transmitted_lo);
3718 ADD_64(fstats->total_multicast_packets_transmitted_hi,
3719 qstats->total_multicast_packets_transmitted_hi,
3720 fstats->total_multicast_packets_transmitted_lo,
3721 qstats->total_multicast_packets_transmitted_lo);
3722 ADD_64(fstats->total_broadcast_packets_transmitted_hi,
3723 qstats->total_broadcast_packets_transmitted_hi,
3724 fstats->total_broadcast_packets_transmitted_lo,
3725 qstats->total_broadcast_packets_transmitted_lo);
3726 ADD_64(fstats->valid_bytes_received_hi,
3727 qstats->valid_bytes_received_hi,
3728 fstats->valid_bytes_received_lo,
3729 qstats->valid_bytes_received_lo);
3730
3731 ADD_64(estats->error_bytes_received_hi,
3732 qstats->error_bytes_received_hi,
3733 estats->error_bytes_received_lo,
3734 qstats->error_bytes_received_lo);
3735 ADD_64(estats->etherstatsoverrsizepkts_hi,
3736 qstats->etherstatsoverrsizepkts_hi,
3737 estats->etherstatsoverrsizepkts_lo,
3738 qstats->etherstatsoverrsizepkts_lo);
3739 ADD_64(estats->no_buff_discard_hi, qstats->no_buff_discard_hi,
3740 estats->no_buff_discard_lo, qstats->no_buff_discard_lo);
3741 }
3742
3743 ADD_64(fstats->total_bytes_received_hi,
3744 estats->rx_stat_ifhcinbadoctets_hi,
3745 fstats->total_bytes_received_lo,
3746 estats->rx_stat_ifhcinbadoctets_lo);
3747
3748 memcpy(estats, &(fstats->total_bytes_received_hi),
3749 sizeof(struct host_func_stats) - 2*sizeof(u32));
3750
3751 ADD_64(estats->etherstatsoverrsizepkts_hi,
3752 estats->rx_stat_dot3statsframestoolong_hi,
3753 estats->etherstatsoverrsizepkts_lo,
3754 estats->rx_stat_dot3statsframestoolong_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003755 ADD_64(estats->error_bytes_received_hi,
3756 estats->rx_stat_ifhcinbadoctets_hi,
3757 estats->error_bytes_received_lo,
3758 estats->rx_stat_ifhcinbadoctets_lo);
3759
Eilon Greensteinde832a52009-02-12 08:36:33 +00003760 if (bp->port.pmf) {
3761 estats->mac_filter_discard =
3762 le32_to_cpu(tport->mac_filter_discard);
3763 estats->xxoverflow_discard =
3764 le32_to_cpu(tport->xxoverflow_discard);
3765 estats->brb_truncate_discard =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003766 le32_to_cpu(tport->brb_truncate_discard);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003767 estats->mac_discard = le32_to_cpu(tport->mac_discard);
3768 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003769
3770 fstats->host_func_stats_start = ++fstats->host_func_stats_end;
3771
Eilon Greensteinde832a52009-02-12 08:36:33 +00003772 bp->stats_pending = 0;
3773
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003774 return 0;
3775}
3776
3777static void bnx2x_net_stats_update(struct bnx2x *bp)
3778{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003779 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003780 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003781 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003782
3783 nstats->rx_packets =
3784 bnx2x_hilo(&estats->total_unicast_packets_received_hi) +
3785 bnx2x_hilo(&estats->total_multicast_packets_received_hi) +
3786 bnx2x_hilo(&estats->total_broadcast_packets_received_hi);
3787
3788 nstats->tx_packets =
3789 bnx2x_hilo(&estats->total_unicast_packets_transmitted_hi) +
3790 bnx2x_hilo(&estats->total_multicast_packets_transmitted_hi) +
3791 bnx2x_hilo(&estats->total_broadcast_packets_transmitted_hi);
3792
Eilon Greensteinde832a52009-02-12 08:36:33 +00003793 nstats->rx_bytes = bnx2x_hilo(&estats->total_bytes_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003794
Eliezer Tamir0e39e642008-02-28 11:54:03 -08003795 nstats->tx_bytes = bnx2x_hilo(&estats->total_bytes_transmitted_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003796
Eilon Greensteinde832a52009-02-12 08:36:33 +00003797 nstats->rx_dropped = estats->mac_discard;
3798 for_each_queue(bp, i)
3799 nstats->rx_dropped +=
3800 le32_to_cpu(bp->fp[i].old_tclient.checksum_discard);
3801
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003802 nstats->tx_dropped = 0;
3803
3804 nstats->multicast =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003805 bnx2x_hilo(&estats->total_multicast_packets_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003806
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003807 nstats->collisions =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003808 bnx2x_hilo(&estats->tx_stat_etherstatscollisions_hi);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003809
3810 nstats->rx_length_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003811 bnx2x_hilo(&estats->rx_stat_etherstatsundersizepkts_hi) +
3812 bnx2x_hilo(&estats->etherstatsoverrsizepkts_hi);
3813 nstats->rx_over_errors = bnx2x_hilo(&estats->brb_drop_hi) +
3814 bnx2x_hilo(&estats->brb_truncate_hi);
3815 nstats->rx_crc_errors =
3816 bnx2x_hilo(&estats->rx_stat_dot3statsfcserrors_hi);
3817 nstats->rx_frame_errors =
3818 bnx2x_hilo(&estats->rx_stat_dot3statsalignmenterrors_hi);
3819 nstats->rx_fifo_errors = bnx2x_hilo(&estats->no_buff_discard_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003820 nstats->rx_missed_errors = estats->xxoverflow_discard;
3821
3822 nstats->rx_errors = nstats->rx_length_errors +
3823 nstats->rx_over_errors +
3824 nstats->rx_crc_errors +
3825 nstats->rx_frame_errors +
Eliezer Tamir0e39e642008-02-28 11:54:03 -08003826 nstats->rx_fifo_errors +
3827 nstats->rx_missed_errors;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003828
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003829 nstats->tx_aborted_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003830 bnx2x_hilo(&estats->tx_stat_dot3statslatecollisions_hi) +
3831 bnx2x_hilo(&estats->tx_stat_dot3statsexcessivecollisions_hi);
3832 nstats->tx_carrier_errors =
3833 bnx2x_hilo(&estats->rx_stat_dot3statscarriersenseerrors_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003834 nstats->tx_fifo_errors = 0;
3835 nstats->tx_heartbeat_errors = 0;
3836 nstats->tx_window_errors = 0;
3837
3838 nstats->tx_errors = nstats->tx_aborted_errors +
Eilon Greensteinde832a52009-02-12 08:36:33 +00003839 nstats->tx_carrier_errors +
3840 bnx2x_hilo(&estats->tx_stat_dot3statsinternalmactransmiterrors_hi);
3841}
3842
3843static void bnx2x_drv_stats_update(struct bnx2x *bp)
3844{
3845 struct bnx2x_eth_stats *estats = &bp->eth_stats;
3846 int i;
3847
3848 estats->driver_xoff = 0;
3849 estats->rx_err_discard_pkt = 0;
3850 estats->rx_skb_alloc_failed = 0;
3851 estats->hw_csum_err = 0;
3852 for_each_queue(bp, i) {
3853 struct bnx2x_eth_q_stats *qstats = &bp->fp[i].eth_q_stats;
3854
3855 estats->driver_xoff += qstats->driver_xoff;
3856 estats->rx_err_discard_pkt += qstats->rx_err_discard_pkt;
3857 estats->rx_skb_alloc_failed += qstats->rx_skb_alloc_failed;
3858 estats->hw_csum_err += qstats->hw_csum_err;
3859 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003860}
3861
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003862static void bnx2x_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003863{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003864 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003865
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003866 if (*stats_comp != DMAE_COMP_VAL)
3867 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003868
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003869 if (bp->port.pmf)
Eilon Greensteinde832a52009-02-12 08:36:33 +00003870 bnx2x_hw_stats_update(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003871
Eilon Greensteinde832a52009-02-12 08:36:33 +00003872 if (bnx2x_storm_stats_update(bp) && (bp->stats_pending++ == 3)) {
3873 BNX2X_ERR("storm stats were not updated for 3 times\n");
3874 bnx2x_panic();
3875 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003876 }
3877
Eilon Greensteinde832a52009-02-12 08:36:33 +00003878 bnx2x_net_stats_update(bp);
3879 bnx2x_drv_stats_update(bp);
3880
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003881 if (bp->msglevel & NETIF_MSG_TIMER) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00003882 struct tstorm_per_client_stats *old_tclient =
3883 &bp->fp->old_tclient;
3884 struct bnx2x_eth_q_stats *qstats = &bp->fp->eth_q_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003885 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003886 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003887 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003888
3889 printk(KERN_DEBUG "%s:\n", bp->dev->name);
3890 printk(KERN_DEBUG " tx avail (%4x) tx hc idx (%x)"
3891 " tx pkt (%lx)\n",
3892 bnx2x_tx_avail(bp->fp),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003893 le16_to_cpu(*bp->fp->tx_cons_sb), nstats->tx_packets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003894 printk(KERN_DEBUG " rx usage (%4x) rx hc idx (%x)"
3895 " rx pkt (%lx)\n",
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003896 (u16)(le16_to_cpu(*bp->fp->rx_cons_sb) -
3897 bp->fp->rx_comp_cons),
3898 le16_to_cpu(*bp->fp->rx_cons_sb), nstats->rx_packets);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003899 printk(KERN_DEBUG " %s (Xoff events %u) brb drops %u "
3900 "brb truncate %u\n",
3901 (netif_queue_stopped(bp->dev) ? "Xoff" : "Xon"),
3902 qstats->driver_xoff,
3903 estats->brb_drop_lo, estats->brb_truncate_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003904 printk(KERN_DEBUG "tstats: checksum_discard %u "
Eilon Greensteinde832a52009-02-12 08:36:33 +00003905 "packets_too_big_discard %lu no_buff_discard %lu "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003906 "mac_discard %u mac_filter_discard %u "
3907 "xxovrflow_discard %u brb_truncate_discard %u "
3908 "ttl0_discard %u\n",
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003909 old_tclient->checksum_discard,
Eilon Greensteinde832a52009-02-12 08:36:33 +00003910 bnx2x_hilo(&qstats->etherstatsoverrsizepkts_hi),
3911 bnx2x_hilo(&qstats->no_buff_discard_hi),
3912 estats->mac_discard, estats->mac_filter_discard,
3913 estats->xxoverflow_discard, estats->brb_truncate_discard,
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003914 old_tclient->ttl0_discard);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003915
3916 for_each_queue(bp, i) {
3917 printk(KERN_DEBUG "[%d]: %lu\t%lu\t%lu\n", i,
3918 bnx2x_fp(bp, i, tx_pkt),
3919 bnx2x_fp(bp, i, rx_pkt),
3920 bnx2x_fp(bp, i, rx_calls));
3921 }
3922 }
3923
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003924 bnx2x_hw_stats_post(bp);
3925 bnx2x_storm_stats_post(bp);
3926}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003927
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003928static void bnx2x_port_stats_stop(struct bnx2x *bp)
3929{
3930 struct dmae_command *dmae;
3931 u32 opcode;
3932 int loader_idx = PMF_DMAE_C(bp);
3933 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003934
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003935 bp->executer_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003936
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003937 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3938 DMAE_CMD_C_ENABLE |
3939 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003940#ifdef __BIG_ENDIAN
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003941 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003942#else
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003943 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003944#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003945 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3946 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3947
3948 if (bp->port.port_stx) {
3949
3950 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3951 if (bp->func_stx)
3952 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
3953 else
3954 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3955 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3956 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3957 dmae->dst_addr_lo = bp->port.port_stx >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003958 dmae->dst_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003959 dmae->len = sizeof(struct host_port_stats) >> 2;
3960 if (bp->func_stx) {
3961 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3962 dmae->comp_addr_hi = 0;
3963 dmae->comp_val = 1;
3964 } else {
3965 dmae->comp_addr_lo =
3966 U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3967 dmae->comp_addr_hi =
3968 U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3969 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003970
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003971 *stats_comp = 0;
3972 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003973 }
3974
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003975 if (bp->func_stx) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003976
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003977 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3978 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3979 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3980 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3981 dmae->dst_addr_lo = bp->func_stx >> 2;
3982 dmae->dst_addr_hi = 0;
3983 dmae->len = sizeof(struct host_func_stats) >> 2;
3984 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3985 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3986 dmae->comp_val = DMAE_COMP_VAL;
3987
3988 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003989 }
3990}
3991
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003992static void bnx2x_stats_stop(struct bnx2x *bp)
3993{
3994 int update = 0;
3995
3996 bnx2x_stats_comp(bp);
3997
3998 if (bp->port.pmf)
3999 update = (bnx2x_hw_stats_update(bp) == 0);
4000
4001 update |= (bnx2x_storm_stats_update(bp) == 0);
4002
4003 if (update) {
4004 bnx2x_net_stats_update(bp);
4005
4006 if (bp->port.pmf)
4007 bnx2x_port_stats_stop(bp);
4008
4009 bnx2x_hw_stats_post(bp);
4010 bnx2x_stats_comp(bp);
4011 }
4012}
4013
4014static void bnx2x_stats_do_nothing(struct bnx2x *bp)
4015{
4016}
4017
4018static const struct {
4019 void (*action)(struct bnx2x *bp);
4020 enum bnx2x_stats_state next_state;
4021} bnx2x_stats_stm[STATS_STATE_MAX][STATS_EVENT_MAX] = {
4022/* state event */
4023{
4024/* DISABLED PMF */ {bnx2x_stats_pmf_update, STATS_STATE_DISABLED},
4025/* LINK_UP */ {bnx2x_stats_start, STATS_STATE_ENABLED},
4026/* UPDATE */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED},
4027/* STOP */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED}
4028},
4029{
4030/* ENABLED PMF */ {bnx2x_stats_pmf_start, STATS_STATE_ENABLED},
4031/* LINK_UP */ {bnx2x_stats_restart, STATS_STATE_ENABLED},
4032/* UPDATE */ {bnx2x_stats_update, STATS_STATE_ENABLED},
4033/* STOP */ {bnx2x_stats_stop, STATS_STATE_DISABLED}
4034}
4035};
4036
4037static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event)
4038{
4039 enum bnx2x_stats_state state = bp->stats_state;
4040
4041 bnx2x_stats_stm[state][event].action(bp);
4042 bp->stats_state = bnx2x_stats_stm[state][event].next_state;
4043
4044 if ((event != STATS_EVENT_UPDATE) || (bp->msglevel & NETIF_MSG_TIMER))
4045 DP(BNX2X_MSG_STATS, "state %d -> event %d -> state %d\n",
4046 state, event, bp->stats_state);
4047}
4048
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004049static void bnx2x_timer(unsigned long data)
4050{
4051 struct bnx2x *bp = (struct bnx2x *) data;
4052
4053 if (!netif_running(bp->dev))
4054 return;
4055
4056 if (atomic_read(&bp->intr_sem) != 0)
Eliezer Tamirf1410642008-02-28 11:51:50 -08004057 goto timer_restart;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004058
4059 if (poll) {
4060 struct bnx2x_fastpath *fp = &bp->fp[0];
4061 int rc;
4062
4063 bnx2x_tx_int(fp, 1000);
4064 rc = bnx2x_rx_int(fp, 1000);
4065 }
4066
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004067 if (!BP_NOMCP(bp)) {
4068 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004069 u32 drv_pulse;
4070 u32 mcp_pulse;
4071
4072 ++bp->fw_drv_pulse_wr_seq;
4073 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
4074 /* TBD - add SYSTEM_TIME */
4075 drv_pulse = bp->fw_drv_pulse_wr_seq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004076 SHMEM_WR(bp, func_mb[func].drv_pulse_mb, drv_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004077
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004078 mcp_pulse = (SHMEM_RD(bp, func_mb[func].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004079 MCP_PULSE_SEQ_MASK);
4080 /* The delta between driver pulse and mcp response
4081 * should be 1 (before mcp response) or 0 (after mcp response)
4082 */
4083 if ((drv_pulse != mcp_pulse) &&
4084 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
4085 /* someone lost a heartbeat... */
4086 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
4087 drv_pulse, mcp_pulse);
4088 }
4089 }
4090
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004091 if ((bp->state == BNX2X_STATE_OPEN) ||
4092 (bp->state == BNX2X_STATE_DISABLED))
4093 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004094
Eliezer Tamirf1410642008-02-28 11:51:50 -08004095timer_restart:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004096 mod_timer(&bp->timer, jiffies + bp->current_interval);
4097}
4098
4099/* end of Statistics */
4100
4101/* nic init */
4102
4103/*
4104 * nic init service functions
4105 */
4106
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004107static void bnx2x_zero_sb(struct bnx2x *bp, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004108{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004109 int port = BP_PORT(bp);
4110
4111 bnx2x_init_fill(bp, BAR_USTRORM_INTMEM +
4112 USTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), 0,
Yitchak Gertner35302982008-08-13 15:53:12 -07004113 sizeof(struct ustorm_status_block)/4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004114 bnx2x_init_fill(bp, BAR_CSTRORM_INTMEM +
4115 CSTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), 0,
Yitchak Gertner35302982008-08-13 15:53:12 -07004116 sizeof(struct cstorm_status_block)/4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004117}
4118
Eilon Greenstein5c862842008-08-13 15:51:48 -07004119static void bnx2x_init_sb(struct bnx2x *bp, struct host_status_block *sb,
4120 dma_addr_t mapping, int sb_id)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004121{
4122 int port = BP_PORT(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004123 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004124 int index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004125 u64 section;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004126
4127 /* USTORM */
4128 section = ((u64)mapping) + offsetof(struct host_status_block,
4129 u_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004130 sb->u_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004131
4132 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004133 USTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004134 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004135 ((USTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004136 U64_HI(section));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004137 REG_WR8(bp, BAR_USTRORM_INTMEM + FP_USB_FUNC_OFF +
4138 USTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004139
4140 for (index = 0; index < HC_USTORM_SB_NUM_INDICES; index++)
4141 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004142 USTORM_SB_HC_DISABLE_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004143
4144 /* CSTORM */
4145 section = ((u64)mapping) + offsetof(struct host_status_block,
4146 c_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004147 sb->c_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004148
4149 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004150 CSTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004151 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004152 ((CSTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004153 U64_HI(section));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004154 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_CSB_FUNC_OFF +
4155 CSTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004156
4157 for (index = 0; index < HC_CSTORM_SB_NUM_INDICES; index++)
4158 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004159 CSTORM_SB_HC_DISABLE_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004160
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004161 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
4162}
4163
4164static void bnx2x_zero_def_sb(struct bnx2x *bp)
4165{
4166 int func = BP_FUNC(bp);
4167
4168 bnx2x_init_fill(bp, BAR_USTRORM_INTMEM +
4169 USTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4170 sizeof(struct ustorm_def_status_block)/4);
4171 bnx2x_init_fill(bp, BAR_CSTRORM_INTMEM +
4172 CSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4173 sizeof(struct cstorm_def_status_block)/4);
4174 bnx2x_init_fill(bp, BAR_XSTRORM_INTMEM +
4175 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4176 sizeof(struct xstorm_def_status_block)/4);
4177 bnx2x_init_fill(bp, BAR_TSTRORM_INTMEM +
4178 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4179 sizeof(struct tstorm_def_status_block)/4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004180}
4181
4182static void bnx2x_init_def_sb(struct bnx2x *bp,
4183 struct host_def_status_block *def_sb,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004184 dma_addr_t mapping, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004185{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004186 int port = BP_PORT(bp);
4187 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004188 int index, val, reg_offset;
4189 u64 section;
4190
4191 /* ATTN */
4192 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4193 atten_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004194 def_sb->atten_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004195
Eliezer Tamir49d66772008-02-28 11:53:13 -08004196 bp->attn_state = 0;
4197
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004198 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4199 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
4200
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004201 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004202 bp->attn_group[index].sig[0] = REG_RD(bp,
4203 reg_offset + 0x10*index);
4204 bp->attn_group[index].sig[1] = REG_RD(bp,
4205 reg_offset + 0x4 + 0x10*index);
4206 bp->attn_group[index].sig[2] = REG_RD(bp,
4207 reg_offset + 0x8 + 0x10*index);
4208 bp->attn_group[index].sig[3] = REG_RD(bp,
4209 reg_offset + 0xc + 0x10*index);
4210 }
4211
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004212 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
4213 HC_REG_ATTN_MSG0_ADDR_L);
4214
4215 REG_WR(bp, reg_offset, U64_LO(section));
4216 REG_WR(bp, reg_offset + 4, U64_HI(section));
4217
4218 reg_offset = (port ? HC_REG_ATTN_NUM_P1 : HC_REG_ATTN_NUM_P0);
4219
4220 val = REG_RD(bp, reg_offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004221 val |= sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004222 REG_WR(bp, reg_offset, val);
4223
4224 /* USTORM */
4225 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4226 u_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004227 def_sb->u_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004228
4229 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004230 USTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004231 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004232 ((USTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004233 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004234 REG_WR8(bp, BAR_USTRORM_INTMEM + DEF_USB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004235 USTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004236
4237 for (index = 0; index < HC_USTORM_DEF_SB_NUM_INDICES; index++)
4238 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004239 USTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004240
4241 /* CSTORM */
4242 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4243 c_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004244 def_sb->c_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004245
4246 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004247 CSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004248 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004249 ((CSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004250 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004251 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_CSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004252 CSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004253
4254 for (index = 0; index < HC_CSTORM_DEF_SB_NUM_INDICES; index++)
4255 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004256 CSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004257
4258 /* TSTORM */
4259 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4260 t_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004261 def_sb->t_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004262
4263 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004264 TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004265 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004266 ((TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004267 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004268 REG_WR8(bp, BAR_TSTRORM_INTMEM + DEF_TSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004269 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004270
4271 for (index = 0; index < HC_TSTORM_DEF_SB_NUM_INDICES; index++)
4272 REG_WR16(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004273 TSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004274
4275 /* XSTORM */
4276 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4277 x_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004278 def_sb->x_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004279
4280 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004281 XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004282 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004283 ((XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004284 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004285 REG_WR8(bp, BAR_XSTRORM_INTMEM + DEF_XSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004286 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004287
4288 for (index = 0; index < HC_XSTORM_DEF_SB_NUM_INDICES; index++)
4289 REG_WR16(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004290 XSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004291
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004292 bp->stats_pending = 0;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004293 bp->set_mac_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004294
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004295 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004296}
4297
4298static void bnx2x_update_coalesce(struct bnx2x *bp)
4299{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004300 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004301 int i;
4302
4303 for_each_queue(bp, i) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004304 int sb_id = bp->fp[i].sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004305
4306 /* HC_INDEX_U_ETH_RX_CQ_CONS */
4307 REG_WR8(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004308 USTORM_SB_HC_TIMEOUT_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004309 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004310 bp->rx_ticks/12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004311 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004312 USTORM_SB_HC_DISABLE_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004313 U_SB_ETH_RX_CQ_INDEX),
4314 bp->rx_ticks ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004315
4316 /* HC_INDEX_C_ETH_TX_CQ_CONS */
4317 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004318 CSTORM_SB_HC_TIMEOUT_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004319 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004320 bp->tx_ticks/12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004321 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004322 CSTORM_SB_HC_DISABLE_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004323 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004324 bp->tx_ticks ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004325 }
4326}
4327
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004328static inline void bnx2x_free_tpa_pool(struct bnx2x *bp,
4329 struct bnx2x_fastpath *fp, int last)
4330{
4331 int i;
4332
4333 for (i = 0; i < last; i++) {
4334 struct sw_rx_bd *rx_buf = &(fp->tpa_pool[i]);
4335 struct sk_buff *skb = rx_buf->skb;
4336
4337 if (skb == NULL) {
4338 DP(NETIF_MSG_IFDOWN, "tpa bin %d empty on free\n", i);
4339 continue;
4340 }
4341
4342 if (fp->tpa_state[i] == BNX2X_TPA_START)
4343 pci_unmap_single(bp->pdev,
4344 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07004345 bp->rx_buf_size,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004346 PCI_DMA_FROMDEVICE);
4347
4348 dev_kfree_skb(skb);
4349 rx_buf->skb = NULL;
4350 }
4351}
4352
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004353static void bnx2x_init_rx_rings(struct bnx2x *bp)
4354{
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004355 int func = BP_FUNC(bp);
Eilon Greenstein32626232008-08-13 15:51:07 -07004356 int max_agg_queues = CHIP_IS_E1(bp) ? ETH_MAX_AGGREGATION_QUEUES_E1 :
4357 ETH_MAX_AGGREGATION_QUEUES_E1H;
4358 u16 ring_prod, cqe_ring_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004359 int i, j;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004360
Eilon Greenstein0f008462009-02-12 08:36:18 +00004361 bp->rx_buf_size += bp->rx_offset + ETH_OVREHEAD + BNX2X_RX_ALIGN;
4362 DP(NETIF_MSG_IFUP,
4363 "mtu %d rx_buf_size %d\n", bp->dev->mtu, bp->rx_buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004364
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004365 if (bp->flags & TPA_ENABLE_FLAG) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004366
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004367 for_each_rx_queue(bp, j) {
Eilon Greenstein32626232008-08-13 15:51:07 -07004368 struct bnx2x_fastpath *fp = &bp->fp[j];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004369
Eilon Greenstein32626232008-08-13 15:51:07 -07004370 for (i = 0; i < max_agg_queues; i++) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004371 fp->tpa_pool[i].skb =
4372 netdev_alloc_skb(bp->dev, bp->rx_buf_size);
4373 if (!fp->tpa_pool[i].skb) {
4374 BNX2X_ERR("Failed to allocate TPA "
4375 "skb pool for queue[%d] - "
4376 "disabling TPA on this "
4377 "queue!\n", j);
4378 bnx2x_free_tpa_pool(bp, fp, i);
4379 fp->disable_tpa = 1;
4380 break;
4381 }
4382 pci_unmap_addr_set((struct sw_rx_bd *)
4383 &bp->fp->tpa_pool[i],
4384 mapping, 0);
4385 fp->tpa_state[i] = BNX2X_TPA_STOP;
4386 }
4387 }
4388 }
4389
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004390 for_each_rx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004391 struct bnx2x_fastpath *fp = &bp->fp[j];
4392
4393 fp->rx_bd_cons = 0;
4394 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004395 fp->rx_bd_cons_sb = BNX2X_RX_SB_BD_INDEX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004396
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004397 /* "next page" elements initialization */
4398 /* SGE ring */
4399 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
4400 struct eth_rx_sge *sge;
4401
4402 sge = &fp->rx_sge_ring[RX_SGE_CNT * i - 2];
4403 sge->addr_hi =
4404 cpu_to_le32(U64_HI(fp->rx_sge_mapping +
4405 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
4406 sge->addr_lo =
4407 cpu_to_le32(U64_LO(fp->rx_sge_mapping +
4408 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
4409 }
4410
4411 bnx2x_init_sge_ring_bit_mask(fp);
4412
4413 /* RX BD ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004414 for (i = 1; i <= NUM_RX_RINGS; i++) {
4415 struct eth_rx_bd *rx_bd;
4416
4417 rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
4418 rx_bd->addr_hi =
4419 cpu_to_le32(U64_HI(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004420 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004421 rx_bd->addr_lo =
4422 cpu_to_le32(U64_LO(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004423 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004424 }
4425
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004426 /* CQ ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004427 for (i = 1; i <= NUM_RCQ_RINGS; i++) {
4428 struct eth_rx_cqe_next_page *nextpg;
4429
4430 nextpg = (struct eth_rx_cqe_next_page *)
4431 &fp->rx_comp_ring[RCQ_DESC_CNT * i - 1];
4432 nextpg->addr_hi =
4433 cpu_to_le32(U64_HI(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004434 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004435 nextpg->addr_lo =
4436 cpu_to_le32(U64_LO(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004437 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004438 }
4439
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004440 /* Allocate SGEs and initialize the ring elements */
4441 for (i = 0, ring_prod = 0;
4442 i < MAX_RX_SGE_CNT*NUM_RX_SGE_PAGES; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004443
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004444 if (bnx2x_alloc_rx_sge(bp, fp, ring_prod) < 0) {
4445 BNX2X_ERR("was only able to allocate "
4446 "%d rx sges\n", i);
4447 BNX2X_ERR("disabling TPA for queue[%d]\n", j);
4448 /* Cleanup already allocated elements */
4449 bnx2x_free_rx_sge_range(bp, fp, ring_prod);
Eilon Greenstein32626232008-08-13 15:51:07 -07004450 bnx2x_free_tpa_pool(bp, fp, max_agg_queues);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004451 fp->disable_tpa = 1;
4452 ring_prod = 0;
4453 break;
4454 }
4455 ring_prod = NEXT_SGE_IDX(ring_prod);
4456 }
4457 fp->rx_sge_prod = ring_prod;
4458
4459 /* Allocate BDs and initialize BD ring */
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004460 fp->rx_comp_cons = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004461 cqe_ring_prod = ring_prod = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004462 for (i = 0; i < bp->rx_ring_size; i++) {
4463 if (bnx2x_alloc_rx_skb(bp, fp, ring_prod) < 0) {
4464 BNX2X_ERR("was only able to allocate "
Eilon Greensteinde832a52009-02-12 08:36:33 +00004465 "%d rx skbs on queue[%d]\n", i, j);
4466 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004467 break;
4468 }
4469 ring_prod = NEXT_RX_IDX(ring_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004470 cqe_ring_prod = NEXT_RCQ_IDX(cqe_ring_prod);
Ilpo Järvinen53e5e962008-07-25 21:40:45 -07004471 WARN_ON(ring_prod <= i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004472 }
4473
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004474 fp->rx_bd_prod = ring_prod;
4475 /* must not have more available CQEs than BDs */
4476 fp->rx_comp_prod = min((u16)(NUM_RCQ_RINGS*RCQ_DESC_CNT),
4477 cqe_ring_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004478 fp->rx_pkt = fp->rx_calls = 0;
4479
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004480 /* Warning!
4481 * this will generate an interrupt (to the TSTORM)
4482 * must only be done after chip is initialized
4483 */
4484 bnx2x_update_rx_prod(bp, fp, ring_prod, fp->rx_comp_prod,
4485 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004486 if (j != 0)
4487 continue;
4488
4489 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004490 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004491 U64_LO(fp->rx_comp_mapping));
4492 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004493 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004494 U64_HI(fp->rx_comp_mapping));
4495 }
4496}
4497
4498static void bnx2x_init_tx_ring(struct bnx2x *bp)
4499{
4500 int i, j;
4501
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004502 for_each_tx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004503 struct bnx2x_fastpath *fp = &bp->fp[j];
4504
4505 for (i = 1; i <= NUM_TX_RINGS; i++) {
4506 struct eth_tx_bd *tx_bd =
4507 &fp->tx_desc_ring[TX_DESC_CNT * i - 1];
4508
4509 tx_bd->addr_hi =
4510 cpu_to_le32(U64_HI(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004511 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004512 tx_bd->addr_lo =
4513 cpu_to_le32(U64_LO(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004514 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004515 }
4516
4517 fp->tx_pkt_prod = 0;
4518 fp->tx_pkt_cons = 0;
4519 fp->tx_bd_prod = 0;
4520 fp->tx_bd_cons = 0;
4521 fp->tx_cons_sb = BNX2X_TX_SB_INDEX;
4522 fp->tx_pkt = 0;
4523 }
4524}
4525
4526static void bnx2x_init_sp_ring(struct bnx2x *bp)
4527{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004528 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004529
4530 spin_lock_init(&bp->spq_lock);
4531
4532 bp->spq_left = MAX_SPQ_PENDING;
4533 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004534 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
4535 bp->spq_prod_bd = bp->spq;
4536 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
4537
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004538 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004539 U64_LO(bp->spq_mapping));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004540 REG_WR(bp,
4541 XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004542 U64_HI(bp->spq_mapping));
4543
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004544 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004545 bp->spq_prod_idx);
4546}
4547
4548static void bnx2x_init_context(struct bnx2x *bp)
4549{
4550 int i;
4551
4552 for_each_queue(bp, i) {
4553 struct eth_context *context = bnx2x_sp(bp, context[i].eth);
4554 struct bnx2x_fastpath *fp = &bp->fp[i];
Eilon Greensteinde832a52009-02-12 08:36:33 +00004555 u8 cl_id = fp->cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004556 u8 sb_id = FP_SB_ID(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004557
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004558 context->ustorm_st_context.common.sb_index_numbers =
4559 BNX2X_RX_SB_INDEX_NUM;
4560 context->ustorm_st_context.common.clientId = FP_CL_ID(fp);
4561 context->ustorm_st_context.common.status_block_id = sb_id;
4562 context->ustorm_st_context.common.flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004563 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT |
4564 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS);
4565 context->ustorm_st_context.common.statistics_counter_id =
4566 cl_id;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004567 context->ustorm_st_context.common.mc_alignment_log_size =
Eilon Greenstein0f008462009-02-12 08:36:18 +00004568 BNX2X_RX_ALIGN_SHIFT;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004569 context->ustorm_st_context.common.bd_buff_size =
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07004570 bp->rx_buf_size;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004571 context->ustorm_st_context.common.bd_page_base_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004572 U64_HI(fp->rx_desc_mapping);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004573 context->ustorm_st_context.common.bd_page_base_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004574 U64_LO(fp->rx_desc_mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004575 if (!fp->disable_tpa) {
4576 context->ustorm_st_context.common.flags |=
4577 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA |
4578 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING);
4579 context->ustorm_st_context.common.sge_buff_size =
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004580 (u16)min((u32)SGE_PAGE_SIZE*PAGES_PER_SGE,
4581 (u32)0xffff);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004582 context->ustorm_st_context.common.sge_page_base_hi =
4583 U64_HI(fp->rx_sge_mapping);
4584 context->ustorm_st_context.common.sge_page_base_lo =
4585 U64_LO(fp->rx_sge_mapping);
4586 }
4587
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004588 context->ustorm_ag_context.cdu_usage =
4589 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
4590 CDU_REGION_NUMBER_UCM_AG,
4591 ETH_CONNECTION_TYPE);
4592
4593 context->xstorm_st_context.tx_bd_page_base_hi =
4594 U64_HI(fp->tx_desc_mapping);
4595 context->xstorm_st_context.tx_bd_page_base_lo =
4596 U64_LO(fp->tx_desc_mapping);
4597 context->xstorm_st_context.db_data_addr_hi =
4598 U64_HI(fp->tx_prods_mapping);
4599 context->xstorm_st_context.db_data_addr_lo =
4600 U64_LO(fp->tx_prods_mapping);
4601 context->xstorm_st_context.statistics_data = (fp->cl_id |
4602 XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004603 context->cstorm_st_context.sb_index_number =
Eilon Greenstein5c862842008-08-13 15:51:48 -07004604 C_SB_ETH_TX_CQ_INDEX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004605 context->cstorm_st_context.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004606
4607 context->xstorm_ag_context.cdu_reserved =
4608 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
4609 CDU_REGION_NUMBER_XCM_AG,
4610 ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004611 }
4612}
4613
4614static void bnx2x_init_ind_table(struct bnx2x *bp)
4615{
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004616 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004617 int i;
4618
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004619 if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004620 return;
4621
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004622 DP(NETIF_MSG_IFUP,
4623 "Initializing indirection table multi_mode %d\n", bp->multi_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004624 for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004625 REG_WR8(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004626 TSTORM_INDIRECTION_TABLE_OFFSET(func) + i,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004627 BP_CL_ID(bp) + (i % bp->num_rx_queues));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004628}
4629
Eliezer Tamir49d66772008-02-28 11:53:13 -08004630static void bnx2x_set_client_config(struct bnx2x *bp)
4631{
Eliezer Tamir49d66772008-02-28 11:53:13 -08004632 struct tstorm_eth_client_config tstorm_client = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004633 int port = BP_PORT(bp);
4634 int i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08004635
Eilon Greensteine7799c52009-01-14 21:30:27 -08004636 tstorm_client.mtu = bp->dev->mtu;
Eliezer Tamir49d66772008-02-28 11:53:13 -08004637 tstorm_client.config_flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004638 (TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE |
4639 TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE);
Eliezer Tamir49d66772008-02-28 11:53:13 -08004640#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08004641 if (bp->rx_mode && bp->vlgrp && (bp->flags & HW_VLAN_RX_FLAG)) {
Eliezer Tamir49d66772008-02-28 11:53:13 -08004642 tstorm_client.config_flags |=
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004643 TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE;
Eliezer Tamir49d66772008-02-28 11:53:13 -08004644 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
4645 }
4646#endif
Eliezer Tamir49d66772008-02-28 11:53:13 -08004647
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004648 if (bp->flags & TPA_ENABLE_FLAG) {
4649 tstorm_client.max_sges_for_packet =
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08004650 SGE_PAGE_ALIGN(tstorm_client.mtu) >> SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004651 tstorm_client.max_sges_for_packet =
4652 ((tstorm_client.max_sges_for_packet +
4653 PAGES_PER_SGE - 1) & (~(PAGES_PER_SGE - 1))) >>
4654 PAGES_PER_SGE_SHIFT;
4655
4656 tstorm_client.config_flags |=
4657 TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING;
4658 }
4659
Eliezer Tamir49d66772008-02-28 11:53:13 -08004660 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00004661 tstorm_client.statistics_counter_id = bp->fp[i].cl_id;
4662
Eliezer Tamir49d66772008-02-28 11:53:13 -08004663 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004664 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id),
Eliezer Tamir49d66772008-02-28 11:53:13 -08004665 ((u32 *)&tstorm_client)[0]);
4666 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004667 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id) + 4,
Eliezer Tamir49d66772008-02-28 11:53:13 -08004668 ((u32 *)&tstorm_client)[1]);
4669 }
4670
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004671 DP(BNX2X_MSG_OFF, "tstorm_client: 0x%08x 0x%08x\n",
4672 ((u32 *)&tstorm_client)[0], ((u32 *)&tstorm_client)[1]);
Eliezer Tamir49d66772008-02-28 11:53:13 -08004673}
4674
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004675static void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
4676{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004677 struct tstorm_eth_mac_filter_config tstorm_mac_filter = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004678 int mode = bp->rx_mode;
4679 int mask = (1 << BP_L_ID(bp));
4680 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004681 int i;
4682
Eilon Greenstein3196a882008-08-13 15:58:49 -07004683 DP(NETIF_MSG_IFUP, "rx mode %d mask 0x%x\n", mode, mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004684
4685 switch (mode) {
4686 case BNX2X_RX_MODE_NONE: /* no Rx */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004687 tstorm_mac_filter.ucast_drop_all = mask;
4688 tstorm_mac_filter.mcast_drop_all = mask;
4689 tstorm_mac_filter.bcast_drop_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004690 break;
4691 case BNX2X_RX_MODE_NORMAL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004692 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004693 break;
4694 case BNX2X_RX_MODE_ALLMULTI:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004695 tstorm_mac_filter.mcast_accept_all = mask;
4696 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004697 break;
4698 case BNX2X_RX_MODE_PROMISC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004699 tstorm_mac_filter.ucast_accept_all = mask;
4700 tstorm_mac_filter.mcast_accept_all = mask;
4701 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004702 break;
4703 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004704 BNX2X_ERR("BAD rx mode (%d)\n", mode);
4705 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004706 }
4707
4708 for (i = 0; i < sizeof(struct tstorm_eth_mac_filter_config)/4; i++) {
4709 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004710 TSTORM_MAC_FILTER_CONFIG_OFFSET(func) + i * 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004711 ((u32 *)&tstorm_mac_filter)[i]);
4712
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004713/* DP(NETIF_MSG_IFUP, "tstorm_mac_filter[%d]: 0x%08x\n", i,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004714 ((u32 *)&tstorm_mac_filter)[i]); */
4715 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004716
Eliezer Tamir49d66772008-02-28 11:53:13 -08004717 if (mode != BNX2X_RX_MODE_NONE)
4718 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004719}
4720
Eilon Greenstein471de712008-08-13 15:49:35 -07004721static void bnx2x_init_internal_common(struct bnx2x *bp)
4722{
4723 int i;
4724
Yitchak Gertner3cdf1db2008-08-25 15:24:21 -07004725 if (bp->flags & TPA_ENABLE_FLAG) {
4726 struct tstorm_eth_tpa_exist tpa = {0};
4727
4728 tpa.tpa_exist = 1;
4729
4730 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_TPA_EXIST_OFFSET,
4731 ((u32 *)&tpa)[0]);
4732 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_TPA_EXIST_OFFSET + 4,
4733 ((u32 *)&tpa)[1]);
4734 }
4735
Eilon Greenstein471de712008-08-13 15:49:35 -07004736 /* Zero this manually as its initialization is
4737 currently missing in the initTool */
4738 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
4739 REG_WR(bp, BAR_USTRORM_INTMEM +
4740 USTORM_AGG_DATA_OFFSET + i * 4, 0);
4741}
4742
4743static void bnx2x_init_internal_port(struct bnx2x *bp)
4744{
4745 int port = BP_PORT(bp);
4746
4747 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4748 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4749 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4750 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4751}
4752
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00004753/* Calculates the sum of vn_min_rates.
4754 It's needed for further normalizing of the min_rates.
4755 Returns:
4756 sum of vn_min_rates.
4757 or
4758 0 - if all the min_rates are 0.
4759 In the later case fainess algorithm should be deactivated.
4760 If not all min_rates are zero then those that are zeroes will be set to 1.
4761 */
4762static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
4763{
4764 int all_zero = 1;
4765 int port = BP_PORT(bp);
4766 int vn;
4767
4768 bp->vn_weight_sum = 0;
4769 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
4770 int func = 2*vn + port;
4771 u32 vn_cfg =
4772 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
4773 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
4774 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
4775
4776 /* Skip hidden vns */
4777 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
4778 continue;
4779
4780 /* If min rate is zero - set it to 1 */
4781 if (!vn_min_rate)
4782 vn_min_rate = DEF_MIN_RATE;
4783 else
4784 all_zero = 0;
4785
4786 bp->vn_weight_sum += vn_min_rate;
4787 }
4788
4789 /* ... only if all min rates are zeros - disable fairness */
4790 if (all_zero)
4791 bp->vn_weight_sum = 0;
4792}
4793
Eilon Greenstein471de712008-08-13 15:49:35 -07004794static void bnx2x_init_internal_func(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004795{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004796 struct tstorm_eth_function_common_config tstorm_config = {0};
4797 struct stats_indication_flags stats_flags = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004798 int port = BP_PORT(bp);
4799 int func = BP_FUNC(bp);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004800 int i, j;
4801 u32 offset;
Eilon Greenstein471de712008-08-13 15:49:35 -07004802 u16 max_agg_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004803
4804 if (is_multi(bp)) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004805 tstorm_config.config_flags = MULTI_FLAGS(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004806 tstorm_config.rss_result_mask = MULTI_MASK;
4807 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004808 if (IS_E1HMF(bp))
4809 tstorm_config.config_flags |=
4810 TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004811
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004812 tstorm_config.leading_client_id = BP_L_ID(bp);
4813
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004814 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004815 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004816 (*(u32 *)&tstorm_config));
4817
Eliezer Tamirc14423f2008-02-28 11:49:42 -08004818 bp->rx_mode = BNX2X_RX_MODE_NONE; /* no rx until link is up */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004819 bnx2x_set_storm_rx_mode(bp);
4820
Eilon Greensteinde832a52009-02-12 08:36:33 +00004821 for_each_queue(bp, i) {
4822 u8 cl_id = bp->fp[i].cl_id;
4823
4824 /* reset xstorm per client statistics */
4825 offset = BAR_XSTRORM_INTMEM +
4826 XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
4827 for (j = 0;
4828 j < sizeof(struct xstorm_per_client_stats) / 4; j++)
4829 REG_WR(bp, offset + j*4, 0);
4830
4831 /* reset tstorm per client statistics */
4832 offset = BAR_TSTRORM_INTMEM +
4833 TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
4834 for (j = 0;
4835 j < sizeof(struct tstorm_per_client_stats) / 4; j++)
4836 REG_WR(bp, offset + j*4, 0);
4837
4838 /* reset ustorm per client statistics */
4839 offset = BAR_USTRORM_INTMEM +
4840 USTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
4841 for (j = 0;
4842 j < sizeof(struct ustorm_per_client_stats) / 4; j++)
4843 REG_WR(bp, offset + j*4, 0);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004844 }
4845
4846 /* Init statistics related context */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004847 stats_flags.collect_eth = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004848
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004849 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004850 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004851 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004852 ((u32 *)&stats_flags)[1]);
4853
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004854 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004855 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004856 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004857 ((u32 *)&stats_flags)[1]);
4858
Eilon Greensteinde832a52009-02-12 08:36:33 +00004859 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func),
4860 ((u32 *)&stats_flags)[0]);
4861 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func) + 4,
4862 ((u32 *)&stats_flags)[1]);
4863
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004864 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004865 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004866 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004867 ((u32 *)&stats_flags)[1]);
4868
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004869 REG_WR(bp, BAR_XSTRORM_INTMEM +
4870 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
4871 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
4872 REG_WR(bp, BAR_XSTRORM_INTMEM +
4873 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
4874 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
4875
4876 REG_WR(bp, BAR_TSTRORM_INTMEM +
4877 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
4878 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
4879 REG_WR(bp, BAR_TSTRORM_INTMEM +
4880 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
4881 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004882
Eilon Greensteinde832a52009-02-12 08:36:33 +00004883 REG_WR(bp, BAR_USTRORM_INTMEM +
4884 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
4885 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
4886 REG_WR(bp, BAR_USTRORM_INTMEM +
4887 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
4888 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
4889
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004890 if (CHIP_IS_E1H(bp)) {
4891 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNCTION_MODE_OFFSET,
4892 IS_E1HMF(bp));
4893 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNCTION_MODE_OFFSET,
4894 IS_E1HMF(bp));
4895 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNCTION_MODE_OFFSET,
4896 IS_E1HMF(bp));
4897 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNCTION_MODE_OFFSET,
4898 IS_E1HMF(bp));
4899
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004900 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_E1HOV_OFFSET(func),
4901 bp->e1hov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004902 }
4903
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08004904 /* Init CQ ring mapping and aggregation size, the FW limit is 8 frags */
4905 max_agg_size =
4906 min((u32)(min((u32)8, (u32)MAX_SKB_FRAGS) *
4907 SGE_PAGE_SIZE * PAGES_PER_SGE),
4908 (u32)0xffff);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004909 for_each_rx_queue(bp, i) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004910 struct bnx2x_fastpath *fp = &bp->fp[i];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004911
4912 REG_WR(bp, BAR_USTRORM_INTMEM +
4913 USTORM_CQE_PAGE_BASE_OFFSET(port, FP_CL_ID(fp)),
4914 U64_LO(fp->rx_comp_mapping));
4915 REG_WR(bp, BAR_USTRORM_INTMEM +
4916 USTORM_CQE_PAGE_BASE_OFFSET(port, FP_CL_ID(fp)) + 4,
4917 U64_HI(fp->rx_comp_mapping));
4918
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004919 REG_WR16(bp, BAR_USTRORM_INTMEM +
4920 USTORM_MAX_AGG_SIZE_OFFSET(port, FP_CL_ID(fp)),
4921 max_agg_size);
4922 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00004923
Eilon Greenstein1c063282009-02-12 08:36:43 +00004924 /* dropless flow control */
4925 if (CHIP_IS_E1H(bp)) {
4926 struct ustorm_eth_rx_pause_data_e1h rx_pause = {0};
4927
4928 rx_pause.bd_thr_low = 250;
4929 rx_pause.cqe_thr_low = 250;
4930 rx_pause.cos = 1;
4931 rx_pause.sge_thr_low = 0;
4932 rx_pause.bd_thr_high = 350;
4933 rx_pause.cqe_thr_high = 350;
4934 rx_pause.sge_thr_high = 0;
4935
4936 for_each_rx_queue(bp, i) {
4937 struct bnx2x_fastpath *fp = &bp->fp[i];
4938
4939 if (!fp->disable_tpa) {
4940 rx_pause.sge_thr_low = 150;
4941 rx_pause.sge_thr_high = 250;
4942 }
4943
4944
4945 offset = BAR_USTRORM_INTMEM +
4946 USTORM_ETH_RING_PAUSE_DATA_OFFSET(port,
4947 fp->cl_id);
4948 for (j = 0;
4949 j < sizeof(struct ustorm_eth_rx_pause_data_e1h)/4;
4950 j++)
4951 REG_WR(bp, offset + j*4,
4952 ((u32 *)&rx_pause)[j]);
4953 }
4954 }
4955
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00004956 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
4957
4958 /* Init rate shaping and fairness contexts */
4959 if (IS_E1HMF(bp)) {
4960 int vn;
4961
4962 /* During init there is no active link
4963 Until link is up, set link rate to 10Gbps */
4964 bp->link_vars.line_speed = SPEED_10000;
4965 bnx2x_init_port_minmax(bp);
4966
4967 bnx2x_calc_vn_weight_sum(bp);
4968
4969 for (vn = VN_0; vn < E1HVN_MAX; vn++)
4970 bnx2x_init_vn_minmax(bp, 2*vn + port);
4971
4972 /* Enable rate shaping and fairness */
4973 bp->cmng.flags.cmng_enables =
4974 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
4975 if (bp->vn_weight_sum)
4976 bp->cmng.flags.cmng_enables |=
4977 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
4978 else
4979 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
4980 " fairness will be disabled\n");
4981 } else {
4982 /* rate shaping and fairness are disabled */
4983 DP(NETIF_MSG_IFUP,
4984 "single function mode minmax will be disabled\n");
4985 }
4986
4987
4988 /* Store it to internal memory */
4989 if (bp->port.pmf)
4990 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
4991 REG_WR(bp, BAR_XSTRORM_INTMEM +
4992 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i * 4,
4993 ((u32 *)(&bp->cmng))[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004994}
4995
Eilon Greenstein471de712008-08-13 15:49:35 -07004996static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
4997{
4998 switch (load_code) {
4999 case FW_MSG_CODE_DRV_LOAD_COMMON:
5000 bnx2x_init_internal_common(bp);
5001 /* no break */
5002
5003 case FW_MSG_CODE_DRV_LOAD_PORT:
5004 bnx2x_init_internal_port(bp);
5005 /* no break */
5006
5007 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
5008 bnx2x_init_internal_func(bp);
5009 break;
5010
5011 default:
5012 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5013 break;
5014 }
5015}
5016
5017static void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005018{
5019 int i;
5020
5021 for_each_queue(bp, i) {
5022 struct bnx2x_fastpath *fp = &bp->fp[i];
5023
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005024 fp->bp = bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005025 fp->state = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005026 fp->index = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005027 fp->cl_id = BP_L_ID(bp) + i;
5028 fp->sb_id = fp->cl_id;
5029 DP(NETIF_MSG_IFUP,
5030 "bnx2x_init_sb(%p,%p) index %d cl_id %d sb %d\n",
5031 bp, fp->status_blk, i, FP_CL_ID(fp), FP_SB_ID(fp));
Eilon Greenstein5c862842008-08-13 15:51:48 -07005032 bnx2x_init_sb(bp, fp->status_blk, fp->status_blk_mapping,
5033 FP_SB_ID(fp));
5034 bnx2x_update_fpsb_idx(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005035 }
5036
Eilon Greenstein5c862842008-08-13 15:51:48 -07005037 bnx2x_init_def_sb(bp, bp->def_status_blk, bp->def_status_blk_mapping,
5038 DEF_SB_ID);
5039 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005040 bnx2x_update_coalesce(bp);
5041 bnx2x_init_rx_rings(bp);
5042 bnx2x_init_tx_ring(bp);
5043 bnx2x_init_sp_ring(bp);
5044 bnx2x_init_context(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005045 bnx2x_init_internal(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005046 bnx2x_init_ind_table(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005047 bnx2x_stats_init(bp);
5048
5049 /* At this point, we are ready for interrupts */
5050 atomic_set(&bp->intr_sem, 0);
5051
5052 /* flush all before enabling interrupts */
5053 mb();
5054 mmiowb();
5055
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005056 bnx2x_int_enable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005057}
5058
5059/* end of nic init */
5060
5061/*
5062 * gzip service functions
5063 */
5064
5065static int bnx2x_gunzip_init(struct bnx2x *bp)
5066{
5067 bp->gunzip_buf = pci_alloc_consistent(bp->pdev, FW_BUF_SIZE,
5068 &bp->gunzip_mapping);
5069 if (bp->gunzip_buf == NULL)
5070 goto gunzip_nomem1;
5071
5072 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5073 if (bp->strm == NULL)
5074 goto gunzip_nomem2;
5075
5076 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
5077 GFP_KERNEL);
5078 if (bp->strm->workspace == NULL)
5079 goto gunzip_nomem3;
5080
5081 return 0;
5082
5083gunzip_nomem3:
5084 kfree(bp->strm);
5085 bp->strm = NULL;
5086
5087gunzip_nomem2:
5088 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
5089 bp->gunzip_mapping);
5090 bp->gunzip_buf = NULL;
5091
5092gunzip_nomem1:
5093 printk(KERN_ERR PFX "%s: Cannot allocate firmware buffer for"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005094 " un-compression\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005095 return -ENOMEM;
5096}
5097
5098static void bnx2x_gunzip_end(struct bnx2x *bp)
5099{
5100 kfree(bp->strm->workspace);
5101
5102 kfree(bp->strm);
5103 bp->strm = NULL;
5104
5105 if (bp->gunzip_buf) {
5106 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
5107 bp->gunzip_mapping);
5108 bp->gunzip_buf = NULL;
5109 }
5110}
5111
5112static int bnx2x_gunzip(struct bnx2x *bp, u8 *zbuf, int len)
5113{
5114 int n, rc;
5115
5116 /* check gzip header */
5117 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED))
5118 return -EINVAL;
5119
5120 n = 10;
5121
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005122#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005123
5124 if (zbuf[3] & FNAME)
5125 while ((zbuf[n++] != 0) && (n < len));
5126
5127 bp->strm->next_in = zbuf + n;
5128 bp->strm->avail_in = len - n;
5129 bp->strm->next_out = bp->gunzip_buf;
5130 bp->strm->avail_out = FW_BUF_SIZE;
5131
5132 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5133 if (rc != Z_OK)
5134 return rc;
5135
5136 rc = zlib_inflate(bp->strm, Z_FINISH);
5137 if ((rc != Z_OK) && (rc != Z_STREAM_END))
5138 printk(KERN_ERR PFX "%s: Firmware decompression error: %s\n",
5139 bp->dev->name, bp->strm->msg);
5140
5141 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5142 if (bp->gunzip_outlen & 0x3)
5143 printk(KERN_ERR PFX "%s: Firmware decompression error:"
5144 " gunzip_outlen (%d) not aligned\n",
5145 bp->dev->name, bp->gunzip_outlen);
5146 bp->gunzip_outlen >>= 2;
5147
5148 zlib_inflateEnd(bp->strm);
5149
5150 if (rc == Z_STREAM_END)
5151 return 0;
5152
5153 return rc;
5154}
5155
5156/* nic load/unload */
5157
5158/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005159 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005160 */
5161
5162/* send a NIG loopback debug packet */
5163static void bnx2x_lb_pckt(struct bnx2x *bp)
5164{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005165 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005166
5167 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005168 wb_write[0] = 0x55555555;
5169 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005170 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005171 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005172
5173 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005174 wb_write[0] = 0x09000000;
5175 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005176 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005177 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005178}
5179
5180/* some of the internal memories
5181 * are not directly readable from the driver
5182 * to test them we send debug packets
5183 */
5184static int bnx2x_int_mem_test(struct bnx2x *bp)
5185{
5186 int factor;
5187 int count, i;
5188 u32 val = 0;
5189
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005190 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005191 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005192 else if (CHIP_REV_IS_EMUL(bp))
5193 factor = 200;
5194 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005195 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005196
5197 DP(NETIF_MSG_HW, "start part1\n");
5198
5199 /* Disable inputs of parser neighbor blocks */
5200 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5201 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5202 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005203 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005204
5205 /* Write 0 to parser credits for CFC search request */
5206 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5207
5208 /* send Ethernet packet */
5209 bnx2x_lb_pckt(bp);
5210
5211 /* TODO do i reset NIG statistic? */
5212 /* Wait until NIG register shows 1 packet of size 0x10 */
5213 count = 1000 * factor;
5214 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005215
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005216 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5217 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005218 if (val == 0x10)
5219 break;
5220
5221 msleep(10);
5222 count--;
5223 }
5224 if (val != 0x10) {
5225 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5226 return -1;
5227 }
5228
5229 /* Wait until PRS register shows 1 packet */
5230 count = 1000 * factor;
5231 while (count) {
5232 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005233 if (val == 1)
5234 break;
5235
5236 msleep(10);
5237 count--;
5238 }
5239 if (val != 0x1) {
5240 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5241 return -2;
5242 }
5243
5244 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005245 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005246 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005247 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005248 msleep(50);
5249 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
5250 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
5251
5252 DP(NETIF_MSG_HW, "part2\n");
5253
5254 /* Disable inputs of parser neighbor blocks */
5255 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5256 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5257 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005258 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005259
5260 /* Write 0 to parser credits for CFC search request */
5261 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5262
5263 /* send 10 Ethernet packets */
5264 for (i = 0; i < 10; i++)
5265 bnx2x_lb_pckt(bp);
5266
5267 /* Wait until NIG register shows 10 + 1
5268 packets of size 11*0x10 = 0xb0 */
5269 count = 1000 * factor;
5270 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005271
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005272 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5273 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005274 if (val == 0xb0)
5275 break;
5276
5277 msleep(10);
5278 count--;
5279 }
5280 if (val != 0xb0) {
5281 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5282 return -3;
5283 }
5284
5285 /* Wait until PRS register shows 2 packets */
5286 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5287 if (val != 2)
5288 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5289
5290 /* Write 1 to parser credits for CFC search request */
5291 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5292
5293 /* Wait until PRS register shows 3 packets */
5294 msleep(10 * factor);
5295 /* Wait until NIG register shows 1 packet of size 0x10 */
5296 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5297 if (val != 3)
5298 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5299
5300 /* clear NIG EOP FIFO */
5301 for (i = 0; i < 11; i++)
5302 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
5303 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
5304 if (val != 1) {
5305 BNX2X_ERR("clear of NIG failed\n");
5306 return -4;
5307 }
5308
5309 /* Reset and init BRB, PRS, NIG */
5310 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
5311 msleep(50);
5312 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
5313 msleep(50);
5314 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
5315 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
5316#ifndef BCM_ISCSI
5317 /* set NIC mode */
5318 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5319#endif
5320
5321 /* Enable inputs of parser neighbor blocks */
5322 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
5323 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
5324 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005325 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005326
5327 DP(NETIF_MSG_HW, "done\n");
5328
5329 return 0; /* OK */
5330}
5331
5332static void enable_blocks_attention(struct bnx2x *bp)
5333{
5334 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
5335 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
5336 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5337 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5338 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
5339 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
5340 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
5341 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
5342 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005343/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
5344/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005345 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
5346 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
5347 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005348/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
5349/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005350 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
5351 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
5352 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
5353 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005354/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
5355/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
5356 if (CHIP_REV_IS_FPGA(bp))
5357 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
5358 else
5359 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005360 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
5361 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
5362 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005363/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
5364/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005365 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
5366 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005367/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
5368 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0X18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005369}
5370
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005371
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005372static void bnx2x_reset_common(struct bnx2x *bp)
5373{
5374 /* reset_common */
5375 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5376 0xd3ffff7f);
5377 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, 0x1403);
5378}
5379
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005380static int bnx2x_init_common(struct bnx2x *bp)
5381{
5382 u32 val, i;
5383
5384 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_FUNC(bp));
5385
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005386 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005387 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
5388 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, 0xfffc);
5389
5390 bnx2x_init_block(bp, MISC_COMMON_START, MISC_COMMON_END);
5391 if (CHIP_IS_E1H(bp))
5392 REG_WR(bp, MISC_REG_E1HMF_MODE, IS_E1HMF(bp));
5393
5394 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x100);
5395 msleep(30);
5396 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x0);
5397
5398 bnx2x_init_block(bp, PXP_COMMON_START, PXP_COMMON_END);
5399 if (CHIP_IS_E1(bp)) {
5400 /* enable HW interrupt from PXP on USDM overflow
5401 bit 16 on INT_MASK_0 */
5402 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005403 }
5404
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005405 bnx2x_init_block(bp, PXP2_COMMON_START, PXP2_COMMON_END);
5406 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005407
5408#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005409 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
5410 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
5411 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
5412 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
5413 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00005414 /* make sure this value is 0 */
5415 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005416
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005417/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
5418 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
5419 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
5420 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
5421 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005422#endif
5423
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005424 REG_WR(bp, PXP2_REG_RQ_CDU_P_SIZE, 2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005425#ifdef BCM_ISCSI
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005426 REG_WR(bp, PXP2_REG_RQ_TM_P_SIZE, 5);
5427 REG_WR(bp, PXP2_REG_RQ_QM_P_SIZE, 5);
5428 REG_WR(bp, PXP2_REG_RQ_SRC_P_SIZE, 5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005429#endif
5430
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005431 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
5432 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005433
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005434 /* let the HW do it's magic ... */
5435 msleep(100);
5436 /* finish PXP init */
5437 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
5438 if (val != 1) {
5439 BNX2X_ERR("PXP2 CFG failed\n");
5440 return -EBUSY;
5441 }
5442 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
5443 if (val != 1) {
5444 BNX2X_ERR("PXP2 RD_INIT failed\n");
5445 return -EBUSY;
5446 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005447
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005448 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
5449 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005450
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005451 bnx2x_init_block(bp, DMAE_COMMON_START, DMAE_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005452
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005453 /* clean the DMAE memory */
5454 bp->dmae_ready = 1;
5455 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005456
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005457 bnx2x_init_block(bp, TCM_COMMON_START, TCM_COMMON_END);
5458 bnx2x_init_block(bp, UCM_COMMON_START, UCM_COMMON_END);
5459 bnx2x_init_block(bp, CCM_COMMON_START, CCM_COMMON_END);
5460 bnx2x_init_block(bp, XCM_COMMON_START, XCM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005461
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005462 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
5463 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
5464 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
5465 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
5466
5467 bnx2x_init_block(bp, QM_COMMON_START, QM_COMMON_END);
5468 /* soft reset pulse */
5469 REG_WR(bp, QM_REG_SOFT_RESET, 1);
5470 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005471
5472#ifdef BCM_ISCSI
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005473 bnx2x_init_block(bp, TIMERS_COMMON_START, TIMERS_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005474#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005475
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005476 bnx2x_init_block(bp, DQ_COMMON_START, DQ_COMMON_END);
5477 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BCM_PAGE_SHIFT);
5478 if (!CHIP_REV_IS_SLOW(bp)) {
5479 /* enable hw interrupt from doorbell Q */
5480 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5481 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005482
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005483 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005484 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005485 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005486 /* set NIC mode */
5487 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005488 if (CHIP_IS_E1H(bp))
5489 REG_WR(bp, PRS_REG_E1HOV_MODE, IS_E1HMF(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005490
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005491 bnx2x_init_block(bp, TSDM_COMMON_START, TSDM_COMMON_END);
5492 bnx2x_init_block(bp, CSDM_COMMON_START, CSDM_COMMON_END);
5493 bnx2x_init_block(bp, USDM_COMMON_START, USDM_COMMON_END);
5494 bnx2x_init_block(bp, XSDM_COMMON_START, XSDM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005495
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005496 if (CHIP_IS_E1H(bp)) {
5497 bnx2x_init_fill(bp, TSTORM_INTMEM_ADDR, 0,
5498 STORM_INTMEM_SIZE_E1H/2);
5499 bnx2x_init_fill(bp,
5500 TSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5501 0, STORM_INTMEM_SIZE_E1H/2);
5502 bnx2x_init_fill(bp, CSTORM_INTMEM_ADDR, 0,
5503 STORM_INTMEM_SIZE_E1H/2);
5504 bnx2x_init_fill(bp,
5505 CSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5506 0, STORM_INTMEM_SIZE_E1H/2);
5507 bnx2x_init_fill(bp, XSTORM_INTMEM_ADDR, 0,
5508 STORM_INTMEM_SIZE_E1H/2);
5509 bnx2x_init_fill(bp,
5510 XSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5511 0, STORM_INTMEM_SIZE_E1H/2);
5512 bnx2x_init_fill(bp, USTORM_INTMEM_ADDR, 0,
5513 STORM_INTMEM_SIZE_E1H/2);
5514 bnx2x_init_fill(bp,
5515 USTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5516 0, STORM_INTMEM_SIZE_E1H/2);
5517 } else { /* E1 */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005518 bnx2x_init_fill(bp, TSTORM_INTMEM_ADDR, 0,
5519 STORM_INTMEM_SIZE_E1);
5520 bnx2x_init_fill(bp, CSTORM_INTMEM_ADDR, 0,
5521 STORM_INTMEM_SIZE_E1);
5522 bnx2x_init_fill(bp, XSTORM_INTMEM_ADDR, 0,
5523 STORM_INTMEM_SIZE_E1);
5524 bnx2x_init_fill(bp, USTORM_INTMEM_ADDR, 0,
5525 STORM_INTMEM_SIZE_E1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005526 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005527
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005528 bnx2x_init_block(bp, TSEM_COMMON_START, TSEM_COMMON_END);
5529 bnx2x_init_block(bp, USEM_COMMON_START, USEM_COMMON_END);
5530 bnx2x_init_block(bp, CSEM_COMMON_START, CSEM_COMMON_END);
5531 bnx2x_init_block(bp, XSEM_COMMON_START, XSEM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005532
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005533 /* sync semi rtc */
5534 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5535 0x80000000);
5536 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
5537 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005538
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005539 bnx2x_init_block(bp, UPB_COMMON_START, UPB_COMMON_END);
5540 bnx2x_init_block(bp, XPB_COMMON_START, XPB_COMMON_END);
5541 bnx2x_init_block(bp, PBF_COMMON_START, PBF_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005542
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005543 REG_WR(bp, SRC_REG_SOFT_RST, 1);
5544 for (i = SRC_REG_KEYRSS0_0; i <= SRC_REG_KEYRSS1_9; i += 4) {
5545 REG_WR(bp, i, 0xc0cac01a);
5546 /* TODO: replace with something meaningful */
5547 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005548 bnx2x_init_block(bp, SRCH_COMMON_START, SRCH_COMMON_END);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005549 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005550
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005551 if (sizeof(union cdu_context) != 1024)
5552 /* we currently assume that a context is 1024 bytes */
5553 printk(KERN_ALERT PFX "please adjust the size of"
5554 " cdu_context(%ld)\n", (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005555
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005556 bnx2x_init_block(bp, CDU_COMMON_START, CDU_COMMON_END);
5557 val = (4 << 24) + (0 << 12) + 1024;
5558 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
5559 if (CHIP_IS_E1(bp)) {
5560 /* !!! fix pxp client crdit until excel update */
5561 REG_WR(bp, CDU_REG_CDU_DEBUG, 0x264);
5562 REG_WR(bp, CDU_REG_CDU_DEBUG, 0);
5563 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005564
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005565 bnx2x_init_block(bp, CFC_COMMON_START, CFC_COMMON_END);
5566 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005567 /* enable context validation interrupt from CFC */
5568 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5569
5570 /* set the thresholds to prevent CFC/CDU race */
5571 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005572
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005573 bnx2x_init_block(bp, HC_COMMON_START, HC_COMMON_END);
5574 bnx2x_init_block(bp, MISC_AEU_COMMON_START, MISC_AEU_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005575
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005576 /* PXPCS COMMON comes here */
5577 /* Reset PCIE errors for debug */
5578 REG_WR(bp, 0x2814, 0xffffffff);
5579 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005580
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005581 /* EMAC0 COMMON comes here */
5582 /* EMAC1 COMMON comes here */
5583 /* DBU COMMON comes here */
5584 /* DBG COMMON comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005585
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005586 bnx2x_init_block(bp, NIG_COMMON_START, NIG_COMMON_END);
5587 if (CHIP_IS_E1H(bp)) {
5588 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_E1HMF(bp));
5589 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_E1HMF(bp));
5590 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005591
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005592 if (CHIP_REV_IS_SLOW(bp))
5593 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005594
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005595 /* finish CFC init */
5596 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
5597 if (val != 1) {
5598 BNX2X_ERR("CFC LL_INIT failed\n");
5599 return -EBUSY;
5600 }
5601 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
5602 if (val != 1) {
5603 BNX2X_ERR("CFC AC_INIT failed\n");
5604 return -EBUSY;
5605 }
5606 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
5607 if (val != 1) {
5608 BNX2X_ERR("CFC CAM_INIT failed\n");
5609 return -EBUSY;
5610 }
5611 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005612
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005613 /* read NIG statistic
5614 to see if this is our first up since powerup */
5615 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5616 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005617
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005618 /* do internal memory self test */
5619 if ((CHIP_IS_E1(bp)) && (val == 0) && bnx2x_int_mem_test(bp)) {
5620 BNX2X_ERR("internal mem self test failed\n");
5621 return -EBUSY;
5622 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005623
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00005624 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
5625 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005626 /* Fan failure is indicated by SPIO 5 */
5627 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
5628 MISC_REGISTERS_SPIO_INPUT_HI_Z);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005629
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005630 /* set to active low mode */
5631 val = REG_RD(bp, MISC_REG_SPIO_INT);
5632 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Eliezer Tamirf1410642008-02-28 11:51:50 -08005633 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005634 REG_WR(bp, MISC_REG_SPIO_INT, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005635
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005636 /* enable interrupt to signal the IGU */
5637 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
5638 val |= (1 << MISC_REGISTERS_SPIO_5);
5639 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
5640 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08005641
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005642 default:
5643 break;
5644 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08005645
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005646 /* clear PXP2 attentions */
5647 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005648
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005649 enable_blocks_attention(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005650
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005651 if (!BP_NOMCP(bp)) {
5652 bnx2x_acquire_phy_lock(bp);
5653 bnx2x_common_init_phy(bp, bp->common.shmem_base);
5654 bnx2x_release_phy_lock(bp);
5655 } else
5656 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
5657
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005658 return 0;
5659}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005660
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005661static int bnx2x_init_port(struct bnx2x *bp)
5662{
5663 int port = BP_PORT(bp);
Eilon Greenstein1c063282009-02-12 08:36:43 +00005664 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005665 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005666
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005667 DP(BNX2X_MSG_MCP, "starting port init port %x\n", port);
5668
5669 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005670
5671 /* Port PXP comes here */
5672 /* Port PXP2 comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005673#ifdef BCM_ISCSI
5674 /* Port0 1
5675 * Port1 385 */
5676 i++;
5677 wb_write[0] = ONCHIP_ADDR1(bp->timers_mapping);
5678 wb_write[1] = ONCHIP_ADDR2(bp->timers_mapping);
5679 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5680 REG_WR(bp, PXP2_REG_PSWRQ_TM0_L2P + func*4, PXP_ONE_ILT(i));
5681
5682 /* Port0 2
5683 * Port1 386 */
5684 i++;
5685 wb_write[0] = ONCHIP_ADDR1(bp->qm_mapping);
5686 wb_write[1] = ONCHIP_ADDR2(bp->qm_mapping);
5687 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5688 REG_WR(bp, PXP2_REG_PSWRQ_QM0_L2P + func*4, PXP_ONE_ILT(i));
5689
5690 /* Port0 3
5691 * Port1 387 */
5692 i++;
5693 wb_write[0] = ONCHIP_ADDR1(bp->t1_mapping);
5694 wb_write[1] = ONCHIP_ADDR2(bp->t1_mapping);
5695 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5696 REG_WR(bp, PXP2_REG_PSWRQ_SRC0_L2P + func*4, PXP_ONE_ILT(i));
5697#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005698 /* Port CMs come here */
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005699 bnx2x_init_block(bp, (port ? XCM_PORT1_START : XCM_PORT0_START),
5700 (port ? XCM_PORT1_END : XCM_PORT0_END));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005701
5702 /* Port QM comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005703#ifdef BCM_ISCSI
5704 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + func*4, 1024/64*20);
5705 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + func*4, 31);
5706
5707 bnx2x_init_block(bp, func ? TIMERS_PORT1_START : TIMERS_PORT0_START,
5708 func ? TIMERS_PORT1_END : TIMERS_PORT0_END);
5709#endif
5710 /* Port DQ comes here */
Eilon Greenstein1c063282009-02-12 08:36:43 +00005711
5712 bnx2x_init_block(bp, (port ? BRB1_PORT1_START : BRB1_PORT0_START),
5713 (port ? BRB1_PORT1_END : BRB1_PORT0_END));
5714 if (CHIP_REV_IS_SLOW(bp) && !CHIP_IS_E1H(bp)) {
5715 /* no pause for emulation and FPGA */
5716 low = 0;
5717 high = 513;
5718 } else {
5719 if (IS_E1HMF(bp))
5720 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
5721 else if (bp->dev->mtu > 4096) {
5722 if (bp->flags & ONE_PORT_FLAG)
5723 low = 160;
5724 else {
5725 val = bp->dev->mtu;
5726 /* (24*1024 + val*4)/256 */
5727 low = 96 + (val/64) + ((val % 64) ? 1 : 0);
5728 }
5729 } else
5730 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
5731 high = low + 56; /* 14*1024/256 */
5732 }
5733 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
5734 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
5735
5736
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005737 /* Port PRS comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005738 /* Port TSDM comes here */
5739 /* Port CSDM comes here */
5740 /* Port USDM comes here */
5741 /* Port XSDM comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005742 bnx2x_init_block(bp, port ? TSEM_PORT1_START : TSEM_PORT0_START,
5743 port ? TSEM_PORT1_END : TSEM_PORT0_END);
5744 bnx2x_init_block(bp, port ? USEM_PORT1_START : USEM_PORT0_START,
5745 port ? USEM_PORT1_END : USEM_PORT0_END);
5746 bnx2x_init_block(bp, port ? CSEM_PORT1_START : CSEM_PORT0_START,
5747 port ? CSEM_PORT1_END : CSEM_PORT0_END);
5748 bnx2x_init_block(bp, port ? XSEM_PORT1_START : XSEM_PORT0_START,
5749 port ? XSEM_PORT1_END : XSEM_PORT0_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005750 /* Port UPB comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005751 /* Port XPB comes here */
5752
5753 bnx2x_init_block(bp, port ? PBF_PORT1_START : PBF_PORT0_START,
5754 port ? PBF_PORT1_END : PBF_PORT0_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005755
5756 /* configure PBF to work without PAUSE mtu 9000 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005757 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005758
5759 /* update threshold */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005760 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005761 /* update init credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005762 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005763
5764 /* probe changes */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005765 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005766 msleep(5);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005767 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005768
5769#ifdef BCM_ISCSI
5770 /* tell the searcher where the T2 table is */
5771 REG_WR(bp, SRC_REG_COUNTFREE0 + func*4, 16*1024/64);
5772
5773 wb_write[0] = U64_LO(bp->t2_mapping);
5774 wb_write[1] = U64_HI(bp->t2_mapping);
5775 REG_WR_DMAE(bp, SRC_REG_FIRSTFREE0 + func*4, wb_write, 2);
5776 wb_write[0] = U64_LO((u64)bp->t2_mapping + 16*1024 - 64);
5777 wb_write[1] = U64_HI((u64)bp->t2_mapping + 16*1024 - 64);
5778 REG_WR_DMAE(bp, SRC_REG_LASTFREE0 + func*4, wb_write, 2);
5779
5780 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + func*4, 10);
5781 /* Port SRCH comes here */
5782#endif
5783 /* Port CDU comes here */
5784 /* Port CFC comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005785
5786 if (CHIP_IS_E1(bp)) {
5787 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
5788 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
5789 }
5790 bnx2x_init_block(bp, port ? HC_PORT1_START : HC_PORT0_START,
5791 port ? HC_PORT1_END : HC_PORT0_END);
5792
5793 bnx2x_init_block(bp, port ? MISC_AEU_PORT1_START :
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005794 MISC_AEU_PORT0_START,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005795 port ? MISC_AEU_PORT1_END : MISC_AEU_PORT0_END);
5796 /* init aeu_mask_attn_func_0/1:
5797 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
5798 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
5799 * bits 4-7 are used for "per vn group attention" */
5800 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4,
5801 (IS_E1HMF(bp) ? 0xF7 : 0x7));
5802
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005803 /* Port PXPCS comes here */
5804 /* Port EMAC0 comes here */
5805 /* Port EMAC1 comes here */
5806 /* Port DBU comes here */
5807 /* Port DBG comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005808 bnx2x_init_block(bp, port ? NIG_PORT1_START : NIG_PORT0_START,
5809 port ? NIG_PORT1_END : NIG_PORT0_END);
5810
5811 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
5812
5813 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005814 /* 0x2 disable e1hov, 0x1 enable */
5815 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
5816 (IS_E1HMF(bp) ? 0x1 : 0x2));
5817
Eilon Greenstein1c063282009-02-12 08:36:43 +00005818 /* support pause requests from USDM, TSDM and BRB */
5819 REG_WR(bp, NIG_REG_LLFC_EGRESS_SRC_ENABLE_0 + port*4, 0x7);
5820
5821 {
5822 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
5823 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
5824 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
5825 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005826 }
5827
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005828 /* Port MCP comes here */
5829 /* Port DMAE comes here */
5830
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00005831 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
5832 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eliezer Tamirf1410642008-02-28 11:51:50 -08005833 /* add SPIO 5 to group 0 */
5834 val = REG_RD(bp, MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
5835 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
5836 REG_WR(bp, MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0, val);
5837 break;
5838
5839 default:
5840 break;
5841 }
5842
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005843 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005844
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005845 return 0;
5846}
5847
5848#define ILT_PER_FUNC (768/2)
5849#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
5850/* the phys address is shifted right 12 bits and has an added
5851 1=valid bit added to the 53rd bit
5852 then since this is a wide register(TM)
5853 we split it into two 32 bit writes
5854 */
5855#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
5856#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
5857#define PXP_ONE_ILT(x) (((x) << 10) | x)
5858#define PXP_ILT_RANGE(f, l) (((l) << 10) | f)
5859
5860#define CNIC_ILT_LINES 0
5861
5862static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
5863{
5864 int reg;
5865
5866 if (CHIP_IS_E1H(bp))
5867 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
5868 else /* E1 */
5869 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
5870
5871 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
5872}
5873
5874static int bnx2x_init_func(struct bnx2x *bp)
5875{
5876 int port = BP_PORT(bp);
5877 int func = BP_FUNC(bp);
Eilon Greenstein8badd272009-02-12 08:36:15 +00005878 u32 addr, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005879 int i;
5880
5881 DP(BNX2X_MSG_MCP, "starting func init func %x\n", func);
5882
Eilon Greenstein8badd272009-02-12 08:36:15 +00005883 /* set MSI reconfigure capability */
5884 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
5885 val = REG_RD(bp, addr);
5886 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
5887 REG_WR(bp, addr, val);
5888
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005889 i = FUNC_ILT_BASE(func);
5890
5891 bnx2x_ilt_wr(bp, i, bnx2x_sp_mapping(bp, context));
5892 if (CHIP_IS_E1H(bp)) {
5893 REG_WR(bp, PXP2_REG_RQ_CDU_FIRST_ILT, i);
5894 REG_WR(bp, PXP2_REG_RQ_CDU_LAST_ILT, i + CNIC_ILT_LINES);
5895 } else /* E1 */
5896 REG_WR(bp, PXP2_REG_PSWRQ_CDU0_L2P + func*4,
5897 PXP_ILT_RANGE(i, i + CNIC_ILT_LINES));
5898
5899
5900 if (CHIP_IS_E1H(bp)) {
5901 for (i = 0; i < 9; i++)
5902 bnx2x_init_block(bp,
5903 cm_start[func][i], cm_end[func][i]);
5904
5905 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
5906 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->e1hov);
5907 }
5908
5909 /* HC init per function */
5910 if (CHIP_IS_E1H(bp)) {
5911 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
5912
5913 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
5914 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
5915 }
5916 bnx2x_init_block(bp, hc_limits[func][0], hc_limits[func][1]);
5917
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005918 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005919 REG_WR(bp, 0x2114, 0xffffffff);
5920 REG_WR(bp, 0x2120, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005921
5922 return 0;
5923}
5924
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005925static int bnx2x_init_hw(struct bnx2x *bp, u32 load_code)
5926{
5927 int i, rc = 0;
5928
5929 DP(BNX2X_MSG_MCP, "function %d load_code %x\n",
5930 BP_FUNC(bp), load_code);
5931
5932 bp->dmae_ready = 0;
5933 mutex_init(&bp->dmae_mutex);
5934 bnx2x_gunzip_init(bp);
5935
5936 switch (load_code) {
5937 case FW_MSG_CODE_DRV_LOAD_COMMON:
5938 rc = bnx2x_init_common(bp);
5939 if (rc)
5940 goto init_hw_err;
5941 /* no break */
5942
5943 case FW_MSG_CODE_DRV_LOAD_PORT:
5944 bp->dmae_ready = 1;
5945 rc = bnx2x_init_port(bp);
5946 if (rc)
5947 goto init_hw_err;
5948 /* no break */
5949
5950 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
5951 bp->dmae_ready = 1;
5952 rc = bnx2x_init_func(bp);
5953 if (rc)
5954 goto init_hw_err;
5955 break;
5956
5957 default:
5958 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5959 break;
5960 }
5961
5962 if (!BP_NOMCP(bp)) {
5963 int func = BP_FUNC(bp);
5964
5965 bp->fw_drv_pulse_wr_seq =
5966 (SHMEM_RD(bp, func_mb[func].drv_pulse_mb) &
5967 DRV_PULSE_SEQ_MASK);
5968 bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param);
5969 DP(BNX2X_MSG_MCP, "drv_pulse 0x%x func_stx 0x%x\n",
5970 bp->fw_drv_pulse_wr_seq, bp->func_stx);
5971 } else
5972 bp->func_stx = 0;
5973
5974 /* this needs to be done before gunzip end */
5975 bnx2x_zero_def_sb(bp);
5976 for_each_queue(bp, i)
5977 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
5978
5979init_hw_err:
5980 bnx2x_gunzip_end(bp);
5981
5982 return rc;
5983}
5984
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005985/* send the MCP a request, block until there is a reply */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005986static u32 bnx2x_fw_command(struct bnx2x *bp, u32 command)
5987{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005988 int func = BP_FUNC(bp);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005989 u32 seq = ++bp->fw_seq;
5990 u32 rc = 0;
Eilon Greenstein19680c42008-08-13 15:47:33 -07005991 u32 cnt = 1;
5992 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005993
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005994 SHMEM_WR(bp, func_mb[func].drv_mb_header, (command | seq));
Eliezer Tamirf1410642008-02-28 11:51:50 -08005995 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005996
Eilon Greenstein19680c42008-08-13 15:47:33 -07005997 do {
5998 /* let the FW do it's magic ... */
5999 msleep(delay);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006000
Eilon Greenstein19680c42008-08-13 15:47:33 -07006001 rc = SHMEM_RD(bp, func_mb[func].fw_mb_header);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006002
Eilon Greenstein19680c42008-08-13 15:47:33 -07006003 /* Give the FW up to 2 second (200*10ms) */
6004 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 200));
6005
6006 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
6007 cnt*delay, rc, seq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006008
6009 /* is this a reply to our command? */
6010 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK)) {
6011 rc &= FW_MSG_CODE_MASK;
Eliezer Tamirf1410642008-02-28 11:51:50 -08006012
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006013 } else {
6014 /* FW BUG! */
6015 BNX2X_ERR("FW failed to respond!\n");
6016 bnx2x_fw_dump(bp);
6017 rc = 0;
6018 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08006019
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006020 return rc;
6021}
6022
6023static void bnx2x_free_mem(struct bnx2x *bp)
6024{
6025
6026#define BNX2X_PCI_FREE(x, y, size) \
6027 do { \
6028 if (x) { \
6029 pci_free_consistent(bp->pdev, size, x, y); \
6030 x = NULL; \
6031 y = 0; \
6032 } \
6033 } while (0)
6034
6035#define BNX2X_FREE(x) \
6036 do { \
6037 if (x) { \
6038 vfree(x); \
6039 x = NULL; \
6040 } \
6041 } while (0)
6042
6043 int i;
6044
6045 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006046 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006047 for_each_queue(bp, i) {
6048
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006049 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006050 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk),
6051 bnx2x_fp(bp, i, status_blk_mapping),
6052 sizeof(struct host_status_block) +
6053 sizeof(struct eth_tx_db_data));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006054 }
6055 /* Rx */
6056 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006057
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006058 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006059 BNX2X_FREE(bnx2x_fp(bp, i, rx_buf_ring));
6060 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_desc_ring),
6061 bnx2x_fp(bp, i, rx_desc_mapping),
6062 sizeof(struct eth_rx_bd) * NUM_RX_BD);
6063
6064 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_comp_ring),
6065 bnx2x_fp(bp, i, rx_comp_mapping),
6066 sizeof(struct eth_fast_path_rx_cqe) *
6067 NUM_RCQ_BD);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006068
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006069 /* SGE ring */
Eilon Greenstein32626232008-08-13 15:51:07 -07006070 BNX2X_FREE(bnx2x_fp(bp, i, rx_page_ring));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006071 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_sge_ring),
6072 bnx2x_fp(bp, i, rx_sge_mapping),
6073 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
6074 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006075 /* Tx */
6076 for_each_tx_queue(bp, i) {
6077
6078 /* fastpath tx rings: tx_buf tx_desc */
6079 BNX2X_FREE(bnx2x_fp(bp, i, tx_buf_ring));
6080 BNX2X_PCI_FREE(bnx2x_fp(bp, i, tx_desc_ring),
6081 bnx2x_fp(bp, i, tx_desc_mapping),
6082 sizeof(struct eth_tx_bd) * NUM_TX_BD);
6083 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006084 /* end of fastpath */
6085
6086 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006087 sizeof(struct host_def_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006088
6089 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006090 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006091
6092#ifdef BCM_ISCSI
6093 BNX2X_PCI_FREE(bp->t1, bp->t1_mapping, 64*1024);
6094 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, 16*1024);
6095 BNX2X_PCI_FREE(bp->timers, bp->timers_mapping, 8*1024);
6096 BNX2X_PCI_FREE(bp->qm, bp->qm_mapping, 128*1024);
6097#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006098 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006099
6100#undef BNX2X_PCI_FREE
6101#undef BNX2X_KFREE
6102}
6103
6104static int bnx2x_alloc_mem(struct bnx2x *bp)
6105{
6106
6107#define BNX2X_PCI_ALLOC(x, y, size) \
6108 do { \
6109 x = pci_alloc_consistent(bp->pdev, size, y); \
6110 if (x == NULL) \
6111 goto alloc_mem_err; \
6112 memset(x, 0, size); \
6113 } while (0)
6114
6115#define BNX2X_ALLOC(x, size) \
6116 do { \
6117 x = vmalloc(size); \
6118 if (x == NULL) \
6119 goto alloc_mem_err; \
6120 memset(x, 0, size); \
6121 } while (0)
6122
6123 int i;
6124
6125 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006126 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006127 for_each_queue(bp, i) {
6128 bnx2x_fp(bp, i, bp) = bp;
6129
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006130 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006131 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, status_blk),
6132 &bnx2x_fp(bp, i, status_blk_mapping),
6133 sizeof(struct host_status_block) +
6134 sizeof(struct eth_tx_db_data));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006135 }
6136 /* Rx */
6137 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006138
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006139 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006140 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_buf_ring),
6141 sizeof(struct sw_rx_bd) * NUM_RX_BD);
6142 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_desc_ring),
6143 &bnx2x_fp(bp, i, rx_desc_mapping),
6144 sizeof(struct eth_rx_bd) * NUM_RX_BD);
6145
6146 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_comp_ring),
6147 &bnx2x_fp(bp, i, rx_comp_mapping),
6148 sizeof(struct eth_fast_path_rx_cqe) *
6149 NUM_RCQ_BD);
6150
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006151 /* SGE ring */
6152 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_page_ring),
6153 sizeof(struct sw_rx_page) * NUM_RX_SGE);
6154 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_sge_ring),
6155 &bnx2x_fp(bp, i, rx_sge_mapping),
6156 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006157 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006158 /* Tx */
6159 for_each_tx_queue(bp, i) {
6160
6161 bnx2x_fp(bp, i, hw_tx_prods) =
6162 (void *)(bnx2x_fp(bp, i, status_blk) + 1);
6163
6164 bnx2x_fp(bp, i, tx_prods_mapping) =
6165 bnx2x_fp(bp, i, status_blk_mapping) +
6166 sizeof(struct host_status_block);
6167
6168 /* fastpath tx rings: tx_buf tx_desc */
6169 BNX2X_ALLOC(bnx2x_fp(bp, i, tx_buf_ring),
6170 sizeof(struct sw_tx_bd) * NUM_TX_BD);
6171 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, tx_desc_ring),
6172 &bnx2x_fp(bp, i, tx_desc_mapping),
6173 sizeof(struct eth_tx_bd) * NUM_TX_BD);
6174 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006175 /* end of fastpath */
6176
6177 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
6178 sizeof(struct host_def_status_block));
6179
6180 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
6181 sizeof(struct bnx2x_slowpath));
6182
6183#ifdef BCM_ISCSI
6184 BNX2X_PCI_ALLOC(bp->t1, &bp->t1_mapping, 64*1024);
6185
6186 /* Initialize T1 */
6187 for (i = 0; i < 64*1024; i += 64) {
6188 *(u64 *)((char *)bp->t1 + i + 56) = 0x0UL;
6189 *(u64 *)((char *)bp->t1 + i + 3) = 0x0UL;
6190 }
6191
6192 /* allocate searcher T2 table
6193 we allocate 1/4 of alloc num for T2
6194 (which is not entered into the ILT) */
6195 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, 16*1024);
6196
6197 /* Initialize T2 */
6198 for (i = 0; i < 16*1024; i += 64)
6199 * (u64 *)((char *)bp->t2 + i + 56) = bp->t2_mapping + i + 64;
6200
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006201 /* now fixup the last line in the block to point to the next block */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006202 *(u64 *)((char *)bp->t2 + 1024*16-8) = bp->t2_mapping;
6203
6204 /* Timer block array (MAX_CONN*8) phys uncached for now 1024 conns */
6205 BNX2X_PCI_ALLOC(bp->timers, &bp->timers_mapping, 8*1024);
6206
6207 /* QM queues (128*MAX_CONN) */
6208 BNX2X_PCI_ALLOC(bp->qm, &bp->qm_mapping, 128*1024);
6209#endif
6210
6211 /* Slow path ring */
6212 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
6213
6214 return 0;
6215
6216alloc_mem_err:
6217 bnx2x_free_mem(bp);
6218 return -ENOMEM;
6219
6220#undef BNX2X_PCI_ALLOC
6221#undef BNX2X_ALLOC
6222}
6223
6224static void bnx2x_free_tx_skbs(struct bnx2x *bp)
6225{
6226 int i;
6227
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006228 for_each_tx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006229 struct bnx2x_fastpath *fp = &bp->fp[i];
6230
6231 u16 bd_cons = fp->tx_bd_cons;
6232 u16 sw_prod = fp->tx_pkt_prod;
6233 u16 sw_cons = fp->tx_pkt_cons;
6234
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006235 while (sw_cons != sw_prod) {
6236 bd_cons = bnx2x_free_tx_pkt(bp, fp, TX_BD(sw_cons));
6237 sw_cons++;
6238 }
6239 }
6240}
6241
6242static void bnx2x_free_rx_skbs(struct bnx2x *bp)
6243{
6244 int i, j;
6245
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006246 for_each_rx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006247 struct bnx2x_fastpath *fp = &bp->fp[j];
6248
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006249 for (i = 0; i < NUM_RX_BD; i++) {
6250 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[i];
6251 struct sk_buff *skb = rx_buf->skb;
6252
6253 if (skb == NULL)
6254 continue;
6255
6256 pci_unmap_single(bp->pdev,
6257 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07006258 bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006259 PCI_DMA_FROMDEVICE);
6260
6261 rx_buf->skb = NULL;
6262 dev_kfree_skb(skb);
6263 }
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006264 if (!fp->disable_tpa)
Eilon Greenstein32626232008-08-13 15:51:07 -07006265 bnx2x_free_tpa_pool(bp, fp, CHIP_IS_E1(bp) ?
6266 ETH_MAX_AGGREGATION_QUEUES_E1 :
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006267 ETH_MAX_AGGREGATION_QUEUES_E1H);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006268 }
6269}
6270
6271static void bnx2x_free_skbs(struct bnx2x *bp)
6272{
6273 bnx2x_free_tx_skbs(bp);
6274 bnx2x_free_rx_skbs(bp);
6275}
6276
6277static void bnx2x_free_msix_irqs(struct bnx2x *bp)
6278{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006279 int i, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006280
6281 free_irq(bp->msix_table[0].vector, bp->dev);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006282 DP(NETIF_MSG_IFDOWN, "released sp irq (%d)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006283 bp->msix_table[0].vector);
6284
6285 for_each_queue(bp, i) {
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006286 DP(NETIF_MSG_IFDOWN, "about to release fp #%d->%d irq "
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006287 "state %x\n", i, bp->msix_table[i + offset].vector,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006288 bnx2x_fp(bp, i, state));
6289
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006290 free_irq(bp->msix_table[i + offset].vector, &bp->fp[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006291 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006292}
6293
6294static void bnx2x_free_irq(struct bnx2x *bp)
6295{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006296 if (bp->flags & USING_MSIX_FLAG) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006297 bnx2x_free_msix_irqs(bp);
6298 pci_disable_msix(bp->pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006299 bp->flags &= ~USING_MSIX_FLAG;
6300
Eilon Greenstein8badd272009-02-12 08:36:15 +00006301 } else if (bp->flags & USING_MSI_FLAG) {
6302 free_irq(bp->pdev->irq, bp->dev);
6303 pci_disable_msi(bp->pdev);
6304 bp->flags &= ~USING_MSI_FLAG;
6305
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006306 } else
6307 free_irq(bp->pdev->irq, bp->dev);
6308}
6309
6310static int bnx2x_enable_msix(struct bnx2x *bp)
6311{
Eilon Greenstein8badd272009-02-12 08:36:15 +00006312 int i, rc, offset = 1;
6313 int igu_vec = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006314
Eilon Greenstein8badd272009-02-12 08:36:15 +00006315 bp->msix_table[0].entry = igu_vec;
6316 DP(NETIF_MSG_IFUP, "msix_table[0].entry = %d (slowpath)\n", igu_vec);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006317
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006318 for_each_queue(bp, i) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00006319 igu_vec = BP_L_ID(bp) + offset + i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006320 bp->msix_table[i + offset].entry = igu_vec;
6321 DP(NETIF_MSG_IFUP, "msix_table[%d].entry = %d "
6322 "(fastpath #%u)\n", i + offset, igu_vec, i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006323 }
6324
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006325 rc = pci_enable_msix(bp->pdev, &bp->msix_table[0],
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006326 BNX2X_NUM_QUEUES(bp) + offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006327 if (rc) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00006328 DP(NETIF_MSG_IFUP, "MSI-X is not attainable rc %d\n", rc);
6329 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006330 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006331
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006332 bp->flags |= USING_MSIX_FLAG;
6333
6334 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006335}
6336
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006337static int bnx2x_req_msix_irqs(struct bnx2x *bp)
6338{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006339 int i, rc, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006340
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006341 rc = request_irq(bp->msix_table[0].vector, bnx2x_msix_sp_int, 0,
6342 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006343 if (rc) {
6344 BNX2X_ERR("request sp irq failed\n");
6345 return -EBUSY;
6346 }
6347
6348 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006349 struct bnx2x_fastpath *fp = &bp->fp[i];
6350
6351 sprintf(fp->name, "%s.fp%d", bp->dev->name, i);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006352 rc = request_irq(bp->msix_table[i + offset].vector,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006353 bnx2x_msix_fp_int, 0, fp->name, fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006354 if (rc) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006355 BNX2X_ERR("request fp #%d irq failed rc %d\n", i, rc);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006356 bnx2x_free_msix_irqs(bp);
6357 return -EBUSY;
6358 }
6359
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006360 fp->state = BNX2X_FP_STATE_IRQ;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006361 }
6362
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006363 i = BNX2X_NUM_QUEUES(bp);
6364 if (is_multi(bp))
6365 printk(KERN_INFO PFX
6366 "%s: using MSI-X IRQs: sp %d fp %d - %d\n",
6367 bp->dev->name, bp->msix_table[0].vector,
6368 bp->msix_table[offset].vector,
6369 bp->msix_table[offset + i - 1].vector);
6370 else
6371 printk(KERN_INFO PFX "%s: using MSI-X IRQs: sp %d fp %d\n",
6372 bp->dev->name, bp->msix_table[0].vector,
6373 bp->msix_table[offset + i - 1].vector);
6374
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006375 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006376}
6377
Eilon Greenstein8badd272009-02-12 08:36:15 +00006378static int bnx2x_enable_msi(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006379{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006380 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006381
Eilon Greenstein8badd272009-02-12 08:36:15 +00006382 rc = pci_enable_msi(bp->pdev);
6383 if (rc) {
6384 DP(NETIF_MSG_IFUP, "MSI is not attainable\n");
6385 return -1;
6386 }
6387 bp->flags |= USING_MSI_FLAG;
6388
6389 return 0;
6390}
6391
6392static int bnx2x_req_irq(struct bnx2x *bp)
6393{
6394 unsigned long flags;
6395 int rc;
6396
6397 if (bp->flags & USING_MSI_FLAG)
6398 flags = 0;
6399 else
6400 flags = IRQF_SHARED;
6401
6402 rc = request_irq(bp->pdev->irq, bnx2x_interrupt, flags,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006403 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006404 if (!rc)
6405 bnx2x_fp(bp, 0, state) = BNX2X_FP_STATE_IRQ;
6406
6407 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006408}
6409
Yitchak Gertner65abd742008-08-25 15:26:24 -07006410static void bnx2x_napi_enable(struct bnx2x *bp)
6411{
6412 int i;
6413
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006414 for_each_rx_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07006415 napi_enable(&bnx2x_fp(bp, i, napi));
6416}
6417
6418static void bnx2x_napi_disable(struct bnx2x *bp)
6419{
6420 int i;
6421
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006422 for_each_rx_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07006423 napi_disable(&bnx2x_fp(bp, i, napi));
6424}
6425
6426static void bnx2x_netif_start(struct bnx2x *bp)
6427{
6428 if (atomic_dec_and_test(&bp->intr_sem)) {
6429 if (netif_running(bp->dev)) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07006430 bnx2x_napi_enable(bp);
6431 bnx2x_int_enable(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006432 if (bp->state == BNX2X_STATE_OPEN)
6433 netif_tx_wake_all_queues(bp->dev);
Yitchak Gertner65abd742008-08-25 15:26:24 -07006434 }
6435 }
6436}
6437
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07006438static void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw)
Yitchak Gertner65abd742008-08-25 15:26:24 -07006439{
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07006440 bnx2x_int_disable_sync(bp, disable_hw);
Eilon Greensteine94d8af2009-01-22 03:37:36 +00006441 bnx2x_napi_disable(bp);
Yitchak Gertner65abd742008-08-25 15:26:24 -07006442 if (netif_running(bp->dev)) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07006443 netif_tx_disable(bp->dev);
6444 bp->dev->trans_start = jiffies; /* prevent tx timeout */
6445 }
6446}
6447
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006448/*
6449 * Init service functions
6450 */
6451
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006452static void bnx2x_set_mac_addr_e1(struct bnx2x *bp, int set)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006453{
6454 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006455 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006456
6457 /* CAM allocation
6458 * unicasts 0-31:port0 32-63:port1
6459 * multicast 64-127:port0 128-191:port1
6460 */
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006461 config->hdr.length = 2;
Eilon Greensteinaf246402009-01-14 06:43:59 +00006462 config->hdr.offset = port ? 32 : 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006463 config->hdr.client_id = BP_CL_ID(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006464 config->hdr.reserved1 = 0;
6465
6466 /* primary MAC */
6467 config->config_table[0].cam_entry.msb_mac_addr =
6468 swab16(*(u16 *)&bp->dev->dev_addr[0]);
6469 config->config_table[0].cam_entry.middle_mac_addr =
6470 swab16(*(u16 *)&bp->dev->dev_addr[2]);
6471 config->config_table[0].cam_entry.lsb_mac_addr =
6472 swab16(*(u16 *)&bp->dev->dev_addr[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006473 config->config_table[0].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006474 if (set)
6475 config->config_table[0].target_table_entry.flags = 0;
6476 else
6477 CAM_INVALIDATE(config->config_table[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006478 config->config_table[0].target_table_entry.client_id = 0;
6479 config->config_table[0].target_table_entry.vlan_id = 0;
6480
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006481 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x)\n",
6482 (set ? "setting" : "clearing"),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006483 config->config_table[0].cam_entry.msb_mac_addr,
6484 config->config_table[0].cam_entry.middle_mac_addr,
6485 config->config_table[0].cam_entry.lsb_mac_addr);
6486
6487 /* broadcast */
6488 config->config_table[1].cam_entry.msb_mac_addr = 0xffff;
6489 config->config_table[1].cam_entry.middle_mac_addr = 0xffff;
6490 config->config_table[1].cam_entry.lsb_mac_addr = 0xffff;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006491 config->config_table[1].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006492 if (set)
6493 config->config_table[1].target_table_entry.flags =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006494 TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST;
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006495 else
6496 CAM_INVALIDATE(config->config_table[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006497 config->config_table[1].target_table_entry.client_id = 0;
6498 config->config_table[1].target_table_entry.vlan_id = 0;
6499
6500 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6501 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
6502 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
6503}
6504
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006505static void bnx2x_set_mac_addr_e1h(struct bnx2x *bp, int set)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006506{
6507 struct mac_configuration_cmd_e1h *config =
6508 (struct mac_configuration_cmd_e1h *)bnx2x_sp(bp, mac_config);
6509
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006510 if (set && (bp->state != BNX2X_STATE_OPEN)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006511 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
6512 return;
6513 }
6514
6515 /* CAM allocation for E1H
6516 * unicasts: by func number
6517 * multicast: 20+FUNC*20, 20 each
6518 */
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006519 config->hdr.length = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006520 config->hdr.offset = BP_FUNC(bp);
6521 config->hdr.client_id = BP_CL_ID(bp);
6522 config->hdr.reserved1 = 0;
6523
6524 /* primary MAC */
6525 config->config_table[0].msb_mac_addr =
6526 swab16(*(u16 *)&bp->dev->dev_addr[0]);
6527 config->config_table[0].middle_mac_addr =
6528 swab16(*(u16 *)&bp->dev->dev_addr[2]);
6529 config->config_table[0].lsb_mac_addr =
6530 swab16(*(u16 *)&bp->dev->dev_addr[4]);
6531 config->config_table[0].client_id = BP_L_ID(bp);
6532 config->config_table[0].vlan_id = 0;
6533 config->config_table[0].e1hov_id = cpu_to_le16(bp->e1hov);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006534 if (set)
6535 config->config_table[0].flags = BP_PORT(bp);
6536 else
6537 config->config_table[0].flags =
6538 MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006539
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006540 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x) E1HOV %d CLID %d\n",
6541 (set ? "setting" : "clearing"),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006542 config->config_table[0].msb_mac_addr,
6543 config->config_table[0].middle_mac_addr,
6544 config->config_table[0].lsb_mac_addr, bp->e1hov, BP_L_ID(bp));
6545
6546 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6547 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
6548 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
6549}
6550
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006551static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
6552 int *state_p, int poll)
6553{
6554 /* can take a while if any port is running */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006555 int cnt = 500;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006556
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006557 DP(NETIF_MSG_IFUP, "%s for state to become %x on IDX [%d]\n",
6558 poll ? "polling" : "waiting", state, idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006559
6560 might_sleep();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006561 while (cnt--) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006562 if (poll) {
6563 bnx2x_rx_int(bp->fp, 10);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006564 /* if index is different from 0
6565 * the reply for some commands will
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006566 * be on the non default queue
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006567 */
6568 if (idx)
6569 bnx2x_rx_int(&bp->fp[idx], 10);
6570 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006571
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006572 mb(); /* state is changed by bnx2x_sp_event() */
Eliezer Tamir49d66772008-02-28 11:53:13 -08006573 if (*state_p == state)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006574 return 0;
6575
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006576 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006577 }
6578
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006579 /* timeout! */
Eliezer Tamir49d66772008-02-28 11:53:13 -08006580 BNX2X_ERR("timeout %s for state %x on IDX [%d]\n",
6581 poll ? "polling" : "waiting", state, idx);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006582#ifdef BNX2X_STOP_ON_ERROR
6583 bnx2x_panic();
6584#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006585
Eliezer Tamir49d66772008-02-28 11:53:13 -08006586 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006587}
6588
6589static int bnx2x_setup_leading(struct bnx2x *bp)
6590{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006591 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006592
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006593 /* reset IGU state */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006594 bnx2x_ack_sb(bp, bp->fp[0].sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006595
6596 /* SETUP ramrod */
6597 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_SETUP, 0, 0, 0, 0);
6598
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006599 /* Wait for completion */
6600 rc = bnx2x_wait_ramrod(bp, BNX2X_STATE_OPEN, 0, &(bp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006601
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006602 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006603}
6604
6605static int bnx2x_setup_multi(struct bnx2x *bp, int index)
6606{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006607 struct bnx2x_fastpath *fp = &bp->fp[index];
6608
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006609 /* reset IGU state */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006610 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006611
Eliezer Tamir228241e2008-02-28 11:56:57 -08006612 /* SETUP ramrod */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006613 fp->state = BNX2X_FP_STATE_OPENING;
6614 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_SETUP, index, 0,
6615 fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006616
6617 /* Wait for completion */
6618 return bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_OPEN, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006619 &(fp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006620}
6621
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006622static int bnx2x_poll(struct napi_struct *napi, int budget);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006623
Eilon Greenstein8badd272009-02-12 08:36:15 +00006624static void bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006625{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006626 int num_queues;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006627
Eilon Greenstein8badd272009-02-12 08:36:15 +00006628 switch (int_mode) {
6629 case INT_MODE_INTx:
6630 case INT_MODE_MSI:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006631 num_queues = 1;
6632 bp->num_rx_queues = num_queues;
6633 bp->num_tx_queues = num_queues;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006634 DP(NETIF_MSG_IFUP,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006635 "set number of queues to %d\n", num_queues);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006636 break;
6637
6638 case INT_MODE_MSIX:
6639 default:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006640 if (bp->multi_mode == ETH_RSS_MODE_REGULAR)
6641 num_queues = min_t(u32, num_online_cpus(),
6642 BNX2X_MAX_QUEUES(bp));
6643 else
6644 num_queues = 1;
6645 bp->num_rx_queues = num_queues;
6646 bp->num_tx_queues = num_queues;
6647 DP(NETIF_MSG_IFUP, "set number of rx queues to %d"
6648 " number of tx queues to %d\n",
6649 bp->num_rx_queues, bp->num_tx_queues);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006650 /* if we can't use MSI-X we only need one fp,
6651 * so try to enable MSI-X with the requested number of fp's
6652 * and fallback to MSI or legacy INTx with one fp
6653 */
Eilon Greenstein8badd272009-02-12 08:36:15 +00006654 if (bnx2x_enable_msix(bp)) {
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006655 /* failed to enable MSI-X */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006656 num_queues = 1;
6657 bp->num_rx_queues = num_queues;
6658 bp->num_tx_queues = num_queues;
6659 if (bp->multi_mode)
6660 BNX2X_ERR("Multi requested but failed to "
6661 "enable MSI-X set number of "
6662 "queues to %d\n", num_queues);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006663 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006664 break;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006665 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006666 bp->dev->real_num_tx_queues = bp->num_tx_queues;
Eilon Greenstein8badd272009-02-12 08:36:15 +00006667}
6668
6669static void bnx2x_set_rx_mode(struct net_device *dev);
6670
6671/* must be called with rtnl_lock */
6672static int bnx2x_nic_load(struct bnx2x *bp, int load_mode)
6673{
6674 u32 load_code;
6675 int i, rc = 0;
6676#ifdef BNX2X_STOP_ON_ERROR
6677 DP(NETIF_MSG_IFUP, "enter load_mode %d\n", load_mode);
6678 if (unlikely(bp->panic))
6679 return -EPERM;
6680#endif
6681
6682 bp->state = BNX2X_STATE_OPENING_WAIT4_LOAD;
6683
6684 bnx2x_set_int_mode(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006685
6686 if (bnx2x_alloc_mem(bp))
6687 return -ENOMEM;
6688
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006689 for_each_rx_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006690 bnx2x_fp(bp, i, disable_tpa) =
6691 ((bp->flags & TPA_ENABLE_FLAG) == 0);
6692
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006693 for_each_rx_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006694 netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
6695 bnx2x_poll, 128);
6696
6697#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006698 for_each_rx_queue(bp, i) {
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006699 struct bnx2x_fastpath *fp = &bp->fp[i];
6700
6701 fp->poll_no_work = 0;
6702 fp->poll_calls = 0;
6703 fp->poll_max_calls = 0;
6704 fp->poll_complete = 0;
6705 fp->poll_exit = 0;
6706 }
6707#endif
6708 bnx2x_napi_enable(bp);
6709
6710 if (bp->flags & USING_MSIX_FLAG) {
6711 rc = bnx2x_req_msix_irqs(bp);
6712 if (rc) {
6713 pci_disable_msix(bp->pdev);
6714 goto load_error1;
6715 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006716 } else {
Eilon Greenstein8badd272009-02-12 08:36:15 +00006717 if ((rc != -ENOMEM) && (int_mode != INT_MODE_INTx))
6718 bnx2x_enable_msi(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006719 bnx2x_ack_int(bp);
6720 rc = bnx2x_req_irq(bp);
6721 if (rc) {
6722 BNX2X_ERR("IRQ request failed rc %d, aborting\n", rc);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006723 if (bp->flags & USING_MSI_FLAG)
6724 pci_disable_msi(bp->pdev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006725 goto load_error1;
6726 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006727 if (bp->flags & USING_MSI_FLAG) {
6728 bp->dev->irq = bp->pdev->irq;
6729 printk(KERN_INFO PFX "%s: using MSI IRQ %d\n",
6730 bp->dev->name, bp->pdev->irq);
6731 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006732 }
6733
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006734 /* Send LOAD_REQUEST command to MCP
6735 Returns the type of LOAD command:
6736 if it is the first port to be initialized
6737 common blocks should be initialized, otherwise - not
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006738 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006739 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08006740 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ);
6741 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006742 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006743 rc = -EBUSY;
6744 goto load_error2;
Eliezer Tamir228241e2008-02-28 11:56:57 -08006745 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006746 if (load_code == FW_MSG_CODE_DRV_LOAD_REFUSED) {
6747 rc = -EBUSY; /* other port in diagnostic mode */
6748 goto load_error2;
6749 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006750
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006751 } else {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006752 int port = BP_PORT(bp);
6753
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006754 DP(NETIF_MSG_IFUP, "NO MCP load counts before us %d, %d, %d\n",
6755 load_count[0], load_count[1], load_count[2]);
6756 load_count[0]++;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006757 load_count[1 + port]++;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006758 DP(NETIF_MSG_IFUP, "NO MCP new load counts %d, %d, %d\n",
6759 load_count[0], load_count[1], load_count[2]);
6760 if (load_count[0] == 1)
6761 load_code = FW_MSG_CODE_DRV_LOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006762 else if (load_count[1 + port] == 1)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006763 load_code = FW_MSG_CODE_DRV_LOAD_PORT;
6764 else
6765 load_code = FW_MSG_CODE_DRV_LOAD_FUNCTION;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006766 }
6767
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006768 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) ||
6769 (load_code == FW_MSG_CODE_DRV_LOAD_PORT))
6770 bp->port.pmf = 1;
6771 else
6772 bp->port.pmf = 0;
6773 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
6774
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006775 /* Initialize HW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006776 rc = bnx2x_init_hw(bp, load_code);
6777 if (rc) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006778 BNX2X_ERR("HW init failed, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006779 goto load_error2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006780 }
6781
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006782 /* Setup NIC internals and enable interrupts */
Eilon Greenstein471de712008-08-13 15:49:35 -07006783 bnx2x_nic_init(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006784
6785 /* Send LOAD_DONE command to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006786 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08006787 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE);
6788 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006789 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006790 rc = -EBUSY;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006791 goto load_error3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006792 }
6793 }
6794
6795 bp->state = BNX2X_STATE_OPENING_WAIT4_PORT;
6796
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006797 rc = bnx2x_setup_leading(bp);
6798 if (rc) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006799 BNX2X_ERR("Setup leading failed!\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006800 goto load_error3;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006801 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006802
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006803 if (CHIP_IS_E1H(bp))
6804 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
6805 BNX2X_ERR("!!! mf_cfg function disabled\n");
6806 bp->state = BNX2X_STATE_DISABLED;
6807 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006808
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006809 if (bp->state == BNX2X_STATE_OPEN)
6810 for_each_nondefault_queue(bp, i) {
6811 rc = bnx2x_setup_multi(bp, i);
6812 if (rc)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006813 goto load_error3;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006814 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006815
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006816 if (CHIP_IS_E1(bp))
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006817 bnx2x_set_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006818 else
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006819 bnx2x_set_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006820
6821 if (bp->port.pmf)
6822 bnx2x_initial_phy_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006823
6824 /* Start fast path */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006825 switch (load_mode) {
6826 case LOAD_NORMAL:
6827 /* Tx queue should be only reenabled */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006828 netif_tx_wake_all_queues(bp->dev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006829 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006830 bnx2x_set_rx_mode(bp->dev);
6831 break;
6832
6833 case LOAD_OPEN:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006834 netif_tx_start_all_queues(bp->dev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006835 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006836 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006837 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006838
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006839 case LOAD_DIAG:
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006840 /* Initialize the receive filter. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006841 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006842 bp->state = BNX2X_STATE_DIAG;
6843 break;
6844
6845 default:
6846 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006847 }
6848
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006849 if (!bp->port.pmf)
6850 bnx2x__link_status_update(bp);
6851
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006852 /* start the timer */
6853 mod_timer(&bp->timer, jiffies + bp->current_interval);
6854
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006855
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006856 return 0;
6857
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006858load_error3:
6859 bnx2x_int_disable_sync(bp, 1);
6860 if (!BP_NOMCP(bp)) {
6861 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP);
6862 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
6863 }
6864 bp->port.pmf = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006865 /* Free SKBs, SGEs, TPA pool and driver internals */
6866 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006867 for_each_rx_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07006868 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006869load_error2:
Yitchak Gertnerd1014632008-08-25 15:25:45 -07006870 /* Release IRQs */
6871 bnx2x_free_irq(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006872load_error1:
6873 bnx2x_napi_disable(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006874 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00006875 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006876 bnx2x_free_mem(bp);
6877
6878 /* TBD we really need to reset the chip
6879 if we want to recover from this */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006880 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006881}
6882
6883static int bnx2x_stop_multi(struct bnx2x *bp, int index)
6884{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006885 struct bnx2x_fastpath *fp = &bp->fp[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006886 int rc;
6887
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006888 /* halt the connection */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006889 fp->state = BNX2X_FP_STATE_HALTING;
6890 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, index, 0, fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006891
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006892 /* Wait for completion */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006893 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006894 &(fp->state), 1);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006895 if (rc) /* timeout */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006896 return rc;
6897
6898 /* delete cfc entry */
6899 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CFC_DEL, index, 0, 0, 1);
6900
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006901 /* Wait for completion */
6902 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_CLOSED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006903 &(fp->state), 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006904 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006905}
6906
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006907static int bnx2x_stop_leading(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006908{
Eliezer Tamir49d66772008-02-28 11:53:13 -08006909 u16 dsb_sp_prod_idx;
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006910 /* if the other port is handling traffic,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006911 this can take a lot of time */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006912 int cnt = 500;
6913 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006914
6915 might_sleep();
6916
6917 /* Send HALT ramrod */
6918 bp->fp[0].state = BNX2X_FP_STATE_HALTING;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006919 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, 0, 0, BP_CL_ID(bp), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006920
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006921 /* Wait for completion */
6922 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, 0,
6923 &(bp->fp[0].state), 1);
6924 if (rc) /* timeout */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006925 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006926
Eliezer Tamir49d66772008-02-28 11:53:13 -08006927 dsb_sp_prod_idx = *bp->dsb_sp_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006928
Eliezer Tamir228241e2008-02-28 11:56:57 -08006929 /* Send PORT_DELETE ramrod */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006930 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_DEL, 0, 0, 0, 1);
6931
Eliezer Tamir49d66772008-02-28 11:53:13 -08006932 /* Wait for completion to arrive on default status block
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006933 we are going to reset the chip anyway
6934 so there is not much to do if this times out
6935 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006936 while (dsb_sp_prod_idx == *bp->dsb_sp_prod) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006937 if (!cnt) {
6938 DP(NETIF_MSG_IFDOWN, "timeout waiting for port del "
6939 "dsb_sp_prod 0x%x != dsb_sp_prod_idx 0x%x\n",
6940 *bp->dsb_sp_prod, dsb_sp_prod_idx);
6941#ifdef BNX2X_STOP_ON_ERROR
6942 bnx2x_panic();
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006943#else
6944 rc = -EBUSY;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006945#endif
6946 break;
6947 }
6948 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006949 msleep(1);
Eilon Greenstein5650d9d2009-01-22 06:01:29 +00006950 rmb(); /* Refresh the dsb_sp_prod */
Eliezer Tamir49d66772008-02-28 11:53:13 -08006951 }
6952 bp->state = BNX2X_STATE_CLOSING_WAIT4_UNLOAD;
6953 bp->fp[0].state = BNX2X_FP_STATE_CLOSED;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006954
6955 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006956}
6957
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006958static void bnx2x_reset_func(struct bnx2x *bp)
6959{
6960 int port = BP_PORT(bp);
6961 int func = BP_FUNC(bp);
6962 int base, i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08006963
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006964 /* Configure IGU */
6965 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6966 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6967
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006968 /* Clear ILT */
6969 base = FUNC_ILT_BASE(func);
6970 for (i = base; i < base + ILT_PER_FUNC; i++)
6971 bnx2x_ilt_wr(bp, i, 0);
6972}
6973
6974static void bnx2x_reset_port(struct bnx2x *bp)
6975{
6976 int port = BP_PORT(bp);
6977 u32 val;
6978
6979 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
6980
6981 /* Do not rcv packets to BRB */
6982 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
6983 /* Do not direct rcv packets that are not for MCP to the BRB */
6984 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
6985 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
6986
6987 /* Configure AEU */
6988 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
6989
6990 msleep(100);
6991 /* Check for BRB port occupancy */
6992 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
6993 if (val)
6994 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07006995 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006996
6997 /* TODO: Close Doorbell port? */
6998}
6999
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007000static void bnx2x_reset_chip(struct bnx2x *bp, u32 reset_code)
7001{
7002 DP(BNX2X_MSG_MCP, "function %d reset_code %x\n",
7003 BP_FUNC(bp), reset_code);
7004
7005 switch (reset_code) {
7006 case FW_MSG_CODE_DRV_UNLOAD_COMMON:
7007 bnx2x_reset_port(bp);
7008 bnx2x_reset_func(bp);
7009 bnx2x_reset_common(bp);
7010 break;
7011
7012 case FW_MSG_CODE_DRV_UNLOAD_PORT:
7013 bnx2x_reset_port(bp);
7014 bnx2x_reset_func(bp);
7015 break;
7016
7017 case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
7018 bnx2x_reset_func(bp);
7019 break;
7020
7021 default:
7022 BNX2X_ERR("Unknown reset_code (0x%x) from MCP\n", reset_code);
7023 break;
7024 }
7025}
7026
Eilon Greenstein33471622008-08-13 15:59:08 -07007027/* must be called with rtnl_lock */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007028static int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007029{
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007030 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007031 u32 reset_code = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007032 int i, cnt, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007033
7034 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
7035
Eliezer Tamir228241e2008-02-28 11:56:57 -08007036 bp->rx_mode = BNX2X_RX_MODE_NONE;
7037 bnx2x_set_storm_rx_mode(bp);
7038
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007039 bnx2x_netif_stop(bp, 1);
Eilon Greensteine94d8af2009-01-22 03:37:36 +00007040
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007041 del_timer_sync(&bp->timer);
7042 SHMEM_WR(bp, func_mb[BP_FUNC(bp)].drv_pulse_mb,
7043 (DRV_PULSE_ALWAYS_ALIVE | bp->fw_drv_pulse_wr_seq));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07007044 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007045
Eilon Greenstein70b99862009-01-14 06:43:48 +00007046 /* Release IRQs */
7047 bnx2x_free_irq(bp);
7048
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007049 /* Wait until tx fastpath tasks complete */
7050 for_each_tx_queue(bp, i) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08007051 struct bnx2x_fastpath *fp = &bp->fp[i];
7052
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007053 cnt = 1000;
7054 smp_rmb();
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -08007055 while (bnx2x_has_tx_work_unload(fp)) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007056
Yitchak Gertner65abd742008-08-25 15:26:24 -07007057 bnx2x_tx_int(fp, 1000);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007058 if (!cnt) {
7059 BNX2X_ERR("timeout waiting for queue[%d]\n",
7060 i);
7061#ifdef BNX2X_STOP_ON_ERROR
7062 bnx2x_panic();
7063 return -EBUSY;
7064#else
7065 break;
7066#endif
7067 }
7068 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007069 msleep(1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007070 smp_rmb();
7071 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08007072 }
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007073 /* Give HW time to discard old tx messages */
7074 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007075
Yitchak Gertner65abd742008-08-25 15:26:24 -07007076 if (CHIP_IS_E1(bp)) {
7077 struct mac_configuration_cmd *config =
7078 bnx2x_sp(bp, mcast_config);
7079
7080 bnx2x_set_mac_addr_e1(bp, 0);
7081
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007082 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007083 CAM_INVALIDATE(config->config_table[i]);
7084
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007085 config->hdr.length = i;
Yitchak Gertner65abd742008-08-25 15:26:24 -07007086 if (CHIP_REV_IS_SLOW(bp))
7087 config->hdr.offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
7088 else
7089 config->hdr.offset = BNX2X_MAX_MULTICAST*(1 + port);
7090 config->hdr.client_id = BP_CL_ID(bp);
7091 config->hdr.reserved1 = 0;
7092
7093 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
7094 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
7095 U64_LO(bnx2x_sp_mapping(bp, mcast_config)), 0);
7096
7097 } else { /* E1H */
7098 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
7099
7100 bnx2x_set_mac_addr_e1h(bp, 0);
7101
7102 for (i = 0; i < MC_HASH_SIZE; i++)
7103 REG_WR(bp, MC_HASH_OFFSET(bp, i), 0);
7104 }
7105
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007106 if (unload_mode == UNLOAD_NORMAL)
7107 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007108
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007109 else if (bp->flags & NO_WOL_FLAG) {
7110 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
7111 if (CHIP_IS_E1H(bp))
7112 REG_WR(bp, MISC_REG_E1HMF_MODE, 0);
7113
7114 } else if (bp->wol) {
7115 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007116 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007117 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007118 /* The mac address is written to entries 1-4 to
7119 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007120 u8 entry = (BP_E1HVN(bp) + 1)*8;
7121
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007122 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007123 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007124
7125 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
7126 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007127 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007128
7129 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007130
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007131 } else
7132 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
7133
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007134 /* Close multi and leading connections
7135 Completions for ramrods are collected in a synchronous way */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007136 for_each_nondefault_queue(bp, i)
7137 if (bnx2x_stop_multi(bp, i))
Eliezer Tamir228241e2008-02-28 11:56:57 -08007138 goto unload_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007139
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007140 rc = bnx2x_stop_leading(bp);
7141 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007142 BNX2X_ERR("Stop leading failed!\n");
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007143#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007144 return -EBUSY;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007145#else
7146 goto unload_error;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007147#endif
Eliezer Tamir228241e2008-02-28 11:56:57 -08007148 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007149
Eliezer Tamir228241e2008-02-28 11:56:57 -08007150unload_error:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007151 if (!BP_NOMCP(bp))
Eliezer Tamir228241e2008-02-28 11:56:57 -08007152 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007153 else {
7154 DP(NETIF_MSG_IFDOWN, "NO MCP load counts %d, %d, %d\n",
7155 load_count[0], load_count[1], load_count[2]);
7156 load_count[0]--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007157 load_count[1 + port]--;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007158 DP(NETIF_MSG_IFDOWN, "NO MCP new load counts %d, %d, %d\n",
7159 load_count[0], load_count[1], load_count[2]);
7160 if (load_count[0] == 0)
7161 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007162 else if (load_count[1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007163 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
7164 else
7165 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
7166 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007167
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007168 if ((reset_code == FW_MSG_CODE_DRV_UNLOAD_COMMON) ||
7169 (reset_code == FW_MSG_CODE_DRV_UNLOAD_PORT))
7170 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007171
7172 /* Reset the chip */
Eliezer Tamir228241e2008-02-28 11:56:57 -08007173 bnx2x_reset_chip(bp, reset_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007174
7175 /* Report UNLOAD_DONE to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007176 if (!BP_NOMCP(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007177 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
Eilon Greenstein9a035442008-11-03 16:45:55 -08007178 bp->port.pmf = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007179
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007180 /* Free SKBs, SGEs, TPA pool and driver internals */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007181 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007182 for_each_rx_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07007183 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007184 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00007185 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007186 bnx2x_free_mem(bp);
7187
7188 bp->state = BNX2X_STATE_CLOSED;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007189
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007190 netif_carrier_off(bp->dev);
7191
7192 return 0;
7193}
7194
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007195static void bnx2x_reset_task(struct work_struct *work)
7196{
7197 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task);
7198
7199#ifdef BNX2X_STOP_ON_ERROR
7200 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
7201 " so reset not done to allow debug dump,\n"
7202 KERN_ERR " you will need to reboot when done\n");
7203 return;
7204#endif
7205
7206 rtnl_lock();
7207
7208 if (!netif_running(bp->dev))
7209 goto reset_task_exit;
7210
7211 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
7212 bnx2x_nic_load(bp, LOAD_NORMAL);
7213
7214reset_task_exit:
7215 rtnl_unlock();
7216}
7217
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007218/* end of nic load/unload */
7219
7220/* ethtool_ops */
7221
7222/*
7223 * Init service functions
7224 */
7225
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007226static inline u32 bnx2x_get_pretend_reg(struct bnx2x *bp, int func)
7227{
7228 switch (func) {
7229 case 0: return PXP2_REG_PGL_PRETEND_FUNC_F0;
7230 case 1: return PXP2_REG_PGL_PRETEND_FUNC_F1;
7231 case 2: return PXP2_REG_PGL_PRETEND_FUNC_F2;
7232 case 3: return PXP2_REG_PGL_PRETEND_FUNC_F3;
7233 case 4: return PXP2_REG_PGL_PRETEND_FUNC_F4;
7234 case 5: return PXP2_REG_PGL_PRETEND_FUNC_F5;
7235 case 6: return PXP2_REG_PGL_PRETEND_FUNC_F6;
7236 case 7: return PXP2_REG_PGL_PRETEND_FUNC_F7;
7237 default:
7238 BNX2X_ERR("Unsupported function index: %d\n", func);
7239 return (u32)(-1);
7240 }
7241}
7242
7243static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp, int orig_func)
7244{
7245 u32 reg = bnx2x_get_pretend_reg(bp, orig_func), new_val;
7246
7247 /* Flush all outstanding writes */
7248 mmiowb();
7249
7250 /* Pretend to be function 0 */
7251 REG_WR(bp, reg, 0);
7252 /* Flush the GRC transaction (in the chip) */
7253 new_val = REG_RD(bp, reg);
7254 if (new_val != 0) {
7255 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (0,%d)!\n",
7256 new_val);
7257 BUG();
7258 }
7259
7260 /* From now we are in the "like-E1" mode */
7261 bnx2x_int_disable(bp);
7262
7263 /* Flush all outstanding writes */
7264 mmiowb();
7265
7266 /* Restore the original funtion settings */
7267 REG_WR(bp, reg, orig_func);
7268 new_val = REG_RD(bp, reg);
7269 if (new_val != orig_func) {
7270 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (%d,%d)!\n",
7271 orig_func, new_val);
7272 BUG();
7273 }
7274}
7275
7276static inline void bnx2x_undi_int_disable(struct bnx2x *bp, int func)
7277{
7278 if (CHIP_IS_E1H(bp))
7279 bnx2x_undi_int_disable_e1h(bp, func);
7280 else
7281 bnx2x_int_disable(bp);
7282}
7283
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007284static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007285{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007286 u32 val;
7287
7288 /* Check if there is any driver already loaded */
7289 val = REG_RD(bp, MISC_REG_UNPREPARED);
7290 if (val == 0x1) {
7291 /* Check if it is the UNDI driver
7292 * UNDI driver initializes CID offset for normal bell to 0x7
7293 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07007294 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007295 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
7296 if (val == 0x7) {
7297 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007298 /* save our func */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007299 int func = BP_FUNC(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007300 u32 swap_en;
7301 u32 swap_val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007302
Eilon Greensteinb4661732009-01-14 06:43:56 +00007303 /* clear the UNDI indication */
7304 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
7305
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007306 BNX2X_DEV_INFO("UNDI is active! reset device\n");
7307
7308 /* try unload UNDI on port 0 */
7309 bp->func = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007310 bp->fw_seq =
7311 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
7312 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007313 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007314
7315 /* if UNDI is loaded on the other port */
7316 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
7317
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007318 /* send "DONE" for previous unload */
7319 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
7320
7321 /* unload UNDI on port 1 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007322 bp->func = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007323 bp->fw_seq =
7324 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
7325 DRV_MSG_SEQ_NUMBER_MASK);
7326 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007327
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007328 bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007329 }
7330
Eilon Greensteinb4661732009-01-14 06:43:56 +00007331 /* now it's safe to release the lock */
7332 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
7333
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007334 bnx2x_undi_int_disable(bp, func);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007335
7336 /* close input traffic and wait for it */
7337 /* Do not rcv packets to BRB */
7338 REG_WR(bp,
7339 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_DRV_MASK :
7340 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
7341 /* Do not direct rcv packets that are not for MCP to
7342 * the BRB */
7343 REG_WR(bp,
7344 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_NOT_MCP :
7345 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7346 /* clear AEU */
7347 REG_WR(bp,
7348 (BP_PORT(bp) ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
7349 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
7350 msleep(10);
7351
7352 /* save NIG port swap info */
7353 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
7354 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007355 /* reset device */
7356 REG_WR(bp,
7357 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007358 0xd3ffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007359 REG_WR(bp,
7360 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
7361 0x1403);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007362 /* take the NIG out of reset and restore swap values */
7363 REG_WR(bp,
7364 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
7365 MISC_REGISTERS_RESET_REG_1_RST_NIG);
7366 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
7367 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
7368
7369 /* send unload done to the MCP */
7370 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
7371
7372 /* restore our func and fw_seq */
7373 bp->func = func;
7374 bp->fw_seq =
7375 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
7376 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00007377
7378 } else
7379 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007380 }
7381}
7382
7383static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
7384{
7385 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07007386 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007387
7388 /* Get the chip revision id and number. */
7389 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
7390 val = REG_RD(bp, MISC_REG_CHIP_NUM);
7391 id = ((val & 0xffff) << 16);
7392 val = REG_RD(bp, MISC_REG_CHIP_REV);
7393 id |= ((val & 0xf) << 12);
7394 val = REG_RD(bp, MISC_REG_CHIP_METAL);
7395 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00007396 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007397 id |= (val & 0xf);
7398 bp->common.chip_id = id;
7399 bp->link_params.chip_id = bp->common.chip_id;
7400 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
7401
Eilon Greenstein1c063282009-02-12 08:36:43 +00007402 val = (REG_RD(bp, 0x2874) & 0x55);
7403 if ((bp->common.chip_id & 0x1) ||
7404 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
7405 bp->flags |= ONE_PORT_FLAG;
7406 BNX2X_DEV_INFO("single port device\n");
7407 }
7408
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007409 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
7410 bp->common.flash_size = (NVRAM_1MB_SIZE <<
7411 (val & MCPR_NVM_CFG4_FLASH_SIZE));
7412 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
7413 bp->common.flash_size, bp->common.flash_size);
7414
7415 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7416 bp->link_params.shmem_base = bp->common.shmem_base;
7417 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
7418
7419 if (!bp->common.shmem_base ||
7420 (bp->common.shmem_base < 0xA0000) ||
7421 (bp->common.shmem_base >= 0xC0000)) {
7422 BNX2X_DEV_INFO("MCP not active\n");
7423 bp->flags |= NO_MCP_FLAG;
7424 return;
7425 }
7426
7427 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
7428 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7429 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7430 BNX2X_ERR("BAD MCP validity signature\n");
7431
7432 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00007433 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007434
7435 bp->link_params.hw_led_mode = ((bp->common.hw_config &
7436 SHARED_HW_CFG_LED_MODE_MASK) >>
7437 SHARED_HW_CFG_LED_MODE_SHIFT);
7438
7439 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
7440 bp->common.bc_ver = val;
7441 BNX2X_DEV_INFO("bc_ver %X\n", val);
7442 if (val < BNX2X_BC_VER) {
7443 /* for now only warn
7444 * later we might need to enforce this */
7445 BNX2X_ERR("This driver needs bc_ver %X but found %X,"
7446 " please upgrade BC\n", BNX2X_BC_VER, val);
7447 }
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07007448
7449 if (BP_E1HVN(bp) == 0) {
7450 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
7451 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
7452 } else {
7453 /* no WOL capability for E1HVN != 0 */
7454 bp->flags |= NO_WOL_FLAG;
7455 }
7456 BNX2X_DEV_INFO("%sWoL capable\n",
7457 (bp->flags & NO_WOL_FLAG) ? "Not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007458
7459 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
7460 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
7461 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
7462 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
7463
7464 printk(KERN_INFO PFX "part number %X-%X-%X-%X\n",
7465 val, val2, val3, val4);
7466}
7467
7468static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
7469 u32 switch_cfg)
7470{
7471 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007472 u32 ext_phy_type;
7473
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007474 switch (switch_cfg) {
7475 case SWITCH_CFG_1G:
7476 BNX2X_DEV_INFO("switch_cfg 0x%x (1G)\n", switch_cfg);
7477
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007478 ext_phy_type =
7479 SERDES_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007480 switch (ext_phy_type) {
7481 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT:
7482 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
7483 ext_phy_type);
7484
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007485 bp->port.supported |= (SUPPORTED_10baseT_Half |
7486 SUPPORTED_10baseT_Full |
7487 SUPPORTED_100baseT_Half |
7488 SUPPORTED_100baseT_Full |
7489 SUPPORTED_1000baseT_Full |
7490 SUPPORTED_2500baseX_Full |
7491 SUPPORTED_TP |
7492 SUPPORTED_FIBRE |
7493 SUPPORTED_Autoneg |
7494 SUPPORTED_Pause |
7495 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007496 break;
7497
7498 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482:
7499 BNX2X_DEV_INFO("ext_phy_type 0x%x (5482)\n",
7500 ext_phy_type);
7501
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007502 bp->port.supported |= (SUPPORTED_10baseT_Half |
7503 SUPPORTED_10baseT_Full |
7504 SUPPORTED_100baseT_Half |
7505 SUPPORTED_100baseT_Full |
7506 SUPPORTED_1000baseT_Full |
7507 SUPPORTED_TP |
7508 SUPPORTED_FIBRE |
7509 SUPPORTED_Autoneg |
7510 SUPPORTED_Pause |
7511 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007512 break;
7513
7514 default:
7515 BNX2X_ERR("NVRAM config error. "
7516 "BAD SerDes ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007517 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007518 return;
7519 }
7520
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007521 bp->port.phy_addr = REG_RD(bp, NIG_REG_SERDES0_CTRL_PHY_ADDR +
7522 port*0x10);
7523 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007524 break;
7525
7526 case SWITCH_CFG_10G:
7527 BNX2X_DEV_INFO("switch_cfg 0x%x (10G)\n", switch_cfg);
7528
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007529 ext_phy_type =
7530 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007531 switch (ext_phy_type) {
7532 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
7533 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
7534 ext_phy_type);
7535
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007536 bp->port.supported |= (SUPPORTED_10baseT_Half |
7537 SUPPORTED_10baseT_Full |
7538 SUPPORTED_100baseT_Half |
7539 SUPPORTED_100baseT_Full |
7540 SUPPORTED_1000baseT_Full |
7541 SUPPORTED_2500baseX_Full |
7542 SUPPORTED_10000baseT_Full |
7543 SUPPORTED_TP |
7544 SUPPORTED_FIBRE |
7545 SUPPORTED_Autoneg |
7546 SUPPORTED_Pause |
7547 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007548 break;
7549
7550 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
Eliezer Tamirf1410642008-02-28 11:51:50 -08007551 BNX2X_DEV_INFO("ext_phy_type 0x%x (8705)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007552 ext_phy_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007553
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007554 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7555 SUPPORTED_FIBRE |
7556 SUPPORTED_Pause |
7557 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007558 break;
7559
Eliezer Tamirf1410642008-02-28 11:51:50 -08007560 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
7561 BNX2X_DEV_INFO("ext_phy_type 0x%x (8706)\n",
7562 ext_phy_type);
7563
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007564 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7565 SUPPORTED_1000baseT_Full |
7566 SUPPORTED_FIBRE |
7567 SUPPORTED_Pause |
7568 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007569 break;
7570
7571 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
7572 BNX2X_DEV_INFO("ext_phy_type 0x%x (8072)\n",
7573 ext_phy_type);
7574
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007575 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7576 SUPPORTED_1000baseT_Full |
7577 SUPPORTED_FIBRE |
7578 SUPPORTED_Autoneg |
7579 SUPPORTED_Pause |
7580 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007581 break;
7582
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007583 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
7584 BNX2X_DEV_INFO("ext_phy_type 0x%x (8073)\n",
7585 ext_phy_type);
7586
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007587 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7588 SUPPORTED_2500baseX_Full |
7589 SUPPORTED_1000baseT_Full |
7590 SUPPORTED_FIBRE |
7591 SUPPORTED_Autoneg |
7592 SUPPORTED_Pause |
7593 SUPPORTED_Asym_Pause);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007594 break;
7595
Eliezer Tamirf1410642008-02-28 11:51:50 -08007596 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
7597 BNX2X_DEV_INFO("ext_phy_type 0x%x (SFX7101)\n",
7598 ext_phy_type);
7599
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007600 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7601 SUPPORTED_TP |
7602 SUPPORTED_Autoneg |
7603 SUPPORTED_Pause |
7604 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007605 break;
7606
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007607 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
7608 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
7609 bp->link_params.ext_phy_config);
7610 break;
7611
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007612 default:
7613 BNX2X_ERR("NVRAM config error. "
7614 "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007615 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007616 return;
7617 }
7618
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007619 bp->port.phy_addr = REG_RD(bp, NIG_REG_XGXS0_CTRL_PHY_ADDR +
7620 port*0x18);
7621 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007622
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007623 break;
7624
7625 default:
7626 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007627 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007628 return;
7629 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007630 bp->link_params.phy_addr = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007631
7632 /* mask what we support according to speed_cap_mask */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007633 if (!(bp->link_params.speed_cap_mask &
7634 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007635 bp->port.supported &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007636
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007637 if (!(bp->link_params.speed_cap_mask &
7638 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007639 bp->port.supported &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007640
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007641 if (!(bp->link_params.speed_cap_mask &
7642 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007643 bp->port.supported &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007644
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007645 if (!(bp->link_params.speed_cap_mask &
7646 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007647 bp->port.supported &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007648
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007649 if (!(bp->link_params.speed_cap_mask &
7650 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007651 bp->port.supported &= ~(SUPPORTED_1000baseT_Half |
7652 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007653
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007654 if (!(bp->link_params.speed_cap_mask &
7655 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007656 bp->port.supported &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007657
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007658 if (!(bp->link_params.speed_cap_mask &
7659 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007660 bp->port.supported &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007661
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007662 BNX2X_DEV_INFO("supported 0x%x\n", bp->port.supported);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007663}
7664
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007665static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007666{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007667 bp->link_params.req_duplex = DUPLEX_FULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007668
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007669 switch (bp->port.link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007670 case PORT_FEATURE_LINK_SPEED_AUTO:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007671 if (bp->port.supported & SUPPORTED_Autoneg) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007672 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007673 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007674 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007675 u32 ext_phy_type =
7676 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
7677
7678 if ((ext_phy_type ==
7679 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
7680 (ext_phy_type ==
7681 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007682 /* force 10G, no AN */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007683 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007684 bp->port.advertising =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007685 (ADVERTISED_10000baseT_Full |
7686 ADVERTISED_FIBRE);
7687 break;
7688 }
7689 BNX2X_ERR("NVRAM config error. "
7690 "Invalid link_config 0x%x"
7691 " Autoneg not supported\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007692 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007693 return;
7694 }
7695 break;
7696
7697 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007698 if (bp->port.supported & SUPPORTED_10baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007699 bp->link_params.req_line_speed = SPEED_10;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007700 bp->port.advertising = (ADVERTISED_10baseT_Full |
7701 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007702 } else {
7703 BNX2X_ERR("NVRAM config error. "
7704 "Invalid link_config 0x%x"
7705 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007706 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007707 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007708 return;
7709 }
7710 break;
7711
7712 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007713 if (bp->port.supported & SUPPORTED_10baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007714 bp->link_params.req_line_speed = SPEED_10;
7715 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007716 bp->port.advertising = (ADVERTISED_10baseT_Half |
7717 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007718 } else {
7719 BNX2X_ERR("NVRAM config error. "
7720 "Invalid link_config 0x%x"
7721 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007722 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007723 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007724 return;
7725 }
7726 break;
7727
7728 case PORT_FEATURE_LINK_SPEED_100M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007729 if (bp->port.supported & SUPPORTED_100baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007730 bp->link_params.req_line_speed = SPEED_100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007731 bp->port.advertising = (ADVERTISED_100baseT_Full |
7732 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007733 } else {
7734 BNX2X_ERR("NVRAM config error. "
7735 "Invalid link_config 0x%x"
7736 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007737 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007738 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007739 return;
7740 }
7741 break;
7742
7743 case PORT_FEATURE_LINK_SPEED_100M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007744 if (bp->port.supported & SUPPORTED_100baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007745 bp->link_params.req_line_speed = SPEED_100;
7746 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007747 bp->port.advertising = (ADVERTISED_100baseT_Half |
7748 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007749 } else {
7750 BNX2X_ERR("NVRAM config error. "
7751 "Invalid link_config 0x%x"
7752 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007753 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007754 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007755 return;
7756 }
7757 break;
7758
7759 case PORT_FEATURE_LINK_SPEED_1G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007760 if (bp->port.supported & SUPPORTED_1000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007761 bp->link_params.req_line_speed = SPEED_1000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007762 bp->port.advertising = (ADVERTISED_1000baseT_Full |
7763 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007764 } else {
7765 BNX2X_ERR("NVRAM config error. "
7766 "Invalid link_config 0x%x"
7767 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007768 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007769 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007770 return;
7771 }
7772 break;
7773
7774 case PORT_FEATURE_LINK_SPEED_2_5G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007775 if (bp->port.supported & SUPPORTED_2500baseX_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007776 bp->link_params.req_line_speed = SPEED_2500;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007777 bp->port.advertising = (ADVERTISED_2500baseX_Full |
7778 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007779 } else {
7780 BNX2X_ERR("NVRAM config error. "
7781 "Invalid link_config 0x%x"
7782 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007783 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007784 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007785 return;
7786 }
7787 break;
7788
7789 case PORT_FEATURE_LINK_SPEED_10G_CX4:
7790 case PORT_FEATURE_LINK_SPEED_10G_KX4:
7791 case PORT_FEATURE_LINK_SPEED_10G_KR:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007792 if (bp->port.supported & SUPPORTED_10000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007793 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007794 bp->port.advertising = (ADVERTISED_10000baseT_Full |
7795 ADVERTISED_FIBRE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007796 } else {
7797 BNX2X_ERR("NVRAM config error. "
7798 "Invalid link_config 0x%x"
7799 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007800 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007801 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007802 return;
7803 }
7804 break;
7805
7806 default:
7807 BNX2X_ERR("NVRAM config error. "
7808 "BAD link speed link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007809 bp->port.link_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007810 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007811 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007812 break;
7813 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007814
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007815 bp->link_params.req_flow_ctrl = (bp->port.link_config &
7816 PORT_FEATURE_FLOW_CONTROL_MASK);
David S. Millerc0700f92008-12-16 23:53:20 -08007817 if ((bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Randy Dunlap4ab84d42008-08-07 20:33:19 -07007818 !(bp->port.supported & SUPPORTED_Autoneg))
David S. Millerc0700f92008-12-16 23:53:20 -08007819 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007820
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007821 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x"
Eliezer Tamirf1410642008-02-28 11:51:50 -08007822 " advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007823 bp->link_params.req_line_speed,
7824 bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007825 bp->link_params.req_flow_ctrl, bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007826}
7827
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007828static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007829{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007830 int port = BP_PORT(bp);
7831 u32 val, val2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007832
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007833 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007834 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007835
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007836 bp->link_params.serdes_config =
Eliezer Tamirf1410642008-02-28 11:51:50 -08007837 SHMEM_RD(bp, dev_info.port_hw_config[port].serdes_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007838 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007839 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007840 bp->link_params.ext_phy_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007841 SHMEM_RD(bp,
7842 dev_info.port_hw_config[port].external_phy_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007843 bp->link_params.speed_cap_mask =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007844 SHMEM_RD(bp,
7845 dev_info.port_hw_config[port].speed_capability_mask);
7846
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007847 bp->port.link_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007848 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
7849
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007850 BNX2X_DEV_INFO("serdes_config 0x%08x lane_config 0x%08x\n"
7851 KERN_INFO " ext_phy_config 0x%08x speed_cap_mask 0x%08x"
7852 " link_config 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007853 bp->link_params.serdes_config,
7854 bp->link_params.lane_config,
7855 bp->link_params.ext_phy_config,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007856 bp->link_params.speed_cap_mask, bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007857
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007858 bp->link_params.switch_cfg = (bp->port.link_config &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007859 PORT_FEATURE_CONNECTED_SWITCH_MASK);
7860 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007861
7862 bnx2x_link_settings_requested(bp);
7863
7864 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
7865 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
7866 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
7867 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
7868 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
7869 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
7870 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
7871 bp->dev->dev_addr[5] = (u8)(val & 0xff);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007872 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
7873 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007874}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007875
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007876static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
7877{
7878 int func = BP_FUNC(bp);
7879 u32 val, val2;
7880 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007881
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007882 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007883
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007884 bp->e1hov = 0;
7885 bp->e1hmf = 0;
7886 if (CHIP_IS_E1H(bp)) {
7887 bp->mf_config =
7888 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007889
Eilon Greenstein3196a882008-08-13 15:58:49 -07007890 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[func].e1hov_tag) &
7891 FUNC_MF_CFG_E1HOV_TAG_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007892 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007893
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007894 bp->e1hov = val;
7895 bp->e1hmf = 1;
7896 BNX2X_DEV_INFO("MF mode E1HOV for func %d is %d "
7897 "(0x%04x)\n",
7898 func, bp->e1hov, bp->e1hov);
7899 } else {
7900 BNX2X_DEV_INFO("Single function mode\n");
7901 if (BP_E1HVN(bp)) {
7902 BNX2X_ERR("!!! No valid E1HOV for func %d,"
7903 " aborting\n", func);
7904 rc = -EPERM;
7905 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007906 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007907 }
7908
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007909 if (!BP_NOMCP(bp)) {
7910 bnx2x_get_port_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007911
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007912 bp->fw_seq = (SHMEM_RD(bp, func_mb[func].drv_mb_header) &
7913 DRV_MSG_SEQ_NUMBER_MASK);
7914 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
7915 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007916
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007917 if (IS_E1HMF(bp)) {
7918 val2 = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_upper);
7919 val = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_lower);
7920 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
7921 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT)) {
7922 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
7923 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
7924 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
7925 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
7926 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
7927 bp->dev->dev_addr[5] = (u8)(val & 0xff);
7928 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr,
7929 ETH_ALEN);
7930 memcpy(bp->dev->perm_addr, bp->dev->dev_addr,
7931 ETH_ALEN);
7932 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007933
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007934 return rc;
7935 }
7936
7937 if (BP_NOMCP(bp)) {
7938 /* only supposed to happen on emulation/FPGA */
Eilon Greenstein33471622008-08-13 15:59:08 -07007939 BNX2X_ERR("warning random MAC workaround active\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007940 random_ether_addr(bp->dev->dev_addr);
7941 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
7942 }
7943
7944 return rc;
7945}
7946
7947static int __devinit bnx2x_init_bp(struct bnx2x *bp)
7948{
7949 int func = BP_FUNC(bp);
7950 int rc;
7951
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007952 /* Disable interrupt handling until HW is initialized */
7953 atomic_set(&bp->intr_sem, 1);
7954
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007955 mutex_init(&bp->port.phy_mutex);
7956
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08007957 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007958 INIT_WORK(&bp->reset_task, bnx2x_reset_task);
7959
7960 rc = bnx2x_get_hwinfo(bp);
7961
7962 /* need to reset chip if undi was active */
7963 if (!BP_NOMCP(bp))
7964 bnx2x_undi_unload(bp);
7965
7966 if (CHIP_REV_IS_FPGA(bp))
7967 printk(KERN_ERR PFX "FPGA detected\n");
7968
7969 if (BP_NOMCP(bp) && (func == 0))
7970 printk(KERN_ERR PFX
7971 "MCP disabled, must load devices in order!\n");
7972
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007973 /* Set multi queue mode */
Eilon Greenstein8badd272009-02-12 08:36:15 +00007974 if ((multi_mode != ETH_RSS_MODE_DISABLED) &&
7975 ((int_mode == INT_MODE_INTx) || (int_mode == INT_MODE_MSI))) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007976 printk(KERN_ERR PFX
Eilon Greenstein8badd272009-02-12 08:36:15 +00007977 "Multi disabled since int_mode requested is not MSI-X\n");
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007978 multi_mode = ETH_RSS_MODE_DISABLED;
7979 }
7980 bp->multi_mode = multi_mode;
7981
7982
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007983 /* Set TPA flags */
7984 if (disable_tpa) {
7985 bp->flags &= ~TPA_ENABLE_FLAG;
7986 bp->dev->features &= ~NETIF_F_LRO;
7987 } else {
7988 bp->flags |= TPA_ENABLE_FLAG;
7989 bp->dev->features |= NETIF_F_LRO;
7990 }
7991
7992
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007993 bp->tx_ring_size = MAX_TX_AVAIL;
7994 bp->rx_ring_size = MAX_RX_AVAIL;
7995
7996 bp->rx_csum = 1;
7997 bp->rx_offset = 0;
7998
7999 bp->tx_ticks = 50;
8000 bp->rx_ticks = 25;
8001
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008002 bp->timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
8003 bp->current_interval = (poll ? poll : bp->timer_interval);
8004
8005 init_timer(&bp->timer);
8006 bp->timer.expires = jiffies + bp->current_interval;
8007 bp->timer.data = (unsigned long) bp;
8008 bp->timer.function = bnx2x_timer;
8009
8010 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008011}
8012
8013/*
8014 * ethtool service functions
8015 */
8016
8017/* All ethtool functions called with rtnl_lock */
8018
8019static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
8020{
8021 struct bnx2x *bp = netdev_priv(dev);
8022
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008023 cmd->supported = bp->port.supported;
8024 cmd->advertising = bp->port.advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008025
8026 if (netif_carrier_ok(dev)) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008027 cmd->speed = bp->link_vars.line_speed;
8028 cmd->duplex = bp->link_vars.duplex;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008029 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008030 cmd->speed = bp->link_params.req_line_speed;
8031 cmd->duplex = bp->link_params.req_duplex;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008032 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008033 if (IS_E1HMF(bp)) {
8034 u16 vn_max_rate;
8035
8036 vn_max_rate = ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >>
8037 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
8038 if (vn_max_rate < cmd->speed)
8039 cmd->speed = vn_max_rate;
8040 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008041
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008042 if (bp->link_params.switch_cfg == SWITCH_CFG_10G) {
8043 u32 ext_phy_type =
8044 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamirf1410642008-02-28 11:51:50 -08008045
8046 switch (ext_phy_type) {
8047 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
8048 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
8049 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
8050 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008051 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008052 cmd->port = PORT_FIBRE;
8053 break;
8054
8055 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
8056 cmd->port = PORT_TP;
8057 break;
8058
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008059 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
8060 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
8061 bp->link_params.ext_phy_config);
8062 break;
8063
Eliezer Tamirf1410642008-02-28 11:51:50 -08008064 default:
8065 DP(NETIF_MSG_LINK, "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008066 bp->link_params.ext_phy_config);
8067 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008068 }
8069 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008070 cmd->port = PORT_TP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008071
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008072 cmd->phy_address = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008073 cmd->transceiver = XCVR_INTERNAL;
8074
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008075 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008076 cmd->autoneg = AUTONEG_ENABLE;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008077 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008078 cmd->autoneg = AUTONEG_DISABLE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008079
8080 cmd->maxtxpkt = 0;
8081 cmd->maxrxpkt = 0;
8082
8083 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
8084 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
8085 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
8086 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
8087 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
8088 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
8089 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
8090
8091 return 0;
8092}
8093
8094static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
8095{
8096 struct bnx2x *bp = netdev_priv(dev);
8097 u32 advertising;
8098
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008099 if (IS_E1HMF(bp))
8100 return 0;
8101
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008102 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
8103 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
8104 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
8105 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
8106 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
8107 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
8108 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
8109
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008110 if (cmd->autoneg == AUTONEG_ENABLE) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008111 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
8112 DP(NETIF_MSG_LINK, "Autoneg not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008113 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008114 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008115
8116 /* advertise the requested speed and duplex if supported */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008117 cmd->advertising &= bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008118
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008119 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
8120 bp->link_params.req_duplex = DUPLEX_FULL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008121 bp->port.advertising |= (ADVERTISED_Autoneg |
8122 cmd->advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008123
8124 } else { /* forced speed */
8125 /* advertise the requested speed and duplex if supported */
8126 switch (cmd->speed) {
8127 case SPEED_10:
8128 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008129 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008130 SUPPORTED_10baseT_Full)) {
8131 DP(NETIF_MSG_LINK,
8132 "10M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008133 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008134 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008135
8136 advertising = (ADVERTISED_10baseT_Full |
8137 ADVERTISED_TP);
8138 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008139 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008140 SUPPORTED_10baseT_Half)) {
8141 DP(NETIF_MSG_LINK,
8142 "10M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008143 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008144 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008145
8146 advertising = (ADVERTISED_10baseT_Half |
8147 ADVERTISED_TP);
8148 }
8149 break;
8150
8151 case SPEED_100:
8152 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008153 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008154 SUPPORTED_100baseT_Full)) {
8155 DP(NETIF_MSG_LINK,
8156 "100M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008157 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008158 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008159
8160 advertising = (ADVERTISED_100baseT_Full |
8161 ADVERTISED_TP);
8162 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008163 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008164 SUPPORTED_100baseT_Half)) {
8165 DP(NETIF_MSG_LINK,
8166 "100M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008167 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008168 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008169
8170 advertising = (ADVERTISED_100baseT_Half |
8171 ADVERTISED_TP);
8172 }
8173 break;
8174
8175 case SPEED_1000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008176 if (cmd->duplex != DUPLEX_FULL) {
8177 DP(NETIF_MSG_LINK, "1G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008178 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008179 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008180
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008181 if (!(bp->port.supported & SUPPORTED_1000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08008182 DP(NETIF_MSG_LINK, "1G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008183 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008184 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008185
8186 advertising = (ADVERTISED_1000baseT_Full |
8187 ADVERTISED_TP);
8188 break;
8189
8190 case SPEED_2500:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008191 if (cmd->duplex != DUPLEX_FULL) {
8192 DP(NETIF_MSG_LINK,
8193 "2.5G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008194 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008195 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008196
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008197 if (!(bp->port.supported & SUPPORTED_2500baseX_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08008198 DP(NETIF_MSG_LINK,
8199 "2.5G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008200 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008201 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008202
Eliezer Tamirf1410642008-02-28 11:51:50 -08008203 advertising = (ADVERTISED_2500baseX_Full |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008204 ADVERTISED_TP);
8205 break;
8206
8207 case SPEED_10000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008208 if (cmd->duplex != DUPLEX_FULL) {
8209 DP(NETIF_MSG_LINK, "10G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008210 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008211 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008212
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008213 if (!(bp->port.supported & SUPPORTED_10000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08008214 DP(NETIF_MSG_LINK, "10G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008215 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008216 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008217
8218 advertising = (ADVERTISED_10000baseT_Full |
8219 ADVERTISED_FIBRE);
8220 break;
8221
8222 default:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008223 DP(NETIF_MSG_LINK, "Unsupported speed\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008224 return -EINVAL;
8225 }
8226
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008227 bp->link_params.req_line_speed = cmd->speed;
8228 bp->link_params.req_duplex = cmd->duplex;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008229 bp->port.advertising = advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008230 }
8231
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008232 DP(NETIF_MSG_LINK, "req_line_speed %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008233 DP_LEVEL " req_duplex %d advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008234 bp->link_params.req_line_speed, bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008235 bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008236
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008237 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008238 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008239 bnx2x_link_set(bp);
8240 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008241
8242 return 0;
8243}
8244
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008245#define PHY_FW_VER_LEN 10
8246
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008247static void bnx2x_get_drvinfo(struct net_device *dev,
8248 struct ethtool_drvinfo *info)
8249{
8250 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinf0e53a82008-08-13 15:58:30 -07008251 u8 phy_fw_ver[PHY_FW_VER_LEN];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008252
8253 strcpy(info->driver, DRV_MODULE_NAME);
8254 strcpy(info->version, DRV_MODULE_VERSION);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008255
8256 phy_fw_ver[0] = '\0';
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008257 if (bp->port.pmf) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008258 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008259 bnx2x_get_ext_phy_fw_version(&bp->link_params,
8260 (bp->state != BNX2X_STATE_CLOSED),
8261 phy_fw_ver, PHY_FW_VER_LEN);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008262 bnx2x_release_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008263 }
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008264
Eilon Greensteinf0e53a82008-08-13 15:58:30 -07008265 snprintf(info->fw_version, 32, "BC:%d.%d.%d%s%s",
8266 (bp->common.bc_ver & 0xff0000) >> 16,
8267 (bp->common.bc_ver & 0xff00) >> 8,
8268 (bp->common.bc_ver & 0xff),
8269 ((phy_fw_ver[0] != '\0') ? " PHY:" : ""), phy_fw_ver);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008270 strcpy(info->bus_info, pci_name(bp->pdev));
8271 info->n_stats = BNX2X_NUM_STATS;
8272 info->testinfo_len = BNX2X_NUM_TESTS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008273 info->eedump_len = bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008274 info->regdump_len = 0;
8275}
8276
8277static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8278{
8279 struct bnx2x *bp = netdev_priv(dev);
8280
8281 if (bp->flags & NO_WOL_FLAG) {
8282 wol->supported = 0;
8283 wol->wolopts = 0;
8284 } else {
8285 wol->supported = WAKE_MAGIC;
8286 if (bp->wol)
8287 wol->wolopts = WAKE_MAGIC;
8288 else
8289 wol->wolopts = 0;
8290 }
8291 memset(&wol->sopass, 0, sizeof(wol->sopass));
8292}
8293
8294static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8295{
8296 struct bnx2x *bp = netdev_priv(dev);
8297
8298 if (wol->wolopts & ~WAKE_MAGIC)
8299 return -EINVAL;
8300
8301 if (wol->wolopts & WAKE_MAGIC) {
8302 if (bp->flags & NO_WOL_FLAG)
8303 return -EINVAL;
8304
8305 bp->wol = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008306 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008307 bp->wol = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008308
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008309 return 0;
8310}
8311
8312static u32 bnx2x_get_msglevel(struct net_device *dev)
8313{
8314 struct bnx2x *bp = netdev_priv(dev);
8315
8316 return bp->msglevel;
8317}
8318
8319static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
8320{
8321 struct bnx2x *bp = netdev_priv(dev);
8322
8323 if (capable(CAP_NET_ADMIN))
8324 bp->msglevel = level;
8325}
8326
8327static int bnx2x_nway_reset(struct net_device *dev)
8328{
8329 struct bnx2x *bp = netdev_priv(dev);
8330
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008331 if (!bp->port.pmf)
8332 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008333
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008334 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008335 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008336 bnx2x_link_set(bp);
8337 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008338
8339 return 0;
8340}
8341
8342static int bnx2x_get_eeprom_len(struct net_device *dev)
8343{
8344 struct bnx2x *bp = netdev_priv(dev);
8345
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008346 return bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008347}
8348
8349static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
8350{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008351 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008352 int count, i;
8353 u32 val = 0;
8354
8355 /* adjust timeout for emulation/FPGA */
8356 count = NVRAM_TIMEOUT_COUNT;
8357 if (CHIP_REV_IS_SLOW(bp))
8358 count *= 100;
8359
8360 /* request access to nvram interface */
8361 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
8362 (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
8363
8364 for (i = 0; i < count*10; i++) {
8365 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
8366 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
8367 break;
8368
8369 udelay(5);
8370 }
8371
8372 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008373 DP(BNX2X_MSG_NVM, "cannot get access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008374 return -EBUSY;
8375 }
8376
8377 return 0;
8378}
8379
8380static int bnx2x_release_nvram_lock(struct bnx2x *bp)
8381{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008382 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008383 int count, i;
8384 u32 val = 0;
8385
8386 /* adjust timeout for emulation/FPGA */
8387 count = NVRAM_TIMEOUT_COUNT;
8388 if (CHIP_REV_IS_SLOW(bp))
8389 count *= 100;
8390
8391 /* relinquish nvram interface */
8392 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
8393 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
8394
8395 for (i = 0; i < count*10; i++) {
8396 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
8397 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
8398 break;
8399
8400 udelay(5);
8401 }
8402
8403 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008404 DP(BNX2X_MSG_NVM, "cannot free access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008405 return -EBUSY;
8406 }
8407
8408 return 0;
8409}
8410
8411static void bnx2x_enable_nvram_access(struct bnx2x *bp)
8412{
8413 u32 val;
8414
8415 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
8416
8417 /* enable both bits, even on read */
8418 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
8419 (val | MCPR_NVM_ACCESS_ENABLE_EN |
8420 MCPR_NVM_ACCESS_ENABLE_WR_EN));
8421}
8422
8423static void bnx2x_disable_nvram_access(struct bnx2x *bp)
8424{
8425 u32 val;
8426
8427 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
8428
8429 /* disable both bits, even after read */
8430 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
8431 (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
8432 MCPR_NVM_ACCESS_ENABLE_WR_EN)));
8433}
8434
8435static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, u32 *ret_val,
8436 u32 cmd_flags)
8437{
Eliezer Tamirf1410642008-02-28 11:51:50 -08008438 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008439 u32 val;
8440
8441 /* build the command word */
8442 cmd_flags |= MCPR_NVM_COMMAND_DOIT;
8443
8444 /* need to clear DONE bit separately */
8445 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
8446
8447 /* address of the NVRAM to read from */
8448 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
8449 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
8450
8451 /* issue a read command */
8452 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
8453
8454 /* adjust timeout for emulation/FPGA */
8455 count = NVRAM_TIMEOUT_COUNT;
8456 if (CHIP_REV_IS_SLOW(bp))
8457 count *= 100;
8458
8459 /* wait for completion */
8460 *ret_val = 0;
8461 rc = -EBUSY;
8462 for (i = 0; i < count; i++) {
8463 udelay(5);
8464 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
8465
8466 if (val & MCPR_NVM_COMMAND_DONE) {
8467 val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008468 /* we read nvram data in cpu order
8469 * but ethtool sees it as an array of bytes
8470 * converting to big-endian will do the work */
8471 val = cpu_to_be32(val);
8472 *ret_val = val;
8473 rc = 0;
8474 break;
8475 }
8476 }
8477
8478 return rc;
8479}
8480
8481static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
8482 int buf_size)
8483{
8484 int rc;
8485 u32 cmd_flags;
8486 u32 val;
8487
8488 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008489 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008490 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008491 offset, buf_size);
8492 return -EINVAL;
8493 }
8494
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008495 if (offset + buf_size > bp->common.flash_size) {
8496 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008497 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008498 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008499 return -EINVAL;
8500 }
8501
8502 /* request access to nvram interface */
8503 rc = bnx2x_acquire_nvram_lock(bp);
8504 if (rc)
8505 return rc;
8506
8507 /* enable access to nvram interface */
8508 bnx2x_enable_nvram_access(bp);
8509
8510 /* read the first word(s) */
8511 cmd_flags = MCPR_NVM_COMMAND_FIRST;
8512 while ((buf_size > sizeof(u32)) && (rc == 0)) {
8513 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
8514 memcpy(ret_buf, &val, 4);
8515
8516 /* advance to the next dword */
8517 offset += sizeof(u32);
8518 ret_buf += sizeof(u32);
8519 buf_size -= sizeof(u32);
8520 cmd_flags = 0;
8521 }
8522
8523 if (rc == 0) {
8524 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8525 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
8526 memcpy(ret_buf, &val, 4);
8527 }
8528
8529 /* disable access to nvram interface */
8530 bnx2x_disable_nvram_access(bp);
8531 bnx2x_release_nvram_lock(bp);
8532
8533 return rc;
8534}
8535
8536static int bnx2x_get_eeprom(struct net_device *dev,
8537 struct ethtool_eeprom *eeprom, u8 *eebuf)
8538{
8539 struct bnx2x *bp = netdev_priv(dev);
8540 int rc;
8541
Eilon Greenstein2add3ac2009-01-14 06:44:07 +00008542 if (!netif_running(dev))
8543 return -EAGAIN;
8544
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008545 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008546 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
8547 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
8548 eeprom->len, eeprom->len);
8549
8550 /* parameters already validated in ethtool_get_eeprom */
8551
8552 rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
8553
8554 return rc;
8555}
8556
8557static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
8558 u32 cmd_flags)
8559{
Eliezer Tamirf1410642008-02-28 11:51:50 -08008560 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008561
8562 /* build the command word */
8563 cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
8564
8565 /* need to clear DONE bit separately */
8566 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
8567
8568 /* write the data */
8569 REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
8570
8571 /* address of the NVRAM to write to */
8572 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
8573 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
8574
8575 /* issue the write command */
8576 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
8577
8578 /* adjust timeout for emulation/FPGA */
8579 count = NVRAM_TIMEOUT_COUNT;
8580 if (CHIP_REV_IS_SLOW(bp))
8581 count *= 100;
8582
8583 /* wait for completion */
8584 rc = -EBUSY;
8585 for (i = 0; i < count; i++) {
8586 udelay(5);
8587 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
8588 if (val & MCPR_NVM_COMMAND_DONE) {
8589 rc = 0;
8590 break;
8591 }
8592 }
8593
8594 return rc;
8595}
8596
Eliezer Tamirf1410642008-02-28 11:51:50 -08008597#define BYTE_OFFSET(offset) (8 * (offset & 0x03))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008598
8599static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
8600 int buf_size)
8601{
8602 int rc;
8603 u32 cmd_flags;
8604 u32 align_offset;
8605 u32 val;
8606
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008607 if (offset + buf_size > bp->common.flash_size) {
8608 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008609 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008610 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008611 return -EINVAL;
8612 }
8613
8614 /* request access to nvram interface */
8615 rc = bnx2x_acquire_nvram_lock(bp);
8616 if (rc)
8617 return rc;
8618
8619 /* enable access to nvram interface */
8620 bnx2x_enable_nvram_access(bp);
8621
8622 cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
8623 align_offset = (offset & ~0x03);
8624 rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
8625
8626 if (rc == 0) {
8627 val &= ~(0xff << BYTE_OFFSET(offset));
8628 val |= (*data_buf << BYTE_OFFSET(offset));
8629
8630 /* nvram data is returned as an array of bytes
8631 * convert it back to cpu order */
8632 val = be32_to_cpu(val);
8633
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008634 rc = bnx2x_nvram_write_dword(bp, align_offset, val,
8635 cmd_flags);
8636 }
8637
8638 /* disable access to nvram interface */
8639 bnx2x_disable_nvram_access(bp);
8640 bnx2x_release_nvram_lock(bp);
8641
8642 return rc;
8643}
8644
8645static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
8646 int buf_size)
8647{
8648 int rc;
8649 u32 cmd_flags;
8650 u32 val;
8651 u32 written_so_far;
8652
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008653 if (buf_size == 1) /* ethtool */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008654 return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008655
8656 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008657 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008658 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008659 offset, buf_size);
8660 return -EINVAL;
8661 }
8662
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008663 if (offset + buf_size > bp->common.flash_size) {
8664 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008665 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008666 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008667 return -EINVAL;
8668 }
8669
8670 /* request access to nvram interface */
8671 rc = bnx2x_acquire_nvram_lock(bp);
8672 if (rc)
8673 return rc;
8674
8675 /* enable access to nvram interface */
8676 bnx2x_enable_nvram_access(bp);
8677
8678 written_so_far = 0;
8679 cmd_flags = MCPR_NVM_COMMAND_FIRST;
8680 while ((written_so_far < buf_size) && (rc == 0)) {
8681 if (written_so_far == (buf_size - sizeof(u32)))
8682 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8683 else if (((offset + 4) % NVRAM_PAGE_SIZE) == 0)
8684 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8685 else if ((offset % NVRAM_PAGE_SIZE) == 0)
8686 cmd_flags |= MCPR_NVM_COMMAND_FIRST;
8687
8688 memcpy(&val, data_buf, 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008689
8690 rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
8691
8692 /* advance to the next dword */
8693 offset += sizeof(u32);
8694 data_buf += sizeof(u32);
8695 written_so_far += sizeof(u32);
8696 cmd_flags = 0;
8697 }
8698
8699 /* disable access to nvram interface */
8700 bnx2x_disable_nvram_access(bp);
8701 bnx2x_release_nvram_lock(bp);
8702
8703 return rc;
8704}
8705
8706static int bnx2x_set_eeprom(struct net_device *dev,
8707 struct ethtool_eeprom *eeprom, u8 *eebuf)
8708{
8709 struct bnx2x *bp = netdev_priv(dev);
8710 int rc;
8711
Eilon Greenstein9f4c9582009-01-08 11:21:43 -08008712 if (!netif_running(dev))
8713 return -EAGAIN;
8714
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008715 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008716 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
8717 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
8718 eeprom->len, eeprom->len);
8719
8720 /* parameters already validated in ethtool_set_eeprom */
8721
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008722 /* If the magic number is PHY (0x00504859) upgrade the PHY FW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008723 if (eeprom->magic == 0x00504859)
8724 if (bp->port.pmf) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008725
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008726 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008727 rc = bnx2x_flash_download(bp, BP_PORT(bp),
8728 bp->link_params.ext_phy_config,
8729 (bp->state != BNX2X_STATE_CLOSED),
8730 eebuf, eeprom->len);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008731 if ((bp->state == BNX2X_STATE_OPEN) ||
8732 (bp->state == BNX2X_STATE_DISABLED)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008733 rc |= bnx2x_link_reset(&bp->link_params,
8734 &bp->link_vars);
8735 rc |= bnx2x_phy_init(&bp->link_params,
8736 &bp->link_vars);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008737 }
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008738 bnx2x_release_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008739
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008740 } else /* Only the PMF can access the PHY */
8741 return -EINVAL;
8742 else
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008743 rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008744
8745 return rc;
8746}
8747
8748static int bnx2x_get_coalesce(struct net_device *dev,
8749 struct ethtool_coalesce *coal)
8750{
8751 struct bnx2x *bp = netdev_priv(dev);
8752
8753 memset(coal, 0, sizeof(struct ethtool_coalesce));
8754
8755 coal->rx_coalesce_usecs = bp->rx_ticks;
8756 coal->tx_coalesce_usecs = bp->tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008757
8758 return 0;
8759}
8760
8761static int bnx2x_set_coalesce(struct net_device *dev,
8762 struct ethtool_coalesce *coal)
8763{
8764 struct bnx2x *bp = netdev_priv(dev);
8765
8766 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
8767 if (bp->rx_ticks > 3000)
8768 bp->rx_ticks = 3000;
8769
8770 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
8771 if (bp->tx_ticks > 0x3000)
8772 bp->tx_ticks = 0x3000;
8773
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008774 if (netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008775 bnx2x_update_coalesce(bp);
8776
8777 return 0;
8778}
8779
8780static void bnx2x_get_ringparam(struct net_device *dev,
8781 struct ethtool_ringparam *ering)
8782{
8783 struct bnx2x *bp = netdev_priv(dev);
8784
8785 ering->rx_max_pending = MAX_RX_AVAIL;
8786 ering->rx_mini_max_pending = 0;
8787 ering->rx_jumbo_max_pending = 0;
8788
8789 ering->rx_pending = bp->rx_ring_size;
8790 ering->rx_mini_pending = 0;
8791 ering->rx_jumbo_pending = 0;
8792
8793 ering->tx_max_pending = MAX_TX_AVAIL;
8794 ering->tx_pending = bp->tx_ring_size;
8795}
8796
8797static int bnx2x_set_ringparam(struct net_device *dev,
8798 struct ethtool_ringparam *ering)
8799{
8800 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008801 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008802
8803 if ((ering->rx_pending > MAX_RX_AVAIL) ||
8804 (ering->tx_pending > MAX_TX_AVAIL) ||
8805 (ering->tx_pending <= MAX_SKB_FRAGS + 4))
8806 return -EINVAL;
8807
8808 bp->rx_ring_size = ering->rx_pending;
8809 bp->tx_ring_size = ering->tx_pending;
8810
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008811 if (netif_running(dev)) {
8812 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8813 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008814 }
8815
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008816 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008817}
8818
8819static void bnx2x_get_pauseparam(struct net_device *dev,
8820 struct ethtool_pauseparam *epause)
8821{
8822 struct bnx2x *bp = netdev_priv(dev);
8823
David S. Millerc0700f92008-12-16 23:53:20 -08008824 epause->autoneg = (bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008825 (bp->link_params.req_line_speed == SPEED_AUTO_NEG);
8826
David S. Millerc0700f92008-12-16 23:53:20 -08008827 epause->rx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) ==
8828 BNX2X_FLOW_CTRL_RX);
8829 epause->tx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) ==
8830 BNX2X_FLOW_CTRL_TX);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008831
8832 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
8833 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
8834 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
8835}
8836
8837static int bnx2x_set_pauseparam(struct net_device *dev,
8838 struct ethtool_pauseparam *epause)
8839{
8840 struct bnx2x *bp = netdev_priv(dev);
8841
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008842 if (IS_E1HMF(bp))
8843 return 0;
8844
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008845 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
8846 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
8847 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
8848
David S. Millerc0700f92008-12-16 23:53:20 -08008849 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008850
8851 if (epause->rx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -08008852 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008853
8854 if (epause->tx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -08008855 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008856
David S. Millerc0700f92008-12-16 23:53:20 -08008857 if (bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO)
8858 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008859
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008860 if (epause->autoneg) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008861 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07008862 DP(NETIF_MSG_LINK, "autoneg not supported\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08008863 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008864 }
8865
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008866 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
David S. Millerc0700f92008-12-16 23:53:20 -08008867 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008868 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008869
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008870 DP(NETIF_MSG_LINK,
8871 "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008872
8873 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008874 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008875 bnx2x_link_set(bp);
8876 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008877
8878 return 0;
8879}
8880
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07008881static int bnx2x_set_flags(struct net_device *dev, u32 data)
8882{
8883 struct bnx2x *bp = netdev_priv(dev);
8884 int changed = 0;
8885 int rc = 0;
8886
8887 /* TPA requires Rx CSUM offloading */
8888 if ((data & ETH_FLAG_LRO) && bp->rx_csum) {
8889 if (!(dev->features & NETIF_F_LRO)) {
8890 dev->features |= NETIF_F_LRO;
8891 bp->flags |= TPA_ENABLE_FLAG;
8892 changed = 1;
8893 }
8894
8895 } else if (dev->features & NETIF_F_LRO) {
8896 dev->features &= ~NETIF_F_LRO;
8897 bp->flags &= ~TPA_ENABLE_FLAG;
8898 changed = 1;
8899 }
8900
8901 if (changed && netif_running(dev)) {
8902 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8903 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
8904 }
8905
8906 return rc;
8907}
8908
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008909static u32 bnx2x_get_rx_csum(struct net_device *dev)
8910{
8911 struct bnx2x *bp = netdev_priv(dev);
8912
8913 return bp->rx_csum;
8914}
8915
8916static int bnx2x_set_rx_csum(struct net_device *dev, u32 data)
8917{
8918 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07008919 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008920
8921 bp->rx_csum = data;
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07008922
8923 /* Disable TPA, when Rx CSUM is disabled. Otherwise all
8924 TPA'ed packets will be discarded due to wrong TCP CSUM */
8925 if (!data) {
8926 u32 flags = ethtool_op_get_flags(dev);
8927
8928 rc = bnx2x_set_flags(dev, (flags & ~ETH_FLAG_LRO));
8929 }
8930
8931 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008932}
8933
8934static int bnx2x_set_tso(struct net_device *dev, u32 data)
8935{
Eilon Greenstein755735eb2008-06-23 20:35:13 -07008936 if (data) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008937 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07008938 dev->features |= NETIF_F_TSO6;
8939 } else {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008940 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07008941 dev->features &= ~NETIF_F_TSO6;
8942 }
8943
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008944 return 0;
8945}
8946
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008947static const struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008948 char string[ETH_GSTRING_LEN];
8949} bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008950 { "register_test (offline)" },
8951 { "memory_test (offline)" },
8952 { "loopback_test (offline)" },
8953 { "nvram_test (online)" },
8954 { "interrupt_test (online)" },
8955 { "link_test (online)" },
Eilon Greensteind3d4f492009-02-12 08:36:27 +00008956 { "idle check (online)" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008957};
8958
8959static int bnx2x_self_test_count(struct net_device *dev)
8960{
8961 return BNX2X_NUM_TESTS;
8962}
8963
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008964static int bnx2x_test_registers(struct bnx2x *bp)
8965{
8966 int idx, i, rc = -ENODEV;
8967 u32 wr_val = 0;
Yitchak Gertner9dabc422008-08-13 15:51:28 -07008968 int port = BP_PORT(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008969 static const struct {
8970 u32 offset0;
8971 u32 offset1;
8972 u32 mask;
8973 } reg_tbl[] = {
8974/* 0 */ { BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
8975 { DORQ_REG_DB_ADDR0, 4, 0xffffffff },
8976 { HC_REG_AGG_INT_0, 4, 0x000003ff },
8977 { PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
8978 { PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
8979 { PRS_REG_CID_PORT_0, 4, 0x00ffffff },
8980 { PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
8981 { PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
8982 { PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
8983 { PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
8984/* 10 */ { PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
8985 { QM_REG_CONNNUM_0, 4, 0x000fffff },
8986 { TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
8987 { SRC_REG_KEYRSS0_0, 40, 0xffffffff },
8988 { SRC_REG_KEYRSS0_7, 40, 0xffffffff },
8989 { XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
8990 { XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
8991 { XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
8992 { NIG_REG_EGRESS_MNG0_FIFO, 20, 0xffffffff },
8993 { NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
8994/* 20 */ { NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
8995 { NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
8996 { NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
8997 { NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
8998 { NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
8999 { NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
9000 { NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
9001 { NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
9002 { NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
9003 { NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
9004/* 30 */ { NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
9005 { NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
9006 { NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
9007 { NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
9008 { NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001 },
9009 { NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
9010 { NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
9011 { NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
9012
9013 { 0xffffffff, 0, 0x00000000 }
9014 };
9015
9016 if (!netif_running(bp->dev))
9017 return rc;
9018
9019 /* Repeat the test twice:
9020 First by writing 0x00000000, second by writing 0xffffffff */
9021 for (idx = 0; idx < 2; idx++) {
9022
9023 switch (idx) {
9024 case 0:
9025 wr_val = 0;
9026 break;
9027 case 1:
9028 wr_val = 0xffffffff;
9029 break;
9030 }
9031
9032 for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
9033 u32 offset, mask, save_val, val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009034
9035 offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
9036 mask = reg_tbl[i].mask;
9037
9038 save_val = REG_RD(bp, offset);
9039
9040 REG_WR(bp, offset, wr_val);
9041 val = REG_RD(bp, offset);
9042
9043 /* Restore the original register's value */
9044 REG_WR(bp, offset, save_val);
9045
9046 /* verify that value is as expected value */
9047 if ((val & mask) != (wr_val & mask))
9048 goto test_reg_exit;
9049 }
9050 }
9051
9052 rc = 0;
9053
9054test_reg_exit:
9055 return rc;
9056}
9057
9058static int bnx2x_test_memory(struct bnx2x *bp)
9059{
9060 int i, j, rc = -ENODEV;
9061 u32 val;
9062 static const struct {
9063 u32 offset;
9064 int size;
9065 } mem_tbl[] = {
9066 { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
9067 { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
9068 { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
9069 { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
9070 { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
9071 { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
9072 { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
9073
9074 { 0xffffffff, 0 }
9075 };
9076 static const struct {
9077 char *name;
9078 u32 offset;
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009079 u32 e1_mask;
9080 u32 e1h_mask;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009081 } prty_tbl[] = {
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009082 { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS, 0x3ffc0, 0 },
9083 { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS, 0x2, 0x2 },
9084 { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS, 0, 0 },
9085 { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS, 0x3ffc0, 0 },
9086 { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS, 0x3ffc0, 0 },
9087 { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS, 0x3ffc1, 0 },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009088
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009089 { NULL, 0xffffffff, 0, 0 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009090 };
9091
9092 if (!netif_running(bp->dev))
9093 return rc;
9094
9095 /* Go through all the memories */
9096 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
9097 for (j = 0; j < mem_tbl[i].size; j++)
9098 REG_RD(bp, mem_tbl[i].offset + j*4);
9099
9100 /* Check the parity status */
9101 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
9102 val = REG_RD(bp, prty_tbl[i].offset);
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009103 if ((CHIP_IS_E1(bp) && (val & ~(prty_tbl[i].e1_mask))) ||
9104 (CHIP_IS_E1H(bp) && (val & ~(prty_tbl[i].e1h_mask)))) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009105 DP(NETIF_MSG_HW,
9106 "%s is 0x%x\n", prty_tbl[i].name, val);
9107 goto test_mem_exit;
9108 }
9109 }
9110
9111 rc = 0;
9112
9113test_mem_exit:
9114 return rc;
9115}
9116
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009117static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up)
9118{
9119 int cnt = 1000;
9120
9121 if (link_up)
9122 while (bnx2x_link_test(bp) && cnt--)
9123 msleep(10);
9124}
9125
9126static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode, u8 link_up)
9127{
9128 unsigned int pkt_size, num_pkts, i;
9129 struct sk_buff *skb;
9130 unsigned char *packet;
9131 struct bnx2x_fastpath *fp = &bp->fp[0];
9132 u16 tx_start_idx, tx_idx;
9133 u16 rx_start_idx, rx_idx;
9134 u16 pkt_prod;
9135 struct sw_tx_bd *tx_buf;
9136 struct eth_tx_bd *tx_bd;
9137 dma_addr_t mapping;
9138 union eth_rx_cqe *cqe;
9139 u8 cqe_fp_flags;
9140 struct sw_rx_bd *rx_buf;
9141 u16 len;
9142 int rc = -ENODEV;
9143
9144 if (loopback_mode == BNX2X_MAC_LOOPBACK) {
9145 bp->link_params.loopback_mode = LOOPBACK_BMAC;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009146 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009147
9148 } else if (loopback_mode == BNX2X_PHY_LOOPBACK) {
Eilon Greenstein3910c8a2009-01-22 06:01:32 +00009149 u16 cnt = 1000;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009150 bp->link_params.loopback_mode = LOOPBACK_XGXS_10;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009151 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009152 /* wait until link state is restored */
Eilon Greenstein3910c8a2009-01-22 06:01:32 +00009153 if (link_up)
9154 while (cnt-- && bnx2x_test_link(&bp->link_params,
9155 &bp->link_vars))
9156 msleep(10);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009157 } else
9158 return -EINVAL;
9159
9160 pkt_size = 1514;
9161 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
9162 if (!skb) {
9163 rc = -ENOMEM;
9164 goto test_loopback_exit;
9165 }
9166 packet = skb_put(skb, pkt_size);
9167 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
9168 memset(packet + ETH_ALEN, 0, (ETH_HLEN - ETH_ALEN));
9169 for (i = ETH_HLEN; i < pkt_size; i++)
9170 packet[i] = (unsigned char) (i & 0xff);
9171
9172 num_pkts = 0;
9173 tx_start_idx = le16_to_cpu(*fp->tx_cons_sb);
9174 rx_start_idx = le16_to_cpu(*fp->rx_cons_sb);
9175
9176 pkt_prod = fp->tx_pkt_prod++;
9177 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
9178 tx_buf->first_bd = fp->tx_bd_prod;
9179 tx_buf->skb = skb;
9180
9181 tx_bd = &fp->tx_desc_ring[TX_BD(fp->tx_bd_prod)];
9182 mapping = pci_map_single(bp->pdev, skb->data,
9183 skb_headlen(skb), PCI_DMA_TODEVICE);
9184 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
9185 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
9186 tx_bd->nbd = cpu_to_le16(1);
9187 tx_bd->nbytes = cpu_to_le16(skb_headlen(skb));
9188 tx_bd->vlan = cpu_to_le16(pkt_prod);
9189 tx_bd->bd_flags.as_bitfield = (ETH_TX_BD_FLAGS_START_BD |
9190 ETH_TX_BD_FLAGS_END_BD);
9191 tx_bd->general_data = ((UNICAST_ADDRESS <<
9192 ETH_TX_BD_ETH_ADDR_TYPE_SHIFT) | 1);
9193
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08009194 wmb();
9195
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009196 fp->hw_tx_prods->bds_prod =
9197 cpu_to_le16(le16_to_cpu(fp->hw_tx_prods->bds_prod) + 1);
9198 mb(); /* FW restriction: must not reorder writing nbd and packets */
9199 fp->hw_tx_prods->packets_prod =
9200 cpu_to_le32(le32_to_cpu(fp->hw_tx_prods->packets_prod) + 1);
9201 DOORBELL(bp, FP_IDX(fp), 0);
9202
9203 mmiowb();
9204
9205 num_pkts++;
9206 fp->tx_bd_prod++;
9207 bp->dev->trans_start = jiffies;
9208
9209 udelay(100);
9210
9211 tx_idx = le16_to_cpu(*fp->tx_cons_sb);
9212 if (tx_idx != tx_start_idx + num_pkts)
9213 goto test_loopback_exit;
9214
9215 rx_idx = le16_to_cpu(*fp->rx_cons_sb);
9216 if (rx_idx != rx_start_idx + num_pkts)
9217 goto test_loopback_exit;
9218
9219 cqe = &fp->rx_comp_ring[RCQ_BD(fp->rx_comp_cons)];
9220 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
9221 if (CQE_TYPE(cqe_fp_flags) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
9222 goto test_loopback_rx_exit;
9223
9224 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
9225 if (len != pkt_size)
9226 goto test_loopback_rx_exit;
9227
9228 rx_buf = &fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)];
9229 skb = rx_buf->skb;
9230 skb_reserve(skb, cqe->fast_path_cqe.placement_offset);
9231 for (i = ETH_HLEN; i < pkt_size; i++)
9232 if (*(skb->data + i) != (unsigned char) (i & 0xff))
9233 goto test_loopback_rx_exit;
9234
9235 rc = 0;
9236
9237test_loopback_rx_exit:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009238
9239 fp->rx_bd_cons = NEXT_RX_IDX(fp->rx_bd_cons);
9240 fp->rx_bd_prod = NEXT_RX_IDX(fp->rx_bd_prod);
9241 fp->rx_comp_cons = NEXT_RCQ_IDX(fp->rx_comp_cons);
9242 fp->rx_comp_prod = NEXT_RCQ_IDX(fp->rx_comp_prod);
9243
9244 /* Update producers */
9245 bnx2x_update_rx_prod(bp, fp, fp->rx_bd_prod, fp->rx_comp_prod,
9246 fp->rx_sge_prod);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009247
9248test_loopback_exit:
9249 bp->link_params.loopback_mode = LOOPBACK_NONE;
9250
9251 return rc;
9252}
9253
9254static int bnx2x_test_loopback(struct bnx2x *bp, u8 link_up)
9255{
9256 int rc = 0;
9257
9258 if (!netif_running(bp->dev))
9259 return BNX2X_LOOPBACK_FAILED;
9260
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009261 bnx2x_netif_stop(bp, 1);
Eilon Greenstein3910c8a2009-01-22 06:01:32 +00009262 bnx2x_acquire_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009263
9264 if (bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK, link_up)) {
9265 DP(NETIF_MSG_PROBE, "MAC loopback failed\n");
9266 rc |= BNX2X_MAC_LOOPBACK_FAILED;
9267 }
9268
9269 if (bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK, link_up)) {
9270 DP(NETIF_MSG_PROBE, "PHY loopback failed\n");
9271 rc |= BNX2X_PHY_LOOPBACK_FAILED;
9272 }
9273
Eilon Greenstein3910c8a2009-01-22 06:01:32 +00009274 bnx2x_release_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009275 bnx2x_netif_start(bp);
9276
9277 return rc;
9278}
9279
9280#define CRC32_RESIDUAL 0xdebb20e3
9281
9282static int bnx2x_test_nvram(struct bnx2x *bp)
9283{
9284 static const struct {
9285 int offset;
9286 int size;
9287 } nvram_tbl[] = {
9288 { 0, 0x14 }, /* bootstrap */
9289 { 0x14, 0xec }, /* dir */
9290 { 0x100, 0x350 }, /* manuf_info */
9291 { 0x450, 0xf0 }, /* feature_info */
9292 { 0x640, 0x64 }, /* upgrade_key_info */
9293 { 0x6a4, 0x64 },
9294 { 0x708, 0x70 }, /* manuf_key_info */
9295 { 0x778, 0x70 },
9296 { 0, 0 }
9297 };
9298 u32 buf[0x350 / 4];
9299 u8 *data = (u8 *)buf;
9300 int i, rc;
9301 u32 magic, csum;
9302
9303 rc = bnx2x_nvram_read(bp, 0, data, 4);
9304 if (rc) {
9305 DP(NETIF_MSG_PROBE, "magic value read (rc -%d)\n", -rc);
9306 goto test_nvram_exit;
9307 }
9308
9309 magic = be32_to_cpu(buf[0]);
9310 if (magic != 0x669955aa) {
9311 DP(NETIF_MSG_PROBE, "magic value (0x%08x)\n", magic);
9312 rc = -ENODEV;
9313 goto test_nvram_exit;
9314 }
9315
9316 for (i = 0; nvram_tbl[i].size; i++) {
9317
9318 rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
9319 nvram_tbl[i].size);
9320 if (rc) {
9321 DP(NETIF_MSG_PROBE,
9322 "nvram_tbl[%d] read data (rc -%d)\n", i, -rc);
9323 goto test_nvram_exit;
9324 }
9325
9326 csum = ether_crc_le(nvram_tbl[i].size, data);
9327 if (csum != CRC32_RESIDUAL) {
9328 DP(NETIF_MSG_PROBE,
9329 "nvram_tbl[%d] csum value (0x%08x)\n", i, csum);
9330 rc = -ENODEV;
9331 goto test_nvram_exit;
9332 }
9333 }
9334
9335test_nvram_exit:
9336 return rc;
9337}
9338
9339static int bnx2x_test_intr(struct bnx2x *bp)
9340{
9341 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
9342 int i, rc;
9343
9344 if (!netif_running(bp->dev))
9345 return -ENODEV;
9346
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08009347 config->hdr.length = 0;
Eilon Greensteinaf246402009-01-14 06:43:59 +00009348 if (CHIP_IS_E1(bp))
9349 config->hdr.offset = (BP_PORT(bp) ? 32 : 0);
9350 else
9351 config->hdr.offset = BP_FUNC(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009352 config->hdr.client_id = BP_CL_ID(bp);
9353 config->hdr.reserved1 = 0;
9354
9355 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
9356 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
9357 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
9358 if (rc == 0) {
9359 bp->set_mac_pending++;
9360 for (i = 0; i < 10; i++) {
9361 if (!bp->set_mac_pending)
9362 break;
9363 msleep_interruptible(10);
9364 }
9365 if (i == 10)
9366 rc = -ENODEV;
9367 }
9368
9369 return rc;
9370}
9371
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009372static void bnx2x_self_test(struct net_device *dev,
9373 struct ethtool_test *etest, u64 *buf)
9374{
9375 struct bnx2x *bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009376
9377 memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS);
9378
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009379 if (!netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009380 return;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009381
Eilon Greenstein33471622008-08-13 15:59:08 -07009382 /* offline tests are not supported in MF mode */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009383 if (IS_E1HMF(bp))
9384 etest->flags &= ~ETH_TEST_FL_OFFLINE;
9385
9386 if (etest->flags & ETH_TEST_FL_OFFLINE) {
9387 u8 link_up;
9388
9389 link_up = bp->link_vars.link_up;
9390 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9391 bnx2x_nic_load(bp, LOAD_DIAG);
9392 /* wait until link state is restored */
9393 bnx2x_wait_for_link(bp, link_up);
9394
9395 if (bnx2x_test_registers(bp) != 0) {
9396 buf[0] = 1;
9397 etest->flags |= ETH_TEST_FL_FAILED;
9398 }
9399 if (bnx2x_test_memory(bp) != 0) {
9400 buf[1] = 1;
9401 etest->flags |= ETH_TEST_FL_FAILED;
9402 }
9403 buf[2] = bnx2x_test_loopback(bp, link_up);
9404 if (buf[2] != 0)
9405 etest->flags |= ETH_TEST_FL_FAILED;
9406
9407 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9408 bnx2x_nic_load(bp, LOAD_NORMAL);
9409 /* wait until link state is restored */
9410 bnx2x_wait_for_link(bp, link_up);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009411 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009412 if (bnx2x_test_nvram(bp) != 0) {
9413 buf[3] = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009414 etest->flags |= ETH_TEST_FL_FAILED;
9415 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009416 if (bnx2x_test_intr(bp) != 0) {
9417 buf[4] = 1;
9418 etest->flags |= ETH_TEST_FL_FAILED;
9419 }
9420 if (bp->port.pmf)
9421 if (bnx2x_link_test(bp) != 0) {
9422 buf[5] = 1;
9423 etest->flags |= ETH_TEST_FL_FAILED;
9424 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009425
9426#ifdef BNX2X_EXTRA_DEBUG
9427 bnx2x_panic_dump(bp);
9428#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009429}
9430
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009431static const struct {
9432 long offset;
9433 int size;
Eilon Greensteinde832a52009-02-12 08:36:33 +00009434 u8 string[ETH_GSTRING_LEN];
9435} bnx2x_q_stats_arr[BNX2X_NUM_Q_STATS] = {
9436/* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%d]: rx_bytes" },
9437 { Q_STATS_OFFSET32(error_bytes_received_hi),
9438 8, "[%d]: rx_error_bytes" },
9439 { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
9440 8, "[%d]: rx_ucast_packets" },
9441 { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
9442 8, "[%d]: rx_mcast_packets" },
9443 { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
9444 8, "[%d]: rx_bcast_packets" },
9445 { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%d]: rx_discards" },
9446 { Q_STATS_OFFSET32(rx_err_discard_pkt),
9447 4, "[%d]: rx_phy_ip_err_discards"},
9448 { Q_STATS_OFFSET32(rx_skb_alloc_failed),
9449 4, "[%d]: rx_skb_alloc_discard" },
9450 { Q_STATS_OFFSET32(hw_csum_err), 4, "[%d]: rx_csum_offload_errors" },
9451
9452/* 10 */{ Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%d]: tx_bytes" },
9453 { Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
9454 8, "[%d]: tx_packets" }
9455};
9456
9457static const struct {
9458 long offset;
9459 int size;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009460 u32 flags;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009461#define STATS_FLAGS_PORT 1
9462#define STATS_FLAGS_FUNC 2
Eilon Greensteinde832a52009-02-12 08:36:33 +00009463#define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009464 u8 string[ETH_GSTRING_LEN];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009465} bnx2x_stats_arr[BNX2X_NUM_STATS] = {
Eilon Greensteinde832a52009-02-12 08:36:33 +00009466/* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
9467 8, STATS_FLAGS_BOTH, "rx_bytes" },
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009468 { STATS_OFFSET32(error_bytes_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009469 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009470 { STATS_OFFSET32(total_unicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009471 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009472 { STATS_OFFSET32(total_multicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009473 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009474 { STATS_OFFSET32(total_broadcast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009475 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009476 { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009477 8, STATS_FLAGS_PORT, "rx_crc_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009478 { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009479 8, STATS_FLAGS_PORT, "rx_align_errors" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009480 { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
9481 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
9482 { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
9483 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
9484/* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
9485 8, STATS_FLAGS_PORT, "rx_fragments" },
9486 { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
9487 8, STATS_FLAGS_PORT, "rx_jabbers" },
9488 { STATS_OFFSET32(no_buff_discard_hi),
9489 8, STATS_FLAGS_BOTH, "rx_discards" },
9490 { STATS_OFFSET32(mac_filter_discard),
9491 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
9492 { STATS_OFFSET32(xxoverflow_discard),
9493 4, STATS_FLAGS_PORT, "rx_fw_discards" },
9494 { STATS_OFFSET32(brb_drop_hi),
9495 8, STATS_FLAGS_PORT, "rx_brb_discard" },
9496 { STATS_OFFSET32(brb_truncate_hi),
9497 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
9498 { STATS_OFFSET32(pause_frames_received_hi),
9499 8, STATS_FLAGS_PORT, "rx_pause_frames" },
9500 { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
9501 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
9502 { STATS_OFFSET32(nig_timer_max),
9503 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
9504/* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
9505 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
9506 { STATS_OFFSET32(rx_skb_alloc_failed),
9507 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
9508 { STATS_OFFSET32(hw_csum_err),
9509 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
9510
9511 { STATS_OFFSET32(total_bytes_transmitted_hi),
9512 8, STATS_FLAGS_BOTH, "tx_bytes" },
9513 { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
9514 8, STATS_FLAGS_PORT, "tx_error_bytes" },
9515 { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
9516 8, STATS_FLAGS_BOTH, "tx_packets" },
9517 { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
9518 8, STATS_FLAGS_PORT, "tx_mac_errors" },
9519 { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
9520 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009521 { STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009522 8, STATS_FLAGS_PORT, "tx_single_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009523 { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009524 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009525/* 30 */{ STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009526 8, STATS_FLAGS_PORT, "tx_deferred" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009527 { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009528 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009529 { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009530 8, STATS_FLAGS_PORT, "tx_late_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009531 { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009532 8, STATS_FLAGS_PORT, "tx_total_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009533 { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009534 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009535 { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009536 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009537 { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009538 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009539 { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009540 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009541 { STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009542 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009543 { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009544 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009545/* 40 */{ STATS_OFFSET32(etherstatspktsover1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009546 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009547 { STATS_OFFSET32(pause_frames_sent_hi),
9548 8, STATS_FLAGS_PORT, "tx_pause_frames" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009549};
9550
Eilon Greensteinde832a52009-02-12 08:36:33 +00009551#define IS_PORT_STAT(i) \
9552 ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
9553#define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
9554#define IS_E1HMF_MODE_STAT(bp) \
9555 (IS_E1HMF(bp) && !(bp->msglevel & BNX2X_MSG_STATS))
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009556
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009557static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
9558{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009559 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +00009560 int i, j, k;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009561
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009562 switch (stringset) {
9563 case ETH_SS_STATS:
Eilon Greensteinde832a52009-02-12 08:36:33 +00009564 if (is_multi(bp)) {
9565 k = 0;
9566 for_each_queue(bp, i) {
9567 for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
9568 sprintf(buf + (k + j)*ETH_GSTRING_LEN,
9569 bnx2x_q_stats_arr[j].string, i);
9570 k += BNX2X_NUM_Q_STATS;
9571 }
9572 if (IS_E1HMF_MODE_STAT(bp))
9573 break;
9574 for (j = 0; j < BNX2X_NUM_STATS; j++)
9575 strcpy(buf + (k + j)*ETH_GSTRING_LEN,
9576 bnx2x_stats_arr[j].string);
9577 } else {
9578 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
9579 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
9580 continue;
9581 strcpy(buf + j*ETH_GSTRING_LEN,
9582 bnx2x_stats_arr[i].string);
9583 j++;
9584 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009585 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009586 break;
9587
9588 case ETH_SS_TEST:
9589 memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr));
9590 break;
9591 }
9592}
9593
9594static int bnx2x_get_stats_count(struct net_device *dev)
9595{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009596 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +00009597 int i, num_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009598
Eilon Greensteinde832a52009-02-12 08:36:33 +00009599 if (is_multi(bp)) {
9600 num_stats = BNX2X_NUM_Q_STATS * BNX2X_NUM_QUEUES(bp);
9601 if (!IS_E1HMF_MODE_STAT(bp))
9602 num_stats += BNX2X_NUM_STATS;
9603 } else {
9604 if (IS_E1HMF_MODE_STAT(bp)) {
9605 num_stats = 0;
9606 for (i = 0; i < BNX2X_NUM_STATS; i++)
9607 if (IS_FUNC_STAT(i))
9608 num_stats++;
9609 } else
9610 num_stats = BNX2X_NUM_STATS;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009611 }
Eilon Greensteinde832a52009-02-12 08:36:33 +00009612
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009613 return num_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009614}
9615
9616static void bnx2x_get_ethtool_stats(struct net_device *dev,
9617 struct ethtool_stats *stats, u64 *buf)
9618{
9619 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +00009620 u32 *hw_stats, *offset;
9621 int i, j, k;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009622
Eilon Greensteinde832a52009-02-12 08:36:33 +00009623 if (is_multi(bp)) {
9624 k = 0;
9625 for_each_queue(bp, i) {
9626 hw_stats = (u32 *)&bp->fp[i].eth_q_stats;
9627 for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
9628 if (bnx2x_q_stats_arr[j].size == 0) {
9629 /* skip this counter */
9630 buf[k + j] = 0;
9631 continue;
9632 }
9633 offset = (hw_stats +
9634 bnx2x_q_stats_arr[j].offset);
9635 if (bnx2x_q_stats_arr[j].size == 4) {
9636 /* 4-byte counter */
9637 buf[k + j] = (u64) *offset;
9638 continue;
9639 }
9640 /* 8-byte counter */
9641 buf[k + j] = HILO_U64(*offset, *(offset + 1));
9642 }
9643 k += BNX2X_NUM_Q_STATS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009644 }
Eilon Greensteinde832a52009-02-12 08:36:33 +00009645 if (IS_E1HMF_MODE_STAT(bp))
9646 return;
9647 hw_stats = (u32 *)&bp->eth_stats;
9648 for (j = 0; j < BNX2X_NUM_STATS; j++) {
9649 if (bnx2x_stats_arr[j].size == 0) {
9650 /* skip this counter */
9651 buf[k + j] = 0;
9652 continue;
9653 }
9654 offset = (hw_stats + bnx2x_stats_arr[j].offset);
9655 if (bnx2x_stats_arr[j].size == 4) {
9656 /* 4-byte counter */
9657 buf[k + j] = (u64) *offset;
9658 continue;
9659 }
9660 /* 8-byte counter */
9661 buf[k + j] = HILO_U64(*offset, *(offset + 1));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009662 }
Eilon Greensteinde832a52009-02-12 08:36:33 +00009663 } else {
9664 hw_stats = (u32 *)&bp->eth_stats;
9665 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
9666 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
9667 continue;
9668 if (bnx2x_stats_arr[i].size == 0) {
9669 /* skip this counter */
9670 buf[j] = 0;
9671 j++;
9672 continue;
9673 }
9674 offset = (hw_stats + bnx2x_stats_arr[i].offset);
9675 if (bnx2x_stats_arr[i].size == 4) {
9676 /* 4-byte counter */
9677 buf[j] = (u64) *offset;
9678 j++;
9679 continue;
9680 }
9681 /* 8-byte counter */
9682 buf[j] = HILO_U64(*offset, *(offset + 1));
9683 j++;
9684 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009685 }
9686}
9687
9688static int bnx2x_phys_id(struct net_device *dev, u32 data)
9689{
9690 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009691 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009692 int i;
9693
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009694 if (!netif_running(dev))
9695 return 0;
9696
9697 if (!bp->port.pmf)
9698 return 0;
9699
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009700 if (data == 0)
9701 data = 2;
9702
9703 for (i = 0; i < (data * 2); i++) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009704 if ((i % 2) == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009705 bnx2x_set_led(bp, port, LED_MODE_OPER, SPEED_1000,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009706 bp->link_params.hw_led_mode,
9707 bp->link_params.chip_id);
9708 else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009709 bnx2x_set_led(bp, port, LED_MODE_OFF, 0,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009710 bp->link_params.hw_led_mode,
9711 bp->link_params.chip_id);
9712
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009713 msleep_interruptible(500);
9714 if (signal_pending(current))
9715 break;
9716 }
9717
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009718 if (bp->link_vars.link_up)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009719 bnx2x_set_led(bp, port, LED_MODE_OPER,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009720 bp->link_vars.line_speed,
9721 bp->link_params.hw_led_mode,
9722 bp->link_params.chip_id);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009723
9724 return 0;
9725}
9726
9727static struct ethtool_ops bnx2x_ethtool_ops = {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009728 .get_settings = bnx2x_get_settings,
9729 .set_settings = bnx2x_set_settings,
9730 .get_drvinfo = bnx2x_get_drvinfo,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009731 .get_wol = bnx2x_get_wol,
9732 .set_wol = bnx2x_set_wol,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009733 .get_msglevel = bnx2x_get_msglevel,
9734 .set_msglevel = bnx2x_set_msglevel,
9735 .nway_reset = bnx2x_nway_reset,
9736 .get_link = ethtool_op_get_link,
9737 .get_eeprom_len = bnx2x_get_eeprom_len,
9738 .get_eeprom = bnx2x_get_eeprom,
9739 .set_eeprom = bnx2x_set_eeprom,
9740 .get_coalesce = bnx2x_get_coalesce,
9741 .set_coalesce = bnx2x_set_coalesce,
9742 .get_ringparam = bnx2x_get_ringparam,
9743 .set_ringparam = bnx2x_set_ringparam,
9744 .get_pauseparam = bnx2x_get_pauseparam,
9745 .set_pauseparam = bnx2x_set_pauseparam,
9746 .get_rx_csum = bnx2x_get_rx_csum,
9747 .set_rx_csum = bnx2x_set_rx_csum,
9748 .get_tx_csum = ethtool_op_get_tx_csum,
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009749 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009750 .set_flags = bnx2x_set_flags,
9751 .get_flags = ethtool_op_get_flags,
9752 .get_sg = ethtool_op_get_sg,
9753 .set_sg = ethtool_op_set_sg,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009754 .get_tso = ethtool_op_get_tso,
9755 .set_tso = bnx2x_set_tso,
9756 .self_test_count = bnx2x_self_test_count,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009757 .self_test = bnx2x_self_test,
9758 .get_strings = bnx2x_get_strings,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009759 .phys_id = bnx2x_phys_id,
9760 .get_stats_count = bnx2x_get_stats_count,
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009761 .get_ethtool_stats = bnx2x_get_ethtool_stats,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009762};
9763
9764/* end of ethtool_ops */
9765
9766/****************************************************************************
9767* General service functions
9768****************************************************************************/
9769
9770static int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state)
9771{
9772 u16 pmcsr;
9773
9774 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
9775
9776 switch (state) {
9777 case PCI_D0:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009778 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009779 ((pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
9780 PCI_PM_CTRL_PME_STATUS));
9781
9782 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
Eilon Greenstein33471622008-08-13 15:59:08 -07009783 /* delay required during transition out of D3hot */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009784 msleep(20);
9785 break;
9786
9787 case PCI_D3hot:
9788 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
9789 pmcsr |= 3;
9790
9791 if (bp->wol)
9792 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
9793
9794 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
9795 pmcsr);
9796
9797 /* No more memory access after this point until
9798 * device is brought back to D0.
9799 */
9800 break;
9801
9802 default:
9803 return -EINVAL;
9804 }
9805 return 0;
9806}
9807
Eilon Greenstein237907c2009-01-14 06:42:44 +00009808static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
9809{
9810 u16 rx_cons_sb;
9811
9812 /* Tell compiler that status block fields can change */
9813 barrier();
9814 rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb);
9815 if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
9816 rx_cons_sb++;
9817 return (fp->rx_comp_cons != rx_cons_sb);
9818}
9819
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009820/*
9821 * net_device service functions
9822 */
9823
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009824static int bnx2x_poll(struct napi_struct *napi, int budget)
9825{
9826 struct bnx2x_fastpath *fp = container_of(napi, struct bnx2x_fastpath,
9827 napi);
9828 struct bnx2x *bp = fp->bp;
9829 int work_done = 0;
9830
9831#ifdef BNX2X_STOP_ON_ERROR
9832 if (unlikely(bp->panic))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009833 goto poll_panic;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009834#endif
9835
9836 prefetch(fp->tx_buf_ring[TX_BD(fp->tx_pkt_cons)].skb);
9837 prefetch(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb);
9838 prefetch((char *)(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb) + 256);
9839
9840 bnx2x_update_fpsb_idx(fp);
9841
Eilon Greenstein237907c2009-01-14 06:42:44 +00009842 if (bnx2x_has_tx_work(fp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009843 bnx2x_tx_int(fp, budget);
9844
Eilon Greenstein237907c2009-01-14 06:42:44 +00009845 if (bnx2x_has_rx_work(fp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009846 work_done = bnx2x_rx_int(fp, budget);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009847 rmb(); /* BNX2X_HAS_WORK() reads the status block */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009848
9849 /* must not complete if we consumed full budget */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009850 if ((work_done < budget) && !BNX2X_HAS_WORK(fp)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009851
9852#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009853poll_panic:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009854#endif
Ben Hutchings288379f2009-01-19 16:43:59 -08009855 napi_complete(napi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009856
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009857 bnx2x_ack_sb(bp, FP_SB_ID(fp), USTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009858 le16_to_cpu(fp->fp_u_idx), IGU_INT_NOP, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009859 bnx2x_ack_sb(bp, FP_SB_ID(fp), CSTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009860 le16_to_cpu(fp->fp_c_idx), IGU_INT_ENABLE, 1);
9861 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009862 return work_done;
9863}
9864
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009865
9866/* we split the first BD into headers and data BDs
Eilon Greenstein33471622008-08-13 15:59:08 -07009867 * to ease the pain of our fellow microcode engineers
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009868 * we use one mapping for both BDs
9869 * So far this has only been observed to happen
9870 * in Other Operating Systems(TM)
9871 */
9872static noinline u16 bnx2x_tx_split(struct bnx2x *bp,
9873 struct bnx2x_fastpath *fp,
9874 struct eth_tx_bd **tx_bd, u16 hlen,
9875 u16 bd_prod, int nbd)
9876{
9877 struct eth_tx_bd *h_tx_bd = *tx_bd;
9878 struct eth_tx_bd *d_tx_bd;
9879 dma_addr_t mapping;
9880 int old_len = le16_to_cpu(h_tx_bd->nbytes);
9881
9882 /* first fix first BD */
9883 h_tx_bd->nbd = cpu_to_le16(nbd);
9884 h_tx_bd->nbytes = cpu_to_le16(hlen);
9885
9886 DP(NETIF_MSG_TX_QUEUED, "TSO split header size is %d "
9887 "(%x:%x) nbd %d\n", h_tx_bd->nbytes, h_tx_bd->addr_hi,
9888 h_tx_bd->addr_lo, h_tx_bd->nbd);
9889
9890 /* now get a new data BD
9891 * (after the pbd) and fill it */
9892 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
9893 d_tx_bd = &fp->tx_desc_ring[bd_prod];
9894
9895 mapping = HILO_U64(le32_to_cpu(h_tx_bd->addr_hi),
9896 le32_to_cpu(h_tx_bd->addr_lo)) + hlen;
9897
9898 d_tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
9899 d_tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
9900 d_tx_bd->nbytes = cpu_to_le16(old_len - hlen);
9901 d_tx_bd->vlan = 0;
9902 /* this marks the BD as one that has no individual mapping
9903 * the FW ignores this flag in a BD not marked start
9904 */
9905 d_tx_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_SW_LSO;
9906 DP(NETIF_MSG_TX_QUEUED,
9907 "TSO split data size is %d (%x:%x)\n",
9908 d_tx_bd->nbytes, d_tx_bd->addr_hi, d_tx_bd->addr_lo);
9909
9910 /* update tx_bd for marking the last BD flag */
9911 *tx_bd = d_tx_bd;
9912
9913 return bd_prod;
9914}
9915
9916static inline u16 bnx2x_csum_fix(unsigned char *t_header, u16 csum, s8 fix)
9917{
9918 if (fix > 0)
9919 csum = (u16) ~csum_fold(csum_sub(csum,
9920 csum_partial(t_header - fix, fix, 0)));
9921
9922 else if (fix < 0)
9923 csum = (u16) ~csum_fold(csum_add(csum,
9924 csum_partial(t_header, -fix, 0)));
9925
9926 return swab16(csum);
9927}
9928
9929static inline u32 bnx2x_xmit_type(struct bnx2x *bp, struct sk_buff *skb)
9930{
9931 u32 rc;
9932
9933 if (skb->ip_summed != CHECKSUM_PARTIAL)
9934 rc = XMIT_PLAIN;
9935
9936 else {
9937 if (skb->protocol == ntohs(ETH_P_IPV6)) {
9938 rc = XMIT_CSUM_V6;
9939 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
9940 rc |= XMIT_CSUM_TCP;
9941
9942 } else {
9943 rc = XMIT_CSUM_V4;
9944 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
9945 rc |= XMIT_CSUM_TCP;
9946 }
9947 }
9948
9949 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4)
9950 rc |= XMIT_GSO_V4;
9951
9952 else if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
9953 rc |= XMIT_GSO_V6;
9954
9955 return rc;
9956}
9957
Eilon Greenstein632da4d2009-01-14 06:44:10 +00009958#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009959/* check if packet requires linearization (packet is too fragmented) */
9960static int bnx2x_pkt_req_lin(struct bnx2x *bp, struct sk_buff *skb,
9961 u32 xmit_type)
9962{
9963 int to_copy = 0;
9964 int hlen = 0;
9965 int first_bd_sz = 0;
9966
9967 /* 3 = 1 (for linear data BD) + 2 (for PBD and last BD) */
9968 if (skb_shinfo(skb)->nr_frags >= (MAX_FETCH_BD - 3)) {
9969
9970 if (xmit_type & XMIT_GSO) {
9971 unsigned short lso_mss = skb_shinfo(skb)->gso_size;
9972 /* Check if LSO packet needs to be copied:
9973 3 = 1 (for headers BD) + 2 (for PBD and last BD) */
9974 int wnd_size = MAX_FETCH_BD - 3;
Eilon Greenstein33471622008-08-13 15:59:08 -07009975 /* Number of windows to check */
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009976 int num_wnds = skb_shinfo(skb)->nr_frags - wnd_size;
9977 int wnd_idx = 0;
9978 int frag_idx = 0;
9979 u32 wnd_sum = 0;
9980
9981 /* Headers length */
9982 hlen = (int)(skb_transport_header(skb) - skb->data) +
9983 tcp_hdrlen(skb);
9984
9985 /* Amount of data (w/o headers) on linear part of SKB*/
9986 first_bd_sz = skb_headlen(skb) - hlen;
9987
9988 wnd_sum = first_bd_sz;
9989
9990 /* Calculate the first sum - it's special */
9991 for (frag_idx = 0; frag_idx < wnd_size - 1; frag_idx++)
9992 wnd_sum +=
9993 skb_shinfo(skb)->frags[frag_idx].size;
9994
9995 /* If there was data on linear skb data - check it */
9996 if (first_bd_sz > 0) {
9997 if (unlikely(wnd_sum < lso_mss)) {
9998 to_copy = 1;
9999 goto exit_lbl;
10000 }
10001
10002 wnd_sum -= first_bd_sz;
10003 }
10004
10005 /* Others are easier: run through the frag list and
10006 check all windows */
10007 for (wnd_idx = 0; wnd_idx <= num_wnds; wnd_idx++) {
10008 wnd_sum +=
10009 skb_shinfo(skb)->frags[wnd_idx + wnd_size - 1].size;
10010
10011 if (unlikely(wnd_sum < lso_mss)) {
10012 to_copy = 1;
10013 break;
10014 }
10015 wnd_sum -=
10016 skb_shinfo(skb)->frags[wnd_idx].size;
10017 }
10018
10019 } else {
10020 /* in non-LSO too fragmented packet should always
10021 be linearized */
10022 to_copy = 1;
10023 }
10024 }
10025
10026exit_lbl:
10027 if (unlikely(to_copy))
10028 DP(NETIF_MSG_TX_QUEUED,
10029 "Linearization IS REQUIRED for %s packet. "
10030 "num_frags %d hlen %d first_bd_sz %d\n",
10031 (xmit_type & XMIT_GSO) ? "LSO" : "non-LSO",
10032 skb_shinfo(skb)->nr_frags, hlen, first_bd_sz);
10033
10034 return to_copy;
10035}
Eilon Greenstein632da4d2009-01-14 06:44:10 +000010036#endif
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010037
10038/* called with netif_tx_lock
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010039 * bnx2x_tx_int() runs without netif_tx_lock unless it needs to call
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010040 * netif_wake_queue()
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010041 */
10042static int bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev)
10043{
10044 struct bnx2x *bp = netdev_priv(dev);
10045 struct bnx2x_fastpath *fp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010046 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010047 struct sw_tx_bd *tx_buf;
10048 struct eth_tx_bd *tx_bd;
10049 struct eth_tx_parse_bd *pbd = NULL;
10050 u16 pkt_prod, bd_prod;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010051 int nbd, fp_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010052 dma_addr_t mapping;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010053 u32 xmit_type = bnx2x_xmit_type(bp, skb);
10054 int vlan_off = (bp->e1hov ? 4 : 0);
10055 int i;
10056 u8 hlen = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010057
10058#ifdef BNX2X_STOP_ON_ERROR
10059 if (unlikely(bp->panic))
10060 return NETDEV_TX_BUSY;
10061#endif
10062
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010063 fp_index = skb_get_queue_mapping(skb);
10064 txq = netdev_get_tx_queue(dev, fp_index);
10065
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010066 fp = &bp->fp[fp_index];
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010067
Yitchak Gertner231fd582008-08-25 15:27:06 -070010068 if (unlikely(bnx2x_tx_avail(fp) < (skb_shinfo(skb)->nr_frags + 3))) {
Eilon Greensteinde832a52009-02-12 08:36:33 +000010069 fp->eth_q_stats.driver_xoff++,
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010070 netif_tx_stop_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010071 BNX2X_ERR("BUG! Tx ring full when queue awake!\n");
10072 return NETDEV_TX_BUSY;
10073 }
10074
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010075 DP(NETIF_MSG_TX_QUEUED, "SKB: summed %x protocol %x protocol(%x,%x)"
10076 " gso type %x xmit_type %x\n",
10077 skb->ip_summed, skb->protocol, ipv6_hdr(skb)->nexthdr,
10078 ip_hdr(skb)->protocol, skb_shinfo(skb)->gso_type, xmit_type);
10079
Eilon Greenstein632da4d2009-01-14 06:44:10 +000010080#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greenstein33471622008-08-13 15:59:08 -070010081 /* First, check if we need to linearize the skb
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010082 (due to FW restrictions) */
10083 if (bnx2x_pkt_req_lin(bp, skb, xmit_type)) {
10084 /* Statistics of linearization */
10085 bp->lin_cnt++;
10086 if (skb_linearize(skb) != 0) {
10087 DP(NETIF_MSG_TX_QUEUED, "SKB linearization failed - "
10088 "silently dropping this SKB\n");
10089 dev_kfree_skb_any(skb);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070010090 return NETDEV_TX_OK;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010091 }
10092 }
Eilon Greenstein632da4d2009-01-14 06:44:10 +000010093#endif
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010094
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010095 /*
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010096 Please read carefully. First we use one BD which we mark as start,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010097 then for TSO or xsum we have a parsing info BD,
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010098 and only then we have the rest of the TSO BDs.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010099 (don't forget to mark the last one as last,
10100 and to unmap only AFTER you write to the BD ...)
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010101 And above all, all pdb sizes are in words - NOT DWORDS!
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010102 */
10103
10104 pkt_prod = fp->tx_pkt_prod++;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010105 bd_prod = TX_BD(fp->tx_bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010106
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010107 /* get a tx_buf and first BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010108 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
10109 tx_bd = &fp->tx_desc_ring[bd_prod];
10110
10111 tx_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
10112 tx_bd->general_data = (UNICAST_ADDRESS <<
10113 ETH_TX_BD_ETH_ADDR_TYPE_SHIFT);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010114 /* header nbd */
10115 tx_bd->general_data |= (1 << ETH_TX_BD_HDR_NBDS_SHIFT);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010116
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010117 /* remember the first BD of the packet */
10118 tx_buf->first_bd = fp->tx_bd_prod;
10119 tx_buf->skb = skb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010120
10121 DP(NETIF_MSG_TX_QUEUED,
10122 "sending pkt %u @%p next_idx %u bd %u @%p\n",
10123 pkt_prod, tx_buf, fp->tx_pkt_prod, bd_prod, tx_bd);
10124
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010125#ifdef BCM_VLAN
10126 if ((bp->vlgrp != NULL) && vlan_tx_tag_present(skb) &&
10127 (bp->flags & HW_VLAN_TX_FLAG)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010128 tx_bd->vlan = cpu_to_le16(vlan_tx_tag_get(skb));
10129 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_VLAN_TAG;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010130 vlan_off += 4;
10131 } else
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010132#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010133 tx_bd->vlan = cpu_to_le16(pkt_prod);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010134
10135 if (xmit_type) {
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010136 /* turn on parsing and get a BD */
10137 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10138 pbd = (void *)&fp->tx_desc_ring[bd_prod];
10139
10140 memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
10141 }
10142
10143 if (xmit_type & XMIT_CSUM) {
10144 hlen = (skb_network_header(skb) - skb->data + vlan_off) / 2;
10145
10146 /* for now NS flag is not used in Linux */
10147 pbd->global_data = (hlen |
10148 ((skb->protocol == ntohs(ETH_P_8021Q)) <<
10149 ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT));
10150
10151 pbd->ip_hlen = (skb_transport_header(skb) -
10152 skb_network_header(skb)) / 2;
10153
10154 hlen += pbd->ip_hlen + tcp_hdrlen(skb) / 2;
10155
10156 pbd->total_hlen = cpu_to_le16(hlen);
10157 hlen = hlen*2 - vlan_off;
10158
10159 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_TCP_CSUM;
10160
10161 if (xmit_type & XMIT_CSUM_V4)
10162 tx_bd->bd_flags.as_bitfield |=
10163 ETH_TX_BD_FLAGS_IP_CSUM;
10164 else
10165 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_IPV6;
10166
10167 if (xmit_type & XMIT_CSUM_TCP) {
10168 pbd->tcp_pseudo_csum = swab16(tcp_hdr(skb)->check);
10169
10170 } else {
10171 s8 fix = SKB_CS_OFF(skb); /* signed! */
10172
10173 pbd->global_data |= ETH_TX_PARSE_BD_CS_ANY_FLG;
10174 pbd->cs_offset = fix / 2;
10175
10176 DP(NETIF_MSG_TX_QUEUED,
10177 "hlen %d offset %d fix %d csum before fix %x\n",
10178 le16_to_cpu(pbd->total_hlen), pbd->cs_offset, fix,
10179 SKB_CS(skb));
10180
10181 /* HW bug: fixup the CSUM */
10182 pbd->tcp_pseudo_csum =
10183 bnx2x_csum_fix(skb_transport_header(skb),
10184 SKB_CS(skb), fix);
10185
10186 DP(NETIF_MSG_TX_QUEUED, "csum after fix %x\n",
10187 pbd->tcp_pseudo_csum);
10188 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010189 }
10190
10191 mapping = pci_map_single(bp->pdev, skb->data,
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010192 skb_headlen(skb), PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010193
10194 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
10195 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
Eilon Greenstein6378c022008-08-13 15:59:25 -070010196 nbd = skb_shinfo(skb)->nr_frags + ((pbd == NULL) ? 1 : 2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010197 tx_bd->nbd = cpu_to_le16(nbd);
10198 tx_bd->nbytes = cpu_to_le16(skb_headlen(skb));
10199
10200 DP(NETIF_MSG_TX_QUEUED, "first bd @%p addr (%x:%x) nbd %d"
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010201 " nbytes %d flags %x vlan %x\n",
10202 tx_bd, tx_bd->addr_hi, tx_bd->addr_lo, le16_to_cpu(tx_bd->nbd),
10203 le16_to_cpu(tx_bd->nbytes), tx_bd->bd_flags.as_bitfield,
10204 le16_to_cpu(tx_bd->vlan));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010205
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010206 if (xmit_type & XMIT_GSO) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010207
10208 DP(NETIF_MSG_TX_QUEUED,
10209 "TSO packet len %d hlen %d total len %d tso size %d\n",
10210 skb->len, hlen, skb_headlen(skb),
10211 skb_shinfo(skb)->gso_size);
10212
10213 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_SW_LSO;
10214
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010215 if (unlikely(skb_headlen(skb) > hlen))
10216 bd_prod = bnx2x_tx_split(bp, fp, &tx_bd, hlen,
10217 bd_prod, ++nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010218
10219 pbd->lso_mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
10220 pbd->tcp_send_seq = swab32(tcp_hdr(skb)->seq);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010221 pbd->tcp_flags = pbd_tcp_flags(skb);
10222
10223 if (xmit_type & XMIT_GSO_V4) {
10224 pbd->ip_id = swab16(ip_hdr(skb)->id);
10225 pbd->tcp_pseudo_csum =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010226 swab16(~csum_tcpudp_magic(ip_hdr(skb)->saddr,
10227 ip_hdr(skb)->daddr,
10228 0, IPPROTO_TCP, 0));
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010229
10230 } else
10231 pbd->tcp_pseudo_csum =
10232 swab16(~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
10233 &ipv6_hdr(skb)->daddr,
10234 0, IPPROTO_TCP, 0));
10235
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010236 pbd->global_data |= ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN;
10237 }
10238
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010239 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
10240 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010241
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010242 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10243 tx_bd = &fp->tx_desc_ring[bd_prod];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010244
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010245 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
10246 frag->size, PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010247
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010248 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
10249 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
10250 tx_bd->nbytes = cpu_to_le16(frag->size);
10251 tx_bd->vlan = cpu_to_le16(pkt_prod);
10252 tx_bd->bd_flags.as_bitfield = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010253
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010254 DP(NETIF_MSG_TX_QUEUED,
10255 "frag %d bd @%p addr (%x:%x) nbytes %d flags %x\n",
10256 i, tx_bd, tx_bd->addr_hi, tx_bd->addr_lo,
10257 le16_to_cpu(tx_bd->nbytes), tx_bd->bd_flags.as_bitfield);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010258 }
10259
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010260 /* now at last mark the BD as the last BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010261 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_END_BD;
10262
10263 DP(NETIF_MSG_TX_QUEUED, "last bd @%p flags %x\n",
10264 tx_bd, tx_bd->bd_flags.as_bitfield);
10265
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010266 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10267
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010268 /* now send a tx doorbell, counting the next BD
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010269 * if the packet contains or ends with it
10270 */
10271 if (TX_BD_POFF(bd_prod) < nbd)
10272 nbd++;
10273
10274 if (pbd)
10275 DP(NETIF_MSG_TX_QUEUED,
10276 "PBD @%p ip_data %x ip_hlen %u ip_id %u lso_mss %u"
10277 " tcp_flags %x xsum %x seq %u hlen %u\n",
10278 pbd, pbd->global_data, pbd->ip_hlen, pbd->ip_id,
10279 pbd->lso_mss, pbd->tcp_flags, pbd->tcp_pseudo_csum,
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010280 pbd->tcp_send_seq, le16_to_cpu(pbd->total_hlen));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010281
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010282 DP(NETIF_MSG_TX_QUEUED, "doorbell: nbd %d bd %u\n", nbd, bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010283
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080010284 /*
10285 * Make sure that the BD data is updated before updating the producer
10286 * since FW might read the BD right after the producer is updated.
10287 * This is only applicable for weak-ordered memory model archs such
10288 * as IA-64. The following barrier is also mandatory since FW will
10289 * assumes packets must have BDs.
10290 */
10291 wmb();
10292
Eliezer Tamir96fc1782008-02-28 11:57:55 -080010293 fp->hw_tx_prods->bds_prod =
10294 cpu_to_le16(le16_to_cpu(fp->hw_tx_prods->bds_prod) + nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010295 mb(); /* FW restriction: must not reorder writing nbd and packets */
Eliezer Tamir96fc1782008-02-28 11:57:55 -080010296 fp->hw_tx_prods->packets_prod =
10297 cpu_to_le32(le32_to_cpu(fp->hw_tx_prods->packets_prod) + 1);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010298 DOORBELL(bp, FP_IDX(fp), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010299
10300 mmiowb();
10301
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010302 fp->tx_bd_prod += nbd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010303 dev->trans_start = jiffies;
10304
10305 if (unlikely(bnx2x_tx_avail(fp) < MAX_SKB_FRAGS + 3)) {
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080010306 /* We want bnx2x_tx_int to "see" the updated tx_bd_prod
10307 if we put Tx into XOFF state. */
10308 smp_mb();
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010309 netif_tx_stop_queue(txq);
Eilon Greensteinde832a52009-02-12 08:36:33 +000010310 fp->eth_q_stats.driver_xoff++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010311 if (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3)
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010312 netif_tx_wake_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010313 }
10314 fp->tx_pkt++;
10315
10316 return NETDEV_TX_OK;
10317}
10318
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010319/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010320static int bnx2x_open(struct net_device *dev)
10321{
10322 struct bnx2x *bp = netdev_priv(dev);
10323
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000010324 netif_carrier_off(dev);
10325
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010326 bnx2x_set_power_state(bp, PCI_D0);
10327
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010328 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010329}
10330
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010331/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010332static int bnx2x_close(struct net_device *dev)
10333{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010334 struct bnx2x *bp = netdev_priv(dev);
10335
10336 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010337 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
10338 if (atomic_read(&bp->pdev->enable_cnt) == 1)
10339 if (!CHIP_REV_IS_SLOW(bp))
10340 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010341
10342 return 0;
10343}
10344
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010345/* called with netif_tx_lock from set_multicast */
10346static void bnx2x_set_rx_mode(struct net_device *dev)
10347{
10348 struct bnx2x *bp = netdev_priv(dev);
10349 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
10350 int port = BP_PORT(bp);
10351
10352 if (bp->state != BNX2X_STATE_OPEN) {
10353 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
10354 return;
10355 }
10356
10357 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
10358
10359 if (dev->flags & IFF_PROMISC)
10360 rx_mode = BNX2X_RX_MODE_PROMISC;
10361
10362 else if ((dev->flags & IFF_ALLMULTI) ||
10363 ((dev->mc_count > BNX2X_MAX_MULTICAST) && CHIP_IS_E1(bp)))
10364 rx_mode = BNX2X_RX_MODE_ALLMULTI;
10365
10366 else { /* some multicasts */
10367 if (CHIP_IS_E1(bp)) {
10368 int i, old, offset;
10369 struct dev_mc_list *mclist;
10370 struct mac_configuration_cmd *config =
10371 bnx2x_sp(bp, mcast_config);
10372
10373 for (i = 0, mclist = dev->mc_list;
10374 mclist && (i < dev->mc_count);
10375 i++, mclist = mclist->next) {
10376
10377 config->config_table[i].
10378 cam_entry.msb_mac_addr =
10379 swab16(*(u16 *)&mclist->dmi_addr[0]);
10380 config->config_table[i].
10381 cam_entry.middle_mac_addr =
10382 swab16(*(u16 *)&mclist->dmi_addr[2]);
10383 config->config_table[i].
10384 cam_entry.lsb_mac_addr =
10385 swab16(*(u16 *)&mclist->dmi_addr[4]);
10386 config->config_table[i].cam_entry.flags =
10387 cpu_to_le16(port);
10388 config->config_table[i].
10389 target_table_entry.flags = 0;
10390 config->config_table[i].
10391 target_table_entry.client_id = 0;
10392 config->config_table[i].
10393 target_table_entry.vlan_id = 0;
10394
10395 DP(NETIF_MSG_IFUP,
10396 "setting MCAST[%d] (%04x:%04x:%04x)\n", i,
10397 config->config_table[i].
10398 cam_entry.msb_mac_addr,
10399 config->config_table[i].
10400 cam_entry.middle_mac_addr,
10401 config->config_table[i].
10402 cam_entry.lsb_mac_addr);
10403 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010404 old = config->hdr.length;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010405 if (old > i) {
10406 for (; i < old; i++) {
10407 if (CAM_IS_INVALID(config->
10408 config_table[i])) {
Eilon Greensteinaf246402009-01-14 06:43:59 +000010409 /* already invalidated */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010410 break;
10411 }
10412 /* invalidate */
10413 CAM_INVALIDATE(config->
10414 config_table[i]);
10415 }
10416 }
10417
10418 if (CHIP_REV_IS_SLOW(bp))
10419 offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
10420 else
10421 offset = BNX2X_MAX_MULTICAST*(1 + port);
10422
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010423 config->hdr.length = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010424 config->hdr.offset = offset;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010425 config->hdr.client_id = bp->fp->cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010426 config->hdr.reserved1 = 0;
10427
10428 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
10429 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
10430 U64_LO(bnx2x_sp_mapping(bp, mcast_config)),
10431 0);
10432 } else { /* E1H */
10433 /* Accept one or more multicasts */
10434 struct dev_mc_list *mclist;
10435 u32 mc_filter[MC_HASH_SIZE];
10436 u32 crc, bit, regidx;
10437 int i;
10438
10439 memset(mc_filter, 0, 4 * MC_HASH_SIZE);
10440
10441 for (i = 0, mclist = dev->mc_list;
10442 mclist && (i < dev->mc_count);
10443 i++, mclist = mclist->next) {
10444
Johannes Berg7c510e42008-10-27 17:47:26 -070010445 DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n",
10446 mclist->dmi_addr);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010447
10448 crc = crc32c_le(0, mclist->dmi_addr, ETH_ALEN);
10449 bit = (crc >> 24) & 0xff;
10450 regidx = bit >> 5;
10451 bit &= 0x1f;
10452 mc_filter[regidx] |= (1 << bit);
10453 }
10454
10455 for (i = 0; i < MC_HASH_SIZE; i++)
10456 REG_WR(bp, MC_HASH_OFFSET(bp, i),
10457 mc_filter[i]);
10458 }
10459 }
10460
10461 bp->rx_mode = rx_mode;
10462 bnx2x_set_storm_rx_mode(bp);
10463}
10464
10465/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010466static int bnx2x_change_mac_addr(struct net_device *dev, void *p)
10467{
10468 struct sockaddr *addr = p;
10469 struct bnx2x *bp = netdev_priv(dev);
10470
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010471 if (!is_valid_ether_addr((u8 *)(addr->sa_data)))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010472 return -EINVAL;
10473
10474 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010475 if (netif_running(dev)) {
10476 if (CHIP_IS_E1(bp))
Yitchak Gertner3101c2b2008-08-13 15:52:28 -070010477 bnx2x_set_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010478 else
Yitchak Gertner3101c2b2008-08-13 15:52:28 -070010479 bnx2x_set_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010480 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010481
10482 return 0;
10483}
10484
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010485/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010486static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10487{
10488 struct mii_ioctl_data *data = if_mii(ifr);
10489 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010490 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010491 int err;
10492
10493 switch (cmd) {
10494 case SIOCGMIIPHY:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010495 data->phy_id = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010496
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010497 /* fallthrough */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010498
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010499 case SIOCGMIIREG: {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010500 u16 mii_regval;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010501
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010502 if (!netif_running(dev))
10503 return -EAGAIN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010504
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010505 mutex_lock(&bp->port.phy_mutex);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010506 err = bnx2x_cl45_read(bp, port, 0, bp->port.phy_addr,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010507 DEFAULT_PHY_DEV_ADDR,
10508 (data->reg_num & 0x1f), &mii_regval);
10509 data->val_out = mii_regval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010510 mutex_unlock(&bp->port.phy_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010511 return err;
10512 }
10513
10514 case SIOCSMIIREG:
10515 if (!capable(CAP_NET_ADMIN))
10516 return -EPERM;
10517
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010518 if (!netif_running(dev))
10519 return -EAGAIN;
10520
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010521 mutex_lock(&bp->port.phy_mutex);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010522 err = bnx2x_cl45_write(bp, port, 0, bp->port.phy_addr,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010523 DEFAULT_PHY_DEV_ADDR,
10524 (data->reg_num & 0x1f), data->val_in);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010525 mutex_unlock(&bp->port.phy_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010526 return err;
10527
10528 default:
10529 /* do nothing */
10530 break;
10531 }
10532
10533 return -EOPNOTSUPP;
10534}
10535
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010536/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010537static int bnx2x_change_mtu(struct net_device *dev, int new_mtu)
10538{
10539 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010540 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010541
10542 if ((new_mtu > ETH_MAX_JUMBO_PACKET_SIZE) ||
10543 ((new_mtu + ETH_HLEN) < ETH_MIN_PACKET_SIZE))
10544 return -EINVAL;
10545
10546 /* This does not race with packet allocation
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010547 * because the actual alloc size is
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010548 * only updated as part of load
10549 */
10550 dev->mtu = new_mtu;
10551
10552 if (netif_running(dev)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010553 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
10554 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010555 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010556
10557 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010558}
10559
10560static void bnx2x_tx_timeout(struct net_device *dev)
10561{
10562 struct bnx2x *bp = netdev_priv(dev);
10563
10564#ifdef BNX2X_STOP_ON_ERROR
10565 if (!bp->panic)
10566 bnx2x_panic();
10567#endif
10568 /* This allows the netif to be shutdown gracefully before resetting */
10569 schedule_work(&bp->reset_task);
10570}
10571
10572#ifdef BCM_VLAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010573/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010574static void bnx2x_vlan_rx_register(struct net_device *dev,
10575 struct vlan_group *vlgrp)
10576{
10577 struct bnx2x *bp = netdev_priv(dev);
10578
10579 bp->vlgrp = vlgrp;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010580
10581 /* Set flags according to the required capabilities */
10582 bp->flags &= ~(HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
10583
10584 if (dev->features & NETIF_F_HW_VLAN_TX)
10585 bp->flags |= HW_VLAN_TX_FLAG;
10586
10587 if (dev->features & NETIF_F_HW_VLAN_RX)
10588 bp->flags |= HW_VLAN_RX_FLAG;
10589
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010590 if (netif_running(dev))
Eliezer Tamir49d66772008-02-28 11:53:13 -080010591 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010592}
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010593
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010594#endif
10595
10596#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
10597static void poll_bnx2x(struct net_device *dev)
10598{
10599 struct bnx2x *bp = netdev_priv(dev);
10600
10601 disable_irq(bp->pdev->irq);
10602 bnx2x_interrupt(bp->pdev->irq, dev);
10603 enable_irq(bp->pdev->irq);
10604}
10605#endif
10606
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010607static const struct net_device_ops bnx2x_netdev_ops = {
10608 .ndo_open = bnx2x_open,
10609 .ndo_stop = bnx2x_close,
10610 .ndo_start_xmit = bnx2x_start_xmit,
10611 .ndo_set_multicast_list = bnx2x_set_rx_mode,
10612 .ndo_set_mac_address = bnx2x_change_mac_addr,
10613 .ndo_validate_addr = eth_validate_addr,
10614 .ndo_do_ioctl = bnx2x_ioctl,
10615 .ndo_change_mtu = bnx2x_change_mtu,
10616 .ndo_tx_timeout = bnx2x_tx_timeout,
10617#ifdef BCM_VLAN
10618 .ndo_vlan_rx_register = bnx2x_vlan_rx_register,
10619#endif
10620#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
10621 .ndo_poll_controller = poll_bnx2x,
10622#endif
10623};
10624
10625
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010626static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
10627 struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010628{
10629 struct bnx2x *bp;
10630 int rc;
10631
10632 SET_NETDEV_DEV(dev, &pdev->dev);
10633 bp = netdev_priv(dev);
10634
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010635 bp->dev = dev;
10636 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010637 bp->flags = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010638 bp->func = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010639
10640 rc = pci_enable_device(pdev);
10641 if (rc) {
10642 printk(KERN_ERR PFX "Cannot enable PCI device, aborting\n");
10643 goto err_out;
10644 }
10645
10646 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
10647 printk(KERN_ERR PFX "Cannot find PCI device base address,"
10648 " aborting\n");
10649 rc = -ENODEV;
10650 goto err_out_disable;
10651 }
10652
10653 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
10654 printk(KERN_ERR PFX "Cannot find second PCI device"
10655 " base address, aborting\n");
10656 rc = -ENODEV;
10657 goto err_out_disable;
10658 }
10659
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010660 if (atomic_read(&pdev->enable_cnt) == 1) {
10661 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
10662 if (rc) {
10663 printk(KERN_ERR PFX "Cannot obtain PCI resources,"
10664 " aborting\n");
10665 goto err_out_disable;
10666 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010667
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010668 pci_set_master(pdev);
10669 pci_save_state(pdev);
10670 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010671
10672 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
10673 if (bp->pm_cap == 0) {
10674 printk(KERN_ERR PFX "Cannot find power management"
10675 " capability, aborting\n");
10676 rc = -EIO;
10677 goto err_out_release;
10678 }
10679
10680 bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
10681 if (bp->pcie_cap == 0) {
10682 printk(KERN_ERR PFX "Cannot find PCI Express capability,"
10683 " aborting\n");
10684 rc = -EIO;
10685 goto err_out_release;
10686 }
10687
10688 if (pci_set_dma_mask(pdev, DMA_64BIT_MASK) == 0) {
10689 bp->flags |= USING_DAC_FLAG;
10690 if (pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK) != 0) {
10691 printk(KERN_ERR PFX "pci_set_consistent_dma_mask"
10692 " failed, aborting\n");
10693 rc = -EIO;
10694 goto err_out_release;
10695 }
10696
10697 } else if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) != 0) {
10698 printk(KERN_ERR PFX "System does not support DMA,"
10699 " aborting\n");
10700 rc = -EIO;
10701 goto err_out_release;
10702 }
10703
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010704 dev->mem_start = pci_resource_start(pdev, 0);
10705 dev->base_addr = dev->mem_start;
10706 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010707
10708 dev->irq = pdev->irq;
10709
Arjan van de Ven275f1652008-10-20 21:42:39 -070010710 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010711 if (!bp->regview) {
10712 printk(KERN_ERR PFX "Cannot map register space, aborting\n");
10713 rc = -ENOMEM;
10714 goto err_out_release;
10715 }
10716
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010717 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
10718 min_t(u64, BNX2X_DB_SIZE,
10719 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010720 if (!bp->doorbells) {
10721 printk(KERN_ERR PFX "Cannot map doorbell space, aborting\n");
10722 rc = -ENOMEM;
10723 goto err_out_unmap;
10724 }
10725
10726 bnx2x_set_power_state(bp, PCI_D0);
10727
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010728 /* clean indirect addresses */
10729 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
10730 PCICFG_VENDOR_ID_OFFSET);
10731 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
10732 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
10733 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
10734 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010735
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010736 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010737
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010738 dev->netdev_ops = &bnx2x_netdev_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010739 dev->ethtool_ops = &bnx2x_ethtool_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010740 dev->features |= NETIF_F_SG;
10741 dev->features |= NETIF_F_HW_CSUM;
10742 if (bp->flags & USING_DAC_FLAG)
10743 dev->features |= NETIF_F_HIGHDMA;
10744#ifdef BCM_VLAN
10745 dev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010746 bp->flags |= (HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010747#endif
10748 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010749 dev->features |= NETIF_F_TSO6;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010750
10751 return 0;
10752
10753err_out_unmap:
10754 if (bp->regview) {
10755 iounmap(bp->regview);
10756 bp->regview = NULL;
10757 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010758 if (bp->doorbells) {
10759 iounmap(bp->doorbells);
10760 bp->doorbells = NULL;
10761 }
10762
10763err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010764 if (atomic_read(&pdev->enable_cnt) == 1)
10765 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010766
10767err_out_disable:
10768 pci_disable_device(pdev);
10769 pci_set_drvdata(pdev, NULL);
10770
10771err_out:
10772 return rc;
10773}
10774
Eliezer Tamir25047952008-02-28 11:50:16 -080010775static int __devinit bnx2x_get_pcie_width(struct bnx2x *bp)
10776{
10777 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
10778
10779 val = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
10780 return val;
10781}
10782
10783/* return value of 1=2.5GHz 2=5GHz */
10784static int __devinit bnx2x_get_pcie_speed(struct bnx2x *bp)
10785{
10786 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
10787
10788 val = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
10789 return val;
10790}
10791
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010792static int __devinit bnx2x_init_one(struct pci_dev *pdev,
10793 const struct pci_device_id *ent)
10794{
10795 static int version_printed;
10796 struct net_device *dev = NULL;
10797 struct bnx2x *bp;
Eliezer Tamir25047952008-02-28 11:50:16 -080010798 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010799
10800 if (version_printed++ == 0)
10801 printk(KERN_INFO "%s", version);
10802
10803 /* dev zeroed in init_etherdev */
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010804 dev = alloc_etherdev_mq(sizeof(*bp), MAX_CONTEXT);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010805 if (!dev) {
10806 printk(KERN_ERR PFX "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010807 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010808 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010809
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010810 bp = netdev_priv(dev);
10811 bp->msglevel = debug;
10812
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010813 rc = bnx2x_init_dev(pdev, dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010814 if (rc < 0) {
10815 free_netdev(dev);
10816 return rc;
10817 }
10818
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010819 pci_set_drvdata(pdev, dev);
10820
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010821 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000010822 if (rc)
10823 goto init_one_exit;
10824
10825 rc = register_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010826 if (rc) {
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000010827 dev_err(&pdev->dev, "Cannot register net device\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010828 goto init_one_exit;
10829 }
10830
10831 bp->common.name = board_info[ent->driver_data].name;
Eliezer Tamir25047952008-02-28 11:50:16 -080010832 printk(KERN_INFO "%s: %s (%c%d) PCI-E x%d %s found at mem %lx,"
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010833 " IRQ %d, ", dev->name, bp->common.name,
10834 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
Eliezer Tamir25047952008-02-28 11:50:16 -080010835 bnx2x_get_pcie_width(bp),
10836 (bnx2x_get_pcie_speed(bp) == 2) ? "5GHz (Gen2)" : "2.5GHz",
10837 dev->base_addr, bp->pdev->irq);
Johannes Berge1749612008-10-27 15:59:26 -070010838 printk(KERN_CONT "node addr %pM\n", dev->dev_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010839 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010840
10841init_one_exit:
10842 if (bp->regview)
10843 iounmap(bp->regview);
10844
10845 if (bp->doorbells)
10846 iounmap(bp->doorbells);
10847
10848 free_netdev(dev);
10849
10850 if (atomic_read(&pdev->enable_cnt) == 1)
10851 pci_release_regions(pdev);
10852
10853 pci_disable_device(pdev);
10854 pci_set_drvdata(pdev, NULL);
10855
10856 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010857}
10858
10859static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
10860{
10861 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080010862 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010863
Eliezer Tamir228241e2008-02-28 11:56:57 -080010864 if (!dev) {
Eliezer Tamir228241e2008-02-28 11:56:57 -080010865 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
10866 return;
10867 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080010868 bp = netdev_priv(dev);
10869
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010870 unregister_netdev(dev);
10871
10872 if (bp->regview)
10873 iounmap(bp->regview);
10874
10875 if (bp->doorbells)
10876 iounmap(bp->doorbells);
10877
10878 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010879
10880 if (atomic_read(&pdev->enable_cnt) == 1)
10881 pci_release_regions(pdev);
10882
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010883 pci_disable_device(pdev);
10884 pci_set_drvdata(pdev, NULL);
10885}
10886
10887static int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state)
10888{
10889 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080010890 struct bnx2x *bp;
10891
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010892 if (!dev) {
10893 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
10894 return -ENODEV;
10895 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080010896 bp = netdev_priv(dev);
10897
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010898 rtnl_lock();
10899
10900 pci_save_state(pdev);
10901
10902 if (!netif_running(dev)) {
10903 rtnl_unlock();
10904 return 0;
10905 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010906
10907 netif_device_detach(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010908
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070010909 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010910
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010911 bnx2x_set_power_state(bp, pci_choose_state(pdev, state));
Eliezer Tamir228241e2008-02-28 11:56:57 -080010912
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010913 rtnl_unlock();
10914
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010915 return 0;
10916}
10917
10918static int bnx2x_resume(struct pci_dev *pdev)
10919{
10920 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080010921 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010922 int rc;
10923
Eliezer Tamir228241e2008-02-28 11:56:57 -080010924 if (!dev) {
10925 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
10926 return -ENODEV;
10927 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080010928 bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010929
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010930 rtnl_lock();
10931
Eliezer Tamir228241e2008-02-28 11:56:57 -080010932 pci_restore_state(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010933
10934 if (!netif_running(dev)) {
10935 rtnl_unlock();
10936 return 0;
10937 }
10938
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010939 bnx2x_set_power_state(bp, PCI_D0);
10940 netif_device_attach(dev);
10941
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070010942 rc = bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010943
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010944 rtnl_unlock();
10945
10946 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010947}
10948
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010949static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
10950{
10951 int i;
10952
10953 bp->state = BNX2X_STATE_ERROR;
10954
10955 bp->rx_mode = BNX2X_RX_MODE_NONE;
10956
10957 bnx2x_netif_stop(bp, 0);
10958
10959 del_timer_sync(&bp->timer);
10960 bp->stats_state = STATS_STATE_DISABLED;
10961 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
10962
10963 /* Release IRQs */
10964 bnx2x_free_irq(bp);
10965
10966 if (CHIP_IS_E1(bp)) {
10967 struct mac_configuration_cmd *config =
10968 bnx2x_sp(bp, mcast_config);
10969
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010970 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010971 CAM_INVALIDATE(config->config_table[i]);
10972 }
10973
10974 /* Free SKBs, SGEs, TPA pool and driver internals */
10975 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010976 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010977 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010978 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +000010979 netif_napi_del(&bnx2x_fp(bp, i, napi));
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010980 bnx2x_free_mem(bp);
10981
10982 bp->state = BNX2X_STATE_CLOSED;
10983
10984 netif_carrier_off(bp->dev);
10985
10986 return 0;
10987}
10988
10989static void bnx2x_eeh_recover(struct bnx2x *bp)
10990{
10991 u32 val;
10992
10993 mutex_init(&bp->port.phy_mutex);
10994
10995 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
10996 bp->link_params.shmem_base = bp->common.shmem_base;
10997 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
10998
10999 if (!bp->common.shmem_base ||
11000 (bp->common.shmem_base < 0xA0000) ||
11001 (bp->common.shmem_base >= 0xC0000)) {
11002 BNX2X_DEV_INFO("MCP not active\n");
11003 bp->flags |= NO_MCP_FLAG;
11004 return;
11005 }
11006
11007 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
11008 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11009 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11010 BNX2X_ERR("BAD MCP validity signature\n");
11011
11012 if (!BP_NOMCP(bp)) {
11013 bp->fw_seq = (SHMEM_RD(bp, func_mb[BP_FUNC(bp)].drv_mb_header)
11014 & DRV_MSG_SEQ_NUMBER_MASK);
11015 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11016 }
11017}
11018
Wendy Xiong493adb12008-06-23 20:36:22 -070011019/**
11020 * bnx2x_io_error_detected - called when PCI error is detected
11021 * @pdev: Pointer to PCI device
11022 * @state: The current pci connection state
11023 *
11024 * This function is called after a PCI bus error affecting
11025 * this device has been detected.
11026 */
11027static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
11028 pci_channel_state_t state)
11029{
11030 struct net_device *dev = pci_get_drvdata(pdev);
11031 struct bnx2x *bp = netdev_priv(dev);
11032
11033 rtnl_lock();
11034
11035 netif_device_detach(dev);
11036
11037 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011038 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070011039
11040 pci_disable_device(pdev);
11041
11042 rtnl_unlock();
11043
11044 /* Request a slot reset */
11045 return PCI_ERS_RESULT_NEED_RESET;
11046}
11047
11048/**
11049 * bnx2x_io_slot_reset - called after the PCI bus has been reset
11050 * @pdev: Pointer to PCI device
11051 *
11052 * Restart the card from scratch, as if from a cold-boot.
11053 */
11054static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
11055{
11056 struct net_device *dev = pci_get_drvdata(pdev);
11057 struct bnx2x *bp = netdev_priv(dev);
11058
11059 rtnl_lock();
11060
11061 if (pci_enable_device(pdev)) {
11062 dev_err(&pdev->dev,
11063 "Cannot re-enable PCI device after reset\n");
11064 rtnl_unlock();
11065 return PCI_ERS_RESULT_DISCONNECT;
11066 }
11067
11068 pci_set_master(pdev);
11069 pci_restore_state(pdev);
11070
11071 if (netif_running(dev))
11072 bnx2x_set_power_state(bp, PCI_D0);
11073
11074 rtnl_unlock();
11075
11076 return PCI_ERS_RESULT_RECOVERED;
11077}
11078
11079/**
11080 * bnx2x_io_resume - called when traffic can start flowing again
11081 * @pdev: Pointer to PCI device
11082 *
11083 * This callback is called when the error recovery driver tells us that
11084 * its OK to resume normal operation.
11085 */
11086static void bnx2x_io_resume(struct pci_dev *pdev)
11087{
11088 struct net_device *dev = pci_get_drvdata(pdev);
11089 struct bnx2x *bp = netdev_priv(dev);
11090
11091 rtnl_lock();
11092
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011093 bnx2x_eeh_recover(bp);
11094
Wendy Xiong493adb12008-06-23 20:36:22 -070011095 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011096 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070011097
11098 netif_device_attach(dev);
11099
11100 rtnl_unlock();
11101}
11102
11103static struct pci_error_handlers bnx2x_err_handler = {
11104 .error_detected = bnx2x_io_error_detected,
11105 .slot_reset = bnx2x_io_slot_reset,
11106 .resume = bnx2x_io_resume,
11107};
11108
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011109static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070011110 .name = DRV_MODULE_NAME,
11111 .id_table = bnx2x_pci_tbl,
11112 .probe = bnx2x_init_one,
11113 .remove = __devexit_p(bnx2x_remove_one),
11114 .suspend = bnx2x_suspend,
11115 .resume = bnx2x_resume,
11116 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011117};
11118
11119static int __init bnx2x_init(void)
11120{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011121 bnx2x_wq = create_singlethread_workqueue("bnx2x");
11122 if (bnx2x_wq == NULL) {
11123 printk(KERN_ERR PFX "Cannot create workqueue\n");
11124 return -ENOMEM;
11125 }
11126
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011127 return pci_register_driver(&bnx2x_pci_driver);
11128}
11129
11130static void __exit bnx2x_cleanup(void)
11131{
11132 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011133
11134 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011135}
11136
11137module_init(bnx2x_init);
11138module_exit(bnx2x_cleanup);
11139