blob: 04e35bcde07cd2ff748dc957ae04314bd28d8ae9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This program is free software; you can redistribute it and/or modify it
3 * under the terms of the GNU General Public License as published by the
4 * Free Software Foundation; either version 2 of the License, or (at your
5 * option) any later version.
6 *
Ralf Baechlec539ef72012-01-11 15:37:16 +01007 * Copyright (C) 2003, 04, 11 Ralf Baechle (ralf@linux-mips.org)
8 * Copyright (C) 2011 Wind River Systems,
9 * written by Ralf Baechle (ralf@linux-mips.org)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 */
Ralf Baechlec539ef72012-01-11 15:37:16 +010011#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/mm.h>
14#include <linux/bootmem.h>
Paul Gortmakercae39d12011-07-28 18:46:31 -040015#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/init.h>
17#include <linux/types.h>
18#include <linux/pci.h>
John Crispina48cf372012-05-04 10:50:13 +020019#include <linux/of_address.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Ralf Baechlec539ef72012-01-11 15:37:16 +010021#include <asm/cpu-info.h>
22
Linus Torvalds1da177e2005-04-16 15:20:36 -070023/*
Bjorn Helgaas29090602012-02-23 20:18:57 -070024 * If PCI_PROBE_ONLY in pci_flags is set, we don't change any PCI resource
25 * assignments.
Linus Torvalds1da177e2005-04-16 15:20:36 -070026 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Linus Torvalds1da177e2005-04-16 15:20:36 -070028/*
29 * The PCI controller list.
30 */
31
Dmitri Vorobievd58eaab2008-06-18 10:18:20 +030032static struct pci_controller *hose_head, **hose_tail = &hose_head;
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Ralf Baechle982f6ff2009-09-17 02:25:07 +020034unsigned long PCIBIOS_MIN_IO;
35unsigned long PCIBIOS_MIN_MEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Aurelien Jarno540799e2008-10-14 11:45:09 +020037static int pci_initialized;
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039/*
40 * We need to avoid collisions with `mirrored' VGA ports
41 * and other strange ISA hardware, so we always want the
42 * addresses to be allocated in the 0x000-0x0ff region
43 * modulo 0x400.
44 *
45 * Why? Because some silly external IO cards only decode
46 * the low 10 bits of the IO address. The 0x00-0xff region
47 * is reserved for motherboard devices that decode all 16
48 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
49 * but we want to try to avoid allocating at 0x2900-0x2bff
50 * which might have be mirrored at 0x0100-0x03ff..
51 */
Dominik Brodowskib26b2d42010-01-01 17:40:49 +010052resource_size_t
Dominik Brodowski3b7a17f2010-01-01 17:40:50 +010053pcibios_align_resource(void *data, const struct resource *res,
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -070054 resource_size_t size, resource_size_t align)
Linus Torvalds1da177e2005-04-16 15:20:36 -070055{
56 struct pci_dev *dev = data;
57 struct pci_controller *hose = dev->sysdata;
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -070058 resource_size_t start = res->start;
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
60 if (res->flags & IORESOURCE_IO) {
61 /* Make sure we start at our min on all hoses */
62 if (start < PCIBIOS_MIN_IO + hose->io_resource->start)
63 start = PCIBIOS_MIN_IO + hose->io_resource->start;
64
65 /*
66 * Put everything into 0x00-0xff region modulo 0x400
67 */
68 if (start & 0x300)
69 start = (start + 0x3ff) & ~0x3ff;
70 } else if (res->flags & IORESOURCE_MEM) {
71 /* Make sure we start at our min on all hoses */
72 if (start < PCIBIOS_MIN_MEM + hose->mem_resource->start)
73 start = PCIBIOS_MIN_MEM + hose->mem_resource->start;
74 }
75
Dominik Brodowskib26b2d42010-01-01 17:40:49 +010076 return start;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077}
78
Aurelien Jarno540799e2008-10-14 11:45:09 +020079static void __devinit pcibios_scanbus(struct pci_controller *hose)
80{
81 static int next_busno;
82 static int need_domain_info;
Bjorn Helgaas7c090e52011-10-28 16:26:57 -060083 LIST_HEAD(resources);
Aurelien Jarno540799e2008-10-14 11:45:09 +020084 struct pci_bus *bus;
85
86 if (!hose->iommu)
87 PCI_DMA_BUS_IS_PHYS = 1;
88
Bjorn Helgaas29090602012-02-23 20:18:57 -070089 if (hose->get_busno && pci_has_flag(PCI_PROBE_ONLY))
Aurelien Jarno540799e2008-10-14 11:45:09 +020090 next_busno = (*hose->get_busno)();
91
Bjorn Helgaas96a6b9a2012-02-23 20:19:02 -070092 pci_add_resource_offset(&resources,
93 hose->mem_resource, hose->mem_offset);
94 pci_add_resource_offset(&resources, hose->io_resource, hose->io_offset);
Bjorn Helgaas7c090e52011-10-28 16:26:57 -060095 bus = pci_scan_root_bus(NULL, next_busno, hose->pci_ops, hose,
96 &resources);
97 if (!bus)
98 pci_free_resource_list(&resources);
99
Aurelien Jarno540799e2008-10-14 11:45:09 +0200100 hose->bus = bus;
101
102 need_domain_info = need_domain_info || hose->index;
103 hose->need_domain_info = need_domain_info;
104 if (bus) {
Yinghai Lub918c622012-05-17 18:51:11 -0700105 next_busno = bus->busn_res.end + 1;
Aurelien Jarno540799e2008-10-14 11:45:09 +0200106 /* Don't allow 8-bit bus number overflow inside the hose -
107 reserve some space for bridges. */
108 if (next_busno > 224) {
109 next_busno = 0;
110 need_domain_info = 1;
111 }
112
Bjorn Helgaas29090602012-02-23 20:18:57 -0700113 if (!pci_has_flag(PCI_PROBE_ONLY)) {
Aurelien Jarno540799e2008-10-14 11:45:09 +0200114 pci_bus_size_bridges(bus);
115 pci_bus_assign_resources(bus);
116 pci_enable_bridges(bus);
117 }
John Crispina48cf372012-05-04 10:50:13 +0200118 bus->dev.of_node = hose->of_node;
Aurelien Jarno540799e2008-10-14 11:45:09 +0200119 }
120}
121
John Crispina48cf372012-05-04 10:50:13 +0200122#ifdef CONFIG_OF
123void __devinit pci_load_of_ranges(struct pci_controller *hose,
124 struct device_node *node)
125{
126 const __be32 *ranges;
127 int rlen;
128 int pna = of_n_addr_cells(node);
129 int np = pna + 5;
130
131 pr_info("PCI host bridge %s ranges:\n", node->full_name);
132 ranges = of_get_property(node, "ranges", &rlen);
133 if (ranges == NULL)
134 return;
135 hose->of_node = node;
136
137 while ((rlen -= np * 4) >= 0) {
138 u32 pci_space;
139 struct resource *res = NULL;
140 u64 addr, size;
141
142 pci_space = be32_to_cpup(&ranges[0]);
143 addr = of_translate_address(node, ranges + 3);
144 size = of_read_number(ranges + pna + 3, 2);
145 ranges += np;
146 switch ((pci_space >> 24) & 0x3) {
147 case 1: /* PCI IO space */
148 pr_info(" IO 0x%016llx..0x%016llx\n",
149 addr, addr + size - 1);
150 hose->io_map_base =
151 (unsigned long)ioremap(addr, size);
152 res = hose->io_resource;
153 res->flags = IORESOURCE_IO;
154 break;
155 case 2: /* PCI Memory space */
156 case 3: /* PCI 64 bits Memory space */
157 pr_info(" MEM 0x%016llx..0x%016llx\n",
158 addr, addr + size - 1);
159 res = hose->mem_resource;
160 res->flags = IORESOURCE_MEM;
161 break;
162 }
163 if (res != NULL) {
164 res->start = addr;
165 res->name = node->full_name;
166 res->end = res->start + size - 1;
167 res->parent = NULL;
168 res->sibling = NULL;
169 res->child = NULL;
170 }
171 }
172}
173#endif
174
Aurelien Jarno540799e2008-10-14 11:45:09 +0200175static DEFINE_MUTEX(pci_scan_mutex);
176
Ralf Baechle606bf782007-08-24 02:13:33 +0100177void __devinit register_pci_controller(struct pci_controller *hose)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178{
Thomas Bogendoerfer639702b2007-04-08 13:28:44 +0200179 if (request_resource(&iomem_resource, hose->mem_resource) < 0)
180 goto out;
181 if (request_resource(&ioport_resource, hose->io_resource) < 0) {
182 release_resource(hose->mem_resource);
183 goto out;
184 }
185
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 *hose_tail = hose;
187 hose_tail = &hose->next;
Ralf Baechle140c1722006-12-07 15:35:43 +0100188
189 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300190 * Do not panic here but later - this might happen before console init.
Ralf Baechle140c1722006-12-07 15:35:43 +0100191 */
192 if (!hose->io_map_base) {
193 printk(KERN_WARNING
194 "registering PCI controller with io_map_base unset\n");
195 }
Aurelien Jarno540799e2008-10-14 11:45:09 +0200196
197 /*
198 * Scan the bus if it is register after the PCI subsystem
199 * initialization.
200 */
201 if (pci_initialized) {
202 mutex_lock(&pci_scan_mutex);
203 pcibios_scanbus(hose);
204 mutex_unlock(&pci_scan_mutex);
205 }
206
Thomas Bogendoerfer639702b2007-04-08 13:28:44 +0200207 return;
208
209out:
210 printk(KERN_WARNING
211 "Skipping PCI bus scan due to resource conflict\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212}
213
Ralf Baechlec539ef72012-01-11 15:37:16 +0100214static void __init pcibios_set_cache_line_size(void)
215{
216 struct cpuinfo_mips *c = &current_cpu_data;
217 unsigned int lsize;
218
219 /*
220 * Set PCI cacheline size to that of the highest level in the
221 * cache hierarchy.
222 */
223 lsize = c->dcache.linesz;
224 lsize = c->scache.linesz ? : lsize;
225 lsize = c->tcache.linesz ? : lsize;
226
227 BUG_ON(!lsize);
228
229 pci_dfl_cache_line_size = lsize >> 2;
230
231 pr_debug("PCI: pci_cache_line_size set to %d bytes\n", lsize);
232}
233
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234static int __init pcibios_init(void)
235{
236 struct pci_controller *hose;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
Ralf Baechlec539ef72012-01-11 15:37:16 +0100238 pcibios_set_cache_line_size();
239
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 /* Scan all of the recorded PCI controllers. */
Aurelien Jarno540799e2008-10-14 11:45:09 +0200241 for (hose = hose_head; hose; hose = hose->next)
242 pcibios_scanbus(hose);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
Bjorn Helgaas67eed582008-12-16 21:37:10 -0700244 pci_fixup_irqs(pci_common_swizzle, pcibios_map_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
Aurelien Jarno540799e2008-10-14 11:45:09 +0200246 pci_initialized = 1;
247
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 return 0;
249}
250
251subsys_initcall(pcibios_init);
252
253static int pcibios_enable_resources(struct pci_dev *dev, int mask)
254{
255 u16 cmd, old_cmd;
256 int idx;
257 struct resource *r;
258
259 pci_read_config_word(dev, PCI_COMMAND, &cmd);
260 old_cmd = cmd;
Ralf Baechlee5de3b42005-07-12 09:18:53 +0000261 for (idx=0; idx < PCI_NUM_RESOURCES; idx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 /* Only set up the requested stuff */
263 if (!(mask & (1<<idx)))
264 continue;
265
266 r = &dev->resource[idx];
Ralf Baechle986c9482008-02-19 15:59:33 +0000267 if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
268 continue;
269 if ((idx == PCI_ROM_RESOURCE) &&
270 (!(r->flags & IORESOURCE_ROM_ENABLE)))
271 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 if (!r->start && r->end) {
Ralf Baechle40d7c1a2008-02-19 16:01:20 +0000273 printk(KERN_ERR "PCI: Device %s not available "
274 "because of resource collisions\n",
275 pci_name(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 return -EINVAL;
277 }
278 if (r->flags & IORESOURCE_IO)
279 cmd |= PCI_COMMAND_IO;
280 if (r->flags & IORESOURCE_MEM)
281 cmd |= PCI_COMMAND_MEMORY;
282 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 if (cmd != old_cmd) {
Ralf Baechle40d7c1a2008-02-19 16:01:20 +0000284 printk("PCI: Enabling device %s (%04x -> %04x)\n",
285 pci_name(dev), old_cmd, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 pci_write_config_word(dev, PCI_COMMAND, cmd);
287 }
288 return 0;
289}
290
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291unsigned int pcibios_assign_all_busses(void)
292{
Bjorn Helgaas14be5382012-02-23 20:18:57 -0700293 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294}
295
296int pcibios_enable_device(struct pci_dev *dev, int mask)
297{
298 int err;
299
300 if ((err = pcibios_enable_resources(dev, mask)) < 0)
301 return err;
302
303 return pcibios_plat_dev_init(dev);
304}
305
Ralf Baechle234fcd12008-03-08 09:56:28 +0000306void __devinit pcibios_fixup_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 struct pci_dev *dev = bus->self;
309
Bjorn Helgaas29090602012-02-23 20:18:57 -0700310 if (pci_has_flag(PCI_PROBE_ONLY) && dev &&
Bjorn Helgaas7c090e52011-10-28 16:26:57 -0600311 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 pci_read_bridge_bases(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 }
314}
315
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316#ifdef CONFIG_HOTPLUG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317EXPORT_SYMBOL(PCIBIOS_MIN_IO);
318EXPORT_SYMBOL(PCIBIOS_MIN_MEM);
319#endif
320
Ralf Baechle98873f52008-12-09 17:58:46 +0000321int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
322 enum pci_mmap_state mmap_state, int write_combine)
323{
324 unsigned long prot;
325
326 /*
327 * I/O space can be accessed via normal processor loads and stores on
328 * this platform but for now we elect not to do this and portable
329 * drivers should not do this anyway.
330 */
331 if (mmap_state == pci_mmap_io)
332 return -EINVAL;
333
334 /*
335 * Ignore write-combine; for now only return uncached mappings.
336 */
337 prot = pgprot_val(vma->vm_page_prot);
338 prot = (prot & ~_CACHE_MASK) | _CACHE_UNCACHED;
339 vma->vm_page_prot = __pgprot(prot);
340
341 return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
342 vma->vm_end - vma->vm_start, vma->vm_page_prot);
343}
344
Myron Stowe938ca512012-06-25 21:31:37 -0600345char * (*pcibios_plat_setup)(char *str) __initdata;
Atsushi Nemoto47a5c972008-07-24 00:25:14 +0900346
Myron Stowe938ca512012-06-25 21:31:37 -0600347char *__init pcibios_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348{
Atsushi Nemoto47a5c972008-07-24 00:25:14 +0900349 if (pcibios_plat_setup)
350 return pcibios_plat_setup(str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 return str;
352}