blob: 657f2351748199d5e1420746a1c817c860375821 [file] [log] [blame]
Rafał Miłecki8369ae32011-05-09 18:56:46 +02001/*
2 * Broadcom specific AMBA
3 * ChipCommon Power Management Unit driver
4 *
Michael Büscheb032b92011-07-04 20:50:05 +02005 * Copyright 2009, Michael Buesch <m@bues.ch>
Hauke Mehrtensc586e102012-06-30 01:44:44 +02006 * Copyright 2007, 2011, Broadcom Corporation
7 * Copyright 2011, 2012, Hauke Mehrtens <hauke@hauke-m.de>
Rafał Miłecki8369ae32011-05-09 18:56:46 +02008 *
9 * Licensed under the GNU/GPL. See COPYING for details.
10 */
11
12#include "bcma_private.h"
Paul Gortmaker44a8e372011-07-27 21:21:04 -040013#include <linux/export.h>
Rafał Miłecki8369ae32011-05-09 18:56:46 +020014#include <linux/bcma/bcma.h>
15
Rafał Miłecki8d4b9e32012-11-12 13:03:20 +010016u32 bcma_chipco_pll_read(struct bcma_drv_cc *cc, u32 offset)
Hauke Mehrtens908debc2011-07-23 01:20:11 +020017{
18 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
19 bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
20 return bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
21}
Rafał Miłecki8d4b9e32012-11-12 13:03:20 +010022EXPORT_SYMBOL_GPL(bcma_chipco_pll_read);
Hauke Mehrtens908debc2011-07-23 01:20:11 +020023
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020024void bcma_chipco_pll_write(struct bcma_drv_cc *cc, u32 offset, u32 value)
Rafał Miłecki8369ae32011-05-09 18:56:46 +020025{
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020026 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
27 bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
28 bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, value);
29}
30EXPORT_SYMBOL_GPL(bcma_chipco_pll_write);
Rafał Miłecki8369ae32011-05-09 18:56:46 +020031
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020032void bcma_chipco_pll_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
33 u32 set)
34{
35 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
36 bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
37 bcma_cc_maskset32(cc, BCMA_CC_PLLCTL_DATA, mask, set);
38}
39EXPORT_SYMBOL_GPL(bcma_chipco_pll_maskset);
40
41void bcma_chipco_chipctl_maskset(struct bcma_drv_cc *cc,
42 u32 offset, u32 mask, u32 set)
43{
Rafał Miłecki8369ae32011-05-09 18:56:46 +020044 bcma_cc_write32(cc, BCMA_CC_CHIPCTL_ADDR, offset);
45 bcma_cc_read32(cc, BCMA_CC_CHIPCTL_ADDR);
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020046 bcma_cc_maskset32(cc, BCMA_CC_CHIPCTL_DATA, mask, set);
Rafał Miłecki8369ae32011-05-09 18:56:46 +020047}
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020048EXPORT_SYMBOL_GPL(bcma_chipco_chipctl_maskset);
49
50void bcma_chipco_regctl_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
51 u32 set)
52{
53 bcma_cc_write32(cc, BCMA_CC_REGCTL_ADDR, offset);
54 bcma_cc_read32(cc, BCMA_CC_REGCTL_ADDR);
55 bcma_cc_maskset32(cc, BCMA_CC_REGCTL_DATA, mask, set);
56}
57EXPORT_SYMBOL_GPL(bcma_chipco_regctl_maskset);
Rafał Miłecki8369ae32011-05-09 18:56:46 +020058
Rafał Miłecki8369ae32011-05-09 18:56:46 +020059static void bcma_pmu_resources_init(struct bcma_drv_cc *cc)
60{
61 struct bcma_bus *bus = cc->core->bus;
62 u32 min_msk = 0, max_msk = 0;
63
64 switch (bus->chipinfo.id) {
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +020065 case BCMA_CHIP_ID_BCM4313:
Rafał Miłecki8369ae32011-05-09 18:56:46 +020066 min_msk = 0x200D;
67 max_msk = 0xFFFF;
68 break;
Rafał Miłecki8369ae32011-05-09 18:56:46 +020069 default:
Rafał Miłecki3d9d8af2012-07-05 22:07:32 +020070 bcma_debug(bus, "PMU resource config unknown or not needed for device 0x%04X\n",
71 bus->chipinfo.id);
Rafał Miłecki8369ae32011-05-09 18:56:46 +020072 }
73
74 /* Set the resource masks. */
75 if (min_msk)
76 bcma_cc_write32(cc, BCMA_CC_PMU_MINRES_MSK, min_msk);
77 if (max_msk)
78 bcma_cc_write32(cc, BCMA_CC_PMU_MAXRES_MSK, max_msk);
Hauke Mehrtens4795f092012-06-30 01:44:45 +020079
Rafał Miłecki1fd41a62012-09-25 10:17:22 +020080 /*
81 * Add some delay; allow resources to come up and settle.
82 * Delay is required for SoC (early init).
83 */
Hauke Mehrtens4795f092012-06-30 01:44:45 +020084 mdelay(2);
Rafał Miłecki8369ae32011-05-09 18:56:46 +020085}
86
Rafał Miłecki984e5be2011-08-11 23:46:44 +020087/* Disable to allow reading SPROM. Don't know the adventages of enabling it. */
88void bcma_chipco_bcm4331_ext_pa_lines_ctl(struct bcma_drv_cc *cc, bool enable)
89{
90 struct bcma_bus *bus = cc->core->bus;
91 u32 val;
92
93 val = bcma_cc_read32(cc, BCMA_CC_CHIPCTL);
94 if (enable) {
95 val |= BCMA_CHIPCTL_4331_EXTPA_EN;
96 if (bus->chipinfo.pkg == 9 || bus->chipinfo.pkg == 11)
97 val |= BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
Hauke Mehrtens00eeedc2012-06-30 01:44:37 +020098 else if (bus->chipinfo.rev > 0)
99 val |= BCMA_CHIPCTL_4331_EXTPA_EN2;
Rafał Miłecki984e5be2011-08-11 23:46:44 +0200100 } else {
101 val &= ~BCMA_CHIPCTL_4331_EXTPA_EN;
Hauke Mehrtens00eeedc2012-06-30 01:44:37 +0200102 val &= ~BCMA_CHIPCTL_4331_EXTPA_EN2;
Rafał Miłecki984e5be2011-08-11 23:46:44 +0200103 val &= ~BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
104 }
105 bcma_cc_write32(cc, BCMA_CC_CHIPCTL, val);
106}
107
Hauke Mehrtens94f34572012-08-05 16:54:41 +0200108static void bcma_pmu_workarounds(struct bcma_drv_cc *cc)
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200109{
110 struct bcma_bus *bus = cc->core->bus;
111
112 switch (bus->chipinfo.id) {
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200113 case BCMA_CHIP_ID_BCM4313:
Hauke Mehrtensb9562542012-06-30 01:44:41 +0200114 /* enable 12 mA drive strenth for 4313 and set chipControl
115 register bit 1 */
116 bcma_chipco_chipctl_maskset(cc, 0,
Hauke Mehrtens1f03bf02012-07-25 23:08:54 +0200117 ~BCMA_CCTRL_4313_12MA_LED_DRIVE,
Hauke Mehrtensb9562542012-06-30 01:44:41 +0200118 BCMA_CCTRL_4313_12MA_LED_DRIVE);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200119 break;
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200120 case BCMA_CHIP_ID_BCM4331:
121 case BCMA_CHIP_ID_BCM43431:
Seth Forshee69aaedd2012-06-01 09:13:17 -0500122 /* Ext PA lines must be enabled for tx on BCM4331 */
123 bcma_chipco_bcm4331_ext_pa_lines_ctl(cc, true);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200124 break;
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200125 case BCMA_CHIP_ID_BCM43224:
Hauke Mehrtensb9562542012-06-30 01:44:41 +0200126 case BCMA_CHIP_ID_BCM43421:
127 /* enable 12 mA drive strenth for 43224 and set chipControl
128 register bit 15 */
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200129 if (bus->chipinfo.rev == 0) {
Hauke Mehrtensb9562542012-06-30 01:44:41 +0200130 bcma_cc_maskset32(cc, BCMA_CC_CHIPCTL,
Hauke Mehrtens1f03bf02012-07-25 23:08:54 +0200131 ~BCMA_CCTRL_43224_GPIO_TOGGLE,
Hauke Mehrtensb9562542012-06-30 01:44:41 +0200132 BCMA_CCTRL_43224_GPIO_TOGGLE);
133 bcma_chipco_chipctl_maskset(cc, 0,
Hauke Mehrtens1f03bf02012-07-25 23:08:54 +0200134 ~BCMA_CCTRL_43224A0_12MA_LED_DRIVE,
Hauke Mehrtensb9562542012-06-30 01:44:41 +0200135 BCMA_CCTRL_43224A0_12MA_LED_DRIVE);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200136 } else {
Hauke Mehrtensb9562542012-06-30 01:44:41 +0200137 bcma_chipco_chipctl_maskset(cc, 0,
Hauke Mehrtens1f03bf02012-07-25 23:08:54 +0200138 ~BCMA_CCTRL_43224B0_12MA_LED_DRIVE,
Hauke Mehrtensb9562542012-06-30 01:44:41 +0200139 BCMA_CCTRL_43224B0_12MA_LED_DRIVE);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200140 }
141 break;
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200142 default:
Rafał Miłecki3d9d8af2012-07-05 22:07:32 +0200143 bcma_debug(bus, "Workarounds unknown or not needed for device 0x%04X\n",
144 bus->chipinfo.id);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200145 }
146}
147
148void bcma_pmu_init(struct bcma_drv_cc *cc)
149{
150 u32 pmucap;
151
152 pmucap = bcma_cc_read32(cc, BCMA_CC_PMU_CAP);
153 cc->pmu.rev = (pmucap & BCMA_CC_PMU_CAP_REVISION);
154
Rafał Miłecki3d9d8af2012-07-05 22:07:32 +0200155 bcma_debug(cc->core->bus, "Found rev %u PMU (capabilities 0x%08X)\n",
156 cc->pmu.rev, pmucap);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200157
158 if (cc->pmu.rev == 1)
159 bcma_cc_mask32(cc, BCMA_CC_PMU_CTL,
160 ~BCMA_CC_PMU_CTL_NOILPONW);
161 else
162 bcma_cc_set32(cc, BCMA_CC_PMU_CTL,
163 BCMA_CC_PMU_CTL_NOILPONW);
164
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200165 bcma_pmu_resources_init(cc);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200166 bcma_pmu_workarounds(cc);
167}
Hauke Mehrtense3afe0e2011-07-23 01:20:10 +0200168
169u32 bcma_pmu_alp_clock(struct bcma_drv_cc *cc)
170{
171 struct bcma_bus *bus = cc->core->bus;
172
173 switch (bus->chipinfo.id) {
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200174 case BCMA_CHIP_ID_BCM4716:
175 case BCMA_CHIP_ID_BCM4748:
176 case BCMA_CHIP_ID_BCM47162:
177 case BCMA_CHIP_ID_BCM4313:
178 case BCMA_CHIP_ID_BCM5357:
179 case BCMA_CHIP_ID_BCM4749:
180 case BCMA_CHIP_ID_BCM53572:
Hauke Mehrtense3afe0e2011-07-23 01:20:10 +0200181 /* always 20Mhz */
182 return 20000 * 1000;
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200183 case BCMA_CHIP_ID_BCM5356:
184 case BCMA_CHIP_ID_BCM4706:
Hauke Mehrtense3afe0e2011-07-23 01:20:10 +0200185 /* always 25Mhz */
186 return 25000 * 1000;
187 default:
Rafał Miłecki3d9d8af2012-07-05 22:07:32 +0200188 bcma_warn(bus, "No ALP clock specified for %04X device, pmu rev. %d, using default %d Hz\n",
189 bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_ALP_CLOCK);
Hauke Mehrtense3afe0e2011-07-23 01:20:10 +0200190 }
191 return BCMA_CC_PMU_ALP_CLOCK;
192}
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200193
194/* Find the output of the "m" pll divider given pll controls that start with
195 * pllreg "pll0" i.e. 12 for main 6 for phy, 0 for misc.
196 */
197static u32 bcma_pmu_clock(struct bcma_drv_cc *cc, u32 pll0, u32 m)
198{
199 u32 tmp, div, ndiv, p1, p2, fc;
200 struct bcma_bus *bus = cc->core->bus;
201
202 BUG_ON((pll0 & 3) || (pll0 > BCMA_CC_PMU4716_MAINPLL_PLL0));
203
204 BUG_ON(!m || m > 4);
205
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200206 if (bus->chipinfo.id == BCMA_CHIP_ID_BCM5357 ||
207 bus->chipinfo.id == BCMA_CHIP_ID_BCM4749) {
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200208 /* Detect failure in clock setting */
209 tmp = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
210 if (tmp & 0x40000)
211 return 133 * 1000000;
212 }
213
214 tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_P1P2_OFF);
215 p1 = (tmp & BCMA_CC_PPL_P1_MASK) >> BCMA_CC_PPL_P1_SHIFT;
216 p2 = (tmp & BCMA_CC_PPL_P2_MASK) >> BCMA_CC_PPL_P2_SHIFT;
217
218 tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_M14_OFF);
219 div = (tmp >> ((m - 1) * BCMA_CC_PPL_MDIV_WIDTH)) &
220 BCMA_CC_PPL_MDIV_MASK;
221
222 tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_NM5_OFF);
223 ndiv = (tmp & BCMA_CC_PPL_NDIV_MASK) >> BCMA_CC_PPL_NDIV_SHIFT;
224
225 /* Do calculation in Mhz */
226 fc = bcma_pmu_alp_clock(cc) / 1000000;
227 fc = (p1 * ndiv * fc) / p2;
228
229 /* Return clock in Hertz */
230 return (fc / div) * 1000000;
231}
232
Hauke Mehrtens650cef382012-07-09 22:03:10 +0200233static u32 bcma_pmu_clock_bcm4706(struct bcma_drv_cc *cc, u32 pll0, u32 m)
234{
235 u32 tmp, ndiv, p1div, p2div;
236 u32 clock;
237
238 BUG_ON(!m || m > 4);
239
240 /* Get N, P1 and P2 dividers to determine CPU clock */
241 tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PMU6_4706_PROCPLL_OFF);
242 ndiv = (tmp & BCMA_CC_PMU6_4706_PROC_NDIV_INT_MASK)
243 >> BCMA_CC_PMU6_4706_PROC_NDIV_INT_SHIFT;
244 p1div = (tmp & BCMA_CC_PMU6_4706_PROC_P1DIV_MASK)
245 >> BCMA_CC_PMU6_4706_PROC_P1DIV_SHIFT;
246 p2div = (tmp & BCMA_CC_PMU6_4706_PROC_P2DIV_MASK)
247 >> BCMA_CC_PMU6_4706_PROC_P2DIV_SHIFT;
248
249 tmp = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
250 if (tmp & BCMA_CC_CHIPST_4706_PKG_OPTION)
251 /* Low cost bonding: Fixed reference clock 25MHz and m = 4 */
252 clock = (25000000 / 4) * ndiv * p2div / p1div;
253 else
254 /* Fixed reference clock 25MHz and m = 2 */
255 clock = (25000000 / 2) * ndiv * p2div / p1div;
256
257 if (m == BCMA_CC_PMU5_MAINPLL_SSB)
258 clock = clock / 4;
259
260 return clock;
261}
262
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200263/* query bus clock frequency for PMU-enabled chipcommon */
Hauke Mehrtens94f34572012-08-05 16:54:41 +0200264static u32 bcma_pmu_get_clockcontrol(struct bcma_drv_cc *cc)
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200265{
266 struct bcma_bus *bus = cc->core->bus;
267
268 switch (bus->chipinfo.id) {
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200269 case BCMA_CHIP_ID_BCM4716:
270 case BCMA_CHIP_ID_BCM4748:
271 case BCMA_CHIP_ID_BCM47162:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200272 return bcma_pmu_clock(cc, BCMA_CC_PMU4716_MAINPLL_PLL0,
273 BCMA_CC_PMU5_MAINPLL_SSB);
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200274 case BCMA_CHIP_ID_BCM5356:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200275 return bcma_pmu_clock(cc, BCMA_CC_PMU5356_MAINPLL_PLL0,
276 BCMA_CC_PMU5_MAINPLL_SSB);
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200277 case BCMA_CHIP_ID_BCM5357:
278 case BCMA_CHIP_ID_BCM4749:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200279 return bcma_pmu_clock(cc, BCMA_CC_PMU5357_MAINPLL_PLL0,
280 BCMA_CC_PMU5_MAINPLL_SSB);
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200281 case BCMA_CHIP_ID_BCM4706:
Hauke Mehrtens650cef382012-07-09 22:03:10 +0200282 return bcma_pmu_clock_bcm4706(cc, BCMA_CC_PMU4706_MAINPLL_PLL0,
283 BCMA_CC_PMU5_MAINPLL_SSB);
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200284 case BCMA_CHIP_ID_BCM53572:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200285 return 75000000;
286 default:
Rafał Miłecki3d9d8af2012-07-05 22:07:32 +0200287 bcma_warn(bus, "No backplane clock specified for %04X device, pmu rev. %d, using default %d Hz\n",
288 bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_HT_CLOCK);
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200289 }
290 return BCMA_CC_PMU_HT_CLOCK;
291}
292
293/* query cpu clock frequency for PMU-enabled chipcommon */
294u32 bcma_pmu_get_clockcpu(struct bcma_drv_cc *cc)
295{
296 struct bcma_bus *bus = cc->core->bus;
297
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200298 if (bus->chipinfo.id == BCMA_CHIP_ID_BCM53572)
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200299 return 300000000;
300
301 if (cc->pmu.rev >= 5) {
302 u32 pll;
303 switch (bus->chipinfo.id) {
Hauke Mehrtens650cef382012-07-09 22:03:10 +0200304 case BCMA_CHIP_ID_BCM4706:
305 return bcma_pmu_clock_bcm4706(cc,
306 BCMA_CC_PMU4706_MAINPLL_PLL0,
307 BCMA_CC_PMU5_MAINPLL_CPU);
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200308 case BCMA_CHIP_ID_BCM5356:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200309 pll = BCMA_CC_PMU5356_MAINPLL_PLL0;
310 break;
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200311 case BCMA_CHIP_ID_BCM5357:
312 case BCMA_CHIP_ID_BCM4749:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200313 pll = BCMA_CC_PMU5357_MAINPLL_PLL0;
314 break;
315 default:
316 pll = BCMA_CC_PMU4716_MAINPLL_PLL0;
317 break;
318 }
319
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200320 return bcma_pmu_clock(cc, pll, BCMA_CC_PMU5_MAINPLL_CPU);
321 }
322
323 return bcma_pmu_get_clockcontrol(cc);
324}
Hauke Mehrtensc586e102012-06-30 01:44:44 +0200325
326static void bcma_pmu_spuravoid_pll_write(struct bcma_drv_cc *cc, u32 offset,
327 u32 value)
328{
329 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
330 bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, value);
331}
332
333void bcma_pmu_spuravoid_pllupdate(struct bcma_drv_cc *cc, int spuravoid)
334{
335 u32 tmp = 0;
336 u8 phypll_offset = 0;
337 u8 bcm5357_bcm43236_p1div[] = {0x1, 0x5, 0x5};
338 u8 bcm5357_bcm43236_ndiv[] = {0x30, 0xf6, 0xfc};
339 struct bcma_bus *bus = cc->core->bus;
340
341 switch (bus->chipinfo.id) {
342 case BCMA_CHIP_ID_BCM5357:
343 case BCMA_CHIP_ID_BCM4749:
344 case BCMA_CHIP_ID_BCM53572:
345 /* 5357[ab]0, 43236[ab]0, and 6362b0 */
346
347 /* BCM5357 needs to touch PLL1_PLLCTL[02],
348 so offset PLL0_PLLCTL[02] by 6 */
349 phypll_offset = (bus->chipinfo.id == BCMA_CHIP_ID_BCM5357 ||
350 bus->chipinfo.id == BCMA_CHIP_ID_BCM4749 ||
351 bus->chipinfo.id == BCMA_CHIP_ID_BCM53572) ? 6 : 0;
352
353 /* RMW only the P1 divider */
354 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR,
355 BCMA_CC_PMU_PLL_CTL0 + phypll_offset);
356 tmp = bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
357 tmp &= (~(BCMA_CC_PMU1_PLL0_PC0_P1DIV_MASK));
358 tmp |= (bcm5357_bcm43236_p1div[spuravoid] << BCMA_CC_PMU1_PLL0_PC0_P1DIV_SHIFT);
359 bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, tmp);
360
361 /* RMW only the int feedback divider */
362 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR,
363 BCMA_CC_PMU_PLL_CTL2 + phypll_offset);
364 tmp = bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
365 tmp &= ~(BCMA_CC_PMU1_PLL0_PC2_NDIV_INT_MASK);
366 tmp |= (bcm5357_bcm43236_ndiv[spuravoid]) << BCMA_CC_PMU1_PLL0_PC2_NDIV_INT_SHIFT;
367 bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, tmp);
368
369 tmp = 1 << 10;
370 break;
371
372 case BCMA_CHIP_ID_BCM4331:
373 case BCMA_CHIP_ID_BCM43431:
374 if (spuravoid == 2) {
375 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
376 0x11500014);
377 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
378 0x0FC00a08);
379 } else if (spuravoid == 1) {
380 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
381 0x11500014);
382 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
383 0x0F600a08);
384 } else {
385 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
386 0x11100014);
387 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
388 0x03000a08);
389 }
390 tmp = 1 << 10;
391 break;
392
393 case BCMA_CHIP_ID_BCM43224:
394 case BCMA_CHIP_ID_BCM43225:
395 case BCMA_CHIP_ID_BCM43421:
396 if (spuravoid == 1) {
397 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
398 0x11500010);
399 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
400 0x000C0C06);
401 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
402 0x0F600a08);
403 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
404 0x00000000);
405 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
406 0x2001E920);
407 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
408 0x88888815);
409 } else {
410 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
411 0x11100010);
412 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
413 0x000c0c06);
414 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
415 0x03000a08);
416 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
417 0x00000000);
418 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
419 0x200005c0);
420 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
421 0x88888815);
422 }
423 tmp = 1 << 10;
424 break;
425
426 case BCMA_CHIP_ID_BCM4716:
427 case BCMA_CHIP_ID_BCM4748:
428 case BCMA_CHIP_ID_BCM47162:
429 if (spuravoid == 1) {
430 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
431 0x11500060);
432 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
433 0x080C0C06);
434 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
435 0x0F600000);
436 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
437 0x00000000);
438 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
439 0x2001E924);
440 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
441 0x88888815);
442 } else {
443 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
444 0x11100060);
445 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
446 0x080c0c06);
447 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
448 0x03000000);
449 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
450 0x00000000);
451 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
452 0x200005c0);
453 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
454 0x88888815);
455 }
456
457 tmp = 3 << 9;
458 break;
459
460 case BCMA_CHIP_ID_BCM43227:
461 case BCMA_CHIP_ID_BCM43228:
462 case BCMA_CHIP_ID_BCM43428:
463 /* LCNXN */
464 /* PLL Settings for spur avoidance on/off mode,
465 no on2 support for 43228A0 */
466 if (spuravoid == 1) {
467 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
468 0x01100014);
469 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
470 0x040C0C06);
471 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
472 0x03140A08);
473 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
474 0x00333333);
475 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
476 0x202C2820);
477 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
478 0x88888815);
479 } else {
480 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
481 0x11100014);
482 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
483 0x040c0c06);
484 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
485 0x03000a08);
486 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
487 0x00000000);
488 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
489 0x200005c0);
490 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
491 0x88888815);
492 }
493 tmp = 1 << 10;
494 break;
495 default:
Rafał Miłecki3d9d8af2012-07-05 22:07:32 +0200496 bcma_err(bus, "Unknown spuravoidance settings for chip 0x%04X, not changing PLL\n",
497 bus->chipinfo.id);
Hauke Mehrtensc586e102012-06-30 01:44:44 +0200498 break;
499 }
500
501 tmp |= bcma_cc_read32(cc, BCMA_CC_PMU_CTL);
502 bcma_cc_write32(cc, BCMA_CC_PMU_CTL, tmp);
503}
504EXPORT_SYMBOL_GPL(bcma_pmu_spuravoid_pllupdate);