blob: 586b7adb8e53b33799b5c21926cfa0a8810a9987 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01003
Ingo Molnare2780a62009-02-17 13:52:29 +01004#include <linux/cpumask.h>
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01005#include <linux/delay.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01006#include <linux/pm.h>
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01007
8#include <asm/alternative.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -07009#include <asm/cpufeature.h>
Ingo Molnare2780a62009-02-17 13:52:29 +010010#include <asm/processor.h>
11#include <asm/apicdef.h>
12#include <asm/atomic.h>
13#include <asm/fixmap.h>
14#include <asm/mpspec.h>
15#include <asm/system.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -070016#include <asm/msr.h>
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010017
18#define ARCH_APICTIMER_STOPS_ON_C3 1
19
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010020/*
21 * Debugging macros
22 */
23#define APIC_QUIET 0
24#define APIC_VERBOSE 1
25#define APIC_DEBUG 2
26
27/*
28 * Define the default level of output to be very little
29 * This can be turned up by using apic=verbose for more
30 * information and apic=debug for _lots_ of information.
31 * apic_verbosity is defined in apic.c
32 */
33#define apic_printk(v, s, a...) do { \
34 if ((v) <= apic_verbosity) \
35 printk(s, ##a); \
36 } while (0)
37
38
Ingo Molnar160d8da2009-02-11 11:27:39 +010039#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010040extern void generic_apic_probe(void);
Ingo Molnar160d8da2009-02-11 11:27:39 +010041#else
42static inline void generic_apic_probe(void)
43{
44}
45#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010046
47#ifdef CONFIG_X86_LOCAL_APIC
48
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +010049extern unsigned int apic_verbosity;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010050extern int local_apic_timer_c2_ok;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010051
Yinghai Lu3c999f12008-06-20 16:11:20 -070052extern int disable_apic;
Ingo Molnar0939e4f2009-01-28 17:16:25 +010053
54#ifdef CONFIG_SMP
55extern void __inquire_remote_apic(int apicid);
56#else /* CONFIG_SMP */
57static inline void __inquire_remote_apic(int apicid)
58{
59}
60#endif /* CONFIG_SMP */
61
62static inline void default_inquire_remote_apic(int apicid)
63{
64 if (apic_verbosity >= APIC_DEBUG)
65 __inquire_remote_apic(apicid);
66}
67
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010068/*
69 * Basic functions accessing APICs.
70 */
71#ifdef CONFIG_PARAVIRT
72#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +020073#else
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010074#define setup_boot_clock setup_boot_APIC_clock
75#define setup_secondary_clock setup_secondary_APIC_clock
Thomas Gleixner96a388d2007-10-11 11:20:03 +020076#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010077
Ravikiran G Thirumalai70511132009-03-23 23:14:29 -070078#ifdef CONFIG_X86_64
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070079extern int is_vsmp_box(void);
Yinghai Lu129d8bc2009-02-25 21:20:50 -080080#else
81static inline int is_vsmp_box(void)
82{
83 return 0;
84}
85#endif
Jaswinder Singh2b97df02008-07-23 17:13:14 +053086extern void xapic_wait_icr_idle(void);
87extern u32 safe_xapic_wait_icr_idle(void);
Jaswinder Singh2b97df02008-07-23 17:13:14 +053088extern void xapic_icr_write(u32, u32);
89extern int setup_profiling_timer(unsigned int);
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070090
Suresh Siddha1b374e42008-07-10 11:16:49 -070091static inline void native_apic_mem_write(u32 reg, u32 v)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010092{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +010093 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010094
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +010095 alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
96 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
97 ASM_OUTPUT2("0" (v), "m" (*addr)));
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010098}
99
Suresh Siddha1b374e42008-07-10 11:16:49 -0700100static inline u32 native_apic_mem_read(u32 reg)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100101{
102 return *((volatile u32 *)(APIC_BASE + reg));
103}
104
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800105extern void native_apic_wait_icr_idle(void);
106extern u32 native_safe_apic_wait_icr_idle(void);
107extern void native_apic_icr_write(u32 low, u32 id);
108extern u64 native_apic_icr_read(void);
109
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700110extern int x2apic_mode;
Fenghua Yub24696b2009-03-27 14:22:44 -0700111
Han, Weidongd0b03bd2009-04-03 17:15:50 +0800112#ifdef CONFIG_X86_X2APIC
Suresh Siddhace4e2402009-03-17 10:16:54 -0800113/*
114 * Make previous memory operations globally visible before
115 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
116 * mfence for this.
117 */
118static inline void x2apic_wrmsr_fence(void)
119{
120 asm volatile("mfence" : : : "memory");
121}
122
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700123static inline void native_apic_msr_write(u32 reg, u32 v)
124{
125 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
126 reg == APIC_LVR)
127 return;
128
129 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
130}
131
132static inline u32 native_apic_msr_read(u32 reg)
133{
134 u32 low, high;
135
136 if (reg == APIC_DFR)
137 return -1;
138
139 rdmsr(APIC_BASE_MSR + (reg >> 4), low, high);
140 return low;
141}
142
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800143static inline void native_x2apic_wait_icr_idle(void)
144{
145 /* no need to wait for icr idle in x2apic */
146 return;
147}
148
149static inline u32 native_safe_x2apic_wait_icr_idle(void)
150{
151 /* no need to wait for icr idle in x2apic */
152 return 0;
153}
154
155static inline void native_x2apic_icr_write(u32 low, u32 id)
156{
157 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
158}
159
160static inline u64 native_x2apic_icr_read(void)
161{
162 unsigned long val;
163
164 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
165 return val;
166}
167
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700168extern int x2apic_phys;
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700169extern void check_x2apic(void);
170extern void enable_x2apic(void);
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700171extern void x2apic_icr_write(u32 low, u32 id);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700172static inline int x2apic_enabled(void)
173{
174 int msr, msr2;
175
176 if (!cpu_has_x2apic)
177 return 0;
178
179 rdmsr(MSR_IA32_APICBASE, msr, msr2);
180 if (msr & X2APIC_ENABLE)
181 return 1;
182 return 0;
183}
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700184
185#define x2apic_supported() (cpu_has_x2apic)
Gleb Natapovce69a782009-07-20 15:24:17 +0300186static inline void x2apic_force_phys(void)
187{
188 x2apic_phys = 1;
189}
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700190#else
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800191static inline void check_x2apic(void)
192{
193}
194static inline void enable_x2apic(void)
195{
196}
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800197static inline int x2apic_enabled(void)
198{
199 return 0;
200}
Gleb Natapovce69a782009-07-20 15:24:17 +0300201static inline void x2apic_force_phys(void)
202{
203}
Suresh Siddhacf6567f2009-03-16 17:05:00 -0700204
Weidong Han93758232009-04-17 16:42:14 +0800205#define x2apic_preenabled 0
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700206#define x2apic_supported() 0
Yinghai Luc535b6a2008-07-11 18:41:54 -0700207#endif
Suresh Siddha1b374e42008-07-10 11:16:49 -0700208
Weidong Han93758232009-04-17 16:42:14 +0800209extern void enable_IR_x2apic(void);
210
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100211extern int get_physical_broadcast(void);
212
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400213extern void apic_disable(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100214extern int lapic_get_maxlvt(void);
215extern void clear_local_APIC(void);
216extern void connect_bsp_APIC(void);
217extern void disconnect_bsp_APIC(int virt_wire_setup);
218extern void disable_local_APIC(void);
219extern void lapic_shutdown(void);
220extern int verify_local_APIC(void);
221extern void cache_APIC_registers(void);
222extern void sync_Arb_IDs(void);
223extern void init_bsp_APIC(void);
224extern void setup_local_APIC(void);
Andi Kleen739f33b2008-01-30 13:30:40 +0100225extern void end_local_APIC_setup(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100226extern void init_apic_mappings(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100227extern void setup_boot_APIC_clock(void);
228extern void setup_secondary_APIC_clock(void);
229extern int APIC_init_uniprocessor(void);
Jan Beuliche9427102008-01-30 13:31:24 +0100230extern void enable_NMI_through_LVT0(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100231
232/*
233 * On 32bit this is mach-xxx local
234 */
235#ifdef CONFIG_X86_64
Yinghai Lu8643f9d2008-02-19 03:21:06 -0800236extern void early_init_lapic_mapping(void);
Alok Kataria8fbbc4b2008-07-01 11:43:34 -0700237extern int apic_is_clustered_box(void);
238#else
239static inline int apic_is_clustered_box(void)
240{
241 return 0;
242}
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100243#endif
244
Robert Richter7b83dae2008-01-30 13:30:40 +0100245extern u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask);
246extern u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100247
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100248
249#else /* !CONFIG_X86_LOCAL_APIC */
250static inline void lapic_shutdown(void) { }
251#define local_apic_timer_c2_ok 1
Yinghai Luf3294a32008-06-27 01:41:56 -0700252static inline void init_apic_mappings(void) { }
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100253static inline void disable_local_APIC(void) { }
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400254static inline void apic_disable(void) { }
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100255#endif /* !CONFIG_X86_LOCAL_APIC */
256
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100257#ifdef CONFIG_X86_64
258#define SET_APIC_ID(x) (apic->set_apic_id(x))
259#else
260
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100261#endif
262
Ingo Molnare2780a62009-02-17 13:52:29 +0100263/*
264 * Copyright 2004 James Cleverdon, IBM.
265 * Subject to the GNU Public License, v.2
266 *
267 * Generic APIC sub-arch data struct.
268 *
269 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
270 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
271 * James Cleverdon.
272 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100273struct apic {
Ingo Molnare2780a62009-02-17 13:52:29 +0100274 char *name;
275
276 int (*probe)(void);
277 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
278 int (*apic_id_registered)(void);
279
280 u32 irq_delivery_mode;
281 u32 irq_dest_mode;
282
283 const struct cpumask *(*target_cpus)(void);
284
285 int disable_esr;
286
287 int dest_logical;
288 unsigned long (*check_apicid_used)(physid_mask_t bitmap, int apicid);
289 unsigned long (*check_apicid_present)(int apicid);
290
291 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
292 void (*init_apic_ldr)(void);
293
294 physid_mask_t (*ioapic_phys_id_map)(physid_mask_t map);
295
296 void (*setup_apic_routing)(void);
297 int (*multi_timer_check)(int apic, int irq);
298 int (*apicid_to_node)(int logical_apicid);
299 int (*cpu_to_logical_apicid)(int cpu);
300 int (*cpu_present_to_apicid)(int mps_cpu);
301 physid_mask_t (*apicid_to_cpu_present)(int phys_apicid);
302 void (*setup_portio_remap)(void);
303 int (*check_phys_apicid_present)(int boot_cpu_physical_apicid);
304 void (*enable_apic_mode)(void);
305 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
306
307 /*
Ingo Molnarbe163a12009-02-17 16:28:46 +0100308 * When one of the next two hooks returns 1 the apic
Ingo Molnare2780a62009-02-17 13:52:29 +0100309 * is switched to this. Essentially they are additional
310 * probe functions:
311 */
312 int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
313
314 unsigned int (*get_apic_id)(unsigned long x);
315 unsigned long (*set_apic_id)(unsigned int id);
316 unsigned long apic_id_mask;
317
318 unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
319 unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
320 const struct cpumask *andmask);
321
322 /* ipi */
323 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
324 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
325 int vector);
326 void (*send_IPI_allbutself)(int vector);
327 void (*send_IPI_all)(int vector);
328 void (*send_IPI_self)(int vector);
329
330 /* wakeup_secondary_cpu */
Ingo Molnar1f5bcab2009-02-26 13:51:40 +0100331 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
Ingo Molnare2780a62009-02-17 13:52:29 +0100332
333 int trampoline_phys_low;
334 int trampoline_phys_high;
335
336 void (*wait_for_init_deassert)(atomic_t *deassert);
337 void (*smp_callin_clear_local_apic)(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100338 void (*inquire_remote_apic)(int apicid);
339
340 /* apic ops */
341 u32 (*read)(u32 reg);
342 void (*write)(u32 reg, u32 v);
343 u64 (*icr_read)(void);
344 void (*icr_write)(u32 low, u32 high);
345 void (*wait_icr_idle)(void);
346 u32 (*safe_wait_icr_idle)(void);
347};
348
Ingo Molnar0917c012009-02-26 12:47:40 +0100349/*
350 * Pointer to the local APIC driver in use on this system (there's
351 * always just one such driver in use - the kernel decides via an
352 * early probing process which one it picks - and then sticks to it):
353 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100354extern struct apic *apic;
Ingo Molnar0917c012009-02-26 12:47:40 +0100355
356/*
357 * APIC functionality to boot other CPUs - only used on SMP:
358 */
359#ifdef CONFIG_SMP
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800360extern atomic_t init_deasserted;
361extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
Ingo Molnar0917c012009-02-26 12:47:40 +0100362#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100363
364static inline u32 apic_read(u32 reg)
365{
366 return apic->read(reg);
367}
368
369static inline void apic_write(u32 reg, u32 val)
370{
371 apic->write(reg, val);
372}
373
374static inline u64 apic_icr_read(void)
375{
376 return apic->icr_read();
377}
378
379static inline void apic_icr_write(u32 low, u32 high)
380{
381 apic->icr_write(low, high);
382}
383
384static inline void apic_wait_icr_idle(void)
385{
386 apic->wait_icr_idle();
387}
388
389static inline u32 safe_apic_wait_icr_idle(void)
390{
391 return apic->safe_wait_icr_idle();
392}
393
394
395static inline void ack_APIC_irq(void)
396{
Ingo Molnarb2b35252009-03-05 15:15:44 +0100397#ifdef CONFIG_X86_LOCAL_APIC
Ingo Molnare2780a62009-02-17 13:52:29 +0100398 /*
399 * ack_APIC_irq() actually gets compiled as a single instruction
400 * ... yummie.
401 */
402
403 /* Docs say use 0 for future compatibility */
404 apic_write(APIC_EOI, 0);
Ingo Molnarb2b35252009-03-05 15:15:44 +0100405#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100406}
407
408static inline unsigned default_get_apic_id(unsigned long x)
409{
410 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
411
Andreas Herrmann42937e82009-06-08 15:55:09 +0200412 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
Ingo Molnare2780a62009-02-17 13:52:29 +0100413 return (x >> 24) & 0xFF;
414 else
415 return (x >> 24) & 0x0F;
416}
417
418/*
419 * Warm reset vector default position:
420 */
421#define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
422#define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
423
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800424#ifdef CONFIG_X86_64
Ingo Molnarbe163a12009-02-17 16:28:46 +0100425extern struct apic apic_flat;
426extern struct apic apic_physflat;
427extern struct apic apic_x2apic_cluster;
428extern struct apic apic_x2apic_phys;
Ingo Molnare2780a62009-02-17 13:52:29 +0100429extern int default_acpi_madt_oem_check(char *, char *);
430
431extern void apic_send_IPI_self(int vector);
432
Ingo Molnarbe163a12009-02-17 16:28:46 +0100433extern struct apic apic_x2apic_uv_x;
Ingo Molnare2780a62009-02-17 13:52:29 +0100434DECLARE_PER_CPU(int, x2apic_extra_bits);
435
436extern int default_cpu_present_to_apicid(int mps_cpu);
437extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
438#endif
439
440static inline void default_wait_for_init_deassert(atomic_t *deassert)
441{
442 while (!atomic_read(deassert))
443 cpu_relax();
444 return;
445}
446
447extern void generic_bigsmp_probe(void);
448
449
450#ifdef CONFIG_X86_LOCAL_APIC
451
452#include <asm/smp.h>
453
454#define APIC_DFR_VALUE (APIC_DFR_FLAT)
455
456static inline const struct cpumask *default_target_cpus(void)
457{
458#ifdef CONFIG_SMP
459 return cpu_online_mask;
460#else
461 return cpumask_of(0);
462#endif
463}
464
465DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
466
467
468static inline unsigned int read_apic_id(void)
469{
470 unsigned int reg;
471
472 reg = apic_read(APIC_ID);
473
474 return apic->get_apic_id(reg);
475}
476
477extern void default_setup_apic_routing(void);
478
479#ifdef CONFIG_X86_32
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +0530480
481extern struct apic apic_default;
482
Ingo Molnare2780a62009-02-17 13:52:29 +0100483/*
484 * Set up the logical destination ID.
485 *
486 * Intel recommends to set DFR, LDR and TPR before enabling
487 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
488 * document number 292116). So here it goes...
489 */
490extern void default_init_apic_ldr(void);
491
492static inline int default_apic_id_registered(void)
493{
494 return physid_isset(read_apic_id(), phys_cpu_present_map);
495}
496
Yinghai Luf56e5032009-03-24 14:16:30 -0700497static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
498{
499 return cpuid_apic >> index_msb;
500}
501
502extern int default_apicid_to_node(int logical_apicid);
503
504#endif
505
Ingo Molnare2780a62009-02-17 13:52:29 +0100506static inline unsigned int
507default_cpu_mask_to_apicid(const struct cpumask *cpumask)
508{
Yinghai Luf56e5032009-03-24 14:16:30 -0700509 return cpumask_bits(cpumask)[0] & APIC_ALL_CPUS;
Ingo Molnare2780a62009-02-17 13:52:29 +0100510}
511
512static inline unsigned int
513default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
514 const struct cpumask *andmask)
515{
516 unsigned long mask1 = cpumask_bits(cpumask)[0];
517 unsigned long mask2 = cpumask_bits(andmask)[0];
518 unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
519
520 return (unsigned int)(mask1 & mask2 & mask3);
521}
522
Ingo Molnare2780a62009-02-17 13:52:29 +0100523static inline unsigned long default_check_apicid_used(physid_mask_t bitmap, int apicid)
524{
525 return physid_isset(apicid, bitmap);
526}
527
528static inline unsigned long default_check_apicid_present(int bit)
529{
530 return physid_isset(bit, phys_cpu_present_map);
531}
532
533static inline physid_mask_t default_ioapic_phys_id_map(physid_mask_t phys_map)
534{
535 return phys_map;
536}
537
538/* Mapping from cpu number to logical apicid */
539static inline int default_cpu_to_logical_apicid(int cpu)
540{
541 return 1 << cpu;
542}
543
544static inline int __default_cpu_present_to_apicid(int mps_cpu)
545{
546 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
547 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
548 else
549 return BAD_APICID;
550}
551
552static inline int
553__default_check_phys_apicid_present(int boot_cpu_physical_apicid)
554{
555 return physid_isset(boot_cpu_physical_apicid, phys_cpu_present_map);
556}
557
558#ifdef CONFIG_X86_32
559static inline int default_cpu_present_to_apicid(int mps_cpu)
560{
561 return __default_cpu_present_to_apicid(mps_cpu);
562}
563
564static inline int
565default_check_phys_apicid_present(int boot_cpu_physical_apicid)
566{
567 return __default_check_phys_apicid_present(boot_cpu_physical_apicid);
568}
569#else
570extern int default_cpu_present_to_apicid(int mps_cpu);
571extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
572#endif
573
574static inline physid_mask_t default_apicid_to_cpu_present(int phys_apicid)
575{
576 return physid_mask_of_physid(phys_apicid);
577}
578
579#endif /* CONFIG_X86_LOCAL_APIC */
580
Ingo Molnar2f205bc2009-02-17 14:45:30 +0100581#ifdef CONFIG_X86_32
582extern u8 cpu_2_logical_apicid[NR_CPUS];
583#endif
584
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700585#endif /* _ASM_X86_APIC_H */