blob: 9910fe494744749e0f921759fad66b57b8f244f6 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include "drmP.h"
27#include "drm_crtc_helper.h"
28#include "radeon_drm.h"
29#include "radeon.h"
30#include "atom.h"
Michel Dänzer63ec0112011-03-22 16:30:23 -070031#include <linux/backlight.h>
32#ifdef CONFIG_PMAC_BACKLIGHT
33#include <asm/backlight.h>
34#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035
Dave Airlie4ce001a2009-08-13 16:32:14 +100036static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
37{
38 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
39 struct drm_encoder_helper_funcs *encoder_funcs;
40
41 encoder_funcs = encoder->helper_private;
42 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
43 radeon_encoder->active_device = 0;
44}
Jerome Glisse771fe6b2009-06-05 14:42:42 +020045
Michel Dänzer63ec0112011-03-22 16:30:23 -070046static void radeon_legacy_lvds_update(struct drm_encoder *encoder, int mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020047{
48 struct drm_device *dev = encoder->dev;
49 struct radeon_device *rdev = dev->dev_private;
50 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
51 uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
52 int panel_pwr_delay = 2000;
Alex Deucher3890ddf2010-01-12 11:16:57 -050053 bool is_mac = false;
Michel Dänzer63ec0112011-03-22 16:30:23 -070054 uint8_t backlight_level;
Dave Airlied9fdaaf2010-08-02 10:42:55 +100055 DRM_DEBUG_KMS("\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +020056
Michel Dänzer63ec0112011-03-22 16:30:23 -070057 lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
58 backlight_level = (lvds_gen_cntl >> RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
59
Jerome Glisse771fe6b2009-06-05 14:42:42 +020060 if (radeon_encoder->enc_priv) {
61 if (rdev->is_atom_bios) {
62 struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
63 panel_pwr_delay = lvds->panel_pwr_delay;
Michel Dänzer63ec0112011-03-22 16:30:23 -070064 if (lvds->bl_dev)
65 backlight_level = lvds->backlight_level;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020066 } else {
67 struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
68 panel_pwr_delay = lvds->panel_pwr_delay;
Michel Dänzer63ec0112011-03-22 16:30:23 -070069 if (lvds->bl_dev)
70 backlight_level = lvds->backlight_level;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020071 }
72 }
73
Alex Deucher3890ddf2010-01-12 11:16:57 -050074 /* macs (and possibly some x86 oem systems?) wire up LVDS strangely
75 * Taken from radeonfb.
76 */
77 if ((rdev->mode_info.connector_table == CT_IBOOK) ||
78 (rdev->mode_info.connector_table == CT_POWERBOOK_EXTERNAL) ||
79 (rdev->mode_info.connector_table == CT_POWERBOOK_INTERNAL) ||
80 (rdev->mode_info.connector_table == CT_POWERBOOK_VGA))
81 is_mac = true;
82
Jerome Glisse771fe6b2009-06-05 14:42:42 +020083 switch (mode) {
84 case DRM_MODE_DPMS_ON:
85 disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
86 disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
87 WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
88 lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
89 lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
90 WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
Arnd Bergmann4de833c2012-04-05 12:58:22 -060091 mdelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020092
93 lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
94 lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
95 WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
96
Michel Dänzer63ec0112011-03-22 16:30:23 -070097 lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS |
98 RADEON_LVDS_BL_MOD_LEVEL_MASK);
99 lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN |
100 RADEON_LVDS_DIGON | RADEON_LVDS_BLON |
101 (backlight_level << RADEON_LVDS_BL_MOD_LEVEL_SHIFT));
Alex Deucher3890ddf2010-01-12 11:16:57 -0500102 if (is_mac)
103 lvds_gen_cntl |= RADEON_LVDS_BL_MOD_EN;
Arnd Bergmann4de833c2012-04-05 12:58:22 -0600104 mdelay(panel_pwr_delay);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105 WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
106 break;
107 case DRM_MODE_DPMS_STANDBY:
108 case DRM_MODE_DPMS_SUSPEND:
109 case DRM_MODE_DPMS_OFF:
110 pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
111 WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112 lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
Alex Deucher3890ddf2010-01-12 11:16:57 -0500113 if (is_mac) {
114 lvds_gen_cntl &= ~RADEON_LVDS_BL_MOD_EN;
115 WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
116 lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_EN);
117 } else {
118 WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
119 lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
120 }
Arnd Bergmann4de833c2012-04-05 12:58:22 -0600121 mdelay(panel_pwr_delay);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200122 WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
123 WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
Arnd Bergmann4de833c2012-04-05 12:58:22 -0600124 mdelay(panel_pwr_delay);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200125 break;
126 }
127
128 if (rdev->is_atom_bios)
129 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
130 else
131 radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100132
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200133}
134
Michel Dänzer63ec0112011-03-22 16:30:23 -0700135static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
136{
137 struct radeon_device *rdev = encoder->dev->dev_private;
138 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
139 DRM_DEBUG("\n");
140
141 if (radeon_encoder->enc_priv) {
142 if (rdev->is_atom_bios) {
143 struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
144 lvds->dpms_mode = mode;
145 } else {
146 struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
147 lvds->dpms_mode = mode;
148 }
149 }
150
151 radeon_legacy_lvds_update(encoder, mode);
152}
153
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
155{
156 struct radeon_device *rdev = encoder->dev->dev_private;
157
158 if (rdev->is_atom_bios)
159 radeon_atom_output_lock(encoder, true);
160 else
161 radeon_combios_output_lock(encoder, true);
162 radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
163}
164
165static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
166{
167 struct radeon_device *rdev = encoder->dev->dev_private;
168
169 radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
170 if (rdev->is_atom_bios)
171 radeon_atom_output_lock(encoder, false);
172 else
173 radeon_combios_output_lock(encoder, false);
174}
175
176static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
177 struct drm_display_mode *mode,
178 struct drm_display_mode *adjusted_mode)
179{
180 struct drm_device *dev = encoder->dev;
181 struct radeon_device *rdev = dev->dev_private;
182 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
183 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
184 uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
185
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000186 DRM_DEBUG_KMS("\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200187
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200188 lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
189 lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
190
191 lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
Alex Deucher32f48ff2009-11-30 01:54:16 -0500192 if (rdev->is_atom_bios) {
193 /* LVDS_GEN_CNTL parameters are computed in LVDSEncoderControl
194 * need to call that on resume to set up the reg properly.
195 */
196 radeon_encoder->pixel_clock = adjusted_mode->clock;
197 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
198 lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
199 } else {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200200 struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
201 if (lvds) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000202 DRM_DEBUG_KMS("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200203 lvds_gen_cntl = lvds->lvds_gen_cntl;
204 lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
205 (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
206 lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
207 (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
208 } else
209 lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
Alex Deucher32f48ff2009-11-30 01:54:16 -0500210 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211 lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
212 lvds_gen_cntl &= ~(RADEON_LVDS_ON |
213 RADEON_LVDS_BLON |
214 RADEON_LVDS_EN |
215 RADEON_LVDS_RST_FM);
216
217 if (ASIC_IS_R300(rdev))
218 lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
219
220 if (radeon_crtc->crtc_id == 0) {
221 if (ASIC_IS_R300(rdev)) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200222 if (radeon_encoder->rmx_type != RMX_OFF)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223 lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
224 } else
225 lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
226 } else {
227 if (ASIC_IS_R300(rdev))
228 lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
229 else
230 lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
231 }
232
233 WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
234 WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
235 WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
236
237 if (rdev->family == CHIP_RV410)
238 WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
239
240 if (rdev->is_atom_bios)
241 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
242 else
243 radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
244}
245
Alex Deucher80297e82009-11-12 14:55:14 -0500246static bool radeon_legacy_mode_fixup(struct drm_encoder *encoder,
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200247 const struct drm_display_mode *mode,
Alex Deucher80297e82009-11-12 14:55:14 -0500248 struct drm_display_mode *adjusted_mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249{
250 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
251
Alex Deucher8c2a6d72009-10-14 02:00:42 -0400252 /* set the active encoder to connector routing */
253 radeon_encoder_set_active_device(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200254 drm_mode_set_crtcinfo(adjusted_mode, 0);
255
Alex Deucher80297e82009-11-12 14:55:14 -0500256 /* get the native mode for LVDS */
Alex Deucher35153872010-04-30 12:00:44 -0400257 if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
258 radeon_panel_mode_fixup(encoder, adjusted_mode);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200259
260 return true;
261}
262
263static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
264 .dpms = radeon_legacy_lvds_dpms,
Alex Deucher80297e82009-11-12 14:55:14 -0500265 .mode_fixup = radeon_legacy_mode_fixup,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200266 .prepare = radeon_legacy_lvds_prepare,
267 .mode_set = radeon_legacy_lvds_mode_set,
268 .commit = radeon_legacy_lvds_commit,
Dave Airlie4ce001a2009-08-13 16:32:14 +1000269 .disable = radeon_legacy_encoder_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270};
271
Michel Dänzer88a2b752011-04-07 16:20:49 +0200272#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
Michel Dänzer63ec0112011-03-22 16:30:23 -0700273
Michel Dänzer63ec0112011-03-22 16:30:23 -0700274static uint8_t radeon_legacy_lvds_level(struct backlight_device *bd)
275{
276 struct radeon_backlight_privdata *pdata = bl_get_data(bd);
277 uint8_t level;
278
279 /* Convert brightness to hardware level */
280 if (bd->props.brightness < 0)
281 level = 0;
Alex Deucher91030882012-07-26 11:05:22 -0400282 else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
283 level = RADEON_MAX_BL_LEVEL;
Michel Dänzer63ec0112011-03-22 16:30:23 -0700284 else
285 level = bd->props.brightness;
286
287 if (pdata->negative)
Alex Deucher91030882012-07-26 11:05:22 -0400288 level = RADEON_MAX_BL_LEVEL - level;
Michel Dänzer63ec0112011-03-22 16:30:23 -0700289
290 return level;
291}
292
293static int radeon_legacy_backlight_update_status(struct backlight_device *bd)
294{
295 struct radeon_backlight_privdata *pdata = bl_get_data(bd);
296 struct radeon_encoder *radeon_encoder = pdata->encoder;
297 struct drm_device *dev = radeon_encoder->base.dev;
298 struct radeon_device *rdev = dev->dev_private;
299 int dpms_mode = DRM_MODE_DPMS_ON;
300
301 if (radeon_encoder->enc_priv) {
302 if (rdev->is_atom_bios) {
303 struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
304 dpms_mode = lvds->dpms_mode;
305 lvds->backlight_level = radeon_legacy_lvds_level(bd);
306 } else {
307 struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
308 dpms_mode = lvds->dpms_mode;
309 lvds->backlight_level = radeon_legacy_lvds_level(bd);
310 }
311 }
312
313 if (bd->props.brightness > 0)
314 radeon_legacy_lvds_update(&radeon_encoder->base, dpms_mode);
315 else
316 radeon_legacy_lvds_update(&radeon_encoder->base, DRM_MODE_DPMS_OFF);
317
318 return 0;
319}
320
321static int radeon_legacy_backlight_get_brightness(struct backlight_device *bd)
322{
323 struct radeon_backlight_privdata *pdata = bl_get_data(bd);
324 struct radeon_encoder *radeon_encoder = pdata->encoder;
325 struct drm_device *dev = radeon_encoder->base.dev;
326 struct radeon_device *rdev = dev->dev_private;
327 uint8_t backlight_level;
328
329 backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
330 RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
331
Alex Deucher91030882012-07-26 11:05:22 -0400332 return pdata->negative ? RADEON_MAX_BL_LEVEL - backlight_level : backlight_level;
Michel Dänzer63ec0112011-03-22 16:30:23 -0700333}
334
335static const struct backlight_ops radeon_backlight_ops = {
336 .get_brightness = radeon_legacy_backlight_get_brightness,
337 .update_status = radeon_legacy_backlight_update_status,
338};
339
340void radeon_legacy_backlight_init(struct radeon_encoder *radeon_encoder,
341 struct drm_connector *drm_connector)
342{
343 struct drm_device *dev = radeon_encoder->base.dev;
344 struct radeon_device *rdev = dev->dev_private;
345 struct backlight_device *bd;
346 struct backlight_properties props;
347 struct radeon_backlight_privdata *pdata;
348 uint8_t backlight_level;
349
350 if (!radeon_encoder->enc_priv)
351 return;
352
353#ifdef CONFIG_PMAC_BACKLIGHT
354 if (!pmac_has_backlight_type("ati") &&
355 !pmac_has_backlight_type("mnca"))
356 return;
357#endif
358
359 pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
360 if (!pdata) {
361 DRM_ERROR("Memory allocation failed\n");
362 goto error;
363 }
364
Corentin Charyaf437cf2012-05-22 10:29:46 +0100365 memset(&props, 0, sizeof(props));
Alex Deucher91030882012-07-26 11:05:22 -0400366 props.max_brightness = RADEON_MAX_BL_LEVEL;
Michel Dänzer63ec0112011-03-22 16:30:23 -0700367 props.type = BACKLIGHT_RAW;
368 bd = backlight_device_register("radeon_bl", &drm_connector->kdev,
369 pdata, &radeon_backlight_ops, &props);
370 if (IS_ERR(bd)) {
371 DRM_ERROR("Backlight registration failed\n");
372 goto error;
373 }
374
375 pdata->encoder = radeon_encoder;
376
377 backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
378 RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
379
380 /* First, try to detect backlight level sense based on the assumption
381 * that firmware set it up at full brightness
382 */
383 if (backlight_level == 0)
384 pdata->negative = true;
385 else if (backlight_level == 0xff)
386 pdata->negative = false;
387 else {
388 /* XXX hack... maybe some day we can figure out in what direction
389 * backlight should work on a given panel?
390 */
391 pdata->negative = (rdev->family != CHIP_RV200 &&
392 rdev->family != CHIP_RV250 &&
393 rdev->family != CHIP_RV280 &&
394 rdev->family != CHIP_RV350);
395
396#ifdef CONFIG_PMAC_BACKLIGHT
397 pdata->negative = (pdata->negative ||
398 of_machine_is_compatible("PowerBook4,3") ||
399 of_machine_is_compatible("PowerBook6,3") ||
400 of_machine_is_compatible("PowerBook6,5"));
401#endif
402 }
403
404 if (rdev->is_atom_bios) {
405 struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
406 lvds->bl_dev = bd;
407 } else {
408 struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
409 lvds->bl_dev = bd;
410 }
411
412 bd->props.brightness = radeon_legacy_backlight_get_brightness(bd);
413 bd->props.power = FB_BLANK_UNBLANK;
414 backlight_update_status(bd);
415
416 DRM_INFO("radeon legacy LVDS backlight initialized\n");
417
418 return;
419
420error:
421 kfree(pdata);
422 return;
423}
424
425static void radeon_legacy_backlight_exit(struct radeon_encoder *radeon_encoder)
426{
427 struct drm_device *dev = radeon_encoder->base.dev;
428 struct radeon_device *rdev = dev->dev_private;
429 struct backlight_device *bd = NULL;
430
431 if (!radeon_encoder->enc_priv)
432 return;
433
434 if (rdev->is_atom_bios) {
435 struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
436 bd = lvds->bl_dev;
437 lvds->bl_dev = NULL;
438 } else {
439 struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
440 bd = lvds->bl_dev;
441 lvds->bl_dev = NULL;
442 }
443
444 if (bd) {
Alex Deucher91030882012-07-26 11:05:22 -0400445 struct radeon_backlight_privdata *pdata;
Michel Dänzer63ec0112011-03-22 16:30:23 -0700446
447 pdata = bl_get_data(bd);
448 backlight_device_unregister(bd);
449 kfree(pdata);
450
451 DRM_INFO("radeon legacy LVDS backlight unloaded\n");
452 }
453}
454
455#else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
456
457void radeon_legacy_backlight_init(struct radeon_encoder *encoder)
458{
459}
460
461static void radeon_legacy_backlight_exit(struct radeon_encoder *encoder)
462{
463}
464
465#endif
466
467
468static void radeon_lvds_enc_destroy(struct drm_encoder *encoder)
469{
470 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
471
472 if (radeon_encoder->enc_priv) {
473 radeon_legacy_backlight_exit(radeon_encoder);
474 kfree(radeon_encoder->enc_priv);
475 }
476 drm_encoder_cleanup(encoder);
477 kfree(radeon_encoder);
478}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200479
480static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
Michel Dänzer63ec0112011-03-22 16:30:23 -0700481 .destroy = radeon_lvds_enc_destroy,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200482};
483
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200484static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
485{
486 struct drm_device *dev = encoder->dev;
487 struct radeon_device *rdev = dev->dev_private;
488 uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
489 uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
490 uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
491
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000492 DRM_DEBUG_KMS("\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200493
494 switch (mode) {
495 case DRM_MODE_DPMS_ON:
496 crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
497 dac_cntl &= ~RADEON_DAC_PDWN;
498 dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
499 RADEON_DAC_PDWN_G |
500 RADEON_DAC_PDWN_B);
501 break;
502 case DRM_MODE_DPMS_STANDBY:
503 case DRM_MODE_DPMS_SUSPEND:
504 case DRM_MODE_DPMS_OFF:
505 crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
506 dac_cntl |= RADEON_DAC_PDWN;
507 dac_macro_cntl |= (RADEON_DAC_PDWN_R |
508 RADEON_DAC_PDWN_G |
509 RADEON_DAC_PDWN_B);
510 break;
511 }
512
513 WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
514 WREG32(RADEON_DAC_CNTL, dac_cntl);
515 WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
516
517 if (rdev->is_atom_bios)
518 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
519 else
520 radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100521
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200522}
523
524static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
525{
526 struct radeon_device *rdev = encoder->dev->dev_private;
527
528 if (rdev->is_atom_bios)
529 radeon_atom_output_lock(encoder, true);
530 else
531 radeon_combios_output_lock(encoder, true);
532 radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
533}
534
535static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
536{
537 struct radeon_device *rdev = encoder->dev->dev_private;
538
539 radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
540
541 if (rdev->is_atom_bios)
542 radeon_atom_output_lock(encoder, false);
543 else
544 radeon_combios_output_lock(encoder, false);
545}
546
547static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
548 struct drm_display_mode *mode,
549 struct drm_display_mode *adjusted_mode)
550{
551 struct drm_device *dev = encoder->dev;
552 struct radeon_device *rdev = dev->dev_private;
553 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
554 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
555 uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
556
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000557 DRM_DEBUG_KMS("\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200558
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200559 if (radeon_crtc->crtc_id == 0) {
560 if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
561 disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
562 ~(RADEON_DISP_DAC_SOURCE_MASK);
563 WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
564 } else {
565 dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
566 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
567 }
568 } else {
569 if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
570 disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
571 ~(RADEON_DISP_DAC_SOURCE_MASK);
572 disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
573 WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
574 } else {
575 dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
576 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
577 }
578 }
579
580 dac_cntl = (RADEON_DAC_MASK_ALL |
581 RADEON_DAC_VGA_ADR_EN |
582 /* TODO 6-bits */
583 RADEON_DAC_8BIT_EN);
584
585 WREG32_P(RADEON_DAC_CNTL,
586 dac_cntl,
587 RADEON_DAC_RANGE_CNTL |
588 RADEON_DAC_BLANKING);
589
590 if (radeon_encoder->enc_priv) {
591 struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
592 dac_macro_cntl = p_dac->ps2_pdac_adj;
593 } else
594 dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
595 dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
596 WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
597
598 if (rdev->is_atom_bios)
599 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
600 else
601 radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
602}
603
604static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
605 struct drm_connector *connector)
606{
607 struct drm_device *dev = encoder->dev;
608 struct radeon_device *rdev = dev->dev_private;
609 uint32_t vclk_ecp_cntl, crtc_ext_cntl;
610 uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
611 enum drm_connector_status found = connector_status_disconnected;
612 bool color = true;
613
614 /* save the regs we need */
615 vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
616 crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
617 dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
618 dac_cntl = RREG32(RADEON_DAC_CNTL);
619 dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
620
621 tmp = vclk_ecp_cntl &
622 ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
623 WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
624
625 tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
626 WREG32(RADEON_CRTC_EXT_CNTL, tmp);
627
628 tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
629 RADEON_DAC_FORCE_DATA_EN;
630
631 if (color)
632 tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
633 else
634 tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
635
636 if (ASIC_IS_R300(rdev))
637 tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
638 else
639 tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
640
641 WREG32(RADEON_DAC_EXT_CNTL, tmp);
642
643 tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
644 tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
645 WREG32(RADEON_DAC_CNTL, tmp);
646
647 tmp &= ~(RADEON_DAC_PDWN_R |
648 RADEON_DAC_PDWN_G |
649 RADEON_DAC_PDWN_B);
650
651 WREG32(RADEON_DAC_MACRO_CNTL, tmp);
652
Arnd Bergmann4de833c2012-04-05 12:58:22 -0600653 mdelay(2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200654
655 if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
656 found = connector_status_connected;
657
658 /* restore the regs we used */
659 WREG32(RADEON_DAC_CNTL, dac_cntl);
660 WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
661 WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
662 WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
663 WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
664
665 return found;
666}
667
668static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
669 .dpms = radeon_legacy_primary_dac_dpms,
Alex Deucher80297e82009-11-12 14:55:14 -0500670 .mode_fixup = radeon_legacy_mode_fixup,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200671 .prepare = radeon_legacy_primary_dac_prepare,
672 .mode_set = radeon_legacy_primary_dac_mode_set,
673 .commit = radeon_legacy_primary_dac_commit,
674 .detect = radeon_legacy_primary_dac_detect,
Dave Airlie4ce001a2009-08-13 16:32:14 +1000675 .disable = radeon_legacy_encoder_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200676};
677
678
679static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
680 .destroy = radeon_enc_destroy,
681};
682
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200683static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
684{
685 struct drm_device *dev = encoder->dev;
686 struct radeon_device *rdev = dev->dev_private;
687 uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000688 DRM_DEBUG_KMS("\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200689
690 switch (mode) {
691 case DRM_MODE_DPMS_ON:
692 fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
693 break;
694 case DRM_MODE_DPMS_STANDBY:
695 case DRM_MODE_DPMS_SUSPEND:
696 case DRM_MODE_DPMS_OFF:
697 fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
698 break;
699 }
700
701 WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
702
703 if (rdev->is_atom_bios)
704 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
705 else
706 radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100707
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200708}
709
710static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
711{
712 struct radeon_device *rdev = encoder->dev->dev_private;
713
714 if (rdev->is_atom_bios)
715 radeon_atom_output_lock(encoder, true);
716 else
717 radeon_combios_output_lock(encoder, true);
718 radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
719}
720
721static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
722{
723 struct radeon_device *rdev = encoder->dev->dev_private;
724
725 radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
726
727 if (rdev->is_atom_bios)
728 radeon_atom_output_lock(encoder, true);
729 else
730 radeon_combios_output_lock(encoder, true);
731}
732
733static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
734 struct drm_display_mode *mode,
735 struct drm_display_mode *adjusted_mode)
736{
737 struct drm_device *dev = encoder->dev;
738 struct radeon_device *rdev = dev->dev_private;
739 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
740 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
741 uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
742 int i;
743
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000744 DRM_DEBUG_KMS("\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200745
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200746 tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
747 tmp &= 0xfffff;
748 if (rdev->family == CHIP_RV280) {
749 /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
750 tmp ^= (1 << 22);
751 tmds_pll_cntl ^= (1 << 22);
752 }
753
754 if (radeon_encoder->enc_priv) {
755 struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
756
757 for (i = 0; i < 4; i++) {
758 if (tmds->tmds_pll[i].freq == 0)
759 break;
760 if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
761 tmp = tmds->tmds_pll[i].value ;
762 break;
763 }
764 }
765 }
766
767 if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
768 if (tmp & 0xfff00000)
769 tmds_pll_cntl = tmp;
770 else {
771 tmds_pll_cntl &= 0xfff00000;
772 tmds_pll_cntl |= tmp;
773 }
774 } else
775 tmds_pll_cntl = tmp;
776
777 tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
778 ~(RADEON_TMDS_TRANSMITTER_PLLRST);
779
780 if (rdev->family == CHIP_R200 ||
781 rdev->family == CHIP_R100 ||
782 ASIC_IS_R300(rdev))
783 tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
784 else /* RV chips got this bit reversed */
785 tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
786
787 fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
788 (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
789 RADEON_FP_CRTC_DONT_SHADOW_HEND));
790
791 fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
792
Alex Deucher1b4d7d72009-10-15 01:33:35 -0400793 fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
794 RADEON_FP_DFP_SYNC_SEL |
795 RADEON_FP_CRT_SYNC_SEL |
796 RADEON_FP_CRTC_LOCK_8DOT |
797 RADEON_FP_USE_SHADOW_EN |
798 RADEON_FP_CRTC_USE_SHADOW_VEND |
799 RADEON_FP_CRT_SYNC_ALT);
800
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200801 if (1) /* FIXME rgbBits == 8 */
802 fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
803 else
804 fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
805
806 if (radeon_crtc->crtc_id == 0) {
807 if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
808 fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
Jerome Glissec93bb852009-07-13 21:04:08 +0200809 if (radeon_encoder->rmx_type != RMX_OFF)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200810 fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
811 else
812 fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
813 } else
Alex Deucher1b4d7d72009-10-15 01:33:35 -0400814 fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200815 } else {
816 if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
817 fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
818 fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
819 } else
820 fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
821 }
822
823 WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
824 WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
825 WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
826
827 if (rdev->is_atom_bios)
828 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
829 else
830 radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
831}
832
833static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
834 .dpms = radeon_legacy_tmds_int_dpms,
Alex Deucher80297e82009-11-12 14:55:14 -0500835 .mode_fixup = radeon_legacy_mode_fixup,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200836 .prepare = radeon_legacy_tmds_int_prepare,
837 .mode_set = radeon_legacy_tmds_int_mode_set,
838 .commit = radeon_legacy_tmds_int_commit,
Dave Airlie4ce001a2009-08-13 16:32:14 +1000839 .disable = radeon_legacy_encoder_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200840};
841
842
843static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
844 .destroy = radeon_enc_destroy,
845};
846
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200847static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
848{
849 struct drm_device *dev = encoder->dev;
850 struct radeon_device *rdev = dev->dev_private;
851 uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000852 DRM_DEBUG_KMS("\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200853
854 switch (mode) {
855 case DRM_MODE_DPMS_ON:
856 fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
857 fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
858 break;
859 case DRM_MODE_DPMS_STANDBY:
860 case DRM_MODE_DPMS_SUSPEND:
861 case DRM_MODE_DPMS_OFF:
862 fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
863 fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
864 break;
865 }
866
867 WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
868
869 if (rdev->is_atom_bios)
870 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
871 else
872 radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100873
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200874}
875
876static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
877{
878 struct radeon_device *rdev = encoder->dev->dev_private;
879
880 if (rdev->is_atom_bios)
881 radeon_atom_output_lock(encoder, true);
882 else
883 radeon_combios_output_lock(encoder, true);
884 radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
885}
886
887static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
888{
889 struct radeon_device *rdev = encoder->dev->dev_private;
890 radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
891
892 if (rdev->is_atom_bios)
893 radeon_atom_output_lock(encoder, false);
894 else
895 radeon_combios_output_lock(encoder, false);
896}
897
898static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
899 struct drm_display_mode *mode,
900 struct drm_display_mode *adjusted_mode)
901{
902 struct drm_device *dev = encoder->dev;
903 struct radeon_device *rdev = dev->dev_private;
904 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
905 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
906 uint32_t fp2_gen_cntl;
907
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000908 DRM_DEBUG_KMS("\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200909
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200910 if (rdev->is_atom_bios) {
911 radeon_encoder->pixel_clock = adjusted_mode->clock;
Alex Deucher99999aa2010-11-16 12:09:41 -0500912 atombios_dvo_setup(encoder, ATOM_ENABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200913 fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
914 } else {
915 fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
916
917 if (1) /* FIXME rgbBits == 8 */
918 fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
919 else
920 fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
921
922 fp2_gen_cntl &= ~(RADEON_FP2_ON |
923 RADEON_FP2_DVO_EN |
924 RADEON_FP2_DVO_RATE_SEL_SDR);
925
926 /* XXX: these are oem specific */
927 if (ASIC_IS_R300(rdev)) {
928 if ((dev->pdev->device == 0x4850) &&
929 (dev->pdev->subsystem_vendor == 0x1028) &&
930 (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
931 fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
932 else
933 fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
934
935 /*if (mode->clock > 165000)
936 fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
937 }
Alex Deucherfcec5702009-11-10 21:25:07 -0500938 if (!radeon_combios_external_tmds_setup(encoder))
939 radeon_external_tmds_setup(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200940 }
941
942 if (radeon_crtc->crtc_id == 0) {
943 if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
944 fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
Jerome Glissec93bb852009-07-13 21:04:08 +0200945 if (radeon_encoder->rmx_type != RMX_OFF)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200946 fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
947 else
948 fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
949 } else
950 fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
951 } else {
952 if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
953 fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
954 fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
955 } else
956 fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
957 }
958
959 WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
960
961 if (rdev->is_atom_bios)
962 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
963 else
964 radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
965}
966
Alex Deucherfcec5702009-11-10 21:25:07 -0500967static void radeon_ext_tmds_enc_destroy(struct drm_encoder *encoder)
968{
969 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
970 struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv;
971 if (tmds) {
972 if (tmds->i2c_bus)
973 radeon_i2c_destroy(tmds->i2c_bus);
974 }
975 kfree(radeon_encoder->enc_priv);
976 drm_encoder_cleanup(encoder);
977 kfree(radeon_encoder);
978}
979
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200980static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
981 .dpms = radeon_legacy_tmds_ext_dpms,
Alex Deucher80297e82009-11-12 14:55:14 -0500982 .mode_fixup = radeon_legacy_mode_fixup,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200983 .prepare = radeon_legacy_tmds_ext_prepare,
984 .mode_set = radeon_legacy_tmds_ext_mode_set,
985 .commit = radeon_legacy_tmds_ext_commit,
Dave Airlie4ce001a2009-08-13 16:32:14 +1000986 .disable = radeon_legacy_encoder_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200987};
988
989
990static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
Alex Deucherfcec5702009-11-10 21:25:07 -0500991 .destroy = radeon_ext_tmds_enc_destroy,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200992};
993
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200994static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
995{
996 struct drm_device *dev = encoder->dev;
997 struct radeon_device *rdev = dev->dev_private;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000998 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200999 uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001000 uint32_t tv_master_cntl = 0;
1001 bool is_tv;
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001002 DRM_DEBUG_KMS("\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001003
Dave Airlie4ce001a2009-08-13 16:32:14 +10001004 is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
1005
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001006 if (rdev->family == CHIP_R200)
1007 fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
1008 else {
Dave Airlie4ce001a2009-08-13 16:32:14 +10001009 if (is_tv)
1010 tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
1011 else
1012 crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001013 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
1014 }
1015
1016 switch (mode) {
1017 case DRM_MODE_DPMS_ON:
1018 if (rdev->family == CHIP_R200) {
1019 fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
1020 } else {
Dave Airlie4ce001a2009-08-13 16:32:14 +10001021 if (is_tv)
1022 tv_master_cntl |= RADEON_TV_ON;
1023 else
1024 crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
1025
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001026 if (rdev->family == CHIP_R420 ||
Dave Airlie4ce001a2009-08-13 16:32:14 +10001027 rdev->family == CHIP_R423 ||
1028 rdev->family == CHIP_RV410)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001029 tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
Dave Airlie4ce001a2009-08-13 16:32:14 +10001030 R420_TV_DAC_GDACPD |
1031 R420_TV_DAC_BDACPD |
1032 RADEON_TV_DAC_BGSLEEP);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001033 else
1034 tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
Dave Airlie4ce001a2009-08-13 16:32:14 +10001035 RADEON_TV_DAC_GDACPD |
1036 RADEON_TV_DAC_BDACPD |
1037 RADEON_TV_DAC_BGSLEEP);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001038 }
1039 break;
1040 case DRM_MODE_DPMS_STANDBY:
1041 case DRM_MODE_DPMS_SUSPEND:
1042 case DRM_MODE_DPMS_OFF:
1043 if (rdev->family == CHIP_R200)
1044 fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
1045 else {
Dave Airlie4ce001a2009-08-13 16:32:14 +10001046 if (is_tv)
1047 tv_master_cntl &= ~RADEON_TV_ON;
1048 else
1049 crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
1050
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001051 if (rdev->family == CHIP_R420 ||
Alex Deucher77416182010-04-06 00:05:46 -04001052 rdev->family == CHIP_R423 ||
1053 rdev->family == CHIP_RV410)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001054 tv_dac_cntl |= (R420_TV_DAC_RDACPD |
1055 R420_TV_DAC_GDACPD |
1056 R420_TV_DAC_BDACPD |
1057 RADEON_TV_DAC_BGSLEEP);
1058 else
1059 tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
1060 RADEON_TV_DAC_GDACPD |
1061 RADEON_TV_DAC_BDACPD |
1062 RADEON_TV_DAC_BGSLEEP);
1063 }
1064 break;
1065 }
1066
1067 if (rdev->family == CHIP_R200) {
1068 WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
1069 } else {
Dave Airlie4ce001a2009-08-13 16:32:14 +10001070 if (is_tv)
1071 WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
1072 else
1073 WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001074 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
1075 }
1076
1077 if (rdev->is_atom_bios)
1078 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
1079 else
1080 radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001081
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001082}
1083
1084static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
1085{
1086 struct radeon_device *rdev = encoder->dev->dev_private;
1087
1088 if (rdev->is_atom_bios)
1089 radeon_atom_output_lock(encoder, true);
1090 else
1091 radeon_combios_output_lock(encoder, true);
1092 radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
1093}
1094
1095static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
1096{
1097 struct radeon_device *rdev = encoder->dev->dev_private;
1098
1099 radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
1100
1101 if (rdev->is_atom_bios)
1102 radeon_atom_output_lock(encoder, true);
1103 else
1104 radeon_combios_output_lock(encoder, true);
1105}
1106
1107static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
1108 struct drm_display_mode *mode,
1109 struct drm_display_mode *adjusted_mode)
1110{
1111 struct drm_device *dev = encoder->dev;
1112 struct radeon_device *rdev = dev->dev_private;
1113 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1114 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001115 struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001116 uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001117 uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
1118 bool is_tv = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001119
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001120 DRM_DEBUG_KMS("\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001121
Dave Airlie4ce001a2009-08-13 16:32:14 +10001122 is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
1123
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001124 if (rdev->family != CHIP_R200) {
1125 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
1126 if (rdev->family == CHIP_R420 ||
Alex Deucher77416182010-04-06 00:05:46 -04001127 rdev->family == CHIP_R423 ||
1128 rdev->family == CHIP_RV410) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001129 tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
Alex Deucher77416182010-04-06 00:05:46 -04001130 RADEON_TV_DAC_BGADJ_MASK |
1131 R420_TV_DAC_DACADJ_MASK |
1132 R420_TV_DAC_RDACPD |
1133 R420_TV_DAC_GDACPD |
1134 R420_TV_DAC_BDACPD |
1135 R420_TV_DAC_TVENABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001136 } else {
1137 tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
Alex Deucher77416182010-04-06 00:05:46 -04001138 RADEON_TV_DAC_BGADJ_MASK |
1139 RADEON_TV_DAC_DACADJ_MASK |
1140 RADEON_TV_DAC_RDACPD |
1141 RADEON_TV_DAC_GDACPD |
1142 RADEON_TV_DAC_BDACPD);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001143 }
1144
Alex Deucher77416182010-04-06 00:05:46 -04001145 tv_dac_cntl |= RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD;
1146
1147 if (is_tv) {
1148 if (tv_dac->tv_std == TV_STD_NTSC ||
1149 tv_dac->tv_std == TV_STD_NTSC_J ||
1150 tv_dac->tv_std == TV_STD_PAL_M ||
1151 tv_dac->tv_std == TV_STD_PAL_60)
1152 tv_dac_cntl |= tv_dac->ntsc_tvdac_adj;
1153 else
1154 tv_dac_cntl |= tv_dac->pal_tvdac_adj;
1155
1156 if (tv_dac->tv_std == TV_STD_NTSC ||
1157 tv_dac->tv_std == TV_STD_NTSC_J)
1158 tv_dac_cntl |= RADEON_TV_DAC_STD_NTSC;
1159 else
1160 tv_dac_cntl |= RADEON_TV_DAC_STD_PAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001161 } else
Alex Deucher77416182010-04-06 00:05:46 -04001162 tv_dac_cntl |= (RADEON_TV_DAC_STD_PS2 |
1163 tv_dac->ps2_tvdac_adj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001164
1165 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
1166 }
1167
1168 if (ASIC_IS_R300(rdev)) {
1169 gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
1170 disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
Dave Airlie1ab064d2010-06-09 14:03:48 +10001171 } else if (rdev->family != CHIP_R200)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001172 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
Dave Airlie1ab064d2010-06-09 14:03:48 +10001173 else if (rdev->family == CHIP_R200)
Dave Airlie4ce001a2009-08-13 16:32:14 +10001174 fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001175
Dave Airlie1ab064d2010-06-09 14:03:48 +10001176 if (rdev->family >= CHIP_R200)
1177 disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
1178
Dave Airlie4ce001a2009-08-13 16:32:14 +10001179 if (is_tv) {
1180 uint32_t dac_cntl;
1181
1182 dac_cntl = RREG32(RADEON_DAC_CNTL);
1183 dac_cntl &= ~RADEON_DAC_TVO_EN;
1184 WREG32(RADEON_DAC_CNTL, dac_cntl);
1185
1186 if (ASIC_IS_R300(rdev))
1187 gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
1188
1189 dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
1190 if (radeon_crtc->crtc_id == 0) {
1191 if (ASIC_IS_R300(rdev)) {
1192 disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
1193 disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
1194 RADEON_DISP_TV_SOURCE_CRTC);
1195 }
1196 if (rdev->family >= CHIP_R200) {
1197 disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
1198 } else {
1199 disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
1200 }
1201 } else {
1202 if (ASIC_IS_R300(rdev)) {
1203 disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
1204 disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
1205 }
1206 if (rdev->family >= CHIP_R200) {
1207 disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
1208 } else {
1209 disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
1210 }
1211 }
1212 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001213 } else {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001214
Dave Airlie4ce001a2009-08-13 16:32:14 +10001215 dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
1216
1217 if (radeon_crtc->crtc_id == 0) {
1218 if (ASIC_IS_R300(rdev)) {
1219 disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
1220 disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
1221 } else if (rdev->family == CHIP_R200) {
1222 fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
1223 RADEON_FP2_DVO_RATE_SEL_SDR);
1224 } else
1225 disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
1226 } else {
1227 if (ASIC_IS_R300(rdev)) {
1228 disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
1229 disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
1230 } else if (rdev->family == CHIP_R200) {
1231 fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
1232 RADEON_FP2_DVO_RATE_SEL_SDR);
1233 fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
1234 } else
1235 disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
1236 }
1237 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
1238 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001239
1240 if (ASIC_IS_R300(rdev)) {
1241 WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001242 WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
Dave Airlie1ab064d2010-06-09 14:03:48 +10001243 } else if (rdev->family != CHIP_R200)
1244 WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
1245 else if (rdev->family == CHIP_R200)
1246 WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001247
1248 if (rdev->family >= CHIP_R200)
1249 WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001250
1251 if (is_tv)
1252 radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
1253
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001254 if (rdev->is_atom_bios)
1255 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
1256 else
1257 radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
1258
1259}
1260
Dave Airlie4ce001a2009-08-13 16:32:14 +10001261static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
1262 struct drm_connector *connector)
1263{
1264 struct drm_device *dev = encoder->dev;
1265 struct radeon_device *rdev = dev->dev_private;
1266 uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
1267 uint32_t disp_output_cntl, gpiopad_a, tmp;
1268 bool found = false;
1269
1270 /* save regs needed */
1271 gpiopad_a = RREG32(RADEON_GPIOPAD_A);
1272 dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
1273 crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
1274 dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
1275 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
1276 disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
1277
1278 WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
1279
1280 WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
1281
1282 WREG32(RADEON_CRTC2_GEN_CNTL,
1283 RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
1284
1285 tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
1286 tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
1287 WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
1288
1289 WREG32(RADEON_DAC_EXT_CNTL,
1290 RADEON_DAC2_FORCE_BLANK_OFF_EN |
1291 RADEON_DAC2_FORCE_DATA_EN |
1292 RADEON_DAC_FORCE_DATA_SEL_RGB |
1293 (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
1294
1295 WREG32(RADEON_TV_DAC_CNTL,
1296 RADEON_TV_DAC_STD_NTSC |
1297 (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
1298 (6 << RADEON_TV_DAC_DACADJ_SHIFT));
1299
1300 RREG32(RADEON_TV_DAC_CNTL);
1301 mdelay(4);
1302
1303 WREG32(RADEON_TV_DAC_CNTL,
1304 RADEON_TV_DAC_NBLANK |
1305 RADEON_TV_DAC_NHOLD |
1306 RADEON_TV_MONITOR_DETECT_EN |
1307 RADEON_TV_DAC_STD_NTSC |
1308 (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
1309 (6 << RADEON_TV_DAC_DACADJ_SHIFT));
1310
1311 RREG32(RADEON_TV_DAC_CNTL);
1312 mdelay(6);
1313
1314 tmp = RREG32(RADEON_TV_DAC_CNTL);
1315 if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
1316 found = true;
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001317 DRM_DEBUG_KMS("S-video TV connection detected\n");
Dave Airlie4ce001a2009-08-13 16:32:14 +10001318 } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
1319 found = true;
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001320 DRM_DEBUG_KMS("Composite TV connection detected\n");
Dave Airlie4ce001a2009-08-13 16:32:14 +10001321 }
1322
1323 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
1324 WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
1325 WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
1326 WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
1327 WREG32(RADEON_DAC_CNTL2, dac_cntl2);
1328 WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
1329 return found;
1330}
1331
1332static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
1333 struct drm_connector *connector)
1334{
1335 struct drm_device *dev = encoder->dev;
1336 struct radeon_device *rdev = dev->dev_private;
1337 uint32_t tv_dac_cntl, dac_cntl2;
1338 uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
1339 bool found = false;
1340
1341 if (ASIC_IS_R300(rdev))
1342 return r300_legacy_tv_detect(encoder, connector);
1343
1344 dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
1345 tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
1346 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
1347 config_cntl = RREG32(RADEON_CONFIG_CNTL);
1348 tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
1349
1350 tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
1351 WREG32(RADEON_DAC_CNTL2, tmp);
1352
1353 tmp = tv_master_cntl | RADEON_TV_ON;
1354 tmp &= ~(RADEON_TV_ASYNC_RST |
1355 RADEON_RESTART_PHASE_FIX |
1356 RADEON_CRT_FIFO_CE_EN |
1357 RADEON_TV_FIFO_CE_EN |
1358 RADEON_RE_SYNC_NOW_SEL_MASK);
1359 tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
1360 WREG32(RADEON_TV_MASTER_CNTL, tmp);
1361
1362 tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
1363 RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
1364 (8 << RADEON_TV_DAC_BGADJ_SHIFT);
1365
1366 if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
1367 tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
1368 else
1369 tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
1370 WREG32(RADEON_TV_DAC_CNTL, tmp);
1371
1372 tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
1373 RADEON_RED_MX_FORCE_DAC_DATA |
1374 RADEON_GRN_MX_FORCE_DAC_DATA |
1375 RADEON_BLU_MX_FORCE_DAC_DATA |
1376 (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
1377 WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
1378
1379 mdelay(3);
1380 tmp = RREG32(RADEON_TV_DAC_CNTL);
1381 if (tmp & RADEON_TV_DAC_GDACDET) {
1382 found = true;
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001383 DRM_DEBUG_KMS("S-video TV connection detected\n");
Dave Airlie4ce001a2009-08-13 16:32:14 +10001384 } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
1385 found = true;
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001386 DRM_DEBUG_KMS("Composite TV connection detected\n");
Dave Airlie4ce001a2009-08-13 16:32:14 +10001387 }
1388
1389 WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
1390 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
1391 WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
1392 WREG32(RADEON_DAC_CNTL2, dac_cntl2);
1393 return found;
1394}
1395
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001396static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
1397 struct drm_connector *connector)
1398{
1399 struct drm_device *dev = encoder->dev;
1400 struct radeon_device *rdev = dev->dev_private;
1401 uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
1402 uint32_t disp_hw_debug, disp_output_cntl, gpiopad_a, pixclks_cntl, tmp;
1403 enum drm_connector_status found = connector_status_disconnected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001404 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1405 struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001406 bool color = true;
Dave Airlieb62e9482010-06-08 10:42:28 +10001407 struct drm_crtc *crtc;
1408
1409 /* find out if crtc2 is in use or if this encoder is using it */
1410 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1411 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1412 if ((radeon_crtc->crtc_id == 1) && crtc->enabled) {
1413 if (encoder->crtc != crtc) {
1414 return connector_status_disconnected;
1415 }
1416 }
1417 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001418
Dave Airlie4ce001a2009-08-13 16:32:14 +10001419 if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
1420 connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
1421 connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
1422 bool tv_detect;
1423
1424 if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
1425 return connector_status_disconnected;
1426
1427 tv_detect = radeon_legacy_tv_detect(encoder, connector);
1428 if (tv_detect && tv_dac)
1429 found = connector_status_connected;
1430 return found;
1431 }
1432
1433 /* don't probe if the encoder is being used for something else not CRT related */
1434 if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
1435 DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
1436 return connector_status_disconnected;
1437 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001438
1439 /* save the regs we need */
1440 pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
1441 gpiopad_a = ASIC_IS_R300(rdev) ? RREG32(RADEON_GPIOPAD_A) : 0;
1442 disp_output_cntl = ASIC_IS_R300(rdev) ? RREG32(RADEON_DISP_OUTPUT_CNTL) : 0;
1443 disp_hw_debug = ASIC_IS_R300(rdev) ? 0 : RREG32(RADEON_DISP_HW_DEBUG);
1444 crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
1445 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
1446 dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
1447 dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
1448
1449 tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
1450 | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
1451 WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
1452
1453 if (ASIC_IS_R300(rdev))
1454 WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
1455
1456 tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
1457 tmp |= RADEON_CRTC2_CRT2_ON |
1458 (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
1459
1460 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
1461
1462 if (ASIC_IS_R300(rdev)) {
1463 tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
1464 tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
1465 WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
1466 } else {
1467 tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
1468 WREG32(RADEON_DISP_HW_DEBUG, tmp);
1469 }
1470
1471 tmp = RADEON_TV_DAC_NBLANK |
1472 RADEON_TV_DAC_NHOLD |
1473 RADEON_TV_MONITOR_DETECT_EN |
1474 RADEON_TV_DAC_STD_PS2;
1475
1476 WREG32(RADEON_TV_DAC_CNTL, tmp);
1477
1478 tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
1479 RADEON_DAC2_FORCE_DATA_EN;
1480
1481 if (color)
1482 tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
1483 else
1484 tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
1485
1486 if (ASIC_IS_R300(rdev))
1487 tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
1488 else
1489 tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
1490
1491 WREG32(RADEON_DAC_EXT_CNTL, tmp);
1492
1493 tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
1494 WREG32(RADEON_DAC_CNTL2, tmp);
1495
Arnd Bergmann4de833c2012-04-05 12:58:22 -06001496 mdelay(10);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001497
1498 if (ASIC_IS_R300(rdev)) {
1499 if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
1500 found = connector_status_connected;
1501 } else {
1502 if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
1503 found = connector_status_connected;
1504 }
1505
1506 /* restore regs we used */
1507 WREG32(RADEON_DAC_CNTL2, dac_cntl2);
1508 WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
1509 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
1510 WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
1511
1512 if (ASIC_IS_R300(rdev)) {
1513 WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
1514 WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
1515 } else {
1516 WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
1517 }
1518 WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
1519
Dave Airlie4ce001a2009-08-13 16:32:14 +10001520 return found;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001521
1522}
1523
1524static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
1525 .dpms = radeon_legacy_tv_dac_dpms,
Alex Deucher80297e82009-11-12 14:55:14 -05001526 .mode_fixup = radeon_legacy_mode_fixup,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001527 .prepare = radeon_legacy_tv_dac_prepare,
1528 .mode_set = radeon_legacy_tv_dac_mode_set,
1529 .commit = radeon_legacy_tv_dac_commit,
1530 .detect = radeon_legacy_tv_dac_detect,
Dave Airlie4ce001a2009-08-13 16:32:14 +10001531 .disable = radeon_legacy_encoder_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001532};
1533
1534
1535static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
1536 .destroy = radeon_enc_destroy,
1537};
1538
Dave Airlie445282d2009-09-09 17:40:54 +10001539
1540static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
1541{
1542 struct drm_device *dev = encoder->base.dev;
1543 struct radeon_device *rdev = dev->dev_private;
1544 struct radeon_encoder_int_tmds *tmds = NULL;
1545 bool ret;
1546
1547 tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
1548
1549 if (!tmds)
1550 return NULL;
1551
1552 if (rdev->is_atom_bios)
1553 ret = radeon_atombios_get_tmds_info(encoder, tmds);
1554 else
1555 ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
1556
1557 if (ret == false)
1558 radeon_legacy_get_tmds_info_from_table(encoder, tmds);
1559
1560 return tmds;
1561}
1562
Alex Deucherfcec5702009-11-10 21:25:07 -05001563static struct radeon_encoder_ext_tmds *radeon_legacy_get_ext_tmds_info(struct radeon_encoder *encoder)
1564{
1565 struct drm_device *dev = encoder->base.dev;
1566 struct radeon_device *rdev = dev->dev_private;
1567 struct radeon_encoder_ext_tmds *tmds = NULL;
1568 bool ret;
1569
1570 if (rdev->is_atom_bios)
1571 return NULL;
1572
1573 tmds = kzalloc(sizeof(struct radeon_encoder_ext_tmds), GFP_KERNEL);
1574
1575 if (!tmds)
1576 return NULL;
1577
1578 ret = radeon_legacy_get_ext_tmds_info_from_combios(encoder, tmds);
1579
1580 if (ret == false)
1581 radeon_legacy_get_ext_tmds_info_from_table(encoder, tmds);
1582
1583 return tmds;
1584}
1585
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001586void
Alex Deucher5137ee92010-08-12 18:58:47 -04001587radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001588{
1589 struct radeon_device *rdev = dev->dev_private;
1590 struct drm_encoder *encoder;
1591 struct radeon_encoder *radeon_encoder;
1592
1593 /* see if we already added it */
1594 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1595 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5137ee92010-08-12 18:58:47 -04001596 if (radeon_encoder->encoder_enum == encoder_enum) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001597 radeon_encoder->devices |= supported_device;
1598 return;
1599 }
1600
1601 }
1602
1603 /* add a new one */
1604 radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
1605 if (!radeon_encoder)
1606 return;
1607
1608 encoder = &radeon_encoder->base;
Dave Airliedfee5612009-10-02 09:19:09 +10001609 if (rdev->flags & RADEON_SINGLE_CRTC)
1610 encoder->possible_crtcs = 0x1;
1611 else
1612 encoder->possible_crtcs = 0x3;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001613
1614 radeon_encoder->enc_priv = NULL;
1615
Alex Deucher5137ee92010-08-12 18:58:47 -04001616 radeon_encoder->encoder_enum = encoder_enum;
1617 radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001618 radeon_encoder->devices = supported_device;
Jerome Glissec93bb852009-07-13 21:04:08 +02001619 radeon_encoder->rmx_type = RMX_OFF;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001620
1621 switch (radeon_encoder->encoder_id) {
1622 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
Dave Airlie80e69142009-08-17 10:22:37 +10001623 encoder->possible_crtcs = 0x1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001624 drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs, DRM_MODE_ENCODER_LVDS);
1625 drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
1626 if (rdev->is_atom_bios)
1627 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
1628 else
1629 radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
1630 radeon_encoder->rmx_type = RMX_FULL;
1631 break;
1632 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1633 drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs, DRM_MODE_ENCODER_TMDS);
1634 drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
Dave Airlie445282d2009-09-09 17:40:54 +10001635 radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001636 break;
1637 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1638 drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs, DRM_MODE_ENCODER_DAC);
1639 drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001640 if (rdev->is_atom_bios)
1641 radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
1642 else
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001643 radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
1644 break;
1645 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1646 drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs, DRM_MODE_ENCODER_TVDAC);
1647 drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001648 if (rdev->is_atom_bios)
1649 radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
1650 else
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001651 radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
1652 break;
1653 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1654 drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs, DRM_MODE_ENCODER_TMDS);
1655 drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
1656 if (!rdev->is_atom_bios)
Alex Deucherfcec5702009-11-10 21:25:07 -05001657 radeon_encoder->enc_priv = radeon_legacy_get_ext_tmds_info(radeon_encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001658 break;
1659 }
1660}