blob: f865ad5002f6a8bafaf46deff27bb7c1bc4c9d15 [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x.h: Broadcom Everest network driver.
2 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 */
13
14#ifndef BNX2X_H
15#define BNX2X_H
Ariel Elior290ca2b2013-01-01 05:22:31 +000016
17#include <linux/pci.h>
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000018#include <linux/netdevice.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000019#include <linux/dma-mapping.h>
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000020#include <linux/types.h>
Ariel Elior290ca2b2013-01-01 05:22:31 +000021#include <linux/pci_regs.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020022
Eilon Greenstein34f80b02008-06-23 20:33:01 -070023/* compilation time flags */
24
25/* define this to make the driver freeze on error to allow getting debug info
26 * (you will need to reboot afterwards) */
27/* #define BNX2X_STOP_ON_ERROR */
28
Yuval Mintz247fa822013-01-14 05:11:50 +000029#define DRV_MODULE_VERSION "1.78.02-0"
30#define DRV_MODULE_RELDATE "2013/01/14"
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000031#define BNX2X_BC_VER 0x040200
32
Shmulik Ravid785b9b12010-12-30 06:27:03 +000033#if defined(CONFIG_DCB)
Shmulik Ravid98507672011-02-28 12:19:55 -080034#define BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000035#endif
Yuval Mintzb475d782012-04-03 18:41:29 +000036
37
38#include "bnx2x_hsi.h"
39
Dmitry Kravkov5d1e8592010-07-27 12:31:10 +000040#include "../cnic_if.h"
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000041
Merav Sicron55c11942012-11-07 00:45:48 +000042
43#define BNX2X_MIN_MSIX_VEC_CNT(bp) ((bp)->min_msix_vec_cnt)
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000044
Eilon Greenstein01cd4522009-08-12 08:23:08 +000045#include <linux/mdio.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030046
Eilon Greenstein359d8b12009-02-12 08:38:25 +000047#include "bnx2x_reg.h"
48#include "bnx2x_fw_defs.h"
Barak Witkowski2e499d32012-06-26 01:31:19 +000049#include "bnx2x_mfw_req.h"
Eilon Greenstein359d8b12009-02-12 08:38:25 +000050#include "bnx2x_link.h"
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030051#include "bnx2x_sp.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000052#include "bnx2x_dcb.h"
Dmitry Kravkov6c719d02010-07-27 12:36:15 +000053#include "bnx2x_stats.h"
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000054#include "bnx2x_vfpf.h"
Eilon Greenstein359d8b12009-02-12 08:38:25 +000055
Ariel Elior1ab44342013-01-01 05:22:23 +000056enum bnx2x_int_mode {
57 BNX2X_INT_MODE_MSIX,
58 BNX2X_INT_MODE_INTX,
59 BNX2X_INT_MODE_MSI
60};
61
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020062/* error/debug prints */
63
Eilon Greenstein34f80b02008-06-23 20:33:01 -070064#define DRV_MODULE_NAME "bnx2x"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020065
66/* for messages that are currently off */
Merav Sicron51c1a582012-03-18 10:33:38 +000067#define BNX2X_MSG_OFF 0x0
68#define BNX2X_MSG_MCP 0x0010000 /* was: NETIF_MSG_HW */
69#define BNX2X_MSG_STATS 0x0020000 /* was: NETIF_MSG_TIMER */
70#define BNX2X_MSG_NVM 0x0040000 /* was: NETIF_MSG_HW */
71#define BNX2X_MSG_DMAE 0x0080000 /* was: NETIF_MSG_HW */
72#define BNX2X_MSG_SP 0x0100000 /* was: NETIF_MSG_INTR */
73#define BNX2X_MSG_FP 0x0200000 /* was: NETIF_MSG_INTR */
74#define BNX2X_MSG_IOV 0x0800000
75#define BNX2X_MSG_IDLE 0x2000000 /* used for idle check*/
76#define BNX2X_MSG_ETHTOOL 0x4000000
77#define BNX2X_MSG_DCB 0x8000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020078
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020079/* regular debug print */
Joe Perchesf1deab52011-08-14 12:16:21 +000080#define DP(__mask, fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +000081do { \
Merav Sicron51c1a582012-03-18 10:33:38 +000082 if (unlikely(bp->msg_enable & (__mask))) \
Joe Perchesf1deab52011-08-14 12:16:21 +000083 pr_notice("[%s:%d(%s)]" fmt, \
84 __func__, __LINE__, \
85 bp->dev ? (bp->dev->name) : "?", \
86 ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +000087} while (0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070088
Joe Perchesf1deab52011-08-14 12:16:21 +000089#define DP_CONT(__mask, fmt, ...) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030090do { \
Merav Sicron51c1a582012-03-18 10:33:38 +000091 if (unlikely(bp->msg_enable & (__mask))) \
Joe Perchesf1deab52011-08-14 12:16:21 +000092 pr_cont(fmt, ##__VA_ARGS__); \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030093} while (0)
94
Eilon Greenstein34f80b02008-06-23 20:33:01 -070095/* errors debug print */
Joe Perchesf1deab52011-08-14 12:16:21 +000096#define BNX2X_DBG_ERR(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +000097do { \
Merav Sicron51c1a582012-03-18 10:33:38 +000098 if (unlikely(netif_msg_probe(bp))) \
Joe Perchesf1deab52011-08-14 12:16:21 +000099 pr_err("[%s:%d(%s)]" fmt, \
Joe Perches7995c642010-02-17 15:01:52 +0000100 __func__, __LINE__, \
101 bp->dev ? (bp->dev->name) : "?", \
Joe Perchesf1deab52011-08-14 12:16:21 +0000102 ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +0000103} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200104
105/* for errors (never masked) */
Joe Perchesf1deab52011-08-14 12:16:21 +0000106#define BNX2X_ERR(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +0000107do { \
Joe Perchesf1deab52011-08-14 12:16:21 +0000108 pr_err("[%s:%d(%s)]" fmt, \
Joe Perches7995c642010-02-17 15:01:52 +0000109 __func__, __LINE__, \
110 bp->dev ? (bp->dev->name) : "?", \
Joe Perchesf1deab52011-08-14 12:16:21 +0000111 ##__VA_ARGS__); \
112} while (0)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000113
Joe Perchesf1deab52011-08-14 12:16:21 +0000114#define BNX2X_ERROR(fmt, ...) \
115 pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000116
Eliezer Tamirf1410642008-02-28 11:51:50 -0800117
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200118/* before we have a dev->name use dev_info() */
Joe Perchesf1deab52011-08-14 12:16:21 +0000119#define BNX2X_DEV_INFO(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +0000120do { \
Merav Sicron51c1a582012-03-18 10:33:38 +0000121 if (unlikely(netif_msg_probe(bp))) \
Joe Perchesf1deab52011-08-14 12:16:21 +0000122 dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +0000123} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200124
Yuval Mintzca9bdb92013-01-23 03:21:53 +0000125/* Error handling */
126void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200127#ifdef BNX2X_STOP_ON_ERROR
Joe Perchesf1deab52011-08-14 12:16:21 +0000128#define bnx2x_panic() \
129do { \
130 bp->panic = 1; \
131 BNX2X_ERR("driver assert\n"); \
Yuval Mintz823e1d92013-01-14 05:11:47 +0000132 bnx2x_panic_dump(bp, true); \
Joe Perchesf1deab52011-08-14 12:16:21 +0000133} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200134#else
Joe Perchesf1deab52011-08-14 12:16:21 +0000135#define bnx2x_panic() \
136do { \
137 bp->panic = 1; \
138 BNX2X_ERR("driver assert\n"); \
Yuval Mintz823e1d92013-01-14 05:11:47 +0000139 bnx2x_panic_dump(bp, false); \
Joe Perchesf1deab52011-08-14 12:16:21 +0000140} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200141#endif
142
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000143#define bnx2x_mc_addr(ha) ((ha)->addr)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800144#define bnx2x_uc_addr(ha) ((ha)->addr)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200145
Yuval Mintz2de67432013-01-23 03:21:43 +0000146#define U64_LO(x) ((u32)(((u64)(x)) & 0xffffffff))
147#define U64_HI(x) ((u32)(((u64)(x)) >> 32))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700148#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200149
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200150
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000151#define REG_ADDR(bp, offset) ((bp->regview) + (offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700152
153#define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
154#define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000155#define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700156
157#define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200158#define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700159#define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200160
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700161#define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
162#define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200163
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700164#define REG_RD_DMAE(bp, offset, valp, len32) \
165 do { \
166 bnx2x_read_dmae(bp, offset, len32);\
Eilon Greenstein573f2032009-08-12 08:24:14 +0000167 memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700168 } while (0)
169
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700170#define REG_WR_DMAE(bp, offset, valp, len32) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200171 do { \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000172 memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200173 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
174 offset, len32); \
175 } while (0)
176
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000177#define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
178 REG_WR_DMAE(bp, offset, valp, len32)
179
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -0800180#define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000181 do { \
182 memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
183 bnx2x_write_big_buf_wb(bp, addr, len32); \
184 } while (0)
185
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700186#define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
187 offsetof(struct shmem_region, field))
188#define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
189#define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200190
Eilon Greenstein2691d512009-08-12 08:22:08 +0000191#define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
192 offsetof(struct shmem2_region, field))
193#define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
194#define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000195#define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \
196 offsetof(struct mf_cfg, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000197#define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000198 offsetof(struct mf2_cfg, field))
Eilon Greenstein2691d512009-08-12 08:22:08 +0000199
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000200#define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field))
201#define MF_CFG_WR(bp, field, val) REG_WR(bp,\
202 MF_CFG_ADDR(bp, field), (val))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000203#define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000204
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000205#define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \
206 (SHMEM2_RD((bp), size) > \
207 offsetof(struct shmem2_region, field)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000208
Eilon Greenstein345b5d52008-08-13 15:58:12 -0700209#define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
Eilon Greenstein3196a882008-08-13 15:58:49 -0700210#define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200211
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000212/* SP SB indices */
213
214/* General SP events - stats query, cfc delete, etc */
215#define HC_SP_INDEX_ETH_DEF_CONS 3
216
217/* EQ completions */
218#define HC_SP_INDEX_EQ_CONS 7
219
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000220/* FCoE L2 connection completions */
221#define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6
222#define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000223/* iSCSI L2 */
224#define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5
225#define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1
226
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000227/* Special clients parameters */
228
229/* SB indices */
230/* FCoE L2 */
231#define BNX2X_FCOE_L2_RX_INDEX \
232 (&bp->def_status_blk->sp_sb.\
233 index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
234
235#define BNX2X_FCOE_L2_TX_INDEX \
236 (&bp->def_status_blk->sp_sb.\
237 index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
238
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000239/**
240 * CIDs and CLIDs:
241 * CLIDs below is a CLID for func 0, then the CLID for other
242 * functions will be calculated by the formula:
243 *
244 * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
245 *
246 */
David S. Miller1805b2f2011-10-24 18:18:09 -0400247enum {
248 BNX2X_ISCSI_ETH_CL_ID_IDX,
249 BNX2X_FCOE_ETH_CL_ID_IDX,
250 BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
251};
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000252
Merav Sicron37ae41a2012-06-19 07:48:27 +0000253#define BNX2X_CNIC_START_ETH_CID(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) *\
254 (bp)->max_cos)
David S. Miller1805b2f2011-10-24 18:18:09 -0400255 /* iSCSI L2 */
Merav Sicron37ae41a2012-06-19 07:48:27 +0000256#define BNX2X_ISCSI_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp))
David S. Miller1805b2f2011-10-24 18:18:09 -0400257 /* FCoE L2 */
Merav Sicron37ae41a2012-06-19 07:48:27 +0000258#define BNX2X_FCOE_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp) + 1)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000259
Merav Sicron55c11942012-11-07 00:45:48 +0000260#define CNIC_SUPPORT(bp) ((bp)->cnic_support)
261#define CNIC_ENABLED(bp) ((bp)->cnic_enabled)
262#define CNIC_LOADED(bp) ((bp)->cnic_loaded)
263#define FCOE_INIT(bp) ((bp)->fcoe_init)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000264
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000265#define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
266 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
267
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000268#define SM_RX_ID 0
269#define SM_TX_ID 1
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200270
Ariel Elior6383c0b2011-07-14 08:31:57 +0000271/* defines for multiple tx priority indices */
272#define FIRST_TX_ONLY_COS_INDEX 1
273#define FIRST_TX_COS_INDEX 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200274
Ariel Elior6383c0b2011-07-14 08:31:57 +0000275/* rules for calculating the cids of tx-only connections */
Merav Sicron65565882012-06-19 07:48:26 +0000276#define CID_TO_FP(cid, bp) ((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp))
277#define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \
278 (cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +0000279
280/* fp index inside class of service range */
Merav Sicron65565882012-06-19 07:48:26 +0000281#define FP_COS_TO_TXQ(fp, cos, bp) \
282 ((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +0000283
Merav Sicron65565882012-06-19 07:48:26 +0000284/* Indexes for transmission queues array:
285 * txdata for RSS i CoS j is at location i + (j * num of RSS)
286 * txdata for FCoE (if exist) is at location max cos * num of RSS
287 * txdata for FWD (if exist) is one location after FCoE
288 * txdata for OOO (if exist) is one location after FWD
Ariel Elior6383c0b2011-07-14 08:31:57 +0000289 */
Merav Sicron65565882012-06-19 07:48:26 +0000290enum {
291 FCOE_TXQ_IDX_OFFSET,
292 FWD_TXQ_IDX_OFFSET,
293 OOO_TXQ_IDX_OFFSET,
294};
295#define MAX_ETH_TXQ_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos)
Merav Sicron65565882012-06-19 07:48:26 +0000296#define FCOE_TXQ_IDX(bp) (MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET)
Ariel Elior6383c0b2011-07-14 08:31:57 +0000297
298/* fast path */
Eric Dumazete52fcb22011-11-14 06:05:34 +0000299/*
300 * This driver uses new build_skb() API :
301 * RX ring buffer contains pointer to kmalloc() data only,
302 * skb are built only after Hardware filled the frame.
303 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200304struct sw_rx_bd {
Eric Dumazete52fcb22011-11-14 06:05:34 +0000305 u8 *data;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000306 DEFINE_DMA_UNMAP_ADDR(mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200307};
308
309struct sw_tx_bd {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700310 struct sk_buff *skb;
311 u16 first_bd;
Eilon Greensteinca003922009-08-12 22:53:28 -0700312 u8 flags;
313/* Set on the first BD descriptor when there is a split BD */
314#define BNX2X_TSO_SPLIT_BD (1<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200315};
316
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700317struct sw_rx_page {
318 struct page *page;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000319 DEFINE_DMA_UNMAP_ADDR(mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700320};
321
Eilon Greensteinca003922009-08-12 22:53:28 -0700322union db_prod {
323 struct doorbell_set_prod data;
324 u32 raw;
325};
326
David S. Miller8decf862011-09-22 03:23:13 -0400327/* dropless fc FW/HW related params */
328#define BRB_SIZE(bp) (CHIP_IS_E3(bp) ? 1024 : 512)
329#define MAX_AGG_QS(bp) (CHIP_IS_E1(bp) ? \
330 ETH_MAX_AGGREGATION_QUEUES_E1 :\
331 ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
332#define FW_DROP_LEVEL(bp) (3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
333#define FW_PREFETCH_CNT 16
334#define DROPLESS_FC_HEADROOM 100
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700335
336/* MC hsi */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300337#define BCM_PAGE_SHIFT 12
338#define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
339#define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700340#define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
341
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300342#define PAGES_PER_SGE_SHIFT 0
343#define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
344#define SGE_PAGE_SIZE PAGE_SIZE
345#define SGE_PAGE_SHIFT PAGE_SHIFT
346#define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
Ariel Elior8d9ac292013-01-01 05:22:27 +0000347#define SGE_PAGES (SGE_PAGE_SIZE * PAGES_PER_SGE)
348#define TPA_AGG_SIZE min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) * \
349 SGE_PAGES), 0xffff)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700350
351/* SGE ring related macros */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300352#define NUM_RX_SGE_PAGES 2
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700353#define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
David S. Miller8decf862011-09-22 03:23:13 -0400354#define NEXT_PAGE_SGE_DESC_CNT 2
355#define MAX_RX_SGE_CNT (RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
Eilon Greenstein33471622008-08-13 15:59:08 -0700356/* RX_SGE_CNT is promised to be a power of 2 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300357#define RX_SGE_MASK (RX_SGE_CNT - 1)
358#define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
359#define MAX_RX_SGE (NUM_RX_SGE - 1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700360#define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
David S. Miller8decf862011-09-22 03:23:13 -0400361 (MAX_RX_SGE_CNT - 1)) ? \
362 (x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
363 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300364#define RX_SGE(x) ((x) & MAX_RX_SGE)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700365
David S. Miller8decf862011-09-22 03:23:13 -0400366/*
367 * Number of required SGEs is the sum of two:
368 * 1. Number of possible opened aggregations (next packet for
369 * these aggregations will probably consume SGE immidiatelly)
370 * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
371 * after placement on BD for new TPA aggregation)
372 *
373 * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
374 */
375#define NUM_SGE_REQ (MAX_AGG_QS(bp) + \
376 (BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
377#define NUM_SGE_PG_REQ ((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
378 MAX_RX_SGE_CNT)
379#define SGE_TH_LO(bp) (NUM_SGE_REQ + \
380 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
381#define SGE_TH_HI(bp) (SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
382
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300383/* Manipulate a bit vector defined as an array of u64 */
384
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700385/* Number of bits in one sge_mask array element */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300386#define BIT_VEC64_ELEM_SZ 64
387#define BIT_VEC64_ELEM_SHIFT 6
388#define BIT_VEC64_ELEM_MASK ((u64)BIT_VEC64_ELEM_SZ - 1)
389
390
391#define __BIT_VEC64_SET_BIT(el, bit) \
392 do { \
393 el = ((el) | ((u64)0x1 << (bit))); \
394 } while (0)
395
396#define __BIT_VEC64_CLEAR_BIT(el, bit) \
397 do { \
398 el = ((el) & (~((u64)0x1 << (bit)))); \
399 } while (0)
400
401
402#define BIT_VEC64_SET_BIT(vec64, idx) \
403 __BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
404 (idx) & BIT_VEC64_ELEM_MASK)
405
406#define BIT_VEC64_CLEAR_BIT(vec64, idx) \
407 __BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
408 (idx) & BIT_VEC64_ELEM_MASK)
409
410#define BIT_VEC64_TEST_BIT(vec64, idx) \
411 (((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
412 ((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700413
414/* Creates a bitmask of all ones in less significant bits.
415 idx - index of the most significant bit in the created mask */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300416#define BIT_VEC64_ONES_MASK(idx) \
417 (((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
418#define BIT_VEC64_ELEM_ONE_MASK ((u64)(~0))
419
420/*******************************************************/
421
422
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700423
424/* Number of u64 elements in SGE mask array */
Dmitry Kravkovb3637822011-11-13 04:34:27 +0000425#define RX_SGE_MASK_LEN (NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700426#define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
427#define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
428
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000429union host_hc_status_block {
430 /* pointer to fp status block e1x */
431 struct host_hc_status_block_e1x *e1x_sb;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000432 /* pointer to fp status block e2 */
433 struct host_hc_status_block_e2 *e2_sb;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000434};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700435
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300436struct bnx2x_agg_info {
437 /*
Eric Dumazete52fcb22011-11-14 06:05:34 +0000438 * First aggregation buffer is a data buffer, the following - are pages.
439 * We will preallocate the data buffer for each aggregation when
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300440 * we open the interface and will replace the BD at the consumer
441 * with this one when we receive the TPA_START CQE in order to
442 * keep the Rx BD ring consistent.
443 */
444 struct sw_rx_bd first_buf;
445 u8 tpa_state;
446#define BNX2X_TPA_START 1
447#define BNX2X_TPA_STOP 2
448#define BNX2X_TPA_ERROR 3
449 u8 placement_offset;
450 u16 parsing_flags;
451 u16 vlan_tag;
452 u16 len_on_bd;
Eric Dumazete52fcb22011-11-14 06:05:34 +0000453 u32 rxhash;
Eric Dumazeta334b5f2012-07-09 06:02:24 +0000454 bool l4_rxhash;
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000455 u16 gro_size;
456 u16 full_page;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300457};
458
459#define Q_STATS_OFFSET32(stat_name) \
460 (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
461
Ariel Elior6383c0b2011-07-14 08:31:57 +0000462struct bnx2x_fp_txdata {
463
464 struct sw_tx_bd *tx_buf_ring;
465
466 union eth_tx_bd_types *tx_desc_ring;
467 dma_addr_t tx_desc_mapping;
468
469 u32 cid;
470
471 union db_prod tx_db;
472
473 u16 tx_pkt_prod;
474 u16 tx_pkt_cons;
475 u16 tx_bd_prod;
476 u16 tx_bd_cons;
477
478 unsigned long tx_pkt;
479
480 __le16 *tx_cons_sb;
481
482 int txq_index;
Merav Sicron65565882012-06-19 07:48:26 +0000483 struct bnx2x_fastpath *parent_fp;
484 int tx_ring_size;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000485};
486
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000487enum bnx2x_tpa_mode_t {
488 TPA_MODE_LRO,
489 TPA_MODE_GRO
490};
491
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200492struct bnx2x_fastpath {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300493 struct bnx2x *bp; /* parent */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200494
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700495 struct napi_struct napi;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000496 union host_hc_status_block status_blk;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000497 /* chip independed shortcuts into sb structure */
498 __le16 *sb_index_values;
499 __le16 *sb_running_index;
500 /* chip independed shortcut into rx_prods_offset memory */
501 u32 ustorm_rx_prods_offset;
502
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800503 u32 rx_buf_size;
Eric Dumazetd46d1322012-12-10 12:16:06 +0000504 u32 rx_frag_size; /* 0 if kmalloced(), or rx_buf_size + NET_SKB_PAD */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700505 dma_addr_t status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200506
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000507 enum bnx2x_tpa_mode_t mode;
508
Ariel Elior6383c0b2011-07-14 08:31:57 +0000509 u8 max_cos; /* actual number of active tx coses */
Merav Sicron65565882012-06-19 07:48:26 +0000510 struct bnx2x_fp_txdata *txdata_ptr[BNX2X_MULTI_TX_COS];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200511
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700512 struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
513 struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200514
515 struct eth_rx_bd *rx_desc_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700516 dma_addr_t rx_desc_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200517
518 union eth_rx_cqe *rx_comp_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700519 dma_addr_t rx_comp_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200520
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700521 /* SGE ring */
522 struct eth_rx_sge *rx_sge_ring;
523 dma_addr_t rx_sge_mapping;
524
525 u64 sge_mask[RX_SGE_MASK_LEN];
526
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300527 u32 cid;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200528
Ariel Elior6383c0b2011-07-14 08:31:57 +0000529 __le16 fp_hc_idx;
530
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000531 u8 index; /* number in fp array */
Dmitry Kravkovf233caf2011-11-13 04:34:22 +0000532 u8 rx_queue; /* index for skb_record */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000533 u8 cl_id; /* eth client id */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000534 u8 cl_qzone_id;
535 u8 fw_sb_id; /* status block number in FW */
536 u8 igu_sb_id; /* status block number in HW */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200537
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700538 u16 rx_bd_prod;
539 u16 rx_bd_cons;
540 u16 rx_comp_prod;
541 u16 rx_comp_cons;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700542 u16 rx_sge_prod;
543 /* The last maximal completed SGE */
544 u16 last_max_sge;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000545 __le16 *rx_cons_sb;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000546 unsigned long rx_pkt,
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700547 rx_calls;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000548
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700549 /* TPA related */
Barak Witkowski15192a82012-06-19 07:48:28 +0000550 struct bnx2x_agg_info *tpa_info;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700551 u8 disable_tpa;
552#ifdef BNX2X_STOP_ON_ERROR
553 u64 tpa_queue_used;
554#endif
Eilon Greensteinca003922009-08-12 22:53:28 -0700555 /* The size is calculated using the following:
556 sizeof name field from netdev structure +
557 4 ('-Xx-' string) +
558 4 (for the digits and to make it DWORD aligned) */
559#define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
560 char name[FP_NAME_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200561};
562
Barak Witkowski15192a82012-06-19 07:48:28 +0000563#define bnx2x_fp(bp, nr, var) ((bp)->fp[(nr)].var)
564#define bnx2x_sp_obj(bp, fp) ((bp)->sp_objs[(fp)->index])
565#define bnx2x_fp_stats(bp, fp) (&((bp)->fp_stats[(fp)->index]))
566#define bnx2x_fp_qstats(bp, fp) (&((bp)->fp_stats[(fp)->index].eth_q_stats))
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800567
568/* Use 2500 as a mini-jumbo MTU for FCoE */
569#define BNX2X_FCOE_MINI_JUMBO_MTU 2500
570
Merav Sicron65565882012-06-19 07:48:26 +0000571#define FCOE_IDX_OFFSET 0
572
573#define FCOE_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) + \
574 FCOE_IDX_OFFSET)
575#define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX(bp)])
576#define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var)
Barak Witkowski15192a82012-06-19 07:48:28 +0000577#define bnx2x_fcoe_inner_sp_obj(bp) (&bp->sp_objs[FCOE_IDX(bp)])
578#define bnx2x_fcoe_sp_obj(bp, var) (bnx2x_fcoe_inner_sp_obj(bp)->var)
Merav Sicron65565882012-06-19 07:48:26 +0000579#define bnx2x_fcoe_tx(bp, var) (bnx2x_fcoe_fp(bp)-> \
580 txdata_ptr[FIRST_TX_COS_INDEX] \
581 ->var)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300582
583
Merav Sicron55c11942012-11-07 00:45:48 +0000584#define IS_ETH_FP(fp) ((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp))
585#define IS_FCOE_FP(fp) ((fp)->index == FCOE_IDX((fp)->bp))
586#define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX(bp))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700587
588
589/* MC hsi */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300590#define MAX_FETCH_BD 13 /* HW max BDs per packet */
591#define RX_COPY_THRESH 92
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700592
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300593#define NUM_TX_RINGS 16
Eilon Greensteinca003922009-08-12 22:53:28 -0700594#define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
David S. Miller8decf862011-09-22 03:23:13 -0400595#define NEXT_PAGE_TX_DESC_CNT 1
596#define MAX_TX_DESC_CNT (TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300597#define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
598#define MAX_TX_BD (NUM_TX_BD - 1)
599#define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700600#define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
David S. Miller8decf862011-09-22 03:23:13 -0400601 (MAX_TX_DESC_CNT - 1)) ? \
602 (x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
603 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300604#define TX_BD(x) ((x) & MAX_TX_BD)
605#define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700606
Dmitry Kravkov7df2dc62012-06-25 22:32:50 +0000607/* number of NEXT_PAGE descriptors may be required during placement */
608#define NEXT_CNT_PER_TX_PKT(bds) \
609 (((bds) + MAX_TX_DESC_CNT - 1) / \
610 MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT)
611/* max BDs per tx packet w/o next_pages:
612 * START_BD - describes packed
613 * START_BD(splitted) - includes unpaged data segment for GSO
614 * PARSING_BD - for TSO and CSUM data
615 * Frag BDs - decribes pages for frags
616 */
617#define BDS_PER_TX_PKT 3
618#define MAX_BDS_PER_TX_PKT (MAX_SKB_FRAGS + BDS_PER_TX_PKT)
619/* max BDs per tx packet including next pages */
620#define MAX_DESC_PER_TX_PKT (MAX_BDS_PER_TX_PKT + \
621 NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT))
622
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700623/* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300624#define NUM_RX_RINGS 8
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700625#define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
David S. Miller8decf862011-09-22 03:23:13 -0400626#define NEXT_PAGE_RX_DESC_CNT 2
627#define MAX_RX_DESC_CNT (RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300628#define RX_DESC_MASK (RX_DESC_CNT - 1)
629#define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
630#define MAX_RX_BD (NUM_RX_BD - 1)
631#define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
David S. Miller8decf862011-09-22 03:23:13 -0400632
633/* dropless fc calculations for BDs
634 *
635 * Number of BDs should as number of buffers in BRB:
636 * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
637 * "next" elements on each page
638 */
639#define NUM_BD_REQ BRB_SIZE(bp)
640#define NUM_BD_PG_REQ ((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
641 MAX_RX_DESC_CNT)
642#define BD_TH_LO(bp) (NUM_BD_REQ + \
643 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
644 FW_DROP_LEVEL(bp))
645#define BD_TH_HI(bp) (BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
646
647#define MIN_RX_AVAIL ((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300648
649#define MIN_RX_SIZE_TPA_HW (CHIP_IS_E1(bp) ? \
650 ETH_MIN_RX_CQES_WITH_TPA_E1 : \
651 ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
652#define MIN_RX_SIZE_NONTPA_HW ETH_MIN_RX_CQES_WITHOUT_TPA
653#define MIN_RX_SIZE_TPA (max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
654#define MIN_RX_SIZE_NONTPA (max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
655 MIN_RX_AVAIL))
656
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700657#define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
David S. Miller8decf862011-09-22 03:23:13 -0400658 (MAX_RX_DESC_CNT - 1)) ? \
659 (x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
660 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300661#define RX_BD(x) ((x) & MAX_RX_BD)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700662
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300663/*
664 * As long as CQE is X times bigger than BD entry we have to allocate X times
665 * more pages for CQ ring in order to keep it balanced with BD ring
666 */
667#define CQE_BD_REL (sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
668#define NUM_RCQ_RINGS (NUM_RX_RINGS * CQE_BD_REL)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700669#define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
David S. Miller8decf862011-09-22 03:23:13 -0400670#define NEXT_PAGE_RCQ_DESC_CNT 1
671#define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300672#define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
673#define MAX_RCQ_BD (NUM_RCQ_BD - 1)
674#define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700675#define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
David S. Miller8decf862011-09-22 03:23:13 -0400676 (MAX_RCQ_DESC_CNT - 1)) ? \
677 (x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
678 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300679#define RCQ_BD(x) ((x) & MAX_RCQ_BD)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700680
David S. Miller8decf862011-09-22 03:23:13 -0400681/* dropless fc calculations for RCQs
682 *
683 * Number of RCQs should be as number of buffers in BRB:
684 * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
685 * "next" elements on each page
686 */
687#define NUM_RCQ_REQ BRB_SIZE(bp)
688#define NUM_RCQ_PG_REQ ((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
689 MAX_RCQ_DESC_CNT)
690#define RCQ_TH_LO(bp) (NUM_RCQ_REQ + \
691 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
692 FW_DROP_LEVEL(bp))
693#define RCQ_TH_HI(bp) (RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
694
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700695
Eilon Greenstein33471622008-08-13 15:59:08 -0700696/* This is needed for determining of last_max */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300697#define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
698#define SUB_S32(a, b) (s32)((s32)(a) - (s32)(b))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700699
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700700
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300701#define BNX2X_SWCID_SHIFT 17
702#define BNX2X_SWCID_MASK ((0x1 << BNX2X_SWCID_SHIFT) - 1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700703
704/* used on a CID received from the HW */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300705#define SW_CID(x) (le32_to_cpu(x) & BNX2X_SWCID_MASK)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700706#define CQE_CMD(x) (le32_to_cpu(x) >> \
707 COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
708
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700709#define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
710 le32_to_cpu((bd)->addr_lo))
711#define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
712
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000713#define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */
714#define BNX2X_DB_SHIFT 7 /* 128 bytes*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300715#if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
716#error "Min DB doorbell stride is 8"
717#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700718#define DPM_TRIGER_TYPE 0x40
719#define DOORBELL(bp, cid, val) \
720 do { \
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000721 writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700722 DPM_TRIGER_TYPE); \
723 } while (0)
724
725
726/* TX CSUM helpers */
727#define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
728 skb->csum_offset)
729#define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
730 skb->csum_offset))
731
Dmitry Kravkov91226792013-03-11 05:17:52 +0000732#define pbd_tcp_flags(tcp_hdr) (ntohl(tcp_flag_word(tcp_hdr))>>16 & 0xff)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700733
734#define XMIT_PLAIN 0
735#define XMIT_CSUM_V4 0x1
736#define XMIT_CSUM_V6 0x2
737#define XMIT_CSUM_TCP 0x4
738#define XMIT_GSO_V4 0x8
739#define XMIT_GSO_V6 0x10
740
741#define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
742#define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
743
744
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700745/* stuff added to make the code fit 80Col */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300746#define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
747#define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
748#define CQE_TYPE_STOP(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
749#define CQE_TYPE_SLOW(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
750#define CQE_TYPE_FAST(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700751
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -0700752#define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
753
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000754#define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
755 (((le16_to_cpu(flags) & \
756 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
757 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
758 == PRS_FLAG_OVERETH_IPV4)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700759#define BNX2X_RX_SUM_FIX(cqe) \
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000760 BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700761
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300762
763#define FP_USB_FUNC_OFF \
764 offsetof(struct cstorm_status_block_u, func)
765#define FP_CSB_FUNC_OFF \
766 offsetof(struct cstorm_status_block_c, func)
767
David S. Miller8decf862011-09-22 03:23:13 -0400768#define HC_INDEX_ETH_RX_CQ_CONS 1
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300769
David S. Miller8decf862011-09-22 03:23:13 -0400770#define HC_INDEX_OOO_TX_CQ_CONS 4
771
772#define HC_INDEX_ETH_TX_CQ_CONS_COS0 5
773
774#define HC_INDEX_ETH_TX_CQ_CONS_COS1 6
775
776#define HC_INDEX_ETH_TX_CQ_CONS_COS2 7
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300777
Ariel Elior6383c0b2011-07-14 08:31:57 +0000778#define HC_INDEX_ETH_FIRST_TX_CQ_CONS HC_INDEX_ETH_TX_CQ_CONS_COS0
779
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700780#define BNX2X_RX_SB_INDEX \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300781 (&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200782
Ariel Elior6383c0b2011-07-14 08:31:57 +0000783#define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
784
785#define BNX2X_TX_SB_INDEX_COS0 \
786 (&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700787
788/* end of fast path */
789
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700790/* common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200791
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700792struct bnx2x_common {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200793
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700794 u32 chip_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200795/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700796#define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200797
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700798#define CHIP_NUM(bp) (bp->common.chip_id >> 16)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700799#define CHIP_NUM_57710 0x164e
800#define CHIP_NUM_57711 0x164f
801#define CHIP_NUM_57711E 0x1650
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000802#define CHIP_NUM_57712 0x1662
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300803#define CHIP_NUM_57712_MF 0x1663
Ariel Elior8395be52013-01-01 05:22:44 +0000804#define CHIP_NUM_57712_VF 0x166f
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300805#define CHIP_NUM_57713 0x1651
806#define CHIP_NUM_57713E 0x1652
807#define CHIP_NUM_57800 0x168a
808#define CHIP_NUM_57800_MF 0x16a5
Ariel Elior8395be52013-01-01 05:22:44 +0000809#define CHIP_NUM_57800_VF 0x16a9
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300810#define CHIP_NUM_57810 0x168e
811#define CHIP_NUM_57810_MF 0x16ae
Ariel Elior8395be52013-01-01 05:22:44 +0000812#define CHIP_NUM_57810_VF 0x16af
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000813#define CHIP_NUM_57811 0x163d
814#define CHIP_NUM_57811_MF 0x163e
Ariel Elior8395be52013-01-01 05:22:44 +0000815#define CHIP_NUM_57811_VF 0x163f
Yuval Mintz2de67432013-01-23 03:21:43 +0000816#define CHIP_NUM_57840_OBSOLETE 0x168d
Yuval Mintzc3def942012-07-23 10:25:43 +0300817#define CHIP_NUM_57840_MF_OBSOLETE 0x16ab
818#define CHIP_NUM_57840_4_10 0x16a1
819#define CHIP_NUM_57840_2_20 0x16a2
820#define CHIP_NUM_57840_MF 0x16a4
Ariel Elior8395be52013-01-01 05:22:44 +0000821#define CHIP_NUM_57840_VF 0x16ad
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700822#define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
823#define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
824#define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000825#define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712)
Ariel Elior8395be52013-01-01 05:22:44 +0000826#define CHIP_IS_57712_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_VF)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300827#define CHIP_IS_57712_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_MF)
828#define CHIP_IS_57800(bp) (CHIP_NUM(bp) == CHIP_NUM_57800)
829#define CHIP_IS_57800_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_MF)
Ariel Elior8395be52013-01-01 05:22:44 +0000830#define CHIP_IS_57800_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_VF)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300831#define CHIP_IS_57810(bp) (CHIP_NUM(bp) == CHIP_NUM_57810)
832#define CHIP_IS_57810_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_MF)
Ariel Elior8395be52013-01-01 05:22:44 +0000833#define CHIP_IS_57810_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_VF)
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000834#define CHIP_IS_57811(bp) (CHIP_NUM(bp) == CHIP_NUM_57811)
835#define CHIP_IS_57811_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_MF)
Ariel Elior8395be52013-01-01 05:22:44 +0000836#define CHIP_IS_57811_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_VF)
Yuval Mintzc3def942012-07-23 10:25:43 +0300837#define CHIP_IS_57840(bp) \
838 ((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \
839 (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \
840 (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE))
841#define CHIP_IS_57840_MF(bp) ((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \
842 (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE))
Ariel Elior8395be52013-01-01 05:22:44 +0000843#define CHIP_IS_57840_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57840_VF)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700844#define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
845 CHIP_IS_57711E(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000846#define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \
Yuval Mintz6ab20352013-01-23 03:21:47 +0000847 CHIP_IS_57712_MF(bp) || \
848 CHIP_IS_57712_VF(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300849#define CHIP_IS_E3(bp) (CHIP_IS_57800(bp) || \
850 CHIP_IS_57800_MF(bp) || \
Yuval Mintz6ab20352013-01-23 03:21:47 +0000851 CHIP_IS_57800_VF(bp) || \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300852 CHIP_IS_57810(bp) || \
853 CHIP_IS_57810_MF(bp) || \
Ariel Elior8395be52013-01-01 05:22:44 +0000854 CHIP_IS_57810_VF(bp) || \
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000855 CHIP_IS_57811(bp) || \
856 CHIP_IS_57811_MF(bp) || \
Ariel Elior8395be52013-01-01 05:22:44 +0000857 CHIP_IS_57811_VF(bp) || \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300858 CHIP_IS_57840(bp) || \
Ariel Elior8395be52013-01-01 05:22:44 +0000859 CHIP_IS_57840_MF(bp) || \
860 CHIP_IS_57840_VF(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000861#define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300862#define USES_WARPCORE(bp) (CHIP_IS_E3(bp))
863#define IS_E1H_OFFSET (!CHIP_IS_E1(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200864
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300865#define CHIP_REV_SHIFT 12
866#define CHIP_REV_MASK (0xF << CHIP_REV_SHIFT)
867#define CHIP_REV_VAL(bp) (bp->common.chip_id & CHIP_REV_MASK)
868#define CHIP_REV_Ax (0x0 << CHIP_REV_SHIFT)
869#define CHIP_REV_Bx (0x1 << CHIP_REV_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700870/* assume maximum 5 revisions */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300871#define CHIP_REV_IS_SLOW(bp) (CHIP_REV_VAL(bp) > 0x00005000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700872/* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
873#define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300874 !(CHIP_REV_VAL(bp) & 0x00001000))
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700875/* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
876#define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300877 (CHIP_REV_VAL(bp) & 0x00001000))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200878
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700879#define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
880 ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
881
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700882#define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
883#define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300884#define CHIP_REV_SIM(bp) (((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
885 (CHIP_REV_SHIFT + 1)) \
886 << CHIP_REV_SHIFT)
887#define CHIP_REV(bp) (CHIP_REV_IS_SLOW(bp) ? \
888 CHIP_REV_SIM(bp) :\
889 CHIP_REV_VAL(bp))
890#define CHIP_IS_E3B0(bp) (CHIP_IS_E3(bp) && \
891 (CHIP_REV(bp) == CHIP_REV_Bx))
892#define CHIP_IS_E3A0(bp) (CHIP_IS_E3(bp) && \
893 (CHIP_REV(bp) == CHIP_REV_Ax))
Merav Sicron55c11942012-11-07 00:45:48 +0000894/* This define is used in two main places:
895 * 1. In the early stages of nic_load, to know if to configrue Parser / Searcher
896 * to nic-only mode or to offload mode. Offload mode is configured if either the
897 * chip is E1x (where MIC_MODE register is not applicable), or if cnic already
898 * registered for this port (which means that the user wants storage services).
899 * 2. During cnic-related load, to know if offload mode is already configured in
900 * the HW or needs to be configrued.
901 * Since the transition from nic-mode to offload-mode in HW causes traffic
902 * coruption, nic-mode is configured only in ports on which storage services
903 * where never requested.
904 */
905#define CONFIGURE_NIC_MODE(bp) (!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200906
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700907 int flash_size;
Dmitry Kravkov754a2f52011-06-14 01:34:02 +0000908#define BNX2X_NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
909#define BNX2X_NVRAM_TIMEOUT_COUNT 30000
910#define BNX2X_NVRAM_PAGE_SIZE 256
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200911
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700912 u32 shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +0000913 u32 shmem2_base;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000914 u32 mf_cfg_base;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000915 u32 mf2_cfg_base;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700916
917 u32 hw_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200918
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700919 u32 bc_ver;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000920
921 u8 int_block;
922#define INT_BLOCK_HC 0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000923#define INT_BLOCK_IGU 1
924#define INT_BLOCK_MODE_NORMAL 0
925#define INT_BLOCK_MODE_BW_COMP 2
926#define CHIP_INT_MODE_IS_NBC(bp) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300927 (!CHIP_IS_E1x(bp) && \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000928 !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
929#define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
930
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000931 u8 chip_port_mode;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000932#define CHIP_4_PORT_MODE 0x0
933#define CHIP_2_PORT_MODE 0x1
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000934#define CHIP_PORT_MODE_NONE 0x2
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000935#define CHIP_MODE(bp) (bp->common.chip_port_mode)
936#define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
Barak Witkowski1d187b32011-12-05 22:41:50 +0000937
938 u32 boot_mode;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700939};
940
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000941/* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
942#define BNX2X_IGU_STAS_MSG_VF_CNT 64
943#define BNX2X_IGU_STAS_MSG_PF_CNT 4
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700944
Yaniv Rosner27c11512012-12-02 04:05:54 +0000945#define MAX_IGU_ATTN_ACK_TO 100
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700946/* end of common */
947
948/* port */
949
950struct bnx2x_port {
951 u32 pmf;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200952
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000953 u32 link_config[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200954
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000955 u32 supported[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200956/* link settings - missing defines */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700957#define SUPPORTED_2500baseX_Full (1 << 15)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200958
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000959 u32 advertising[LINK_CONFIG_SIZE];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700960/* link settings - missing defines */
961#define ADVERTISED_2500baseX_Full (1 << 15)
962
963 u32 phy_addr;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700964
965 /* used to synchronize phy accesses */
966 struct mutex phy_mutex;
967
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700968 u32 port_stx;
969
970 struct nig_stats old_nig_stats;
971};
972
973/* end of port */
974
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300975#define STATS_OFFSET32(stat_name) \
976 (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700977
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300978/* slow path */
979
980/* slow path work-queue */
981extern struct workqueue_struct *bnx2x_wq;
982
983#define BNX2X_MAX_NUM_OF_VFS 64
Ariel Elior1ab44342013-01-01 05:22:23 +0000984#define BNX2X_VF_CID_WND 0
985#define BNX2X_CIDS_PER_VF (1 << BNX2X_VF_CID_WND)
Ariel Elior8db573b2013-01-01 05:22:37 +0000986#define BNX2X_CLIENTS_PER_VF 1
Ariel Elior290ca2b2013-01-01 05:22:31 +0000987#define BNX2X_FIRST_VF_CID 256
Ariel Elior1ab44342013-01-01 05:22:23 +0000988#define BNX2X_VF_CIDS (BNX2X_MAX_NUM_OF_VFS * BNX2X_CIDS_PER_VF)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000989#define BNX2X_VF_ID_INVALID 0xFF
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700990
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000991/*
992 * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
993 * control by the number of fast-path status blocks supported by the
994 * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
995 * status block represents an independent interrupts context that can
996 * serve a regular L2 networking queue. However special L2 queues such
997 * as the FCoE queue do not require a FP-SB and other components like
998 * the CNIC may consume FP-SB reducing the number of possible L2 queues
999 *
1000 * If the maximum number of FP-SB available is X then:
1001 * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
1002 * regular L2 queues is Y=X-1
1003 * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
1004 * c. If the FCoE L2 queue is supported the actual number of L2 queues
1005 * is Y+1
1006 * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
1007 * slow-path interrupts) or Y+2 if CNIC is supported (one additional
1008 * FP interrupt context for the CNIC).
1009 * e. The number of HW context (CID count) is always X or X+1 if FCoE
1010 * L2 queue is supported. the cid for the FCoE L2 queue is always X.
1011 */
1012
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001013/* fast-path interrupt contexts E1x */
1014#define FP_SB_MAX_E1x 16
1015/* fast-path interrupt contexts E2 */
1016#define FP_SB_MAX_E2 HC_SB_MAX_SB_E2
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001017
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001018union cdu_context {
1019 struct eth_context eth;
1020 char pad[1024];
1021};
1022
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001023/* CDU host DB constants */
Merav Sicrona0529972012-06-19 07:48:25 +00001024#define CDU_ILT_PAGE_SZ_HW 2
1025#define CDU_ILT_PAGE_SZ (8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001026#define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
1027
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001028#define CNIC_ISCSI_CID_MAX 256
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001029#define CNIC_FCOE_CID_MAX 2048
1030#define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001031#define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001032
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001033#define QM_ILT_PAGE_SZ_HW 0
1034#define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001035#define QM_CID_ROUND 1024
1036
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001037/* TM (timers) host DB constants */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001038#define TM_ILT_PAGE_SZ_HW 0
1039#define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001040/* #define TM_CONN_NUM (CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
1041#define TM_CONN_NUM 1024
1042#define TM_ILT_SZ (8 * TM_CONN_NUM)
1043#define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
1044
1045/* SRC (Searcher) host DB constants */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001046#define SRC_ILT_PAGE_SZ_HW 0
1047#define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001048#define SRC_HASH_BITS 10
1049#define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */
1050#define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM)
1051#define SRC_T2_SZ SRC_ILT_SZ
1052#define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001053
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001054#define MAX_DMAE_C 8
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001055
1056/* DMA memory not used in fastpath */
1057struct bnx2x_slowpath {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001058 union {
1059 struct mac_configuration_cmd e1x;
1060 struct eth_classify_rules_ramrod_data e2;
1061 } mac_rdata;
1062
1063
1064 union {
1065 struct tstorm_eth_mac_filter_config e1x;
1066 struct eth_filter_rules_ramrod_data e2;
1067 } rx_mode_rdata;
1068
1069 union {
1070 struct mac_configuration_cmd e1;
1071 struct eth_multicast_rules_ramrod_data e2;
1072 } mcast_rdata;
1073
1074 struct eth_rss_update_ramrod_data rss_rdata;
1075
1076 /* Queue State related ramrods are always sent under rtnl_lock */
1077 union {
1078 struct client_init_ramrod_data init_data;
1079 struct client_update_ramrod_data update_data;
1080 } q_rdata;
1081
1082 union {
1083 struct function_start_data func_start;
Dmitry Kravkov6debea82011-07-19 01:42:04 +00001084 /* pfc configuration for DCBX ramrod */
1085 struct flow_control_configuration pfc_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001086 } func_rdata;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001087
Barak Witkowskia3348722012-04-23 03:04:46 +00001088 /* afex ramrod can not be a part of func_rdata union because these
1089 * events might arrive in parallel to other events from func_rdata.
1090 * Therefore, if they would have been defined in the same union,
1091 * data can get corrupted.
1092 */
1093 struct afex_vif_list_ramrod_data func_afex_rdata;
1094
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001095 /* used by dmae command executer */
1096 struct dmae_command dmae[MAX_DMAE_C];
1097
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001098 u32 stats_comp;
1099 union mac_stats mac_stats;
1100 struct nig_stats nig_stats;
1101 struct host_port_stats port_stats;
1102 struct host_func_stats func_stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001103
1104 u32 wb_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001105 u32 wb_data[4];
Barak Witkowski1d187b32011-12-05 22:41:50 +00001106
1107 union drv_info_to_mcp drv_info_to_mcp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001108};
1109
1110#define bnx2x_sp(bp, var) (&bp->slowpath->var)
1111#define bnx2x_sp_mapping(bp, var) \
1112 (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001113
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001114
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001115/* attn group wiring */
1116#define MAX_DYNAMIC_ATTN_GRPS 8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001117
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001118struct attn_route {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001119 u32 sig[5];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001120};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001121
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001122struct iro {
1123 u32 base;
1124 u16 m1;
1125 u16 m2;
1126 u16 m3;
1127 u16 size;
1128};
1129
1130struct hw_context {
1131 union cdu_context *vcxt;
1132 dma_addr_t cxt_mapping;
1133 size_t size;
1134};
1135
1136/* forward */
1137struct bnx2x_ilt;
1138
Ariel Elior290ca2b2013-01-01 05:22:31 +00001139struct bnx2x_vfdb;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001140
1141enum bnx2x_recovery_state {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001142 BNX2X_RECOVERY_DONE,
1143 BNX2X_RECOVERY_INIT,
1144 BNX2X_RECOVERY_WAIT,
Ariel Elior95c6c6162012-01-26 06:01:52 +00001145 BNX2X_RECOVERY_FAILED,
1146 BNX2X_RECOVERY_NIC_LOADING
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001147};
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001148
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001149/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001150 * Event queue (EQ or event ring) MC hsi
1151 * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
1152 */
1153#define NUM_EQ_PAGES 1
1154#define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem))
1155#define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1)
1156#define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
1157#define EQ_DESC_MASK (NUM_EQ_DESC - 1)
1158#define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
1159
1160/* depends on EQ_DESC_CNT_PAGE being a power of 2 */
1161#define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \
1162 (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
1163
1164/* depends on the above and on NUM_EQ_PAGES being a power of 2 */
1165#define EQ_DESC(x) ((x) & EQ_DESC_MASK)
1166
1167#define BNX2X_EQ_INDEX \
1168 (&bp->def_status_blk->sp_sb.\
1169 index_values[HC_SP_INDEX_EQ_CONS])
1170
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001171/* This is a data that will be used to create a link report message.
1172 * We will keep the data used for the last link report in order
1173 * to prevent reporting the same link parameters twice.
1174 */
1175struct bnx2x_link_report_data {
1176 u16 line_speed; /* Effective line speed */
1177 unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
1178};
1179
1180enum {
1181 BNX2X_LINK_REPORT_FD, /* Full DUPLEX */
1182 BNX2X_LINK_REPORT_LINK_DOWN,
1183 BNX2X_LINK_REPORT_RX_FC_ON,
1184 BNX2X_LINK_REPORT_TX_FC_ON,
1185};
1186
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001187enum {
1188 BNX2X_PORT_QUERY_IDX,
1189 BNX2X_PF_QUERY_IDX,
Barak Witkowski50f0a562011-12-05 21:52:23 +00001190 BNX2X_FCOE_QUERY_IDX,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001191 BNX2X_FIRST_QUEUE_QUERY_IDX,
1192};
1193
1194struct bnx2x_fw_stats_req {
1195 struct stats_query_header hdr;
Barak Witkowski50f0a562011-12-05 21:52:23 +00001196 struct stats_query_entry query[FP_SB_MAX_E1x+
1197 BNX2X_FIRST_QUEUE_QUERY_IDX];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001198};
1199
1200struct bnx2x_fw_stats_data {
Yuval Mintz2de67432013-01-23 03:21:43 +00001201 struct stats_counter storm_counters;
1202 struct per_port_stats port;
1203 struct per_pf_stats pf;
Barak Witkowski50f0a562011-12-05 21:52:23 +00001204 struct fcoe_statistics_params fcoe;
Yuval Mintz2de67432013-01-23 03:21:43 +00001205 struct per_queue_stats queue_stats[1];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001206};
1207
Ariel Elior7be08a72011-07-14 08:31:19 +00001208/* Public slow path states */
1209enum {
Ariel Elior6383c0b2011-07-14 08:31:57 +00001210 BNX2X_SP_RTNL_SETUP_TC,
Ariel Elior7be08a72011-07-14 08:31:19 +00001211 BNX2X_SP_RTNL_TX_TIMEOUT,
Ariel Elior83048592011-11-13 04:34:29 +00001212 BNX2X_SP_RTNL_FAN_FAILURE,
Ariel Elior8395be52013-01-01 05:22:44 +00001213 BNX2X_SP_RTNL_AFEX_F_UPDATE,
1214 BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior381ac162013-01-01 05:22:29 +00001215 BNX2X_SP_RTNL_VFPF_MCAST,
1216 BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00001217 BNX2X_SP_RTNL_HYPERVISOR_VLAN,
Ariel Elior7be08a72011-07-14 08:31:19 +00001218};
1219
1220
Yuval Mintz452427b2012-03-26 20:47:07 +00001221struct bnx2x_prev_path_list {
1222 u8 bus;
1223 u8 slot;
1224 u8 path;
1225 struct list_head list;
Barak Witkowskic63da992012-12-05 23:04:03 +00001226 u8 undi;
Yuval Mintz452427b2012-03-26 20:47:07 +00001227};
1228
Barak Witkowski15192a82012-06-19 07:48:28 +00001229struct bnx2x_sp_objs {
1230 /* MACs object */
1231 struct bnx2x_vlan_mac_obj mac_obj;
1232
1233 /* Queue State object */
1234 struct bnx2x_queue_sp_obj q_obj;
1235};
1236
1237struct bnx2x_fp_stats {
1238 struct tstorm_per_queue_stats old_tclient;
1239 struct ustorm_per_queue_stats old_uclient;
1240 struct xstorm_per_queue_stats old_xclient;
1241 struct bnx2x_eth_q_stats eth_q_stats;
1242 struct bnx2x_eth_q_stats_old eth_q_stats_old;
1243};
1244
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001245struct bnx2x {
1246 /* Fields used in the tx and intr/napi performance paths
1247 * are grouped together in the beginning of the structure
1248 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001249 struct bnx2x_fastpath *fp;
Barak Witkowski15192a82012-06-19 07:48:28 +00001250 struct bnx2x_sp_objs *sp_objs;
1251 struct bnx2x_fp_stats *fp_stats;
Merav Sicron65565882012-06-19 07:48:26 +00001252 struct bnx2x_fp_txdata *bnx2x_txq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001253 void __iomem *regview;
1254 void __iomem *doorbells;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001255 u16 db_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001256
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001257 u8 pf_num; /* absolute PF number */
1258 u8 pfid; /* per-path PF number */
1259 int base_fw_ndsb; /**/
1260#define BP_PATH(bp) (CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
1261#define BP_PORT(bp) (bp->pfid & 1)
1262#define BP_FUNC(bp) (bp->pfid)
1263#define BP_ABS_FUNC(bp) (bp->pf_num)
David S. Miller8decf862011-09-22 03:23:13 -04001264#define BP_VN(bp) ((bp)->pfid >> 1)
1265#define BP_MAX_VN_NUM(bp) (CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
1266#define BP_L_ID(bp) (BP_VN(bp) << 2)
1267#define BP_FW_MB_IDX_VN(bp, vn) (BP_PORT(bp) +\
1268 (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2 : 1))
1269#define BP_FW_MB_IDX(bp) BP_FW_MB_IDX_VN(bp, BP_VN(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001270
Ariel Elior64112802013-01-07 00:50:23 +00001271#ifdef CONFIG_BNX2X_SRIOV
Ariel Elior1ab44342013-01-01 05:22:23 +00001272 /* vf pf channel mailbox contains request and response buffers */
1273 struct bnx2x_vf_mbx_msg *vf2pf_mbox;
1274 dma_addr_t vf2pf_mbox_mapping;
1275
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +00001276 /* we set aside a copy of the acquire response */
1277 struct pfvf_acquire_resp_tlv acquire_resp;
1278
Ariel Eliorabc5a022013-01-01 05:22:43 +00001279 /* bulletin board for messages from pf to vf */
1280 union pf_vf_bulletin *pf2vf_bulletin;
1281 dma_addr_t pf2vf_bulletin_mapping;
1282
1283 struct pf_vf_bulletin_content old_bulletin;
Ariel Elior3c76fef2013-03-11 05:17:46 +00001284
1285 u16 requested_nr_virtfn;
Ariel Elior64112802013-01-07 00:50:23 +00001286#endif /* CONFIG_BNX2X_SRIOV */
Ariel Eliorabc5a022013-01-01 05:22:43 +00001287
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001288 struct net_device *dev;
1289 struct pci_dev *pdev;
1290
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001291 const struct iro *iro_arr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001292#define IRO (bp->iro_arr)
1293
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001294 enum bnx2x_recovery_state recovery_state;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001295 int is_leader;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001296 struct msix_entry *msix_table;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001297
1298 int tx_ring_size;
1299
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001300/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1301#define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001302#define ETH_MIN_PACKET_SIZE 60
1303#define ETH_MAX_PACKET_SIZE 1500
1304#define ETH_MAX_JUMBO_PACKET_SIZE 9600
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00001305/* TCP with Timestamp Option (32) + IPv6 (40) */
1306#define ETH_MAX_TPA_HEADER_SIZE 72
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001307
Eilon Greenstein0f008462009-02-12 08:36:18 +00001308 /* Max supported alignment is 256 (8 shift) */
Eric Dumazete52fcb22011-11-14 06:05:34 +00001309#define BNX2X_RX_ALIGN_SHIFT min(8, L1_CACHE_SHIFT)
1310
1311 /* FW uses 2 Cache lines Alignment for start packet and size
1312 *
1313 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
1314 * at the end of skb->data, to avoid wasting a full cache line.
1315 * This reduces memory use (skb->truesize).
1316 */
1317#define BNX2X_FW_RX_ALIGN_START (1UL << BNX2X_RX_ALIGN_SHIFT)
1318
1319#define BNX2X_FW_RX_ALIGN_END \
Joren Van Onderf57b07c2012-08-11 17:10:35 +00001320 max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT, \
Eric Dumazete52fcb22011-11-14 06:05:34 +00001321 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
1322
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001323#define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5)
Eilon Greenstein0f008462009-02-12 08:36:18 +00001324
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001325 struct host_sp_status_block *def_status_blk;
1326#define DEF_SB_IGU_ID 16
1327#define DEF_SB_ID HC_SP_SB_ID
1328 __le16 def_idx;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001329 __le16 def_att_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001330 u32 attn_state;
1331 struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001332
1333 /* slow path ring */
1334 struct eth_spe *spq;
1335 dma_addr_t spq_mapping;
1336 u16 spq_prod_idx;
1337 struct eth_spe *spq_prod_bd;
1338 struct eth_spe *spq_last_bd;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001339 __le16 *dsb_sp_prod;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001340 atomic_t cq_spq_left; /* ETH_XXX ramrods credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001341 /* used to synchronize spq accesses */
1342 spinlock_t spq_lock;
1343
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001344 /* event queue */
1345 union event_ring_elem *eq_ring;
1346 dma_addr_t eq_mapping;
1347 u16 eq_prod;
1348 u16 eq_cons;
1349 __le16 *eq_cons_sb;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001350 atomic_t eq_spq_left; /* COMMON_XXX ramrods credit */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001351
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001352 /* Counter for marking that there is a STAT_QUERY ramrod pending */
1353 u16 stats_pending;
1354 /* Counter for completed statistics ramrods */
1355 u16 stats_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001356
Eilon Greenstein33471622008-08-13 15:59:08 -07001357 /* End of fields used in the performance code paths */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001358
1359 int panic;
Joe Perches7995c642010-02-17 15:01:52 +00001360 int msg_enable;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001361
1362 u32 flags;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001363#define PCIX_FLAG (1 << 0)
1364#define PCI_32BIT_FLAG (1 << 1)
1365#define ONE_PORT_FLAG (1 << 2)
1366#define NO_WOL_FLAG (1 << 3)
1367#define USING_DAC_FLAG (1 << 4)
1368#define USING_MSIX_FLAG (1 << 5)
1369#define USING_MSI_FLAG (1 << 6)
1370#define DISABLE_MSI_FLAG (1 << 7)
1371#define TPA_ENABLE_FLAG (1 << 8)
1372#define NO_MCP_FLAG (1 << 9)
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00001373#define GRO_ENABLE_FLAG (1 << 10)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001374#define MF_FUNC_DIS (1 << 11)
1375#define OWN_CNIC_IRQ (1 << 12)
1376#define NO_ISCSI_OOO_FLAG (1 << 13)
1377#define NO_ISCSI_FLAG (1 << 14)
1378#define NO_FCOE_FLAG (1 << 15)
Barak Witkowski0e898dd2011-12-05 21:52:22 +00001379#define BC_SUPPORTS_PFC_STATS (1 << 17)
Barak Witkowski2e499d32012-06-26 01:31:19 +00001380#define BC_SUPPORTS_FCOE_FEATURES (1 << 19)
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001381#define USING_SINGLE_MSIX_FLAG (1 << 20)
Barak Witkowski98768792012-06-19 07:48:31 +00001382#define BC_SUPPORTS_DCBX_MSG_NON_PMF (1 << 21)
Ariel Elior1ab44342013-01-01 05:22:23 +00001383#define IS_VF_FLAG (1 << 22)
1384
1385#define BP_NOMCP(bp) ((bp)->flags & NO_MCP_FLAG)
Ariel Elior64112802013-01-07 00:50:23 +00001386
1387#ifdef CONFIG_BNX2X_SRIOV
Ariel Elior1ab44342013-01-01 05:22:23 +00001388#define IS_VF(bp) ((bp)->flags & IS_VF_FLAG)
1389#define IS_PF(bp) (!((bp)->flags & IS_VF_FLAG))
Ariel Elior64112802013-01-07 00:50:23 +00001390#else
1391#define IS_VF(bp) false
1392#define IS_PF(bp) true
1393#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001394
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00001395#define NO_ISCSI(bp) ((bp)->flags & NO_ISCSI_FLAG)
1396#define NO_ISCSI_OOO(bp) ((bp)->flags & NO_ISCSI_OOO_FLAG)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001397#define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG)
Michael Chan37b091b2009-10-10 13:46:55 +00001398
Merav Sicron55c11942012-11-07 00:45:48 +00001399 u8 cnic_support;
1400 bool cnic_enabled;
1401 bool cnic_loaded;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +00001402 struct cnic_eth_dev *(*cnic_probe)(struct net_device *);
Merav Sicron55c11942012-11-07 00:45:48 +00001403
1404 /* Flag that indicates that we can start looking for FCoE L2 queue
1405 * completions in the default status block.
1406 */
1407 bool fcoe_init;
1408
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001409 int pm_cap;
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00001410 int mrrs;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001411
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001412 struct delayed_work sp_task;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001413 atomic_t interrupt_occurred;
Ariel Elior7be08a72011-07-14 08:31:19 +00001414 struct delayed_work sp_rtnl_task;
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001415
1416 struct delayed_work period_task;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001417 struct timer_list timer;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001418 int current_interval;
1419
1420 u16 fw_seq;
1421 u16 fw_drv_pulse_wr_seq;
1422 u32 func_stx;
1423
1424 struct link_params link_params;
1425 struct link_vars link_vars;
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001426 u32 link_cnt;
1427 struct bnx2x_link_report_data last_reported_link;
1428
Eilon Greenstein01cd4522009-08-12 08:23:08 +00001429 struct mdio_if_info mdio;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001430
1431 struct bnx2x_common common;
1432 struct bnx2x_port port;
1433
Yuval Mintzb475d782012-04-03 18:41:29 +00001434 struct cmng_init cmng;
1435
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001436 u32 mf_config[E1HVN_MAX];
Barak Witkowskia3348722012-04-23 03:04:46 +00001437 u32 mf_ext_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001438 u32 path_has_ovlan; /* E3 */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001439 u16 mf_ov;
1440 u8 mf_mode;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001441#define IS_MF(bp) (bp->mf_mode != 0)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001442#define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI)
1443#define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD)
Barak Witkowskia3348722012-04-23 03:04:46 +00001444#define IS_MF_AFEX(bp) (bp->mf_mode == MULTI_FUNCTION_AFEX)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001445
Eliezer Tamirf1410642008-02-28 11:51:50 -08001446 u8 wol;
1447
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001448 int rx_ring_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001449
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001450 u16 tx_quick_cons_trip_int;
1451 u16 tx_quick_cons_trip;
1452 u16 tx_ticks_int;
1453 u16 tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001454
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001455 u16 rx_quick_cons_trip_int;
1456 u16 rx_quick_cons_trip;
1457 u16 rx_ticks_int;
1458 u16 rx_ticks;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001459/* Maximal coalescing timeout in us */
1460#define BNX2X_MAX_COALESCE_TOUT (0xf0*12)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001461
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001462 u32 lin_cnt;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001463
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001464 u16 state;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001465#define BNX2X_STATE_CLOSED 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001466#define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
1467#define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001468#define BNX2X_STATE_OPEN 0x3000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001469#define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001470#define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001471
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001472#define BNX2X_STATE_DIAG 0xe000
1473#define BNX2X_STATE_ERROR 0xf000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001474
Ariel Elior6383c0b2011-07-14 08:31:57 +00001475#define BNX2X_MAX_PRIORITY 8
1476#define BNX2X_MAX_ENTRIES_PER_PRI 16
1477#define BNX2X_MAX_COS 3
1478#define BNX2X_MAX_TX_COS 2
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001479 int num_queues;
Merav Sicron55c11942012-11-07 00:45:48 +00001480 uint num_ethernet_queues;
1481 uint num_cnic_queues;
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00001482 int num_napi_queues;
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00001483 int disable_tpa;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001484
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001485 u32 rx_mode;
1486#define BNX2X_RX_MODE_NONE 0
1487#define BNX2X_RX_MODE_NORMAL 1
1488#define BNX2X_RX_MODE_ALLMULTI 2
1489#define BNX2X_RX_MODE_PROMISC 3
1490#define BNX2X_MAX_MULTICAST 64
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001491
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001492 u8 igu_dsb_id;
1493 u8 igu_base_sb;
1494 u8 igu_sb_cnt;
Merav Sicron55c11942012-11-07 00:45:48 +00001495 u8 min_msix_vec_cnt;
Merav Sicron65565882012-06-19 07:48:26 +00001496
Ariel Elior1ab44342013-01-01 05:22:23 +00001497 u32 igu_base_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001498 dma_addr_t def_status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001499
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001500 struct bnx2x_slowpath *slowpath;
1501 dma_addr_t slowpath_mapping;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001502
1503 /* Total number of FW statistics requests */
1504 u8 fw_stats_num;
1505
1506 /*
1507 * This is a memory buffer that will contain both statistics
1508 * ramrod request and data.
1509 */
1510 void *fw_stats;
1511 dma_addr_t fw_stats_mapping;
1512
1513 /*
1514 * FW statistics request shortcut (points at the
1515 * beginning of fw_stats buffer).
1516 */
1517 struct bnx2x_fw_stats_req *fw_stats_req;
1518 dma_addr_t fw_stats_req_mapping;
1519 int fw_stats_req_sz;
1520
1521 /*
Anatol Pomozov4907cb72012-09-01 10:31:09 -07001522 * FW statistics data shortcut (points at the beginning of
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001523 * fw_stats buffer + fw_stats_req_sz).
1524 */
1525 struct bnx2x_fw_stats_data *fw_stats_data;
1526 dma_addr_t fw_stats_data_mapping;
1527 int fw_stats_data_sz;
1528
Merav Sicrona0529972012-06-19 07:48:25 +00001529 /* For max 196 cids (64*3 + non-eth), 32KB ILT page size and 1KB
1530 * context size we need 8 ILT entries.
1531 */
1532#define ILT_MAX_L2_LINES 8
1533 struct hw_context context[ILT_MAX_L2_LINES];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001534
1535 struct bnx2x_ilt *ilt;
1536#define BP_ILT(bp) ((bp)->ilt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001537#define ILT_MAX_LINES 256
Ariel Elior6383c0b2011-07-14 08:31:57 +00001538/*
1539 * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
1540 * to CNIC.
1541 */
Merav Sicron55c11942012-11-07 00:45:48 +00001542#define BNX2X_MAX_RSS_COUNT(bp) ((bp)->igu_sb_cnt - CNIC_SUPPORT(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001543
Ariel Elior6383c0b2011-07-14 08:31:57 +00001544/*
1545 * Maximum CID count that might be required by the bnx2x:
Merav Sicron37ae41a2012-06-19 07:48:27 +00001546 * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI
Ariel Elior6383c0b2011-07-14 08:31:57 +00001547 */
Merav Sicron37ae41a2012-06-19 07:48:27 +00001548#define BNX2X_L2_CID_COUNT(bp) (BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \
Merav Sicron55c11942012-11-07 00:45:48 +00001549 + 2 * CNIC_SUPPORT(bp))
Merav Sicron37ae41a2012-06-19 07:48:27 +00001550#define BNX2X_L2_MAX_CID(bp) (BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \
Merav Sicron55c11942012-11-07 00:45:48 +00001551 + 2 * CNIC_SUPPORT(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +00001552#define L2_ILT_LINES(bp) (DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
1553 ILT_PAGE_CIDS))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001554
1555 int qm_cid_count;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001556
Yuval Mintz79642112012-12-02 04:05:50 +00001557 bool dropless_fc;
Eilon Greensteina18f5122009-08-12 08:23:26 +00001558
Michael Chan37b091b2009-10-10 13:46:55 +00001559 void *t2;
1560 dma_addr_t t2_mapping;
Eric Dumazet13707f92011-01-26 19:28:23 +00001561 struct cnic_ops __rcu *cnic_ops;
Michael Chan37b091b2009-10-10 13:46:55 +00001562 void *cnic_data;
1563 u32 cnic_tag;
1564 struct cnic_eth_dev cnic_eth_dev;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001565 union host_hc_status_block cnic_sb;
Michael Chan37b091b2009-10-10 13:46:55 +00001566 dma_addr_t cnic_sb_mapping;
Michael Chan37b091b2009-10-10 13:46:55 +00001567 struct eth_spe *cnic_kwq;
1568 struct eth_spe *cnic_kwq_prod;
1569 struct eth_spe *cnic_kwq_cons;
1570 struct eth_spe *cnic_kwq_last;
1571 u16 cnic_kwq_pending;
1572 u16 cnic_spq_pending;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001573 u8 fip_mac[ETH_ALEN];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001574 struct mutex cnic_mutex;
1575 struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
1576
1577 /* Start index of the "special" (CNIC related) L2 cleints */
1578 u8 cnic_base_cl_id;
Michael Chan37b091b2009-10-10 13:46:55 +00001579
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001580 int dmae_ready;
1581 /* used to synchronize dmae accesses */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001582 spinlock_t dmae_lock;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001583
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07001584 /* used to protect the FW mail box */
1585 struct mutex fw_mb_mutex;
1586
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001587 /* used to synchronize stats collecting */
1588 int stats_state;
Vladislav Zolotarova13773a2010-07-21 05:59:01 +00001589
1590 /* used for synchronization of concurrent threads statistics handling */
1591 spinlock_t stats_lock;
1592
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001593 /* used by dmae command loader */
1594 struct dmae_command stats_dmae;
1595 int executer_idx;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001596
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001597 u16 stats_counter;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001598 struct bnx2x_eth_stats eth_stats;
Yuval Mintzcb4dca22012-03-18 10:33:44 +00001599 struct host_func_stats func_stats;
Mintz Yuval1355b702012-02-15 02:10:22 +00001600 struct bnx2x_eth_stats_old eth_stats_old;
1601 struct bnx2x_net_stats_old net_stats_old;
1602 struct bnx2x_fw_port_stats_old fw_stats_old;
1603 bool stats_init;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001604
1605 struct z_stream_s *strm;
1606 void *gunzip_buf;
1607 dma_addr_t gunzip_mapping;
1608 int gunzip_outlen;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001609#define FW_BUF_SIZE 0x8000
Eilon Greenstein573f2032009-08-12 08:24:14 +00001610#define GUNZIP_BUF(bp) (bp->gunzip_buf)
1611#define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
1612#define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001613
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001614 struct raw_op *init_ops;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001615 /* Init blocks offsets inside init_ops */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001616 u16 *init_ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001617 /* Data blob - has 32 bit granularity */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001618 u32 *init_data;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001619 u32 init_mode_flags;
1620#define INIT_MODE_FLAGS(bp) (bp->init_mode_flags)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001621 /* Zipped PRAM blobs - raw data */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001622 const u8 *tsem_int_table_data;
1623 const u8 *tsem_pram_data;
1624 const u8 *usem_int_table_data;
1625 const u8 *usem_pram_data;
1626 const u8 *xsem_int_table_data;
1627 const u8 *xsem_pram_data;
1628 const u8 *csem_int_table_data;
1629 const u8 *csem_pram_data;
Eilon Greenstein573f2032009-08-12 08:24:14 +00001630#define INIT_OPS(bp) (bp->init_ops)
1631#define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
1632#define INIT_DATA(bp) (bp->init_data)
1633#define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
1634#define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
1635#define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
1636#define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
1637#define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
1638#define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
1639#define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
1640#define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
1641
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001642#define PHY_FW_VER_LEN 20
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00001643 char fw_ver[32];
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001644 const struct firmware *firmware;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001645
Ariel Elior290ca2b2013-01-01 05:22:31 +00001646 struct bnx2x_vfdb *vfdb;
1647#define IS_SRIOV(bp) ((bp)->vfdb)
1648
Shmulik Ravid785b9b12010-12-30 06:27:03 +00001649 /* DCB support on/off */
1650 u16 dcb_state;
1651#define BNX2X_DCB_STATE_OFF 0
1652#define BNX2X_DCB_STATE_ON 1
1653
1654 /* DCBX engine mode */
1655 int dcbx_enabled;
1656#define BNX2X_DCBX_ENABLED_OFF 0
1657#define BNX2X_DCBX_ENABLED_ON_NEG_OFF 1
1658#define BNX2X_DCBX_ENABLED_ON_NEG_ON 2
1659#define BNX2X_DCBX_ENABLED_INVALID (-1)
1660
1661 bool dcbx_mode_uset;
1662
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001663 struct bnx2x_config_dcbx_params dcbx_config_params;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001664 struct bnx2x_dcbx_port_params dcbx_port_params;
1665 int dcb_version;
1666
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001667 /* CAM credit pools */
Ariel Eliorb56e9672013-01-01 05:22:32 +00001668
1669 /* used only in sriov */
1670 struct bnx2x_credit_pool_obj vlans_pool;
1671
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001672 struct bnx2x_credit_pool_obj macs_pool;
1673
1674 /* RX_MODE object */
1675 struct bnx2x_rx_mode_obj rx_mode_obj;
1676
1677 /* MCAST object */
1678 struct bnx2x_mcast_obj mcast_obj;
1679
1680 /* RSS configuration object */
1681 struct bnx2x_rss_config_obj rss_conf_obj;
1682
1683 /* Function State controlling object */
1684 struct bnx2x_func_sp_obj func_obj;
1685
1686 unsigned long sp_state;
1687
Ariel Elior7be08a72011-07-14 08:31:19 +00001688 /* operation indication for the sp_rtnl task */
1689 unsigned long sp_rtnl_state;
1690
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001691 /* DCBX Negotation results */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001692 struct dcbx_features dcbx_local_feat;
1693 u32 dcbx_error;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001694
Shmulik Ravid0be6bc62011-05-18 02:55:31 +00001695#ifdef BCM_DCBNL
1696 struct dcbx_features dcbx_remote_feat;
1697 u32 dcbx_remote_flags;
1698#endif
Barak Witkowskia3348722012-04-23 03:04:46 +00001699 /* AFEX: store default vlan used */
1700 int afex_def_vlan_tag;
1701 enum mf_cfg_afex_vlan_mode afex_vlan_mode;
Dmitry Kravkove3835b92011-03-06 10:50:44 +00001702 u32 pending_max;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001703
1704 /* multiple tx classes of service */
1705 u8 max_cos;
1706
1707 /* priority to cos mapping */
1708 u8 prio_to_cos[8];
Dmitry Kravkovc3146eb2013-01-23 03:21:48 +00001709
1710 int fp_array_size;
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001711 u32 dump_preset_idx;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001712};
1713
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001714/* Tx queues may be less or equal to Rx queues */
1715extern int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001716#define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
Merav Sicron55c11942012-11-07 00:45:48 +00001717#define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues)
Merav Sicron65565882012-06-19 07:48:26 +00001718#define BNX2X_NUM_NON_CNIC_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - \
Merav Sicron55c11942012-11-07 00:45:48 +00001719 (bp)->num_cnic_queues)
Ariel Elior6383c0b2011-07-14 08:31:57 +00001720#define BNX2X_NUM_RX_QUEUES(bp) BNX2X_NUM_QUEUES(bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001721
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001722#define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001723
Ariel Elior6383c0b2011-07-14 08:31:57 +00001724#define BNX2X_MAX_QUEUES(bp) BNX2X_MAX_RSS_COUNT(bp)
1725/* #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1) */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001726
1727#define RSS_IPV4_CAP_MASK \
1728 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1729
1730#define RSS_IPV4_TCP_CAP_MASK \
1731 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1732
1733#define RSS_IPV6_CAP_MASK \
1734 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1735
1736#define RSS_IPV6_TCP_CAP_MASK \
1737 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1738
1739/* func init flags */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001740#define FUNC_FLG_RSS 0x0001
1741#define FUNC_FLG_STATS 0x0002
1742/* removed FUNC_FLG_UNMATCHED 0x0004 */
1743#define FUNC_FLG_TPA 0x0008
1744#define FUNC_FLG_SPQ 0x0010
1745#define FUNC_FLG_LEADING 0x0020 /* PF only */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001746
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001747
1748struct bnx2x_func_init_params {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001749 /* dma */
1750 dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */
1751 dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */
1752
1753 u16 func_flgs;
1754 u16 func_id; /* abs fid */
1755 u16 pf_id;
1756 u16 spq_prod; /* valid iff FUNC_FLG_SPQ */
1757};
1758
Merav Sicron55c11942012-11-07 00:45:48 +00001759#define for_each_cnic_queue(bp, var) \
1760 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1761 (var)++) \
1762 if (skip_queue(bp, var)) \
1763 continue; \
1764 else
1765
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001766#define for_each_eth_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001767 for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001768
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001769#define for_each_nondefault_eth_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001770 for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001771
1772#define for_each_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001773 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001774 if (skip_queue(bp, var)) \
1775 continue; \
1776 else
1777
Ariel Elior6383c0b2011-07-14 08:31:57 +00001778/* Skip forwarding FP */
Merav Sicron55c11942012-11-07 00:45:48 +00001779#define for_each_valid_rx_queue(bp, var) \
1780 for ((var) = 0; \
1781 (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
1782 BNX2X_NUM_ETH_QUEUES(bp)); \
1783 (var)++) \
1784 if (skip_rx_queue(bp, var)) \
1785 continue; \
1786 else
1787
1788#define for_each_rx_queue_cnic(bp, var) \
1789 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1790 (var)++) \
1791 if (skip_rx_queue(bp, var)) \
1792 continue; \
1793 else
1794
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001795#define for_each_rx_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001796 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001797 if (skip_rx_queue(bp, var)) \
1798 continue; \
1799 else
1800
Ariel Elior6383c0b2011-07-14 08:31:57 +00001801/* Skip OOO FP */
Merav Sicron55c11942012-11-07 00:45:48 +00001802#define for_each_valid_tx_queue(bp, var) \
1803 for ((var) = 0; \
1804 (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
1805 BNX2X_NUM_ETH_QUEUES(bp)); \
1806 (var)++) \
1807 if (skip_tx_queue(bp, var)) \
1808 continue; \
1809 else
1810
1811#define for_each_tx_queue_cnic(bp, var) \
1812 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1813 (var)++) \
1814 if (skip_tx_queue(bp, var)) \
1815 continue; \
1816 else
1817
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001818#define for_each_tx_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001819 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001820 if (skip_tx_queue(bp, var)) \
1821 continue; \
1822 else
1823
1824#define for_each_nondefault_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001825 for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001826 if (skip_queue(bp, var)) \
1827 continue; \
1828 else
1829
Ariel Elior6383c0b2011-07-14 08:31:57 +00001830#define for_each_cos_in_tx_queue(fp, var) \
1831 for ((var) = 0; (var) < (fp)->max_cos; (var)++)
1832
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001833/* skip rx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08001834 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001835 */
1836#define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1837
1838/* skip tx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08001839 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001840 */
1841#define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1842
1843#define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
Eilon Greenstein3196a882008-08-13 15:58:49 -07001844
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001845
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001846
1847
1848/**
1849 * bnx2x_set_mac_one - configure a single MAC address
1850 *
1851 * @bp: driver handle
1852 * @mac: MAC to configure
1853 * @obj: MAC object handle
1854 * @set: if 'true' add a new MAC, otherwise - delete
1855 * @mac_type: the type of the MAC to configure (e.g. ETH, UC list)
1856 * @ramrod_flags: RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
1857 *
1858 * Configures one MAC according to provided parameters or continues the
1859 * execution of previously scheduled commands if RAMROD_CONT is set in
1860 * ramrod_flags.
1861 *
1862 * Returns zero if operation has successfully completed, a positive value if the
1863 * operation has been successfully scheduled and a negative - if a requested
1864 * operations has failed.
1865 */
1866int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
1867 struct bnx2x_vlan_mac_obj *obj, bool set,
1868 int mac_type, unsigned long *ramrod_flags);
1869/**
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001870 * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
1871 *
1872 * @bp: driver handle
1873 * @mac_obj: MAC object handle
1874 * @mac_type: type of the MACs to clear (BNX2X_XXX_MAC)
1875 * @wait_for_comp: if 'true' block until completion
1876 *
1877 * Deletes all MACs of the specific type (e.g. ETH, UC list).
1878 *
1879 * Returns zero if operation has successfully completed, a positive value if the
1880 * operation has been successfully scheduled and a negative - if a requested
1881 * operations has failed.
1882 */
1883int bnx2x_del_all_macs(struct bnx2x *bp,
1884 struct bnx2x_vlan_mac_obj *mac_obj,
1885 int mac_type, bool wait_for_comp);
1886
1887/* Init Function API */
1888void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
Ariel Eliorb93288d2013-01-01 05:22:35 +00001889void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
1890 u8 vf_valid, int fw_sb_id, int igu_sb_id);
Ariel Eliorb56e9672013-01-01 05:22:32 +00001891u32 bnx2x_get_pretend_reg(struct bnx2x *bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001892int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
1893int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
1894int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
1895int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001896void bnx2x_read_mf_cfg(struct bnx2x *bp);
1897
Ariel Eliorb56e9672013-01-01 05:22:32 +00001898int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001899
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001900/* dmae */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001901void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
1902void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
1903 u32 len32);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001904void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
1905u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
1906u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
1907u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
1908 bool with_comp, u8 comp_type);
1909
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001910void bnx2x_prep_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
1911 u8 src_type, u8 dst_type);
1912int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae);
1913void bnx2x_dp_dmae(struct bnx2x *bp, struct dmae_command *dmae, int msglvl);
1914
Ariel Eliord16132c2013-01-01 05:22:42 +00001915/* FLR related routines */
1916u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp);
1917void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count);
1918int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt);
Ariel Eliorb56e9672013-01-01 05:22:32 +00001919u8 bnx2x_is_pcie_pending(struct pci_dev *dev);
Ariel Eliord16132c2013-01-01 05:22:42 +00001920int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1921 char *msg, u32 poll_cnt);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001922
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001923void bnx2x_calc_fc_adv(struct bnx2x *bp);
1924int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001925 u32 data_hi, u32 data_lo, int cmd_type);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001926void bnx2x_update_coalesce(struct bnx2x *bp);
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00001927int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001928
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001929static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
1930 int wait)
1931{
1932 u32 val;
1933
1934 do {
1935 val = REG_RD(bp, reg);
1936 if (val == expected)
1937 break;
1938 ms -= wait;
1939 msleep(wait);
1940
1941 } while (ms > 0);
1942
1943 return val;
1944}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001945
Ariel Eliorb56e9672013-01-01 05:22:32 +00001946void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id,
1947 bool is_pf);
1948
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001949#define BNX2X_ILT_ZALLOC(x, y, size) \
1950 do { \
Vladislav Zolotarovd245a112010-12-08 01:43:17 +00001951 x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001952 if (x) \
1953 memset(x, 0, size); \
1954 } while (0)
1955
1956#define BNX2X_ILT_FREE(x, y, size) \
1957 do { \
1958 if (x) { \
Vladislav Zolotarovd245a112010-12-08 01:43:17 +00001959 dma_free_coherent(&bp->pdev->dev, size, x, y); \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001960 x = NULL; \
1961 y = 0; \
1962 } \
1963 } while (0)
1964
1965#define ILOG2(x) (ilog2((x)))
1966
1967#define ILT_NUM_PAGE_ENTRIES (3072)
1968/* In 57710/11 we use whole table since we have 8 func
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001969 * In 57712 we have only 4 func, but use same size per func, then only half of
1970 * the table in use
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001971 */
1972#define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8)
1973
1974#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
1975/*
1976 * the phys address is shifted right 12 bits and has an added
1977 * 1=valid bit added to the 53rd bit
1978 * then since this is a wide register(TM)
1979 * we split it into two 32 bit writes
1980 */
1981#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
1982#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001983
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001984/* load/unload mode */
1985#define LOAD_NORMAL 0
1986#define LOAD_OPEN 1
1987#define LOAD_DIAG 2
Merav Sicron8970b2e2012-06-19 07:48:22 +00001988#define LOAD_LOOPBACK_EXT 3
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001989#define UNLOAD_NORMAL 0
1990#define UNLOAD_CLOSE 1
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001991#define UNLOAD_RECOVERY 2
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001992
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001993
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001994/* DMAE command defines */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001995#define DMAE_TIMEOUT -1
1996#define DMAE_PCI_ERROR -2 /* E2 and onward */
1997#define DMAE_NOT_RDY -3
1998#define DMAE_PCI_ERR_FLAG 0x80000000
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001999
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002000#define DMAE_SRC_PCI 0
2001#define DMAE_SRC_GRC 1
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002002
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002003#define DMAE_DST_NONE 0
2004#define DMAE_DST_PCI 1
2005#define DMAE_DST_GRC 2
2006
2007#define DMAE_COMP_PCI 0
2008#define DMAE_COMP_GRC 1
2009
2010/* E2 and onward - PCI error handling in the completion */
2011
2012#define DMAE_COMP_REGULAR 0
2013#define DMAE_COM_SET_ERR 1
2014
2015#define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \
2016 DMAE_COMMAND_SRC_SHIFT)
2017#define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \
2018 DMAE_COMMAND_SRC_SHIFT)
2019
2020#define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \
2021 DMAE_COMMAND_DST_SHIFT)
2022#define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \
2023 DMAE_COMMAND_DST_SHIFT)
2024
2025#define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \
2026 DMAE_COMMAND_C_DST_SHIFT)
2027#define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \
2028 DMAE_COMMAND_C_DST_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002029
2030#define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
2031
2032#define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
2033#define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
2034#define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
2035#define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
2036
2037#define DMAE_CMD_PORT_0 0
2038#define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
2039
2040#define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
2041#define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
2042#define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
2043
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002044#define DMAE_SRC_PF 0
2045#define DMAE_SRC_VF 1
2046
2047#define DMAE_DST_PF 0
2048#define DMAE_DST_VF 1
2049
2050#define DMAE_C_SRC 0
2051#define DMAE_C_DST 1
2052
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002053#define DMAE_LEN32_RD_MAX 0x80
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +00002054#define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002055
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002056#define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit
2057 indicates eror */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002058
2059#define MAX_DMAE_C_PER_PORT 8
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002060#define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
David S. Miller8decf862011-09-22 03:23:13 -04002061 BP_VN(bp))
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002062#define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002063 E1HVN_MAX)
2064
Eliezer Tamir25047952008-02-28 11:50:16 -08002065/* PCIE link and speed */
2066#define PCICFG_LINK_WIDTH 0x1f00000
2067#define PCICFG_LINK_WIDTH_SHIFT 20
2068#define PCICFG_LINK_SPEED 0xf0000
2069#define PCICFG_LINK_SPEED_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002070
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002071#define BNX2X_NUM_TESTS_SF 7
2072#define BNX2X_NUM_TESTS_MF 3
2073#define BNX2X_NUM_TESTS(bp) (IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \
2074 BNX2X_NUM_TESTS_SF)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002075
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002076#define BNX2X_PHY_LOOPBACK 0
2077#define BNX2X_MAC_LOOPBACK 1
Merav Sicron8970b2e2012-06-19 07:48:22 +00002078#define BNX2X_EXT_LOOPBACK 2
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002079#define BNX2X_PHY_LOOPBACK_FAILED 1
2080#define BNX2X_MAC_LOOPBACK_FAILED 2
Merav Sicron8970b2e2012-06-19 07:48:22 +00002081#define BNX2X_EXT_LOOPBACK_FAILED 3
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002082#define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
2083 BNX2X_PHY_LOOPBACK_FAILED)
Eliezer Tamir96fc1782008-02-28 11:57:55 -08002084
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002085#define STROM_ASSERT_ARRAY_SIZE 50
2086
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002087/* must be used on a CID before placing it on a HW ring */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002088#define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
David S. Miller8decf862011-09-22 03:23:13 -04002089 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002090 (x))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002091
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002092#define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
2093#define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
2094
2095
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002096#define BNX2X_BTR 4
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002097#define MAX_SPQ_PENDING 8
2098
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00002099/* CMNG constants, as derived from system spec calculations */
2100/* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
2101#define DEF_MIN_RATE 100
Dmitry Kravkov9b3de1ef2011-03-06 10:51:37 +00002102/* resolution of the rate shaping timer - 400 usec */
2103#define RS_PERIODIC_TIMEOUT_USEC 400
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002104/* number of bytes in single QM arbitration cycle -
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00002105 * coefficient for calculating the fairness timer */
2106#define QM_ARB_BYTES 160000
2107/* resolution of Min algorithm 1:100 */
2108#define MIN_RES 100
2109/* how many bytes above threshold for the minimal credit of Min algorithm*/
2110#define MIN_ABOVE_THRESH 32768
2111/* Fairness algorithm integration time coefficient -
2112 * for calculating the actual Tfair */
2113#define T_FAIR_COEF ((MIN_ABOVE_THRESH + QM_ARB_BYTES) * 8 * MIN_RES)
2114/* Memory of fairness algorithm . 2 cycles */
2115#define FAIR_MEM 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002116
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002117#define ATTN_NIG_FOR_FUNC (1L << 8)
2118#define ATTN_SW_TIMER_4_FUNC (1L << 9)
2119#define GPIO_2_FUNC (1L << 10)
2120#define GPIO_3_FUNC (1L << 11)
2121#define GPIO_4_FUNC (1L << 12)
2122#define ATTN_GENERAL_ATTN_1 (1L << 13)
2123#define ATTN_GENERAL_ATTN_2 (1L << 14)
2124#define ATTN_GENERAL_ATTN_3 (1L << 15)
2125#define ATTN_GENERAL_ATTN_4 (1L << 13)
2126#define ATTN_GENERAL_ATTN_5 (1L << 14)
2127#define ATTN_GENERAL_ATTN_6 (1L << 15)
2128
2129#define ATTN_HARD_WIRED_MASK 0xff00
2130#define ATTENTION_ID 4
2131
2132
2133/* stuff added to make the code fit 80Col */
2134
2135#define BNX2X_PMF_LINK_ASSERT \
2136 GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
2137
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002138#define BNX2X_MC_ASSERT_BITS \
2139 (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2140 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2141 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2142 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
2143
2144#define BNX2X_MCP_ASSERT \
2145 GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
2146
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002147#define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
2148#define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
2149 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
2150 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
2151 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
2152 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
2153 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
2154
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002155#define HW_INTERRUT_ASSERT_SET_0 \
2156 (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
2157 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
2158 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
Dmitry Kravkovc14a09b2013-01-14 05:11:42 +00002159 AEU_INPUTS_ATTN_BITS_BRB_HW_INTERRUPT | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002160 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002161#define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002162 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
2163 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
2164 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002165 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
2166 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
2167 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002168#define HW_INTERRUT_ASSERT_SET_1 \
2169 (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
2170 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
2171 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
2172 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
2173 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
2174 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
2175 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
2176 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
2177 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
2178 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
2179 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002180#define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002181 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002182 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002183 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002184 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002185 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002186 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002187 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002188 AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002189 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
2190 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002191 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002192 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
2193 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002194 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
2195 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002196#define HW_INTERRUT_ASSERT_SET_2 \
2197 (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
2198 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
2199 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
2200 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
2201 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002202#define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002203 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
2204 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
2205 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
2206 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002207 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002208 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
2209 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
2210
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002211#define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
2212 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
2213 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
2214 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002215
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00002216#define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
2217 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
2218
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002219#define MULTI_MASK 0x7f
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002220
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002221#define DEF_USB_FUNC_OFF offsetof(struct cstorm_def_status_block_u, func)
2222#define DEF_CSB_FUNC_OFF offsetof(struct cstorm_def_status_block_c, func)
2223#define DEF_XSB_FUNC_OFF offsetof(struct xstorm_def_status_block, func)
2224#define DEF_TSB_FUNC_OFF offsetof(struct tstorm_def_status_block, func)
2225
2226#define DEF_USB_IGU_INDEX_OFF \
2227 offsetof(struct cstorm_def_status_block_u, igu_index)
2228#define DEF_CSB_IGU_INDEX_OFF \
2229 offsetof(struct cstorm_def_status_block_c, igu_index)
2230#define DEF_XSB_IGU_INDEX_OFF \
2231 offsetof(struct xstorm_def_status_block, igu_index)
2232#define DEF_TSB_IGU_INDEX_OFF \
2233 offsetof(struct tstorm_def_status_block, igu_index)
2234
2235#define DEF_USB_SEGMENT_OFF \
2236 offsetof(struct cstorm_def_status_block_u, segment)
2237#define DEF_CSB_SEGMENT_OFF \
2238 offsetof(struct cstorm_def_status_block_c, segment)
2239#define DEF_XSB_SEGMENT_OFF \
2240 offsetof(struct xstorm_def_status_block, segment)
2241#define DEF_TSB_SEGMENT_OFF \
2242 offsetof(struct tstorm_def_status_block, segment)
2243
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002244#define BNX2X_SP_DSB_INDEX \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002245 (&bp->def_status_blk->sp_sb.\
2246 index_values[HC_SP_INDEX_ETH_DEF_CONS])
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002247
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002248#define CAM_IS_INVALID(x) \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002249 (GET_FLAG(x.flags, \
2250 MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
2251 (T_ETH_MAC_COMMAND_INVALIDATE))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002252
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002253/* Number of u32 elements in MC hash array */
2254#define MC_HASH_SIZE 8
2255#define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
2256 TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
2257
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002258#ifndef PXP2_REG_PXP2_INT_STS
2259#define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
2260#endif
2261
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002262#ifndef ETH_MAX_RX_CLIENTS_E2
2263#define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H
2264#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002265
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00002266#define BNX2X_VPD_LEN 128
2267#define VENDOR_ID_LEN 4
2268
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +00002269#define VF_ACQUIRE_THRESH 3
2270#define VF_ACQUIRE_MAC_FILTERS 1
2271#define VF_ACQUIRE_MC_FILTERS 10
2272
2273#define GOOD_ME_REG(me_reg) (((me_reg) & ME_REG_VF_VALID) && \
2274 (!((me_reg) & ME_REG_VF_ERR)))
Ariel Eliorad5afc82013-01-01 05:22:26 +00002275int bnx2x_nic_load_analyze_req(struct bnx2x *bp, u32 load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002276/* Congestion management fairness mode */
Yuval Mintz2de67432013-01-23 03:21:43 +00002277#define CMNG_FNS_NONE 0
2278#define CMNG_FNS_MINMAX 1
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002279
2280#define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/
2281#define HC_SEG_ACCESS_ATTN 4
2282#define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/
2283
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002284static const u32 dmae_reg_go_c[] = {
2285 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
2286 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
2287 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
2288 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
2289};
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +00002290
Ariel Elior005a07ba2013-03-11 05:17:42 +00002291void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002292void bnx2x_notify_link_changed(struct bnx2x *bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002293
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002294#define BNX2X_MF_SD_PROTOCOL(bp) \
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002295 ((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)
2296
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002297#define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
2298 (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002299
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002300#define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
2301 (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)
2302
2303#define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
2304#define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))
2305
Barak Witkowskia3348722012-04-23 03:04:46 +00002306#define BNX2X_MF_EXT_PROTOCOL_FCOE(bp) ((bp)->mf_ext_config & \
2307 MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2308
2309#define IS_MF_FCOE_AFEX(bp) (IS_MF_AFEX(bp) && BNX2X_MF_EXT_PROTOCOL_FCOE(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002310#define IS_MF_STORAGE_SD(bp) (IS_MF_SD(bp) && \
2311 (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \
2312 BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002313
Yuval Mintz2de67432013-01-23 03:21:43 +00002314#define SET_FLAG(value, mask, flag) \
2315 do {\
2316 (value) &= ~(mask);\
2317 (value) |= ((flag) << (mask##_SHIFT));\
2318 } while (0)
2319
2320#define GET_FLAG(value, mask) \
2321 (((value) & (mask)) >> (mask##_SHIFT))
2322
2323#define GET_FIELD(value, fname) \
2324 (((value) & (fname##_MASK)) >> (fname##_SHIFT))
2325
Merav Sicron55c11942012-11-07 00:45:48 +00002326enum {
2327 SWITCH_UPDATE,
2328 AFEX_UPDATE,
2329};
2330
2331#define NUM_MACS 8
Barak Witkowskia3348722012-04-23 03:04:46 +00002332
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002333#endif /* bnx2x.h */