blob: 473d7406db830700aa94f3b1b11f5a4dc286bc55 [file] [log] [blame]
Paul Fulghum705b6c72006-01-08 01:02:06 -08001/*
Paul Fulghum705b6c72006-01-08 01:02:06 -08002 * Device driver for Microgate SyncLink GT serial adapters.
3 *
4 * written by Paul Fulghum for Microgate Corporation
5 * paulkf@microgate.com
6 *
7 * Microgate and SyncLink are trademarks of Microgate Corporation
8 *
9 * This code is released under the GNU General Public License (GPL)
10 *
11 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
12 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
13 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
14 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
15 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
16 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
17 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
18 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
19 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
20 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
21 * OF THE POSSIBILITY OF SUCH DAMAGE.
22 */
23
24/*
25 * DEBUG OUTPUT DEFINITIONS
26 *
27 * uncomment lines below to enable specific types of debug output
28 *
29 * DBGINFO information - most verbose output
30 * DBGERR serious errors
31 * DBGBH bottom half service routine debugging
32 * DBGISR interrupt service routine debugging
33 * DBGDATA output receive and transmit data
34 * DBGTBUF output transmit DMA buffers and registers
35 * DBGRBUF output receive DMA buffers and registers
36 */
37
38#define DBGINFO(fmt) if (debug_level >= DEBUG_LEVEL_INFO) printk fmt
39#define DBGERR(fmt) if (debug_level >= DEBUG_LEVEL_ERROR) printk fmt
40#define DBGBH(fmt) if (debug_level >= DEBUG_LEVEL_BH) printk fmt
41#define DBGISR(fmt) if (debug_level >= DEBUG_LEVEL_ISR) printk fmt
42#define DBGDATA(info, buf, size, label) if (debug_level >= DEBUG_LEVEL_DATA) trace_block((info), (buf), (size), (label))
Alan Coxf6025012010-06-01 22:52:46 +020043/*#define DBGTBUF(info) dump_tbufs(info)*/
44/*#define DBGRBUF(info) dump_rbufs(info)*/
Paul Fulghum705b6c72006-01-08 01:02:06 -080045
46
Paul Fulghum705b6c72006-01-08 01:02:06 -080047#include <linux/module.h>
Paul Fulghum705b6c72006-01-08 01:02:06 -080048#include <linux/errno.h>
49#include <linux/signal.h>
50#include <linux/sched.h>
51#include <linux/timer.h>
52#include <linux/interrupt.h>
53#include <linux/pci.h>
54#include <linux/tty.h>
55#include <linux/tty_flip.h>
56#include <linux/serial.h>
57#include <linux/major.h>
58#include <linux/string.h>
59#include <linux/fcntl.h>
60#include <linux/ptrace.h>
61#include <linux/ioport.h>
62#include <linux/mm.h>
Alexey Dobriyana18c56e2009-03-31 15:19:19 -070063#include <linux/seq_file.h>
Paul Fulghum705b6c72006-01-08 01:02:06 -080064#include <linux/slab.h>
65#include <linux/netdevice.h>
66#include <linux/vmalloc.h>
67#include <linux/init.h>
68#include <linux/delay.h>
69#include <linux/ioctl.h>
70#include <linux/termios.h>
71#include <linux/bitops.h>
72#include <linux/workqueue.h>
73#include <linux/hdlc.h>
Robert P. J. Day3dd12472008-02-06 01:37:17 -080074#include <linux/synclink.h>
Paul Fulghum705b6c72006-01-08 01:02:06 -080075
Paul Fulghum705b6c72006-01-08 01:02:06 -080076#include <asm/io.h>
77#include <asm/irq.h>
78#include <asm/dma.h>
79#include <asm/types.h>
80#include <asm/uaccess.h>
81
Paul Fulghumaf69c7f2006-12-06 20:40:24 -080082#if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINK_GT_MODULE))
83#define SYNCLINK_GENERIC_HDLC 1
84#else
85#define SYNCLINK_GENERIC_HDLC 0
Paul Fulghum705b6c72006-01-08 01:02:06 -080086#endif
87
88/*
89 * module identification
90 */
91static char *driver_name = "SyncLink GT";
Paul Fulghum705b6c72006-01-08 01:02:06 -080092static char *tty_driver_name = "synclink_gt";
93static char *tty_dev_prefix = "ttySLG";
94MODULE_LICENSE("GPL");
95#define MGSL_MAGIC 0x5401
Paul Fulghuma077c1a2006-09-30 23:27:46 -070096#define MAX_DEVICES 32
Paul Fulghum705b6c72006-01-08 01:02:06 -080097
98static struct pci_device_id pci_table[] = {
99 {PCI_VENDOR_ID_MICROGATE, SYNCLINK_GT_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
Paul Fulghum6f84be82006-06-25 05:49:22 -0700100 {PCI_VENDOR_ID_MICROGATE, SYNCLINK_GT2_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
Paul Fulghum705b6c72006-01-08 01:02:06 -0800101 {PCI_VENDOR_ID_MICROGATE, SYNCLINK_GT4_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
102 {PCI_VENDOR_ID_MICROGATE, SYNCLINK_AC_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
103 {0,}, /* terminate list */
104};
105MODULE_DEVICE_TABLE(pci, pci_table);
106
107static int init_one(struct pci_dev *dev,const struct pci_device_id *ent);
108static void remove_one(struct pci_dev *dev);
109static struct pci_driver pci_driver = {
110 .name = "synclink_gt",
111 .id_table = pci_table,
112 .probe = init_one,
Bill Pemberton91116cb2012-11-19 13:21:06 -0500113 .remove = remove_one,
Paul Fulghum705b6c72006-01-08 01:02:06 -0800114};
115
Joe Perches0fab6de2008-04-28 02:14:02 -0700116static bool pci_registered;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800117
118/*
119 * module configuration and status
120 */
121static struct slgt_info *slgt_device_list;
122static int slgt_device_count;
123
124static int ttymajor;
125static int debug_level;
126static int maxframe[MAX_DEVICES];
Paul Fulghum705b6c72006-01-08 01:02:06 -0800127
128module_param(ttymajor, int, 0);
129module_param(debug_level, int, 0);
130module_param_array(maxframe, int, NULL, 0);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800131
132MODULE_PARM_DESC(ttymajor, "TTY major device number override: 0=auto assigned");
133MODULE_PARM_DESC(debug_level, "Debug syslog output: 0=disabled, 1 to 5=increasing detail");
134MODULE_PARM_DESC(maxframe, "Maximum frame size used by device (4096 to 65535)");
Paul Fulghum705b6c72006-01-08 01:02:06 -0800135
136/*
137 * tty support and callbacks
138 */
Paul Fulghum705b6c72006-01-08 01:02:06 -0800139static struct tty_driver *serial_driver;
140
141static int open(struct tty_struct *tty, struct file * filp);
142static void close(struct tty_struct *tty, struct file * filp);
143static void hangup(struct tty_struct *tty);
Alan Cox606d0992006-12-08 02:38:45 -0800144static void set_termios(struct tty_struct *tty, struct ktermios *old_termios);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800145
146static int write(struct tty_struct *tty, const unsigned char *buf, int count);
Alan Cox55da7782008-04-30 00:54:07 -0700147static int put_char(struct tty_struct *tty, unsigned char ch);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800148static void send_xchar(struct tty_struct *tty, char ch);
149static void wait_until_sent(struct tty_struct *tty, int timeout);
150static int write_room(struct tty_struct *tty);
151static void flush_chars(struct tty_struct *tty);
152static void flush_buffer(struct tty_struct *tty);
153static void tx_hold(struct tty_struct *tty);
154static void tx_release(struct tty_struct *tty);
155
Alan Cox6caa76b2011-02-14 16:27:22 +0000156static int ioctl(struct tty_struct *tty, unsigned int cmd, unsigned long arg);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800157static int chars_in_buffer(struct tty_struct *tty);
158static void throttle(struct tty_struct * tty);
159static void unthrottle(struct tty_struct * tty);
Alan Cox9e989662008-07-22 11:18:03 +0100160static int set_break(struct tty_struct *tty, int break_state);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800161
162/*
163 * generic HDLC support and callbacks
164 */
Paul Fulghumaf69c7f2006-12-06 20:40:24 -0800165#if SYNCLINK_GENERIC_HDLC
Paul Fulghum705b6c72006-01-08 01:02:06 -0800166#define dev_to_port(D) (dev_to_hdlc(D)->priv)
167static void hdlcdev_tx_done(struct slgt_info *info);
168static void hdlcdev_rx(struct slgt_info *info, char *buf, int size);
169static int hdlcdev_init(struct slgt_info *info);
170static void hdlcdev_exit(struct slgt_info *info);
171#endif
172
173
174/*
175 * device specific structures, macros and functions
176 */
177
178#define SLGT_MAX_PORTS 4
179#define SLGT_REG_SIZE 256
180
181/*
Paul Fulghum0080b7a2006-03-28 01:56:15 -0800182 * conditional wait facility
183 */
184struct cond_wait {
185 struct cond_wait *next;
186 wait_queue_head_t q;
187 wait_queue_t wait;
188 unsigned int data;
189};
190static void init_cond_wait(struct cond_wait *w, unsigned int data);
191static void add_cond_wait(struct cond_wait **head, struct cond_wait *w);
192static void remove_cond_wait(struct cond_wait **head, struct cond_wait *w);
193static void flush_cond_wait(struct cond_wait **head);
194
195/*
Paul Fulghum705b6c72006-01-08 01:02:06 -0800196 * DMA buffer descriptor and access macros
197 */
198struct slgt_desc
199{
Al Viro51ef9c52007-10-14 19:34:30 +0100200 __le16 count;
201 __le16 status;
202 __le32 pbuf; /* physical address of data buffer */
203 __le32 next; /* physical address of next descriptor */
Paul Fulghum705b6c72006-01-08 01:02:06 -0800204
205 /* driver book keeping */
206 char *buf; /* virtual address of data buffer */
207 unsigned int pdesc; /* physical address of this descriptor */
208 dma_addr_t buf_dma_addr;
Paul Fulghum403214d2008-07-22 11:21:55 +0100209 unsigned short buf_count;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800210};
211
212#define set_desc_buffer(a,b) (a).pbuf = cpu_to_le32((unsigned int)(b))
213#define set_desc_next(a,b) (a).next = cpu_to_le32((unsigned int)(b))
214#define set_desc_count(a,b)(a).count = cpu_to_le16((unsigned short)(b))
215#define set_desc_eof(a,b) (a).status = cpu_to_le16((b) ? (le16_to_cpu((a).status) | BIT0) : (le16_to_cpu((a).status) & ~BIT0))
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +0100216#define set_desc_status(a, b) (a).status = cpu_to_le16((unsigned short)(b))
Paul Fulghum705b6c72006-01-08 01:02:06 -0800217#define desc_count(a) (le16_to_cpu((a).count))
218#define desc_status(a) (le16_to_cpu((a).status))
219#define desc_complete(a) (le16_to_cpu((a).status) & BIT15)
220#define desc_eof(a) (le16_to_cpu((a).status) & BIT2)
221#define desc_crc_error(a) (le16_to_cpu((a).status) & BIT1)
222#define desc_abort(a) (le16_to_cpu((a).status) & BIT0)
223#define desc_residue(a) ((le16_to_cpu((a).status) & 0x38) >> 3)
224
225struct _input_signal_events {
226 int ri_up;
227 int ri_down;
228 int dsr_up;
229 int dsr_down;
230 int dcd_up;
231 int dcd_down;
232 int cts_up;
233 int cts_down;
234};
235
236/*
237 * device instance data structure
238 */
239struct slgt_info {
240 void *if_ptr; /* General purpose pointer (used by SPPP) */
Alan Cox8fb06c72008-07-16 21:56:46 +0100241 struct tty_port port;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800242
243 struct slgt_info *next_device; /* device list link */
244
245 int magic;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800246
247 char device_name[25];
248 struct pci_dev *pdev;
249
250 int port_count; /* count of ports on adapter */
251 int adapter_num; /* adapter instance number */
252 int port_num; /* port instance number */
253
254 /* array of pointers to port contexts on this adapter */
255 struct slgt_info *port_array[SLGT_MAX_PORTS];
256
Paul Fulghum705b6c72006-01-08 01:02:06 -0800257 int line; /* tty line instance number */
Paul Fulghum705b6c72006-01-08 01:02:06 -0800258
259 struct mgsl_icount icount;
260
Paul Fulghum705b6c72006-01-08 01:02:06 -0800261 int timeout;
262 int x_char; /* xon/xoff character */
Paul Fulghum705b6c72006-01-08 01:02:06 -0800263 unsigned int read_status_mask;
264 unsigned int ignore_status_mask;
265
Paul Fulghum705b6c72006-01-08 01:02:06 -0800266 wait_queue_head_t status_event_wait_q;
267 wait_queue_head_t event_wait_q;
268 struct timer_list tx_timer;
269 struct timer_list rx_timer;
270
Paul Fulghum0080b7a2006-03-28 01:56:15 -0800271 unsigned int gpio_present;
272 struct cond_wait *gpio_wait_q;
273
Paul Fulghum705b6c72006-01-08 01:02:06 -0800274 spinlock_t lock; /* spinlock for synchronizing with ISR */
275
276 struct work_struct task;
277 u32 pending_bh;
Joe Perches0fab6de2008-04-28 02:14:02 -0700278 bool bh_requested;
279 bool bh_running;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800280
281 int isr_overflow;
Joe Perches0fab6de2008-04-28 02:14:02 -0700282 bool irq_requested; /* true if IRQ requested */
283 bool irq_occurred; /* for diagnostics use */
Paul Fulghum705b6c72006-01-08 01:02:06 -0800284
285 /* device configuration */
286
287 unsigned int bus_type;
288 unsigned int irq_level;
289 unsigned long irq_flags;
290
291 unsigned char __iomem * reg_addr; /* memory mapped registers address */
292 u32 phys_reg_addr;
Joe Perches0fab6de2008-04-28 02:14:02 -0700293 bool reg_addr_requested;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800294
295 MGSL_PARAMS params; /* communications parameters */
296 u32 idle_mode;
297 u32 max_frame_size; /* as set by device config */
298
Paul Fulghum814dae02008-07-22 11:22:14 +0100299 unsigned int rbuf_fill_level;
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +0100300 unsigned int rx_pio;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800301 unsigned int if_mode;
Paul Fulghum1f807692009-04-02 16:58:30 -0700302 unsigned int base_clock;
Paul Fulghum98072242010-10-27 15:34:22 -0700303 unsigned int xsync;
304 unsigned int xctrl;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800305
306 /* device status */
307
Joe Perches0fab6de2008-04-28 02:14:02 -0700308 bool rx_enabled;
309 bool rx_restart;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800310
Joe Perches0fab6de2008-04-28 02:14:02 -0700311 bool tx_enabled;
312 bool tx_active;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800313
314 unsigned char signals; /* serial signal states */
Darren Jenkins2641dfd2006-02-28 16:59:20 -0800315 int init_error; /* initialization error */
Paul Fulghum705b6c72006-01-08 01:02:06 -0800316
317 unsigned char *tx_buf;
318 int tx_count;
319
Paul Fulghuma6b68a62012-12-03 11:13:24 -0600320 char *flag_buf;
Joe Perches0fab6de2008-04-28 02:14:02 -0700321 bool drop_rts_on_tx_done;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800322 struct _input_signal_events input_signal_events;
323
324 int dcd_chkcount; /* check counts to prevent */
325 int cts_chkcount; /* too many IRQs if a signal */
326 int dsr_chkcount; /* is floating */
327 int ri_chkcount;
328
329 char *bufs; /* virtual address of DMA buffer lists */
330 dma_addr_t bufs_dma_addr; /* physical address of buffer descriptors */
331
332 unsigned int rbuf_count;
333 struct slgt_desc *rbufs;
334 unsigned int rbuf_current;
335 unsigned int rbuf_index;
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +0100336 unsigned int rbuf_fill_index;
337 unsigned short rbuf_fill_count;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800338
339 unsigned int tbuf_count;
340 struct slgt_desc *tbufs;
341 unsigned int tbuf_current;
342 unsigned int tbuf_start;
343
344 unsigned char *tmp_rbuf;
345 unsigned int tmp_rbuf_count;
346
347 /* SPPP/Cisco HDLC device parts */
348
349 int netcount;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800350 spinlock_t netlock;
Paul Fulghumaf69c7f2006-12-06 20:40:24 -0800351#if SYNCLINK_GENERIC_HDLC
Paul Fulghum705b6c72006-01-08 01:02:06 -0800352 struct net_device *netdev;
353#endif
354
355};
356
357static MGSL_PARAMS default_params = {
358 .mode = MGSL_MODE_HDLC,
359 .loopback = 0,
360 .flags = HDLC_FLAG_UNDERRUN_ABORT15,
361 .encoding = HDLC_ENCODING_NRZI_SPACE,
362 .clock_speed = 0,
363 .addr_filter = 0xff,
364 .crc_type = HDLC_CRC_16_CCITT,
365 .preamble_length = HDLC_PREAMBLE_LENGTH_8BITS,
366 .preamble = HDLC_PREAMBLE_PATTERN_NONE,
367 .data_rate = 9600,
368 .data_bits = 8,
369 .stop_bits = 1,
370 .parity = ASYNC_PARITY_NONE
371};
372
373
374#define BH_RECEIVE 1
375#define BH_TRANSMIT 2
376#define BH_STATUS 4
377#define IO_PIN_SHUTDOWN_LIMIT 100
378
379#define DMABUFSIZE 256
380#define DESC_LIST_SIZE 4096
381
382#define MASK_PARITY BIT1
Paul Fulghum202af6d2006-08-31 21:27:36 -0700383#define MASK_FRAMING BIT0
384#define MASK_BREAK BIT14
Paul Fulghum705b6c72006-01-08 01:02:06 -0800385#define MASK_OVERRUN BIT4
386
387#define GSR 0x00 /* global status */
Paul Fulghum0080b7a2006-03-28 01:56:15 -0800388#define JCR 0x04 /* JTAG control */
389#define IODR 0x08 /* GPIO direction */
390#define IOER 0x0c /* GPIO interrupt enable */
391#define IOVR 0x10 /* GPIO value */
392#define IOSR 0x14 /* GPIO interrupt status */
Paul Fulghum705b6c72006-01-08 01:02:06 -0800393#define TDR 0x80 /* tx data */
394#define RDR 0x80 /* rx data */
395#define TCR 0x82 /* tx control */
396#define TIR 0x84 /* tx idle */
397#define TPR 0x85 /* tx preamble */
398#define RCR 0x86 /* rx control */
399#define VCR 0x88 /* V.24 control */
400#define CCR 0x89 /* clock control */
401#define BDR 0x8a /* baud divisor */
402#define SCR 0x8c /* serial control */
403#define SSR 0x8e /* serial status */
404#define RDCSR 0x90 /* rx DMA control/status */
405#define TDCSR 0x94 /* tx DMA control/status */
406#define RDDAR 0x98 /* rx DMA descriptor address */
407#define TDDAR 0x9c /* tx DMA descriptor address */
Paul Fulghum98072242010-10-27 15:34:22 -0700408#define XSR 0x40 /* extended sync pattern */
409#define XCR 0x44 /* extended control */
Paul Fulghum705b6c72006-01-08 01:02:06 -0800410
411#define RXIDLE BIT14
412#define RXBREAK BIT14
413#define IRQ_TXDATA BIT13
414#define IRQ_TXIDLE BIT12
415#define IRQ_TXUNDER BIT11 /* HDLC */
416#define IRQ_RXDATA BIT10
417#define IRQ_RXIDLE BIT9 /* HDLC */
418#define IRQ_RXBREAK BIT9 /* async */
419#define IRQ_RXOVER BIT8
420#define IRQ_DSR BIT7
421#define IRQ_CTS BIT6
422#define IRQ_DCD BIT5
423#define IRQ_RI BIT4
424#define IRQ_ALL 0x3ff0
425#define IRQ_MASTER BIT0
426
427#define slgt_irq_on(info, mask) \
428 wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) | (mask)))
429#define slgt_irq_off(info, mask) \
430 wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) & ~(mask)))
431
432static __u8 rd_reg8(struct slgt_info *info, unsigned int addr);
433static void wr_reg8(struct slgt_info *info, unsigned int addr, __u8 value);
434static __u16 rd_reg16(struct slgt_info *info, unsigned int addr);
435static void wr_reg16(struct slgt_info *info, unsigned int addr, __u16 value);
436static __u32 rd_reg32(struct slgt_info *info, unsigned int addr);
437static void wr_reg32(struct slgt_info *info, unsigned int addr, __u32 value);
438
439static void msc_set_vcr(struct slgt_info *info);
440
441static int startup(struct slgt_info *info);
442static int block_til_ready(struct tty_struct *tty, struct file * filp,struct slgt_info *info);
443static void shutdown(struct slgt_info *info);
444static void program_hw(struct slgt_info *info);
445static void change_params(struct slgt_info *info);
446
447static int register_test(struct slgt_info *info);
448static int irq_test(struct slgt_info *info);
449static int loopback_test(struct slgt_info *info);
450static int adapter_test(struct slgt_info *info);
451
452static void reset_adapter(struct slgt_info *info);
453static void reset_port(struct slgt_info *info);
454static void async_mode(struct slgt_info *info);
Paul Fulghumcb10dc92006-09-30 23:27:45 -0700455static void sync_mode(struct slgt_info *info);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800456
457static void rx_stop(struct slgt_info *info);
458static void rx_start(struct slgt_info *info);
459static void reset_rbufs(struct slgt_info *info);
460static void free_rbufs(struct slgt_info *info, unsigned int first, unsigned int last);
461static void rdma_reset(struct slgt_info *info);
Joe Perches0fab6de2008-04-28 02:14:02 -0700462static bool rx_get_frame(struct slgt_info *info);
463static bool rx_get_buf(struct slgt_info *info);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800464
465static void tx_start(struct slgt_info *info);
466static void tx_stop(struct slgt_info *info);
467static void tx_set_idle(struct slgt_info *info);
468static unsigned int free_tbuf_count(struct slgt_info *info);
Paul Fulghum403214d2008-07-22 11:21:55 +0100469static unsigned int tbuf_bytes(struct slgt_info *info);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800470static void reset_tbufs(struct slgt_info *info);
471static void tdma_reset(struct slgt_info *info);
Paul Fulghumde538eb2009-12-09 12:31:39 -0800472static bool tx_load(struct slgt_info *info, const char *buf, unsigned int count);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800473
474static void get_signals(struct slgt_info *info);
475static void set_signals(struct slgt_info *info);
476static void enable_loopback(struct slgt_info *info);
477static void set_rate(struct slgt_info *info, u32 data_rate);
478
479static int bh_action(struct slgt_info *info);
David Howellsc4028952006-11-22 14:57:56 +0000480static void bh_handler(struct work_struct *work);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800481static void bh_transmit(struct slgt_info *info);
482static void isr_serial(struct slgt_info *info);
483static void isr_rdma(struct slgt_info *info);
484static void isr_txeom(struct slgt_info *info, unsigned short status);
485static void isr_tdma(struct slgt_info *info);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800486
487static int alloc_dma_bufs(struct slgt_info *info);
488static void free_dma_bufs(struct slgt_info *info);
489static int alloc_desc(struct slgt_info *info);
490static void free_desc(struct slgt_info *info);
491static int alloc_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count);
492static void free_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count);
493
494static int alloc_tmp_rbuf(struct slgt_info *info);
495static void free_tmp_rbuf(struct slgt_info *info);
496
497static void tx_timeout(unsigned long context);
498static void rx_timeout(unsigned long context);
499
500/*
501 * ioctl handlers
502 */
503static int get_stats(struct slgt_info *info, struct mgsl_icount __user *user_icount);
504static int get_params(struct slgt_info *info, MGSL_PARAMS __user *params);
505static int set_params(struct slgt_info *info, MGSL_PARAMS __user *params);
506static int get_txidle(struct slgt_info *info, int __user *idle_mode);
507static int set_txidle(struct slgt_info *info, int idle_mode);
508static int tx_enable(struct slgt_info *info, int enable);
509static int tx_abort(struct slgt_info *info);
510static int rx_enable(struct slgt_info *info, int enable);
511static int modem_input_wait(struct slgt_info *info,int arg);
512static int wait_mgsl_event(struct slgt_info *info, int __user *mask_ptr);
Alan Cox60b33c12011-02-14 16:26:14 +0000513static int tiocmget(struct tty_struct *tty);
Alan Cox20b9d172011-02-14 16:26:50 +0000514static int tiocmset(struct tty_struct *tty,
515 unsigned int set, unsigned int clear);
Alan Cox9e989662008-07-22 11:18:03 +0100516static int set_break(struct tty_struct *tty, int break_state);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800517static int get_interface(struct slgt_info *info, int __user *if_mode);
518static int set_interface(struct slgt_info *info, int if_mode);
Paul Fulghum0080b7a2006-03-28 01:56:15 -0800519static int set_gpio(struct slgt_info *info, struct gpio_desc __user *gpio);
520static int get_gpio(struct slgt_info *info, struct gpio_desc __user *gpio);
521static int wait_gpio(struct slgt_info *info, struct gpio_desc __user *gpio);
Paul Fulghum98072242010-10-27 15:34:22 -0700522static int get_xsync(struct slgt_info *info, int __user *if_mode);
523static int set_xsync(struct slgt_info *info, int if_mode);
524static int get_xctrl(struct slgt_info *info, int __user *if_mode);
525static int set_xctrl(struct slgt_info *info, int if_mode);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800526
527/*
528 * driver functions
529 */
530static void add_device(struct slgt_info *info);
531static void device_init(int adapter_num, struct pci_dev *pdev);
532static int claim_resources(struct slgt_info *info);
533static void release_resources(struct slgt_info *info);
534
535/*
536 * DEBUG OUTPUT CODE
537 */
538#ifndef DBGINFO
539#define DBGINFO(fmt)
540#endif
541#ifndef DBGERR
542#define DBGERR(fmt)
543#endif
544#ifndef DBGBH
545#define DBGBH(fmt)
546#endif
547#ifndef DBGISR
548#define DBGISR(fmt)
549#endif
550
551#ifdef DBGDATA
552static void trace_block(struct slgt_info *info, const char *data, int count, const char *label)
553{
554 int i;
555 int linecount;
556 printk("%s %s data:\n",info->device_name, label);
557 while(count) {
558 linecount = (count > 16) ? 16 : count;
559 for(i=0; i < linecount; i++)
560 printk("%02X ",(unsigned char)data[i]);
561 for(;i<17;i++)
562 printk(" ");
563 for(i=0;i<linecount;i++) {
564 if (data[i]>=040 && data[i]<=0176)
565 printk("%c",data[i]);
566 else
567 printk(".");
568 }
569 printk("\n");
570 data += linecount;
571 count -= linecount;
572 }
573}
574#else
575#define DBGDATA(info, buf, size, label)
576#endif
577
578#ifdef DBGTBUF
579static void dump_tbufs(struct slgt_info *info)
580{
581 int i;
582 printk("tbuf_current=%d\n", info->tbuf_current);
583 for (i=0 ; i < info->tbuf_count ; i++) {
584 printk("%d: count=%04X status=%04X\n",
585 i, le16_to_cpu(info->tbufs[i].count), le16_to_cpu(info->tbufs[i].status));
586 }
587}
588#else
589#define DBGTBUF(info)
590#endif
591
592#ifdef DBGRBUF
593static void dump_rbufs(struct slgt_info *info)
594{
595 int i;
596 printk("rbuf_current=%d\n", info->rbuf_current);
597 for (i=0 ; i < info->rbuf_count ; i++) {
598 printk("%d: count=%04X status=%04X\n",
599 i, le16_to_cpu(info->rbufs[i].count), le16_to_cpu(info->rbufs[i].status));
600 }
601}
602#else
603#define DBGRBUF(info)
604#endif
605
606static inline int sanity_check(struct slgt_info *info, char *devname, const char *name)
607{
608#ifdef SANITY_CHECK
609 if (!info) {
610 printk("null struct slgt_info for (%s) in %s\n", devname, name);
611 return 1;
612 }
613 if (info->magic != MGSL_MAGIC) {
614 printk("bad magic number struct slgt_info (%s) in %s\n", devname, name);
615 return 1;
616 }
617#else
618 if (!info)
619 return 1;
620#endif
621 return 0;
622}
623
624/**
625 * line discipline callback wrappers
626 *
627 * The wrappers maintain line discipline references
628 * while calling into the line discipline.
629 *
630 * ldisc_receive_buf - pass receive data to line discipline
631 */
632static void ldisc_receive_buf(struct tty_struct *tty,
633 const __u8 *data, char *flags, int count)
634{
635 struct tty_ldisc *ld;
636 if (!tty)
637 return;
638 ld = tty_ldisc_ref(tty);
639 if (ld) {
Alan Coxa352def2008-07-16 21:53:12 +0100640 if (ld->ops->receive_buf)
641 ld->ops->receive_buf(tty, data, flags, count);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800642 tty_ldisc_deref(ld);
643 }
644}
645
646/* tty callbacks */
647
648static int open(struct tty_struct *tty, struct file *filp)
649{
650 struct slgt_info *info;
651 int retval, line;
652 unsigned long flags;
653
654 line = tty->index;
Jiri Slaby410235f2012-03-05 14:52:01 +0100655 if (line >= slgt_device_count) {
Paul Fulghum705b6c72006-01-08 01:02:06 -0800656 DBGERR(("%s: open with invalid line #%d.\n", driver_name, line));
657 return -ENODEV;
658 }
659
660 info = slgt_device_list;
661 while(info && info->line != line)
662 info = info->next_device;
663 if (sanity_check(info, tty->name, "open"))
664 return -ENODEV;
665 if (info->init_error) {
666 DBGERR(("%s init error=%d\n", info->device_name, info->init_error));
667 return -ENODEV;
668 }
669
670 tty->driver_data = info;
Alan Cox8fb06c72008-07-16 21:56:46 +0100671 info->port.tty = tty;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800672
Alan Cox8fb06c72008-07-16 21:56:46 +0100673 DBGINFO(("%s open, old ref count = %d\n", info->device_name, info->port.count));
Paul Fulghum705b6c72006-01-08 01:02:06 -0800674
675 /* If port is closing, signal caller to try again */
Alan Cox8fb06c72008-07-16 21:56:46 +0100676 if (tty_hung_up_p(filp) || info->port.flags & ASYNC_CLOSING){
677 if (info->port.flags & ASYNC_CLOSING)
678 interruptible_sleep_on(&info->port.close_wait);
679 retval = ((info->port.flags & ASYNC_HUP_NOTIFY) ?
Paul Fulghum705b6c72006-01-08 01:02:06 -0800680 -EAGAIN : -ERESTARTSYS);
681 goto cleanup;
682 }
683
Alan Coxa360fae2010-06-01 22:52:50 +0200684 mutex_lock(&info->port.mutex);
Alan Cox8fb06c72008-07-16 21:56:46 +0100685 info->port.tty->low_latency = (info->port.flags & ASYNC_LOW_LATENCY) ? 1 : 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800686
687 spin_lock_irqsave(&info->netlock, flags);
688 if (info->netcount) {
689 retval = -EBUSY;
690 spin_unlock_irqrestore(&info->netlock, flags);
Alan Coxa360fae2010-06-01 22:52:50 +0200691 mutex_unlock(&info->port.mutex);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800692 goto cleanup;
693 }
Alan Cox8fb06c72008-07-16 21:56:46 +0100694 info->port.count++;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800695 spin_unlock_irqrestore(&info->netlock, flags);
696
Alan Cox8fb06c72008-07-16 21:56:46 +0100697 if (info->port.count == 1) {
Paul Fulghum705b6c72006-01-08 01:02:06 -0800698 /* 1st open on this device, init hardware */
699 retval = startup(info);
Dan Carpenter80d04f22010-08-11 20:01:46 +0200700 if (retval < 0) {
701 mutex_unlock(&info->port.mutex);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800702 goto cleanup;
Dan Carpenter80d04f22010-08-11 20:01:46 +0200703 }
Paul Fulghum705b6c72006-01-08 01:02:06 -0800704 }
Alan Coxa360fae2010-06-01 22:52:50 +0200705 mutex_unlock(&info->port.mutex);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800706 retval = block_til_ready(tty, filp, info);
707 if (retval) {
708 DBGINFO(("%s block_til_ready rc=%d\n", info->device_name, retval));
709 goto cleanup;
710 }
711
712 retval = 0;
713
714cleanup:
715 if (retval) {
716 if (tty->count == 1)
Alan Cox8fb06c72008-07-16 21:56:46 +0100717 info->port.tty = NULL; /* tty layer will release tty struct */
718 if(info->port.count)
719 info->port.count--;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800720 }
721
722 DBGINFO(("%s open rc=%d\n", info->device_name, retval));
723 return retval;
724}
725
726static void close(struct tty_struct *tty, struct file *filp)
727{
728 struct slgt_info *info = tty->driver_data;
729
730 if (sanity_check(info, tty->name, "close"))
731 return;
Alan Cox8fb06c72008-07-16 21:56:46 +0100732 DBGINFO(("%s close entry, count=%d\n", info->device_name, info->port.count));
Paul Fulghum705b6c72006-01-08 01:02:06 -0800733
Alan Coxa6614992009-01-02 13:46:50 +0000734 if (tty_port_close_start(&info->port, tty, filp) == 0)
Paul Fulghum705b6c72006-01-08 01:02:06 -0800735 goto cleanup;
736
Alan Coxa360fae2010-06-01 22:52:50 +0200737 mutex_lock(&info->port.mutex);
Alan Cox8fb06c72008-07-16 21:56:46 +0100738 if (info->port.flags & ASYNC_INITIALIZED)
Paul Fulghum705b6c72006-01-08 01:02:06 -0800739 wait_until_sent(tty, info->timeout);
Alan Cox978e5952008-04-30 00:53:59 -0700740 flush_buffer(tty);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800741 tty_ldisc_flush(tty);
742
743 shutdown(info);
Alan Coxa360fae2010-06-01 22:52:50 +0200744 mutex_unlock(&info->port.mutex);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800745
Alan Coxa6614992009-01-02 13:46:50 +0000746 tty_port_close_end(&info->port, tty);
Alan Cox8fb06c72008-07-16 21:56:46 +0100747 info->port.tty = NULL;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800748cleanup:
Alan Cox8fb06c72008-07-16 21:56:46 +0100749 DBGINFO(("%s close exit, count=%d\n", tty->driver->name, info->port.count));
Paul Fulghum705b6c72006-01-08 01:02:06 -0800750}
751
752static void hangup(struct tty_struct *tty)
753{
754 struct slgt_info *info = tty->driver_data;
Alan Coxa360fae2010-06-01 22:52:50 +0200755 unsigned long flags;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800756
757 if (sanity_check(info, tty->name, "hangup"))
758 return;
759 DBGINFO(("%s hangup\n", info->device_name));
760
761 flush_buffer(tty);
Alan Coxa360fae2010-06-01 22:52:50 +0200762
763 mutex_lock(&info->port.mutex);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800764 shutdown(info);
765
Alan Coxa360fae2010-06-01 22:52:50 +0200766 spin_lock_irqsave(&info->port.lock, flags);
Alan Cox8fb06c72008-07-16 21:56:46 +0100767 info->port.count = 0;
768 info->port.flags &= ~ASYNC_NORMAL_ACTIVE;
769 info->port.tty = NULL;
Alan Coxa360fae2010-06-01 22:52:50 +0200770 spin_unlock_irqrestore(&info->port.lock, flags);
771 mutex_unlock(&info->port.mutex);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800772
Alan Cox8fb06c72008-07-16 21:56:46 +0100773 wake_up_interruptible(&info->port.open_wait);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800774}
775
Alan Cox606d0992006-12-08 02:38:45 -0800776static void set_termios(struct tty_struct *tty, struct ktermios *old_termios)
Paul Fulghum705b6c72006-01-08 01:02:06 -0800777{
778 struct slgt_info *info = tty->driver_data;
779 unsigned long flags;
780
781 DBGINFO(("%s set_termios\n", tty->driver->name));
782
Paul Fulghum705b6c72006-01-08 01:02:06 -0800783 change_params(info);
784
785 /* Handle transition to B0 status */
786 if (old_termios->c_cflag & CBAUD &&
Alan Coxadc8d742012-07-14 15:31:47 +0100787 !(tty->termios.c_cflag & CBAUD)) {
Paul Fulghum705b6c72006-01-08 01:02:06 -0800788 info->signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
789 spin_lock_irqsave(&info->lock,flags);
790 set_signals(info);
791 spin_unlock_irqrestore(&info->lock,flags);
792 }
793
794 /* Handle transition away from B0 status */
795 if (!(old_termios->c_cflag & CBAUD) &&
Alan Coxadc8d742012-07-14 15:31:47 +0100796 tty->termios.c_cflag & CBAUD) {
Paul Fulghum705b6c72006-01-08 01:02:06 -0800797 info->signals |= SerialSignal_DTR;
Alan Coxadc8d742012-07-14 15:31:47 +0100798 if (!(tty->termios.c_cflag & CRTSCTS) ||
Paul Fulghum705b6c72006-01-08 01:02:06 -0800799 !test_bit(TTY_THROTTLED, &tty->flags)) {
800 info->signals |= SerialSignal_RTS;
801 }
802 spin_lock_irqsave(&info->lock,flags);
803 set_signals(info);
804 spin_unlock_irqrestore(&info->lock,flags);
805 }
806
807 /* Handle turning off CRTSCTS */
808 if (old_termios->c_cflag & CRTSCTS &&
Alan Coxadc8d742012-07-14 15:31:47 +0100809 !(tty->termios.c_cflag & CRTSCTS)) {
Paul Fulghum705b6c72006-01-08 01:02:06 -0800810 tty->hw_stopped = 0;
811 tx_release(tty);
812 }
813}
814
Paul Fulghumce892942009-06-24 18:34:51 +0100815static void update_tx_timer(struct slgt_info *info)
816{
817 /*
818 * use worst case speed of 1200bps to calculate transmit timeout
819 * based on data in buffers (tbuf_bytes) and FIFO (128 bytes)
820 */
821 if (info->params.mode == MGSL_MODE_HDLC) {
822 int timeout = (tbuf_bytes(info) * 7) + 1000;
823 mod_timer(&info->tx_timer, jiffies + msecs_to_jiffies(timeout));
824 }
825}
826
Paul Fulghum705b6c72006-01-08 01:02:06 -0800827static int write(struct tty_struct *tty,
828 const unsigned char *buf, int count)
829{
830 int ret = 0;
831 struct slgt_info *info = tty->driver_data;
832 unsigned long flags;
833
834 if (sanity_check(info, tty->name, "write"))
Paul Fulghumde538eb2009-12-09 12:31:39 -0800835 return -EIO;
836
Paul Fulghum705b6c72006-01-08 01:02:06 -0800837 DBGINFO(("%s write count=%d\n", info->device_name, count));
838
Paul Fulghumde538eb2009-12-09 12:31:39 -0800839 if (!info->tx_buf || (count > info->max_frame_size))
840 return -EIO;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800841
Paul Fulghumde538eb2009-12-09 12:31:39 -0800842 if (!count || tty->stopped || tty->hw_stopped)
843 return 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800844
Paul Fulghumde538eb2009-12-09 12:31:39 -0800845 spin_lock_irqsave(&info->lock, flags);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800846
Paul Fulghumde538eb2009-12-09 12:31:39 -0800847 if (info->tx_count) {
Paul Fulghum8a38c282008-07-22 11:21:28 +0100848 /* send accumulated data from send_char() */
Paul Fulghumde538eb2009-12-09 12:31:39 -0800849 if (!tx_load(info, info->tx_buf, info->tx_count))
850 goto cleanup;
851 info->tx_count = 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800852 }
853
Paul Fulghumde538eb2009-12-09 12:31:39 -0800854 if (tx_load(info, buf, count))
855 ret = count;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800856
857cleanup:
Paul Fulghumde538eb2009-12-09 12:31:39 -0800858 spin_unlock_irqrestore(&info->lock, flags);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800859 DBGINFO(("%s write rc=%d\n", info->device_name, ret));
860 return ret;
861}
862
Alan Cox55da7782008-04-30 00:54:07 -0700863static int put_char(struct tty_struct *tty, unsigned char ch)
Paul Fulghum705b6c72006-01-08 01:02:06 -0800864{
865 struct slgt_info *info = tty->driver_data;
866 unsigned long flags;
Andrew Morton6c82c412008-05-12 14:02:34 -0700867 int ret = 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800868
869 if (sanity_check(info, tty->name, "put_char"))
Alan Cox55da7782008-04-30 00:54:07 -0700870 return 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800871 DBGINFO(("%s put_char(%d)\n", info->device_name, ch));
Eric Sesterhenn326f28e92006-06-25 05:48:48 -0700872 if (!info->tx_buf)
Alan Cox55da7782008-04-30 00:54:07 -0700873 return 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800874 spin_lock_irqsave(&info->lock,flags);
Paul Fulghumde538eb2009-12-09 12:31:39 -0800875 if (info->tx_count < info->max_frame_size) {
Paul Fulghum705b6c72006-01-08 01:02:06 -0800876 info->tx_buf[info->tx_count++] = ch;
Alan Cox55da7782008-04-30 00:54:07 -0700877 ret = 1;
878 }
Paul Fulghum705b6c72006-01-08 01:02:06 -0800879 spin_unlock_irqrestore(&info->lock,flags);
Alan Cox55da7782008-04-30 00:54:07 -0700880 return ret;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800881}
882
883static void send_xchar(struct tty_struct *tty, char ch)
884{
885 struct slgt_info *info = tty->driver_data;
886 unsigned long flags;
887
888 if (sanity_check(info, tty->name, "send_xchar"))
889 return;
890 DBGINFO(("%s send_xchar(%d)\n", info->device_name, ch));
891 info->x_char = ch;
892 if (ch) {
893 spin_lock_irqsave(&info->lock,flags);
894 if (!info->tx_enabled)
895 tx_start(info);
896 spin_unlock_irqrestore(&info->lock,flags);
897 }
898}
899
900static void wait_until_sent(struct tty_struct *tty, int timeout)
901{
902 struct slgt_info *info = tty->driver_data;
903 unsigned long orig_jiffies, char_time;
904
905 if (!info )
906 return;
907 if (sanity_check(info, tty->name, "wait_until_sent"))
908 return;
909 DBGINFO(("%s wait_until_sent entry\n", info->device_name));
Alan Cox8fb06c72008-07-16 21:56:46 +0100910 if (!(info->port.flags & ASYNC_INITIALIZED))
Paul Fulghum705b6c72006-01-08 01:02:06 -0800911 goto exit;
912
913 orig_jiffies = jiffies;
914
915 /* Set check interval to 1/5 of estimated time to
916 * send a character, and make it at least 1. The check
917 * interval should also be less than the timeout.
918 * Note: use tight timings here to satisfy the NIST-PCTS.
919 */
920
921 if (info->params.data_rate) {
922 char_time = info->timeout/(32 * 5);
923 if (!char_time)
924 char_time++;
925 } else
926 char_time = 1;
927
928 if (timeout)
929 char_time = min_t(unsigned long, char_time, timeout);
930
931 while (info->tx_active) {
932 msleep_interruptible(jiffies_to_msecs(char_time));
933 if (signal_pending(current))
934 break;
935 if (timeout && time_after(jiffies, orig_jiffies + timeout))
936 break;
937 }
Paul Fulghum705b6c72006-01-08 01:02:06 -0800938exit:
939 DBGINFO(("%s wait_until_sent exit\n", info->device_name));
940}
941
942static int write_room(struct tty_struct *tty)
943{
944 struct slgt_info *info = tty->driver_data;
945 int ret;
946
947 if (sanity_check(info, tty->name, "write_room"))
948 return 0;
949 ret = (info->tx_active) ? 0 : HDLC_MAX_FRAME_SIZE;
950 DBGINFO(("%s write_room=%d\n", info->device_name, ret));
951 return ret;
952}
953
954static void flush_chars(struct tty_struct *tty)
955{
956 struct slgt_info *info = tty->driver_data;
957 unsigned long flags;
958
959 if (sanity_check(info, tty->name, "flush_chars"))
960 return;
961 DBGINFO(("%s flush_chars entry tx_count=%d\n", info->device_name, info->tx_count));
962
963 if (info->tx_count <= 0 || tty->stopped ||
964 tty->hw_stopped || !info->tx_buf)
965 return;
966
967 DBGINFO(("%s flush_chars start transmit\n", info->device_name));
968
969 spin_lock_irqsave(&info->lock,flags);
Paul Fulghumde538eb2009-12-09 12:31:39 -0800970 if (info->tx_count && tx_load(info, info->tx_buf, info->tx_count))
971 info->tx_count = 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800972 spin_unlock_irqrestore(&info->lock,flags);
973}
974
975static void flush_buffer(struct tty_struct *tty)
976{
977 struct slgt_info *info = tty->driver_data;
978 unsigned long flags;
979
980 if (sanity_check(info, tty->name, "flush_buffer"))
981 return;
982 DBGINFO(("%s flush_buffer\n", info->device_name));
983
Paul Fulghumde538eb2009-12-09 12:31:39 -0800984 spin_lock_irqsave(&info->lock, flags);
985 info->tx_count = 0;
986 spin_unlock_irqrestore(&info->lock, flags);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800987
Paul Fulghum705b6c72006-01-08 01:02:06 -0800988 tty_wakeup(tty);
989}
990
991/*
992 * throttle (stop) transmitter
993 */
994static void tx_hold(struct tty_struct *tty)
995{
996 struct slgt_info *info = tty->driver_data;
997 unsigned long flags;
998
999 if (sanity_check(info, tty->name, "tx_hold"))
1000 return;
1001 DBGINFO(("%s tx_hold\n", info->device_name));
1002 spin_lock_irqsave(&info->lock,flags);
1003 if (info->tx_enabled && info->params.mode == MGSL_MODE_ASYNC)
1004 tx_stop(info);
1005 spin_unlock_irqrestore(&info->lock,flags);
1006}
1007
1008/*
1009 * release (start) transmitter
1010 */
1011static void tx_release(struct tty_struct *tty)
1012{
1013 struct slgt_info *info = tty->driver_data;
1014 unsigned long flags;
1015
1016 if (sanity_check(info, tty->name, "tx_release"))
1017 return;
1018 DBGINFO(("%s tx_release\n", info->device_name));
Paul Fulghumde538eb2009-12-09 12:31:39 -08001019 spin_lock_irqsave(&info->lock, flags);
1020 if (info->tx_count && tx_load(info, info->tx_buf, info->tx_count))
1021 info->tx_count = 0;
1022 spin_unlock_irqrestore(&info->lock, flags);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001023}
1024
1025/*
1026 * Service an IOCTL request
1027 *
1028 * Arguments
1029 *
1030 * tty pointer to tty instance data
Paul Fulghum705b6c72006-01-08 01:02:06 -08001031 * cmd IOCTL command code
1032 * arg command argument/context
1033 *
1034 * Return 0 if success, otherwise error code
1035 */
Alan Cox6caa76b2011-02-14 16:27:22 +00001036static int ioctl(struct tty_struct *tty,
Paul Fulghum705b6c72006-01-08 01:02:06 -08001037 unsigned int cmd, unsigned long arg)
1038{
1039 struct slgt_info *info = tty->driver_data;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001040 void __user *argp = (void __user *)arg;
Alan Cox1f8cabb2008-04-30 00:53:24 -07001041 int ret;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001042
1043 if (sanity_check(info, tty->name, "ioctl"))
1044 return -ENODEV;
1045 DBGINFO(("%s ioctl() cmd=%08X\n", info->device_name, cmd));
1046
1047 if ((cmd != TIOCGSERIAL) && (cmd != TIOCSSERIAL) &&
Alan Cox05871022010-09-16 18:21:52 +01001048 (cmd != TIOCMIWAIT)) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08001049 if (tty->flags & (1 << TTY_IO_ERROR))
1050 return -EIO;
1051 }
1052
Alan Coxf6025012010-06-01 22:52:46 +02001053 switch (cmd) {
1054 case MGSL_IOCWAITEVENT:
1055 return wait_mgsl_event(info, argp);
1056 case TIOCMIWAIT:
1057 return modem_input_wait(info,(int)arg);
Alan Coxf6025012010-06-01 22:52:46 +02001058 case MGSL_IOCSGPIO:
1059 return set_gpio(info, argp);
1060 case MGSL_IOCGGPIO:
1061 return get_gpio(info, argp);
1062 case MGSL_IOCWAITGPIO:
1063 return wait_gpio(info, argp);
Paul Fulghum98072242010-10-27 15:34:22 -07001064 case MGSL_IOCGXSYNC:
1065 return get_xsync(info, argp);
1066 case MGSL_IOCSXSYNC:
1067 return set_xsync(info, (int)arg);
1068 case MGSL_IOCGXCTRL:
1069 return get_xctrl(info, argp);
1070 case MGSL_IOCSXCTRL:
1071 return set_xctrl(info, (int)arg);
Alan Coxf6025012010-06-01 22:52:46 +02001072 }
1073 mutex_lock(&info->port.mutex);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001074 switch (cmd) {
1075 case MGSL_IOCGPARAMS:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001076 ret = get_params(info, argp);
1077 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001078 case MGSL_IOCSPARAMS:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001079 ret = set_params(info, argp);
1080 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001081 case MGSL_IOCGTXIDLE:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001082 ret = get_txidle(info, argp);
1083 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001084 case MGSL_IOCSTXIDLE:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001085 ret = set_txidle(info, (int)arg);
1086 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001087 case MGSL_IOCTXENABLE:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001088 ret = tx_enable(info, (int)arg);
1089 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001090 case MGSL_IOCRXENABLE:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001091 ret = rx_enable(info, (int)arg);
1092 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001093 case MGSL_IOCTXABORT:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001094 ret = tx_abort(info);
1095 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001096 case MGSL_IOCGSTATS:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001097 ret = get_stats(info, argp);
1098 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001099 case MGSL_IOCGIF:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001100 ret = get_interface(info, argp);
1101 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001102 case MGSL_IOCSIF:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001103 ret = set_interface(info,(int)arg);
1104 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001105 default:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001106 ret = -ENOIOCTLCMD;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001107 }
Alan Coxf6025012010-06-01 22:52:46 +02001108 mutex_unlock(&info->port.mutex);
Alan Cox1f8cabb2008-04-30 00:53:24 -07001109 return ret;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001110}
1111
Alan Cox05871022010-09-16 18:21:52 +01001112static int get_icount(struct tty_struct *tty,
1113 struct serial_icounter_struct *icount)
1114
1115{
1116 struct slgt_info *info = tty->driver_data;
1117 struct mgsl_icount cnow; /* kernel counter temps */
1118 unsigned long flags;
1119
1120 spin_lock_irqsave(&info->lock,flags);
1121 cnow = info->icount;
1122 spin_unlock_irqrestore(&info->lock,flags);
1123
1124 icount->cts = cnow.cts;
1125 icount->dsr = cnow.dsr;
1126 icount->rng = cnow.rng;
1127 icount->dcd = cnow.dcd;
1128 icount->rx = cnow.rx;
1129 icount->tx = cnow.tx;
1130 icount->frame = cnow.frame;
1131 icount->overrun = cnow.overrun;
1132 icount->parity = cnow.parity;
1133 icount->brk = cnow.brk;
1134 icount->buf_overrun = cnow.buf_overrun;
1135
1136 return 0;
1137}
1138
Paul Fulghum705b6c72006-01-08 01:02:06 -08001139/*
Paul Fulghum2acdb162007-05-10 22:22:43 -07001140 * support for 32 bit ioctl calls on 64 bit systems
1141 */
1142#ifdef CONFIG_COMPAT
1143static long get_params32(struct slgt_info *info, struct MGSL_PARAMS32 __user *user_params)
1144{
1145 struct MGSL_PARAMS32 tmp_params;
1146
1147 DBGINFO(("%s get_params32\n", info->device_name));
Vasiliy Kulikoved77ed62010-10-27 15:34:22 -07001148 memset(&tmp_params, 0, sizeof(tmp_params));
Paul Fulghum2acdb162007-05-10 22:22:43 -07001149 tmp_params.mode = (compat_ulong_t)info->params.mode;
1150 tmp_params.loopback = info->params.loopback;
1151 tmp_params.flags = info->params.flags;
1152 tmp_params.encoding = info->params.encoding;
1153 tmp_params.clock_speed = (compat_ulong_t)info->params.clock_speed;
1154 tmp_params.addr_filter = info->params.addr_filter;
1155 tmp_params.crc_type = info->params.crc_type;
1156 tmp_params.preamble_length = info->params.preamble_length;
1157 tmp_params.preamble = info->params.preamble;
1158 tmp_params.data_rate = (compat_ulong_t)info->params.data_rate;
1159 tmp_params.data_bits = info->params.data_bits;
1160 tmp_params.stop_bits = info->params.stop_bits;
1161 tmp_params.parity = info->params.parity;
1162 if (copy_to_user(user_params, &tmp_params, sizeof(struct MGSL_PARAMS32)))
1163 return -EFAULT;
1164 return 0;
1165}
1166
1167static long set_params32(struct slgt_info *info, struct MGSL_PARAMS32 __user *new_params)
1168{
1169 struct MGSL_PARAMS32 tmp_params;
1170
1171 DBGINFO(("%s set_params32\n", info->device_name));
1172 if (copy_from_user(&tmp_params, new_params, sizeof(struct MGSL_PARAMS32)))
1173 return -EFAULT;
1174
1175 spin_lock(&info->lock);
Paul Fulghum1f807692009-04-02 16:58:30 -07001176 if (tmp_params.mode == MGSL_MODE_BASE_CLOCK) {
1177 info->base_clock = tmp_params.clock_speed;
1178 } else {
1179 info->params.mode = tmp_params.mode;
1180 info->params.loopback = tmp_params.loopback;
1181 info->params.flags = tmp_params.flags;
1182 info->params.encoding = tmp_params.encoding;
1183 info->params.clock_speed = tmp_params.clock_speed;
1184 info->params.addr_filter = tmp_params.addr_filter;
1185 info->params.crc_type = tmp_params.crc_type;
1186 info->params.preamble_length = tmp_params.preamble_length;
1187 info->params.preamble = tmp_params.preamble;
1188 info->params.data_rate = tmp_params.data_rate;
1189 info->params.data_bits = tmp_params.data_bits;
1190 info->params.stop_bits = tmp_params.stop_bits;
1191 info->params.parity = tmp_params.parity;
1192 }
Paul Fulghum2acdb162007-05-10 22:22:43 -07001193 spin_unlock(&info->lock);
1194
Paul Fulghum1f807692009-04-02 16:58:30 -07001195 program_hw(info);
Paul Fulghum2acdb162007-05-10 22:22:43 -07001196
1197 return 0;
1198}
1199
Alan Cox6caa76b2011-02-14 16:27:22 +00001200static long slgt_compat_ioctl(struct tty_struct *tty,
Paul Fulghum2acdb162007-05-10 22:22:43 -07001201 unsigned int cmd, unsigned long arg)
1202{
1203 struct slgt_info *info = tty->driver_data;
1204 int rc = -ENOIOCTLCMD;
1205
1206 if (sanity_check(info, tty->name, "compat_ioctl"))
1207 return -ENODEV;
1208 DBGINFO(("%s compat_ioctl() cmd=%08X\n", info->device_name, cmd));
1209
1210 switch (cmd) {
1211
1212 case MGSL_IOCSPARAMS32:
1213 rc = set_params32(info, compat_ptr(arg));
1214 break;
1215
1216 case MGSL_IOCGPARAMS32:
1217 rc = get_params32(info, compat_ptr(arg));
1218 break;
1219
1220 case MGSL_IOCGPARAMS:
1221 case MGSL_IOCSPARAMS:
1222 case MGSL_IOCGTXIDLE:
1223 case MGSL_IOCGSTATS:
1224 case MGSL_IOCWAITEVENT:
1225 case MGSL_IOCGIF:
1226 case MGSL_IOCSGPIO:
1227 case MGSL_IOCGGPIO:
1228 case MGSL_IOCWAITGPIO:
Paul Fulghum98072242010-10-27 15:34:22 -07001229 case MGSL_IOCGXSYNC:
1230 case MGSL_IOCGXCTRL:
Paul Fulghum2acdb162007-05-10 22:22:43 -07001231 case MGSL_IOCSTXIDLE:
1232 case MGSL_IOCTXENABLE:
1233 case MGSL_IOCRXENABLE:
1234 case MGSL_IOCTXABORT:
1235 case TIOCMIWAIT:
1236 case MGSL_IOCSIF:
Paul Fulghum98072242010-10-27 15:34:22 -07001237 case MGSL_IOCSXSYNC:
1238 case MGSL_IOCSXCTRL:
Alan Cox6caa76b2011-02-14 16:27:22 +00001239 rc = ioctl(tty, cmd, arg);
Paul Fulghum2acdb162007-05-10 22:22:43 -07001240 break;
1241 }
1242
1243 DBGINFO(("%s compat_ioctl() cmd=%08X rc=%d\n", info->device_name, cmd, rc));
1244 return rc;
1245}
1246#else
1247#define slgt_compat_ioctl NULL
1248#endif /* ifdef CONFIG_COMPAT */
1249
1250/*
Paul Fulghum705b6c72006-01-08 01:02:06 -08001251 * proc fs support
1252 */
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001253static inline void line_info(struct seq_file *m, struct slgt_info *info)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001254{
1255 char stat_buf[30];
Paul Fulghum705b6c72006-01-08 01:02:06 -08001256 unsigned long flags;
1257
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001258 seq_printf(m, "%s: IO=%08X IRQ=%d MaxFrameSize=%u\n",
Paul Fulghum705b6c72006-01-08 01:02:06 -08001259 info->device_name, info->phys_reg_addr,
1260 info->irq_level, info->max_frame_size);
1261
1262 /* output current serial signal states */
1263 spin_lock_irqsave(&info->lock,flags);
1264 get_signals(info);
1265 spin_unlock_irqrestore(&info->lock,flags);
1266
1267 stat_buf[0] = 0;
1268 stat_buf[1] = 0;
1269 if (info->signals & SerialSignal_RTS)
1270 strcat(stat_buf, "|RTS");
1271 if (info->signals & SerialSignal_CTS)
1272 strcat(stat_buf, "|CTS");
1273 if (info->signals & SerialSignal_DTR)
1274 strcat(stat_buf, "|DTR");
1275 if (info->signals & SerialSignal_DSR)
1276 strcat(stat_buf, "|DSR");
1277 if (info->signals & SerialSignal_DCD)
1278 strcat(stat_buf, "|CD");
1279 if (info->signals & SerialSignal_RI)
1280 strcat(stat_buf, "|RI");
1281
1282 if (info->params.mode != MGSL_MODE_ASYNC) {
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001283 seq_printf(m, "\tHDLC txok:%d rxok:%d",
Paul Fulghum705b6c72006-01-08 01:02:06 -08001284 info->icount.txok, info->icount.rxok);
1285 if (info->icount.txunder)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001286 seq_printf(m, " txunder:%d", info->icount.txunder);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001287 if (info->icount.txabort)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001288 seq_printf(m, " txabort:%d", info->icount.txabort);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001289 if (info->icount.rxshort)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001290 seq_printf(m, " rxshort:%d", info->icount.rxshort);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001291 if (info->icount.rxlong)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001292 seq_printf(m, " rxlong:%d", info->icount.rxlong);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001293 if (info->icount.rxover)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001294 seq_printf(m, " rxover:%d", info->icount.rxover);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001295 if (info->icount.rxcrc)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001296 seq_printf(m, " rxcrc:%d", info->icount.rxcrc);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001297 } else {
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001298 seq_printf(m, "\tASYNC tx:%d rx:%d",
Paul Fulghum705b6c72006-01-08 01:02:06 -08001299 info->icount.tx, info->icount.rx);
1300 if (info->icount.frame)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001301 seq_printf(m, " fe:%d", info->icount.frame);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001302 if (info->icount.parity)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001303 seq_printf(m, " pe:%d", info->icount.parity);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001304 if (info->icount.brk)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001305 seq_printf(m, " brk:%d", info->icount.brk);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001306 if (info->icount.overrun)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001307 seq_printf(m, " oe:%d", info->icount.overrun);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001308 }
1309
1310 /* Append serial signal status to end */
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001311 seq_printf(m, " %s\n", stat_buf+1);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001312
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001313 seq_printf(m, "\ttxactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
Paul Fulghum705b6c72006-01-08 01:02:06 -08001314 info->tx_active,info->bh_requested,info->bh_running,
1315 info->pending_bh);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001316}
1317
1318/* Called to print information about devices
1319 */
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001320static int synclink_gt_proc_show(struct seq_file *m, void *v)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001321{
Paul Fulghum705b6c72006-01-08 01:02:06 -08001322 struct slgt_info *info;
1323
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001324 seq_puts(m, "synclink_gt driver\n");
Paul Fulghum705b6c72006-01-08 01:02:06 -08001325
1326 info = slgt_device_list;
1327 while( info ) {
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001328 line_info(m, info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001329 info = info->next_device;
1330 }
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001331 return 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001332}
1333
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001334static int synclink_gt_proc_open(struct inode *inode, struct file *file)
1335{
1336 return single_open(file, synclink_gt_proc_show, NULL);
1337}
1338
1339static const struct file_operations synclink_gt_proc_fops = {
1340 .owner = THIS_MODULE,
1341 .open = synclink_gt_proc_open,
1342 .read = seq_read,
1343 .llseek = seq_lseek,
1344 .release = single_release,
1345};
1346
Paul Fulghum705b6c72006-01-08 01:02:06 -08001347/*
1348 * return count of bytes in transmit buffer
1349 */
1350static int chars_in_buffer(struct tty_struct *tty)
1351{
1352 struct slgt_info *info = tty->driver_data;
Paul Fulghum403214d2008-07-22 11:21:55 +01001353 int count;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001354 if (sanity_check(info, tty->name, "chars_in_buffer"))
1355 return 0;
Paul Fulghum403214d2008-07-22 11:21:55 +01001356 count = tbuf_bytes(info);
1357 DBGINFO(("%s chars_in_buffer()=%d\n", info->device_name, count));
1358 return count;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001359}
1360
1361/*
1362 * signal remote device to throttle send data (our receive data)
1363 */
1364static void throttle(struct tty_struct * tty)
1365{
1366 struct slgt_info *info = tty->driver_data;
1367 unsigned long flags;
1368
1369 if (sanity_check(info, tty->name, "throttle"))
1370 return;
1371 DBGINFO(("%s throttle\n", info->device_name));
1372 if (I_IXOFF(tty))
1373 send_xchar(tty, STOP_CHAR(tty));
Alan Coxadc8d742012-07-14 15:31:47 +01001374 if (tty->termios.c_cflag & CRTSCTS) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08001375 spin_lock_irqsave(&info->lock,flags);
1376 info->signals &= ~SerialSignal_RTS;
1377 set_signals(info);
1378 spin_unlock_irqrestore(&info->lock,flags);
1379 }
1380}
1381
1382/*
1383 * signal remote device to stop throttling send data (our receive data)
1384 */
1385static void unthrottle(struct tty_struct * tty)
1386{
1387 struct slgt_info *info = tty->driver_data;
1388 unsigned long flags;
1389
1390 if (sanity_check(info, tty->name, "unthrottle"))
1391 return;
1392 DBGINFO(("%s unthrottle\n", info->device_name));
1393 if (I_IXOFF(tty)) {
1394 if (info->x_char)
1395 info->x_char = 0;
1396 else
1397 send_xchar(tty, START_CHAR(tty));
1398 }
Alan Coxadc8d742012-07-14 15:31:47 +01001399 if (tty->termios.c_cflag & CRTSCTS) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08001400 spin_lock_irqsave(&info->lock,flags);
1401 info->signals |= SerialSignal_RTS;
1402 set_signals(info);
1403 spin_unlock_irqrestore(&info->lock,flags);
1404 }
1405}
1406
1407/*
1408 * set or clear transmit break condition
1409 * break_state -1=set break condition, 0=clear
1410 */
Alan Cox9e989662008-07-22 11:18:03 +01001411static int set_break(struct tty_struct *tty, int break_state)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001412{
1413 struct slgt_info *info = tty->driver_data;
1414 unsigned short value;
1415 unsigned long flags;
1416
1417 if (sanity_check(info, tty->name, "set_break"))
Alan Cox9e989662008-07-22 11:18:03 +01001418 return -EINVAL;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001419 DBGINFO(("%s set_break(%d)\n", info->device_name, break_state));
1420
1421 spin_lock_irqsave(&info->lock,flags);
1422 value = rd_reg16(info, TCR);
1423 if (break_state == -1)
1424 value |= BIT6;
1425 else
1426 value &= ~BIT6;
1427 wr_reg16(info, TCR, value);
1428 spin_unlock_irqrestore(&info->lock,flags);
Alan Cox9e989662008-07-22 11:18:03 +01001429 return 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001430}
1431
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08001432#if SYNCLINK_GENERIC_HDLC
Paul Fulghum705b6c72006-01-08 01:02:06 -08001433
1434/**
1435 * called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
1436 * set encoding and frame check sequence (FCS) options
1437 *
1438 * dev pointer to network device structure
1439 * encoding serial encoding setting
1440 * parity FCS setting
1441 *
1442 * returns 0 if success, otherwise error code
1443 */
1444static int hdlcdev_attach(struct net_device *dev, unsigned short encoding,
1445 unsigned short parity)
1446{
1447 struct slgt_info *info = dev_to_port(dev);
1448 unsigned char new_encoding;
1449 unsigned short new_crctype;
1450
1451 /* return error if TTY interface open */
Alan Cox8fb06c72008-07-16 21:56:46 +01001452 if (info->port.count)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001453 return -EBUSY;
1454
1455 DBGINFO(("%s hdlcdev_attach\n", info->device_name));
1456
1457 switch (encoding)
1458 {
1459 case ENCODING_NRZ: new_encoding = HDLC_ENCODING_NRZ; break;
1460 case ENCODING_NRZI: new_encoding = HDLC_ENCODING_NRZI_SPACE; break;
1461 case ENCODING_FM_MARK: new_encoding = HDLC_ENCODING_BIPHASE_MARK; break;
1462 case ENCODING_FM_SPACE: new_encoding = HDLC_ENCODING_BIPHASE_SPACE; break;
1463 case ENCODING_MANCHESTER: new_encoding = HDLC_ENCODING_BIPHASE_LEVEL; break;
1464 default: return -EINVAL;
1465 }
1466
1467 switch (parity)
1468 {
1469 case PARITY_NONE: new_crctype = HDLC_CRC_NONE; break;
1470 case PARITY_CRC16_PR1_CCITT: new_crctype = HDLC_CRC_16_CCITT; break;
1471 case PARITY_CRC32_PR1_CCITT: new_crctype = HDLC_CRC_32_CCITT; break;
1472 default: return -EINVAL;
1473 }
1474
1475 info->params.encoding = new_encoding;
Alexey Dobriyan53b35312006-03-24 03:16:13 -08001476 info->params.crc_type = new_crctype;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001477
1478 /* if network interface up, reprogram hardware */
1479 if (info->netcount)
1480 program_hw(info);
1481
1482 return 0;
1483}
1484
1485/**
1486 * called by generic HDLC layer to send frame
1487 *
1488 * skb socket buffer containing HDLC frame
1489 * dev pointer to network device structure
Paul Fulghum705b6c72006-01-08 01:02:06 -08001490 */
Stephen Hemminger4c5d5022009-08-31 19:50:48 +00001491static netdev_tx_t hdlcdev_xmit(struct sk_buff *skb,
1492 struct net_device *dev)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001493{
1494 struct slgt_info *info = dev_to_port(dev);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001495 unsigned long flags;
1496
1497 DBGINFO(("%s hdlc_xmit\n", dev->name));
1498
Paul Fulghumde538eb2009-12-09 12:31:39 -08001499 if (!skb->len)
1500 return NETDEV_TX_OK;
1501
Paul Fulghum705b6c72006-01-08 01:02:06 -08001502 /* stop sending until this frame completes */
1503 netif_stop_queue(dev);
1504
Paul Fulghum705b6c72006-01-08 01:02:06 -08001505 /* update network statistics */
Krzysztof Halasa198191c2008-06-30 23:26:53 +02001506 dev->stats.tx_packets++;
1507 dev->stats.tx_bytes += skb->len;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001508
Paul Fulghum705b6c72006-01-08 01:02:06 -08001509 /* save start time for transmit timeout detection */
1510 dev->trans_start = jiffies;
1511
Paul Fulghumde538eb2009-12-09 12:31:39 -08001512 spin_lock_irqsave(&info->lock, flags);
1513 tx_load(info, skb->data, skb->len);
1514 spin_unlock_irqrestore(&info->lock, flags);
1515
1516 /* done with socket buffer, so free it */
1517 dev_kfree_skb(skb);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001518
Stephen Hemminger4c5d5022009-08-31 19:50:48 +00001519 return NETDEV_TX_OK;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001520}
1521
1522/**
1523 * called by network layer when interface enabled
1524 * claim resources and initialize hardware
1525 *
1526 * dev pointer to network device structure
1527 *
1528 * returns 0 if success, otherwise error code
1529 */
1530static int hdlcdev_open(struct net_device *dev)
1531{
1532 struct slgt_info *info = dev_to_port(dev);
1533 int rc;
1534 unsigned long flags;
1535
Paul Fulghumd4c63b72007-08-22 14:01:50 -07001536 if (!try_module_get(THIS_MODULE))
1537 return -EBUSY;
1538
Paul Fulghum705b6c72006-01-08 01:02:06 -08001539 DBGINFO(("%s hdlcdev_open\n", dev->name));
1540
1541 /* generic HDLC layer open processing */
1542 if ((rc = hdlc_open(dev)))
1543 return rc;
1544
1545 /* arbitrate between network and tty opens */
1546 spin_lock_irqsave(&info->netlock, flags);
Alan Cox8fb06c72008-07-16 21:56:46 +01001547 if (info->port.count != 0 || info->netcount != 0) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08001548 DBGINFO(("%s hdlc_open busy\n", dev->name));
1549 spin_unlock_irqrestore(&info->netlock, flags);
1550 return -EBUSY;
1551 }
1552 info->netcount=1;
1553 spin_unlock_irqrestore(&info->netlock, flags);
1554
1555 /* claim resources and init adapter */
1556 if ((rc = startup(info)) != 0) {
1557 spin_lock_irqsave(&info->netlock, flags);
1558 info->netcount=0;
1559 spin_unlock_irqrestore(&info->netlock, flags);
1560 return rc;
1561 }
1562
1563 /* assert DTR and RTS, apply hardware settings */
1564 info->signals |= SerialSignal_RTS + SerialSignal_DTR;
1565 program_hw(info);
1566
1567 /* enable network layer transmit */
1568 dev->trans_start = jiffies;
1569 netif_start_queue(dev);
1570
1571 /* inform generic HDLC layer of current DCD status */
1572 spin_lock_irqsave(&info->lock, flags);
1573 get_signals(info);
1574 spin_unlock_irqrestore(&info->lock, flags);
Krzysztof Halasafbeff3c2006-07-21 14:44:55 -07001575 if (info->signals & SerialSignal_DCD)
1576 netif_carrier_on(dev);
1577 else
1578 netif_carrier_off(dev);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001579 return 0;
1580}
1581
1582/**
1583 * called by network layer when interface is disabled
1584 * shutdown hardware and release resources
1585 *
1586 * dev pointer to network device structure
1587 *
1588 * returns 0 if success, otherwise error code
1589 */
1590static int hdlcdev_close(struct net_device *dev)
1591{
1592 struct slgt_info *info = dev_to_port(dev);
1593 unsigned long flags;
1594
1595 DBGINFO(("%s hdlcdev_close\n", dev->name));
1596
1597 netif_stop_queue(dev);
1598
1599 /* shutdown adapter and release resources */
1600 shutdown(info);
1601
1602 hdlc_close(dev);
1603
1604 spin_lock_irqsave(&info->netlock, flags);
1605 info->netcount=0;
1606 spin_unlock_irqrestore(&info->netlock, flags);
1607
Paul Fulghumd4c63b72007-08-22 14:01:50 -07001608 module_put(THIS_MODULE);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001609 return 0;
1610}
1611
1612/**
1613 * called by network layer to process IOCTL call to network device
1614 *
1615 * dev pointer to network device structure
1616 * ifr pointer to network interface request structure
1617 * cmd IOCTL command code
1618 *
1619 * returns 0 if success, otherwise error code
1620 */
1621static int hdlcdev_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1622{
1623 const size_t size = sizeof(sync_serial_settings);
1624 sync_serial_settings new_line;
1625 sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
1626 struct slgt_info *info = dev_to_port(dev);
1627 unsigned int flags;
1628
1629 DBGINFO(("%s hdlcdev_ioctl\n", dev->name));
1630
1631 /* return error if TTY interface open */
Alan Cox8fb06c72008-07-16 21:56:46 +01001632 if (info->port.count)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001633 return -EBUSY;
1634
1635 if (cmd != SIOCWANDEV)
1636 return hdlc_ioctl(dev, ifr, cmd);
1637
Vasiliy Kulikoved77ed62010-10-27 15:34:22 -07001638 memset(&new_line, 0, sizeof(new_line));
1639
Paul Fulghum705b6c72006-01-08 01:02:06 -08001640 switch(ifr->ifr_settings.type) {
1641 case IF_GET_IFACE: /* return current sync_serial_settings */
1642
1643 ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
1644 if (ifr->ifr_settings.size < size) {
1645 ifr->ifr_settings.size = size; /* data size wanted */
1646 return -ENOBUFS;
1647 }
1648
1649 flags = info->params.flags & (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
1650 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
1651 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
1652 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
1653
1654 switch (flags){
1655 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN): new_line.clock_type = CLOCK_EXT; break;
1656 case (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_INT; break;
1657 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_TXINT; break;
1658 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN): new_line.clock_type = CLOCK_TXFROMRX; break;
1659 default: new_line.clock_type = CLOCK_DEFAULT;
1660 }
1661
1662 new_line.clock_rate = info->params.clock_speed;
1663 new_line.loopback = info->params.loopback ? 1:0;
1664
1665 if (copy_to_user(line, &new_line, size))
1666 return -EFAULT;
1667 return 0;
1668
1669 case IF_IFACE_SYNC_SERIAL: /* set sync_serial_settings */
1670
1671 if(!capable(CAP_NET_ADMIN))
1672 return -EPERM;
1673 if (copy_from_user(&new_line, line, size))
1674 return -EFAULT;
1675
1676 switch (new_line.clock_type)
1677 {
1678 case CLOCK_EXT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN; break;
1679 case CLOCK_TXFROMRX: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN; break;
1680 case CLOCK_INT: flags = HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG; break;
1681 case CLOCK_TXINT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG; break;
1682 case CLOCK_DEFAULT: flags = info->params.flags &
1683 (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
1684 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
1685 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
1686 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN); break;
1687 default: return -EINVAL;
1688 }
1689
1690 if (new_line.loopback != 0 && new_line.loopback != 1)
1691 return -EINVAL;
1692
1693 info->params.flags &= ~(HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
1694 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
1695 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
1696 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
1697 info->params.flags |= flags;
1698
1699 info->params.loopback = new_line.loopback;
1700
1701 if (flags & (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG))
1702 info->params.clock_speed = new_line.clock_rate;
1703 else
1704 info->params.clock_speed = 0;
1705
1706 /* if network interface up, reprogram hardware */
1707 if (info->netcount)
1708 program_hw(info);
1709 return 0;
1710
1711 default:
1712 return hdlc_ioctl(dev, ifr, cmd);
1713 }
1714}
1715
1716/**
1717 * called by network layer when transmit timeout is detected
1718 *
1719 * dev pointer to network device structure
1720 */
1721static void hdlcdev_tx_timeout(struct net_device *dev)
1722{
1723 struct slgt_info *info = dev_to_port(dev);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001724 unsigned long flags;
1725
1726 DBGINFO(("%s hdlcdev_tx_timeout\n", dev->name));
1727
Krzysztof Halasa198191c2008-06-30 23:26:53 +02001728 dev->stats.tx_errors++;
1729 dev->stats.tx_aborted_errors++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001730
1731 spin_lock_irqsave(&info->lock,flags);
1732 tx_stop(info);
1733 spin_unlock_irqrestore(&info->lock,flags);
1734
1735 netif_wake_queue(dev);
1736}
1737
1738/**
1739 * called by device driver when transmit completes
1740 * reenable network layer transmit if stopped
1741 *
1742 * info pointer to device instance information
1743 */
1744static void hdlcdev_tx_done(struct slgt_info *info)
1745{
1746 if (netif_queue_stopped(info->netdev))
1747 netif_wake_queue(info->netdev);
1748}
1749
1750/**
1751 * called by device driver when frame received
1752 * pass frame to network layer
1753 *
1754 * info pointer to device instance information
1755 * buf pointer to buffer contianing frame data
1756 * size count of data bytes in buf
1757 */
1758static void hdlcdev_rx(struct slgt_info *info, char *buf, int size)
1759{
1760 struct sk_buff *skb = dev_alloc_skb(size);
1761 struct net_device *dev = info->netdev;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001762
1763 DBGINFO(("%s hdlcdev_rx\n", dev->name));
1764
1765 if (skb == NULL) {
1766 DBGERR(("%s: can't alloc skb, drop packet\n", dev->name));
Krzysztof Halasa198191c2008-06-30 23:26:53 +02001767 dev->stats.rx_dropped++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001768 return;
1769 }
1770
Krzysztof Halasa198191c2008-06-30 23:26:53 +02001771 memcpy(skb_put(skb, size), buf, size);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001772
Krzysztof Halasa198191c2008-06-30 23:26:53 +02001773 skb->protocol = hdlc_type_trans(skb, dev);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001774
Krzysztof Halasa198191c2008-06-30 23:26:53 +02001775 dev->stats.rx_packets++;
1776 dev->stats.rx_bytes += size;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001777
1778 netif_rx(skb);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001779}
1780
Krzysztof Hałasa991990a2009-01-08 22:52:11 +01001781static const struct net_device_ops hdlcdev_ops = {
1782 .ndo_open = hdlcdev_open,
1783 .ndo_stop = hdlcdev_close,
1784 .ndo_change_mtu = hdlc_change_mtu,
1785 .ndo_start_xmit = hdlc_start_xmit,
1786 .ndo_do_ioctl = hdlcdev_ioctl,
1787 .ndo_tx_timeout = hdlcdev_tx_timeout,
1788};
1789
Paul Fulghum705b6c72006-01-08 01:02:06 -08001790/**
1791 * called by device driver when adding device instance
1792 * do generic HDLC initialization
1793 *
1794 * info pointer to device instance information
1795 *
1796 * returns 0 if success, otherwise error code
1797 */
1798static int hdlcdev_init(struct slgt_info *info)
1799{
1800 int rc;
1801 struct net_device *dev;
1802 hdlc_device *hdlc;
1803
1804 /* allocate and initialize network and HDLC layer objects */
1805
1806 if (!(dev = alloc_hdlcdev(info))) {
1807 printk(KERN_ERR "%s hdlc device alloc failure\n", info->device_name);
1808 return -ENOMEM;
1809 }
1810
1811 /* for network layer reporting purposes only */
1812 dev->mem_start = info->phys_reg_addr;
1813 dev->mem_end = info->phys_reg_addr + SLGT_REG_SIZE - 1;
1814 dev->irq = info->irq_level;
1815
1816 /* network layer callbacks and settings */
Krzysztof Hałasa991990a2009-01-08 22:52:11 +01001817 dev->netdev_ops = &hdlcdev_ops;
1818 dev->watchdog_timeo = 10 * HZ;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001819 dev->tx_queue_len = 50;
1820
1821 /* generic HDLC layer callbacks and settings */
1822 hdlc = dev_to_hdlc(dev);
1823 hdlc->attach = hdlcdev_attach;
1824 hdlc->xmit = hdlcdev_xmit;
1825
1826 /* register objects with HDLC layer */
1827 if ((rc = register_hdlc_device(dev))) {
1828 printk(KERN_WARNING "%s:unable to register hdlc device\n",__FILE__);
1829 free_netdev(dev);
1830 return rc;
1831 }
1832
1833 info->netdev = dev;
1834 return 0;
1835}
1836
1837/**
1838 * called by device driver when removing device instance
1839 * do generic HDLC cleanup
1840 *
1841 * info pointer to device instance information
1842 */
1843static void hdlcdev_exit(struct slgt_info *info)
1844{
1845 unregister_hdlc_device(info->netdev);
1846 free_netdev(info->netdev);
1847 info->netdev = NULL;
1848}
1849
1850#endif /* ifdef CONFIG_HDLC */
1851
1852/*
1853 * get async data from rx DMA buffers
1854 */
1855static void rx_async(struct slgt_info *info)
1856{
Alan Cox8fb06c72008-07-16 21:56:46 +01001857 struct tty_struct *tty = info->port.tty;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001858 struct mgsl_icount *icount = &info->icount;
1859 unsigned int start, end;
1860 unsigned char *p;
1861 unsigned char status;
1862 struct slgt_desc *bufs = info->rbufs;
1863 int i, count;
Alan Cox33f0f882006-01-09 20:54:13 -08001864 int chars = 0;
1865 int stat;
1866 unsigned char ch;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001867
1868 start = end = info->rbuf_current;
1869
1870 while(desc_complete(bufs[end])) {
1871 count = desc_count(bufs[end]) - info->rbuf_index;
1872 p = bufs[end].buf + info->rbuf_index;
1873
1874 DBGISR(("%s rx_async count=%d\n", info->device_name, count));
1875 DBGDATA(info, p, count, "rx");
1876
1877 for(i=0 ; i < count; i+=2, p+=2) {
Alan Cox33f0f882006-01-09 20:54:13 -08001878 ch = *p;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001879 icount->rx++;
1880
Alan Cox33f0f882006-01-09 20:54:13 -08001881 stat = 0;
1882
Paul Fulghum202af6d2006-08-31 21:27:36 -07001883 if ((status = *(p+1) & (BIT1 + BIT0))) {
1884 if (status & BIT1)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001885 icount->parity++;
Paul Fulghum202af6d2006-08-31 21:27:36 -07001886 else if (status & BIT0)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001887 icount->frame++;
1888 /* discard char if tty control flags say so */
1889 if (status & info->ignore_status_mask)
1890 continue;
Paul Fulghum202af6d2006-08-31 21:27:36 -07001891 if (status & BIT1)
Alan Cox33f0f882006-01-09 20:54:13 -08001892 stat = TTY_PARITY;
Paul Fulghum202af6d2006-08-31 21:27:36 -07001893 else if (status & BIT0)
Alan Cox33f0f882006-01-09 20:54:13 -08001894 stat = TTY_FRAME;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001895 }
Jiri Slaby92a19f92013-01-03 15:53:03 +01001896 tty_insert_flip_char(&info->port, ch, stat);
1897 chars++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001898 }
1899
1900 if (i < count) {
1901 /* receive buffer not completed */
1902 info->rbuf_index += i;
Jiri Slaby40565f12007-02-12 00:52:31 -08001903 mod_timer(&info->rx_timer, jiffies + 1);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001904 break;
1905 }
1906
1907 info->rbuf_index = 0;
1908 free_rbufs(info, end, end);
1909
1910 if (++end == info->rbuf_count)
1911 end = 0;
1912
1913 /* if entire list searched then no frame available */
1914 if (end == start)
1915 break;
1916 }
1917
Alan Cox33f0f882006-01-09 20:54:13 -08001918 if (tty && chars)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001919 tty_flip_buffer_push(tty);
1920}
1921
1922/*
1923 * return next bottom half action to perform
1924 */
1925static int bh_action(struct slgt_info *info)
1926{
1927 unsigned long flags;
1928 int rc;
1929
1930 spin_lock_irqsave(&info->lock,flags);
1931
1932 if (info->pending_bh & BH_RECEIVE) {
1933 info->pending_bh &= ~BH_RECEIVE;
1934 rc = BH_RECEIVE;
1935 } else if (info->pending_bh & BH_TRANSMIT) {
1936 info->pending_bh &= ~BH_TRANSMIT;
1937 rc = BH_TRANSMIT;
1938 } else if (info->pending_bh & BH_STATUS) {
1939 info->pending_bh &= ~BH_STATUS;
1940 rc = BH_STATUS;
1941 } else {
1942 /* Mark BH routine as complete */
Joe Perches0fab6de2008-04-28 02:14:02 -07001943 info->bh_running = false;
1944 info->bh_requested = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001945 rc = 0;
1946 }
1947
1948 spin_unlock_irqrestore(&info->lock,flags);
1949
1950 return rc;
1951}
1952
1953/*
1954 * perform bottom half processing
1955 */
David Howellsc4028952006-11-22 14:57:56 +00001956static void bh_handler(struct work_struct *work)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001957{
David Howellsc4028952006-11-22 14:57:56 +00001958 struct slgt_info *info = container_of(work, struct slgt_info, task);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001959 int action;
1960
1961 if (!info)
1962 return;
Joe Perches0fab6de2008-04-28 02:14:02 -07001963 info->bh_running = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001964
1965 while((action = bh_action(info))) {
1966 switch (action) {
1967 case BH_RECEIVE:
1968 DBGBH(("%s bh receive\n", info->device_name));
1969 switch(info->params.mode) {
1970 case MGSL_MODE_ASYNC:
1971 rx_async(info);
1972 break;
1973 case MGSL_MODE_HDLC:
1974 while(rx_get_frame(info));
1975 break;
1976 case MGSL_MODE_RAW:
Paul Fulghumcb10dc92006-09-30 23:27:45 -07001977 case MGSL_MODE_MONOSYNC:
1978 case MGSL_MODE_BISYNC:
Paul Fulghum98072242010-10-27 15:34:22 -07001979 case MGSL_MODE_XSYNC:
Paul Fulghum705b6c72006-01-08 01:02:06 -08001980 while(rx_get_buf(info));
1981 break;
1982 }
1983 /* restart receiver if rx DMA buffers exhausted */
1984 if (info->rx_restart)
1985 rx_start(info);
1986 break;
1987 case BH_TRANSMIT:
1988 bh_transmit(info);
1989 break;
1990 case BH_STATUS:
1991 DBGBH(("%s bh status\n", info->device_name));
1992 info->ri_chkcount = 0;
1993 info->dsr_chkcount = 0;
1994 info->dcd_chkcount = 0;
1995 info->cts_chkcount = 0;
1996 break;
1997 default:
1998 DBGBH(("%s unknown action\n", info->device_name));
1999 break;
2000 }
2001 }
2002 DBGBH(("%s bh_handler exit\n", info->device_name));
2003}
2004
2005static void bh_transmit(struct slgt_info *info)
2006{
Alan Cox8fb06c72008-07-16 21:56:46 +01002007 struct tty_struct *tty = info->port.tty;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002008
2009 DBGBH(("%s bh_transmit\n", info->device_name));
Jiri Slabyb963a842007-02-10 01:44:55 -08002010 if (tty)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002011 tty_wakeup(tty);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002012}
2013
Paul Fulghumed8485f2008-02-06 01:37:18 -08002014static void dsr_change(struct slgt_info *info, unsigned short status)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002015{
Paul Fulghumed8485f2008-02-06 01:37:18 -08002016 if (status & BIT3) {
2017 info->signals |= SerialSignal_DSR;
2018 info->input_signal_events.dsr_up++;
2019 } else {
2020 info->signals &= ~SerialSignal_DSR;
2021 info->input_signal_events.dsr_down++;
2022 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08002023 DBGISR(("dsr_change %s signals=%04X\n", info->device_name, info->signals));
2024 if ((info->dsr_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
2025 slgt_irq_off(info, IRQ_DSR);
2026 return;
2027 }
2028 info->icount.dsr++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002029 wake_up_interruptible(&info->status_event_wait_q);
2030 wake_up_interruptible(&info->event_wait_q);
2031 info->pending_bh |= BH_STATUS;
2032}
2033
Paul Fulghumed8485f2008-02-06 01:37:18 -08002034static void cts_change(struct slgt_info *info, unsigned short status)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002035{
Paul Fulghumed8485f2008-02-06 01:37:18 -08002036 if (status & BIT2) {
2037 info->signals |= SerialSignal_CTS;
2038 info->input_signal_events.cts_up++;
2039 } else {
2040 info->signals &= ~SerialSignal_CTS;
2041 info->input_signal_events.cts_down++;
2042 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08002043 DBGISR(("cts_change %s signals=%04X\n", info->device_name, info->signals));
2044 if ((info->cts_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
2045 slgt_irq_off(info, IRQ_CTS);
2046 return;
2047 }
2048 info->icount.cts++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002049 wake_up_interruptible(&info->status_event_wait_q);
2050 wake_up_interruptible(&info->event_wait_q);
2051 info->pending_bh |= BH_STATUS;
2052
Huang Shijief21ec3d2012-08-22 22:13:36 -04002053 if (tty_port_cts_enabled(&info->port)) {
Alan Cox8fb06c72008-07-16 21:56:46 +01002054 if (info->port.tty) {
2055 if (info->port.tty->hw_stopped) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08002056 if (info->signals & SerialSignal_CTS) {
Alan Cox8fb06c72008-07-16 21:56:46 +01002057 info->port.tty->hw_stopped = 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002058 info->pending_bh |= BH_TRANSMIT;
2059 return;
2060 }
2061 } else {
2062 if (!(info->signals & SerialSignal_CTS))
Alan Cox8fb06c72008-07-16 21:56:46 +01002063 info->port.tty->hw_stopped = 1;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002064 }
2065 }
2066 }
2067}
2068
Paul Fulghumed8485f2008-02-06 01:37:18 -08002069static void dcd_change(struct slgt_info *info, unsigned short status)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002070{
Paul Fulghumed8485f2008-02-06 01:37:18 -08002071 if (status & BIT1) {
2072 info->signals |= SerialSignal_DCD;
2073 info->input_signal_events.dcd_up++;
2074 } else {
2075 info->signals &= ~SerialSignal_DCD;
2076 info->input_signal_events.dcd_down++;
2077 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08002078 DBGISR(("dcd_change %s signals=%04X\n", info->device_name, info->signals));
2079 if ((info->dcd_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
2080 slgt_irq_off(info, IRQ_DCD);
2081 return;
2082 }
2083 info->icount.dcd++;
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08002084#if SYNCLINK_GENERIC_HDLC
Krzysztof Halasafbeff3c2006-07-21 14:44:55 -07002085 if (info->netcount) {
2086 if (info->signals & SerialSignal_DCD)
2087 netif_carrier_on(info->netdev);
2088 else
2089 netif_carrier_off(info->netdev);
2090 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08002091#endif
2092 wake_up_interruptible(&info->status_event_wait_q);
2093 wake_up_interruptible(&info->event_wait_q);
2094 info->pending_bh |= BH_STATUS;
2095
Alan Cox8fb06c72008-07-16 21:56:46 +01002096 if (info->port.flags & ASYNC_CHECK_CD) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08002097 if (info->signals & SerialSignal_DCD)
Alan Cox8fb06c72008-07-16 21:56:46 +01002098 wake_up_interruptible(&info->port.open_wait);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002099 else {
Alan Cox8fb06c72008-07-16 21:56:46 +01002100 if (info->port.tty)
2101 tty_hangup(info->port.tty);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002102 }
2103 }
2104}
2105
Paul Fulghumed8485f2008-02-06 01:37:18 -08002106static void ri_change(struct slgt_info *info, unsigned short status)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002107{
Paul Fulghumed8485f2008-02-06 01:37:18 -08002108 if (status & BIT0) {
2109 info->signals |= SerialSignal_RI;
2110 info->input_signal_events.ri_up++;
2111 } else {
2112 info->signals &= ~SerialSignal_RI;
2113 info->input_signal_events.ri_down++;
2114 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08002115 DBGISR(("ri_change %s signals=%04X\n", info->device_name, info->signals));
2116 if ((info->ri_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
2117 slgt_irq_off(info, IRQ_RI);
2118 return;
2119 }
Paul Fulghumed8485f2008-02-06 01:37:18 -08002120 info->icount.rng++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002121 wake_up_interruptible(&info->status_event_wait_q);
2122 wake_up_interruptible(&info->event_wait_q);
2123 info->pending_bh |= BH_STATUS;
2124}
2125
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +01002126static void isr_rxdata(struct slgt_info *info)
2127{
2128 unsigned int count = info->rbuf_fill_count;
2129 unsigned int i = info->rbuf_fill_index;
2130 unsigned short reg;
2131
2132 while (rd_reg16(info, SSR) & IRQ_RXDATA) {
2133 reg = rd_reg16(info, RDR);
2134 DBGISR(("isr_rxdata %s RDR=%04X\n", info->device_name, reg));
2135 if (desc_complete(info->rbufs[i])) {
2136 /* all buffers full */
2137 rx_stop(info);
2138 info->rx_restart = 1;
2139 continue;
2140 }
2141 info->rbufs[i].buf[count++] = (unsigned char)reg;
2142 /* async mode saves status byte to buffer for each data byte */
2143 if (info->params.mode == MGSL_MODE_ASYNC)
2144 info->rbufs[i].buf[count++] = (unsigned char)(reg >> 8);
2145 if (count == info->rbuf_fill_level || (reg & BIT10)) {
2146 /* buffer full or end of frame */
2147 set_desc_count(info->rbufs[i], count);
2148 set_desc_status(info->rbufs[i], BIT15 | (reg >> 8));
2149 info->rbuf_fill_count = count = 0;
2150 if (++i == info->rbuf_count)
2151 i = 0;
2152 info->pending_bh |= BH_RECEIVE;
2153 }
2154 }
2155
2156 info->rbuf_fill_index = i;
2157 info->rbuf_fill_count = count;
2158}
2159
Paul Fulghum705b6c72006-01-08 01:02:06 -08002160static void isr_serial(struct slgt_info *info)
2161{
2162 unsigned short status = rd_reg16(info, SSR);
2163
2164 DBGISR(("%s isr_serial status=%04X\n", info->device_name, status));
2165
2166 wr_reg16(info, SSR, status); /* clear pending */
2167
Joe Perches0fab6de2008-04-28 02:14:02 -07002168 info->irq_occurred = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002169
2170 if (info->params.mode == MGSL_MODE_ASYNC) {
2171 if (status & IRQ_TXIDLE) {
Paul Fulghumde538eb2009-12-09 12:31:39 -08002172 if (info->tx_active)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002173 isr_txeom(info, status);
2174 }
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +01002175 if (info->rx_pio && (status & IRQ_RXDATA))
2176 isr_rxdata(info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002177 if ((status & IRQ_RXBREAK) && (status & RXBREAK)) {
2178 info->icount.brk++;
2179 /* process break detection if tty control allows */
Alan Cox8fb06c72008-07-16 21:56:46 +01002180 if (info->port.tty) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08002181 if (!(status & info->ignore_status_mask)) {
2182 if (info->read_status_mask & MASK_BREAK) {
Jiri Slaby92a19f92013-01-03 15:53:03 +01002183 tty_insert_flip_char(&info->port, 0, TTY_BREAK);
Alan Cox8fb06c72008-07-16 21:56:46 +01002184 if (info->port.flags & ASYNC_SAK)
2185 do_SAK(info->port.tty);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002186 }
2187 }
2188 }
2189 }
2190 } else {
2191 if (status & (IRQ_TXIDLE + IRQ_TXUNDER))
2192 isr_txeom(info, status);
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +01002193 if (info->rx_pio && (status & IRQ_RXDATA))
2194 isr_rxdata(info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002195 if (status & IRQ_RXIDLE) {
2196 if (status & RXIDLE)
2197 info->icount.rxidle++;
2198 else
2199 info->icount.exithunt++;
2200 wake_up_interruptible(&info->event_wait_q);
2201 }
2202
2203 if (status & IRQ_RXOVER)
2204 rx_start(info);
2205 }
2206
2207 if (status & IRQ_DSR)
Paul Fulghumed8485f2008-02-06 01:37:18 -08002208 dsr_change(info, status);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002209 if (status & IRQ_CTS)
Paul Fulghumed8485f2008-02-06 01:37:18 -08002210 cts_change(info, status);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002211 if (status & IRQ_DCD)
Paul Fulghumed8485f2008-02-06 01:37:18 -08002212 dcd_change(info, status);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002213 if (status & IRQ_RI)
Paul Fulghumed8485f2008-02-06 01:37:18 -08002214 ri_change(info, status);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002215}
2216
2217static void isr_rdma(struct slgt_info *info)
2218{
2219 unsigned int status = rd_reg32(info, RDCSR);
2220
2221 DBGISR(("%s isr_rdma status=%08x\n", info->device_name, status));
2222
2223 /* RDCSR (rx DMA control/status)
2224 *
2225 * 31..07 reserved
2226 * 06 save status byte to DMA buffer
2227 * 05 error
2228 * 04 eol (end of list)
2229 * 03 eob (end of buffer)
2230 * 02 IRQ enable
2231 * 01 reset
2232 * 00 enable
2233 */
2234 wr_reg32(info, RDCSR, status); /* clear pending */
2235
2236 if (status & (BIT5 + BIT4)) {
2237 DBGISR(("%s isr_rdma rx_restart=1\n", info->device_name));
Joe Perches0fab6de2008-04-28 02:14:02 -07002238 info->rx_restart = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002239 }
2240 info->pending_bh |= BH_RECEIVE;
2241}
2242
2243static void isr_tdma(struct slgt_info *info)
2244{
2245 unsigned int status = rd_reg32(info, TDCSR);
2246
2247 DBGISR(("%s isr_tdma status=%08x\n", info->device_name, status));
2248
2249 /* TDCSR (tx DMA control/status)
2250 *
2251 * 31..06 reserved
2252 * 05 error
2253 * 04 eol (end of list)
2254 * 03 eob (end of buffer)
2255 * 02 IRQ enable
2256 * 01 reset
2257 * 00 enable
2258 */
2259 wr_reg32(info, TDCSR, status); /* clear pending */
2260
2261 if (status & (BIT5 + BIT4 + BIT3)) {
2262 // another transmit buffer has completed
2263 // run bottom half to get more send data from user
2264 info->pending_bh |= BH_TRANSMIT;
2265 }
2266}
2267
Paul Fulghumde538eb2009-12-09 12:31:39 -08002268/*
2269 * return true if there are unsent tx DMA buffers, otherwise false
2270 *
2271 * if there are unsent buffers then info->tbuf_start
2272 * is set to index of first unsent buffer
2273 */
2274static bool unsent_tbufs(struct slgt_info *info)
2275{
2276 unsigned int i = info->tbuf_current;
2277 bool rc = false;
2278
2279 /*
2280 * search backwards from last loaded buffer (precedes tbuf_current)
2281 * for first unsent buffer (desc_count > 0)
2282 */
2283
2284 do {
2285 if (i)
2286 i--;
2287 else
2288 i = info->tbuf_count - 1;
2289 if (!desc_count(info->tbufs[i]))
2290 break;
2291 info->tbuf_start = i;
2292 rc = true;
2293 } while (i != info->tbuf_current);
2294
2295 return rc;
2296}
2297
Paul Fulghum705b6c72006-01-08 01:02:06 -08002298static void isr_txeom(struct slgt_info *info, unsigned short status)
2299{
2300 DBGISR(("%s txeom status=%04x\n", info->device_name, status));
2301
2302 slgt_irq_off(info, IRQ_TXDATA + IRQ_TXIDLE + IRQ_TXUNDER);
2303 tdma_reset(info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002304 if (status & IRQ_TXUNDER) {
2305 unsigned short val = rd_reg16(info, TCR);
2306 wr_reg16(info, TCR, (unsigned short)(val | BIT2)); /* set reset bit */
2307 wr_reg16(info, TCR, val); /* clear reset bit */
2308 }
2309
2310 if (info->tx_active) {
2311 if (info->params.mode != MGSL_MODE_ASYNC) {
2312 if (status & IRQ_TXUNDER)
2313 info->icount.txunder++;
2314 else if (status & IRQ_TXIDLE)
2315 info->icount.txok++;
2316 }
2317
Paul Fulghumde538eb2009-12-09 12:31:39 -08002318 if (unsent_tbufs(info)) {
2319 tx_start(info);
2320 update_tx_timer(info);
2321 return;
2322 }
Joe Perches0fab6de2008-04-28 02:14:02 -07002323 info->tx_active = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002324
2325 del_timer(&info->tx_timer);
2326
2327 if (info->params.mode != MGSL_MODE_ASYNC && info->drop_rts_on_tx_done) {
2328 info->signals &= ~SerialSignal_RTS;
Joe Perches0fab6de2008-04-28 02:14:02 -07002329 info->drop_rts_on_tx_done = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002330 set_signals(info);
2331 }
2332
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08002333#if SYNCLINK_GENERIC_HDLC
Paul Fulghum705b6c72006-01-08 01:02:06 -08002334 if (info->netcount)
2335 hdlcdev_tx_done(info);
2336 else
2337#endif
2338 {
Alan Cox8fb06c72008-07-16 21:56:46 +01002339 if (info->port.tty && (info->port.tty->stopped || info->port.tty->hw_stopped)) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08002340 tx_stop(info);
2341 return;
2342 }
2343 info->pending_bh |= BH_TRANSMIT;
2344 }
2345 }
2346}
2347
Paul Fulghum0080b7a2006-03-28 01:56:15 -08002348static void isr_gpio(struct slgt_info *info, unsigned int changed, unsigned int state)
2349{
2350 struct cond_wait *w, *prev;
2351
2352 /* wake processes waiting for specific transitions */
2353 for (w = info->gpio_wait_q, prev = NULL ; w != NULL ; w = w->next) {
2354 if (w->data & changed) {
2355 w->data = state;
2356 wake_up_interruptible(&w->q);
2357 if (prev != NULL)
2358 prev->next = w->next;
2359 else
2360 info->gpio_wait_q = w->next;
2361 } else
2362 prev = w;
2363 }
2364}
2365
Paul Fulghum705b6c72006-01-08 01:02:06 -08002366/* interrupt service routine
2367 *
2368 * irq interrupt number
2369 * dev_id device ID supplied during interrupt registration
Paul Fulghum705b6c72006-01-08 01:02:06 -08002370 */
Jeff Garzika6f97b22007-10-31 05:20:49 -04002371static irqreturn_t slgt_interrupt(int dummy, void *dev_id)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002372{
Jeff Garzika6f97b22007-10-31 05:20:49 -04002373 struct slgt_info *info = dev_id;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002374 unsigned int gsr;
2375 unsigned int i;
2376
Jeff Garzika6f97b22007-10-31 05:20:49 -04002377 DBGISR(("slgt_interrupt irq=%d entry\n", info->irq_level));
Paul Fulghum705b6c72006-01-08 01:02:06 -08002378
Paul Fulghum705b6c72006-01-08 01:02:06 -08002379 while((gsr = rd_reg32(info, GSR) & 0xffffff00)) {
2380 DBGISR(("%s gsr=%08x\n", info->device_name, gsr));
Joe Perches0fab6de2008-04-28 02:14:02 -07002381 info->irq_occurred = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002382 for(i=0; i < info->port_count ; i++) {
2383 if (info->port_array[i] == NULL)
2384 continue;
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07002385 spin_lock(&info->port_array[i]->lock);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002386 if (gsr & (BIT8 << i))
2387 isr_serial(info->port_array[i]);
2388 if (gsr & (BIT16 << (i*2)))
2389 isr_rdma(info->port_array[i]);
2390 if (gsr & (BIT17 << (i*2)))
2391 isr_tdma(info->port_array[i]);
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07002392 spin_unlock(&info->port_array[i]->lock);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002393 }
2394 }
2395
Paul Fulghum0080b7a2006-03-28 01:56:15 -08002396 if (info->gpio_present) {
2397 unsigned int state;
2398 unsigned int changed;
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07002399 spin_lock(&info->lock);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08002400 while ((changed = rd_reg32(info, IOSR)) != 0) {
2401 DBGISR(("%s iosr=%08x\n", info->device_name, changed));
2402 /* read latched state of GPIO signals */
2403 state = rd_reg32(info, IOVR);
2404 /* clear pending GPIO interrupt bits */
2405 wr_reg32(info, IOSR, changed);
2406 for (i=0 ; i < info->port_count ; i++) {
2407 if (info->port_array[i] != NULL)
2408 isr_gpio(info->port_array[i], changed, state);
2409 }
2410 }
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07002411 spin_unlock(&info->lock);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08002412 }
2413
Paul Fulghum705b6c72006-01-08 01:02:06 -08002414 for(i=0; i < info->port_count ; i++) {
2415 struct slgt_info *port = info->port_array[i];
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07002416 if (port == NULL)
2417 continue;
2418 spin_lock(&port->lock);
2419 if ((port->port.count || port->netcount) &&
Paul Fulghum705b6c72006-01-08 01:02:06 -08002420 port->pending_bh && !port->bh_running &&
2421 !port->bh_requested) {
2422 DBGISR(("%s bh queued\n", port->device_name));
2423 schedule_work(&port->task);
Joe Perches0fab6de2008-04-28 02:14:02 -07002424 port->bh_requested = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002425 }
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07002426 spin_unlock(&port->lock);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002427 }
2428
Jeff Garzika6f97b22007-10-31 05:20:49 -04002429 DBGISR(("slgt_interrupt irq=%d exit\n", info->irq_level));
Paul Fulghum705b6c72006-01-08 01:02:06 -08002430 return IRQ_HANDLED;
2431}
2432
2433static int startup(struct slgt_info *info)
2434{
2435 DBGINFO(("%s startup\n", info->device_name));
2436
Alan Cox8fb06c72008-07-16 21:56:46 +01002437 if (info->port.flags & ASYNC_INITIALIZED)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002438 return 0;
2439
2440 if (!info->tx_buf) {
2441 info->tx_buf = kmalloc(info->max_frame_size, GFP_KERNEL);
2442 if (!info->tx_buf) {
2443 DBGERR(("%s can't allocate tx buffer\n", info->device_name));
2444 return -ENOMEM;
2445 }
2446 }
2447
2448 info->pending_bh = 0;
2449
2450 memset(&info->icount, 0, sizeof(info->icount));
2451
2452 /* program hardware for current parameters */
2453 change_params(info);
2454
Alan Cox8fb06c72008-07-16 21:56:46 +01002455 if (info->port.tty)
2456 clear_bit(TTY_IO_ERROR, &info->port.tty->flags);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002457
Alan Cox8fb06c72008-07-16 21:56:46 +01002458 info->port.flags |= ASYNC_INITIALIZED;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002459
2460 return 0;
2461}
2462
2463/*
2464 * called by close() and hangup() to shutdown hardware
2465 */
2466static void shutdown(struct slgt_info *info)
2467{
2468 unsigned long flags;
2469
Alan Cox8fb06c72008-07-16 21:56:46 +01002470 if (!(info->port.flags & ASYNC_INITIALIZED))
Paul Fulghum705b6c72006-01-08 01:02:06 -08002471 return;
2472
2473 DBGINFO(("%s shutdown\n", info->device_name));
2474
2475 /* clear status wait queue because status changes */
2476 /* can't happen after shutting down the hardware */
2477 wake_up_interruptible(&info->status_event_wait_q);
2478 wake_up_interruptible(&info->event_wait_q);
2479
2480 del_timer_sync(&info->tx_timer);
2481 del_timer_sync(&info->rx_timer);
2482
2483 kfree(info->tx_buf);
2484 info->tx_buf = NULL;
2485
2486 spin_lock_irqsave(&info->lock,flags);
2487
2488 tx_stop(info);
2489 rx_stop(info);
2490
2491 slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
2492
Alan Coxadc8d742012-07-14 15:31:47 +01002493 if (!info->port.tty || info->port.tty->termios.c_cflag & HUPCL) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08002494 info->signals &= ~(SerialSignal_DTR + SerialSignal_RTS);
2495 set_signals(info);
2496 }
2497
Paul Fulghum0080b7a2006-03-28 01:56:15 -08002498 flush_cond_wait(&info->gpio_wait_q);
2499
Paul Fulghum705b6c72006-01-08 01:02:06 -08002500 spin_unlock_irqrestore(&info->lock,flags);
2501
Alan Cox8fb06c72008-07-16 21:56:46 +01002502 if (info->port.tty)
2503 set_bit(TTY_IO_ERROR, &info->port.tty->flags);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002504
Alan Cox8fb06c72008-07-16 21:56:46 +01002505 info->port.flags &= ~ASYNC_INITIALIZED;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002506}
2507
2508static void program_hw(struct slgt_info *info)
2509{
2510 unsigned long flags;
2511
2512 spin_lock_irqsave(&info->lock,flags);
2513
2514 rx_stop(info);
2515 tx_stop(info);
2516
Paul Fulghumcb10dc92006-09-30 23:27:45 -07002517 if (info->params.mode != MGSL_MODE_ASYNC ||
Paul Fulghum705b6c72006-01-08 01:02:06 -08002518 info->netcount)
Paul Fulghumcb10dc92006-09-30 23:27:45 -07002519 sync_mode(info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002520 else
2521 async_mode(info);
2522
2523 set_signals(info);
2524
2525 info->dcd_chkcount = 0;
2526 info->cts_chkcount = 0;
2527 info->ri_chkcount = 0;
2528 info->dsr_chkcount = 0;
2529
Paul Fulghuma6b2f872009-01-15 13:50:57 -08002530 slgt_irq_on(info, IRQ_DCD | IRQ_CTS | IRQ_DSR | IRQ_RI);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002531 get_signals(info);
2532
2533 if (info->netcount ||
Alan Coxadc8d742012-07-14 15:31:47 +01002534 (info->port.tty && info->port.tty->termios.c_cflag & CREAD))
Paul Fulghum705b6c72006-01-08 01:02:06 -08002535 rx_start(info);
2536
2537 spin_unlock_irqrestore(&info->lock,flags);
2538}
2539
2540/*
2541 * reconfigure adapter based on new parameters
2542 */
2543static void change_params(struct slgt_info *info)
2544{
2545 unsigned cflag;
2546 int bits_per_char;
2547
Alan Coxadc8d742012-07-14 15:31:47 +01002548 if (!info->port.tty)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002549 return;
2550 DBGINFO(("%s change_params\n", info->device_name));
2551
Alan Coxadc8d742012-07-14 15:31:47 +01002552 cflag = info->port.tty->termios.c_cflag;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002553
2554 /* if B0 rate (hangup) specified then negate DTR and RTS */
2555 /* otherwise assert DTR and RTS */
2556 if (cflag & CBAUD)
2557 info->signals |= SerialSignal_RTS + SerialSignal_DTR;
2558 else
2559 info->signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
2560
2561 /* byte size and parity */
2562
2563 switch (cflag & CSIZE) {
2564 case CS5: info->params.data_bits = 5; break;
2565 case CS6: info->params.data_bits = 6; break;
2566 case CS7: info->params.data_bits = 7; break;
2567 case CS8: info->params.data_bits = 8; break;
2568 default: info->params.data_bits = 7; break;
2569 }
2570
2571 info->params.stop_bits = (cflag & CSTOPB) ? 2 : 1;
2572
2573 if (cflag & PARENB)
2574 info->params.parity = (cflag & PARODD) ? ASYNC_PARITY_ODD : ASYNC_PARITY_EVEN;
2575 else
2576 info->params.parity = ASYNC_PARITY_NONE;
2577
2578 /* calculate number of jiffies to transmit a full
2579 * FIFO (32 bytes) at specified data rate
2580 */
2581 bits_per_char = info->params.data_bits +
2582 info->params.stop_bits + 1;
2583
Alan Cox8fb06c72008-07-16 21:56:46 +01002584 info->params.data_rate = tty_get_baud_rate(info->port.tty);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002585
2586 if (info->params.data_rate) {
2587 info->timeout = (32*HZ*bits_per_char) /
2588 info->params.data_rate;
2589 }
2590 info->timeout += HZ/50; /* Add .02 seconds of slop */
2591
2592 if (cflag & CRTSCTS)
Alan Cox8fb06c72008-07-16 21:56:46 +01002593 info->port.flags |= ASYNC_CTS_FLOW;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002594 else
Alan Cox8fb06c72008-07-16 21:56:46 +01002595 info->port.flags &= ~ASYNC_CTS_FLOW;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002596
2597 if (cflag & CLOCAL)
Alan Cox8fb06c72008-07-16 21:56:46 +01002598 info->port.flags &= ~ASYNC_CHECK_CD;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002599 else
Alan Cox8fb06c72008-07-16 21:56:46 +01002600 info->port.flags |= ASYNC_CHECK_CD;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002601
2602 /* process tty input control flags */
2603
2604 info->read_status_mask = IRQ_RXOVER;
Alan Cox8fb06c72008-07-16 21:56:46 +01002605 if (I_INPCK(info->port.tty))
Paul Fulghum705b6c72006-01-08 01:02:06 -08002606 info->read_status_mask |= MASK_PARITY | MASK_FRAMING;
Alan Cox8fb06c72008-07-16 21:56:46 +01002607 if (I_BRKINT(info->port.tty) || I_PARMRK(info->port.tty))
Paul Fulghum705b6c72006-01-08 01:02:06 -08002608 info->read_status_mask |= MASK_BREAK;
Alan Cox8fb06c72008-07-16 21:56:46 +01002609 if (I_IGNPAR(info->port.tty))
Paul Fulghum705b6c72006-01-08 01:02:06 -08002610 info->ignore_status_mask |= MASK_PARITY | MASK_FRAMING;
Alan Cox8fb06c72008-07-16 21:56:46 +01002611 if (I_IGNBRK(info->port.tty)) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08002612 info->ignore_status_mask |= MASK_BREAK;
2613 /* If ignoring parity and break indicators, ignore
2614 * overruns too. (For real raw support).
2615 */
Alan Cox8fb06c72008-07-16 21:56:46 +01002616 if (I_IGNPAR(info->port.tty))
Paul Fulghum705b6c72006-01-08 01:02:06 -08002617 info->ignore_status_mask |= MASK_OVERRUN;
2618 }
2619
2620 program_hw(info);
2621}
2622
2623static int get_stats(struct slgt_info *info, struct mgsl_icount __user *user_icount)
2624{
2625 DBGINFO(("%s get_stats\n", info->device_name));
2626 if (!user_icount) {
2627 memset(&info->icount, 0, sizeof(info->icount));
2628 } else {
2629 if (copy_to_user(user_icount, &info->icount, sizeof(struct mgsl_icount)))
2630 return -EFAULT;
2631 }
2632 return 0;
2633}
2634
2635static int get_params(struct slgt_info *info, MGSL_PARAMS __user *user_params)
2636{
2637 DBGINFO(("%s get_params\n", info->device_name));
2638 if (copy_to_user(user_params, &info->params, sizeof(MGSL_PARAMS)))
2639 return -EFAULT;
2640 return 0;
2641}
2642
2643static int set_params(struct slgt_info *info, MGSL_PARAMS __user *new_params)
2644{
2645 unsigned long flags;
2646 MGSL_PARAMS tmp_params;
2647
2648 DBGINFO(("%s set_params\n", info->device_name));
2649 if (copy_from_user(&tmp_params, new_params, sizeof(MGSL_PARAMS)))
2650 return -EFAULT;
2651
2652 spin_lock_irqsave(&info->lock, flags);
Paul Fulghum1f807692009-04-02 16:58:30 -07002653 if (tmp_params.mode == MGSL_MODE_BASE_CLOCK)
2654 info->base_clock = tmp_params.clock_speed;
2655 else
2656 memcpy(&info->params, &tmp_params, sizeof(MGSL_PARAMS));
Paul Fulghum705b6c72006-01-08 01:02:06 -08002657 spin_unlock_irqrestore(&info->lock, flags);
2658
Paul Fulghum1f807692009-04-02 16:58:30 -07002659 program_hw(info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002660
2661 return 0;
2662}
2663
2664static int get_txidle(struct slgt_info *info, int __user *idle_mode)
2665{
2666 DBGINFO(("%s get_txidle=%d\n", info->device_name, info->idle_mode));
2667 if (put_user(info->idle_mode, idle_mode))
2668 return -EFAULT;
2669 return 0;
2670}
2671
2672static int set_txidle(struct slgt_info *info, int idle_mode)
2673{
2674 unsigned long flags;
2675 DBGINFO(("%s set_txidle(%d)\n", info->device_name, idle_mode));
2676 spin_lock_irqsave(&info->lock,flags);
2677 info->idle_mode = idle_mode;
Paul Fulghum643f3312006-06-25 05:49:20 -07002678 if (info->params.mode != MGSL_MODE_ASYNC)
2679 tx_set_idle(info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002680 spin_unlock_irqrestore(&info->lock,flags);
2681 return 0;
2682}
2683
2684static int tx_enable(struct slgt_info *info, int enable)
2685{
2686 unsigned long flags;
2687 DBGINFO(("%s tx_enable(%d)\n", info->device_name, enable));
2688 spin_lock_irqsave(&info->lock,flags);
2689 if (enable) {
2690 if (!info->tx_enabled)
2691 tx_start(info);
2692 } else {
2693 if (info->tx_enabled)
2694 tx_stop(info);
2695 }
2696 spin_unlock_irqrestore(&info->lock,flags);
2697 return 0;
2698}
2699
2700/*
2701 * abort transmit HDLC frame
2702 */
2703static int tx_abort(struct slgt_info *info)
2704{
2705 unsigned long flags;
2706 DBGINFO(("%s tx_abort\n", info->device_name));
2707 spin_lock_irqsave(&info->lock,flags);
2708 tdma_reset(info);
2709 spin_unlock_irqrestore(&info->lock,flags);
2710 return 0;
2711}
2712
2713static int rx_enable(struct slgt_info *info, int enable)
2714{
2715 unsigned long flags;
Paul Fulghum814dae02008-07-22 11:22:14 +01002716 unsigned int rbuf_fill_level;
2717 DBGINFO(("%s rx_enable(%08x)\n", info->device_name, enable));
Paul Fulghum705b6c72006-01-08 01:02:06 -08002718 spin_lock_irqsave(&info->lock,flags);
Paul Fulghum814dae02008-07-22 11:22:14 +01002719 /*
2720 * enable[31..16] = receive DMA buffer fill level
2721 * 0 = noop (leave fill level unchanged)
2722 * fill level must be multiple of 4 and <= buffer size
2723 */
2724 rbuf_fill_level = ((unsigned int)enable) >> 16;
2725 if (rbuf_fill_level) {
Paul Fulghumc68a99c2008-07-22 11:23:24 +01002726 if ((rbuf_fill_level > DMABUFSIZE) || (rbuf_fill_level % 4)) {
2727 spin_unlock_irqrestore(&info->lock, flags);
Paul Fulghum814dae02008-07-22 11:22:14 +01002728 return -EINVAL;
Paul Fulghumc68a99c2008-07-22 11:23:24 +01002729 }
Paul Fulghum814dae02008-07-22 11:22:14 +01002730 info->rbuf_fill_level = rbuf_fill_level;
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +01002731 if (rbuf_fill_level < 128)
2732 info->rx_pio = 1; /* PIO mode */
2733 else
2734 info->rx_pio = 0; /* DMA mode */
Paul Fulghum814dae02008-07-22 11:22:14 +01002735 rx_stop(info); /* restart receiver to use new fill level */
2736 }
2737
2738 /*
2739 * enable[1..0] = receiver enable command
2740 * 0 = disable
2741 * 1 = enable
2742 * 2 = enable or force hunt mode if already enabled
2743 */
2744 enable &= 3;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002745 if (enable) {
2746 if (!info->rx_enabled)
2747 rx_start(info);
Paul Fulghumcb10dc92006-09-30 23:27:45 -07002748 else if (enable == 2) {
2749 /* force hunt mode (write 1 to RCR[3]) */
2750 wr_reg16(info, RCR, rd_reg16(info, RCR) | BIT3);
2751 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08002752 } else {
2753 if (info->rx_enabled)
2754 rx_stop(info);
2755 }
2756 spin_unlock_irqrestore(&info->lock,flags);
2757 return 0;
2758}
2759
2760/*
2761 * wait for specified event to occur
2762 */
2763static int wait_mgsl_event(struct slgt_info *info, int __user *mask_ptr)
2764{
2765 unsigned long flags;
2766 int s;
2767 int rc=0;
2768 struct mgsl_icount cprev, cnow;
2769 int events;
2770 int mask;
2771 struct _input_signal_events oldsigs, newsigs;
2772 DECLARE_WAITQUEUE(wait, current);
2773
2774 if (get_user(mask, mask_ptr))
2775 return -EFAULT;
2776
2777 DBGINFO(("%s wait_mgsl_event(%d)\n", info->device_name, mask));
2778
2779 spin_lock_irqsave(&info->lock,flags);
2780
2781 /* return immediately if state matches requested events */
2782 get_signals(info);
2783 s = info->signals;
2784
2785 events = mask &
2786 ( ((s & SerialSignal_DSR) ? MgslEvent_DsrActive:MgslEvent_DsrInactive) +
2787 ((s & SerialSignal_DCD) ? MgslEvent_DcdActive:MgslEvent_DcdInactive) +
2788 ((s & SerialSignal_CTS) ? MgslEvent_CtsActive:MgslEvent_CtsInactive) +
2789 ((s & SerialSignal_RI) ? MgslEvent_RiActive :MgslEvent_RiInactive) );
2790 if (events) {
2791 spin_unlock_irqrestore(&info->lock,flags);
2792 goto exit;
2793 }
2794
2795 /* save current irq counts */
2796 cprev = info->icount;
2797 oldsigs = info->input_signal_events;
2798
2799 /* enable hunt and idle irqs if needed */
2800 if (mask & (MgslEvent_ExitHuntMode+MgslEvent_IdleReceived)) {
2801 unsigned short val = rd_reg16(info, SCR);
2802 if (!(val & IRQ_RXIDLE))
2803 wr_reg16(info, SCR, (unsigned short)(val | IRQ_RXIDLE));
2804 }
2805
2806 set_current_state(TASK_INTERRUPTIBLE);
2807 add_wait_queue(&info->event_wait_q, &wait);
2808
2809 spin_unlock_irqrestore(&info->lock,flags);
2810
2811 for(;;) {
2812 schedule();
2813 if (signal_pending(current)) {
2814 rc = -ERESTARTSYS;
2815 break;
2816 }
2817
2818 /* get current irq counts */
2819 spin_lock_irqsave(&info->lock,flags);
2820 cnow = info->icount;
2821 newsigs = info->input_signal_events;
2822 set_current_state(TASK_INTERRUPTIBLE);
2823 spin_unlock_irqrestore(&info->lock,flags);
2824
2825 /* if no change, wait aborted for some reason */
2826 if (newsigs.dsr_up == oldsigs.dsr_up &&
2827 newsigs.dsr_down == oldsigs.dsr_down &&
2828 newsigs.dcd_up == oldsigs.dcd_up &&
2829 newsigs.dcd_down == oldsigs.dcd_down &&
2830 newsigs.cts_up == oldsigs.cts_up &&
2831 newsigs.cts_down == oldsigs.cts_down &&
2832 newsigs.ri_up == oldsigs.ri_up &&
2833 newsigs.ri_down == oldsigs.ri_down &&
2834 cnow.exithunt == cprev.exithunt &&
2835 cnow.rxidle == cprev.rxidle) {
2836 rc = -EIO;
2837 break;
2838 }
2839
2840 events = mask &
2841 ( (newsigs.dsr_up != oldsigs.dsr_up ? MgslEvent_DsrActive:0) +
2842 (newsigs.dsr_down != oldsigs.dsr_down ? MgslEvent_DsrInactive:0) +
2843 (newsigs.dcd_up != oldsigs.dcd_up ? MgslEvent_DcdActive:0) +
2844 (newsigs.dcd_down != oldsigs.dcd_down ? MgslEvent_DcdInactive:0) +
2845 (newsigs.cts_up != oldsigs.cts_up ? MgslEvent_CtsActive:0) +
2846 (newsigs.cts_down != oldsigs.cts_down ? MgslEvent_CtsInactive:0) +
2847 (newsigs.ri_up != oldsigs.ri_up ? MgslEvent_RiActive:0) +
2848 (newsigs.ri_down != oldsigs.ri_down ? MgslEvent_RiInactive:0) +
2849 (cnow.exithunt != cprev.exithunt ? MgslEvent_ExitHuntMode:0) +
2850 (cnow.rxidle != cprev.rxidle ? MgslEvent_IdleReceived:0) );
2851 if (events)
2852 break;
2853
2854 cprev = cnow;
2855 oldsigs = newsigs;
2856 }
2857
2858 remove_wait_queue(&info->event_wait_q, &wait);
2859 set_current_state(TASK_RUNNING);
2860
2861
2862 if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
2863 spin_lock_irqsave(&info->lock,flags);
2864 if (!waitqueue_active(&info->event_wait_q)) {
2865 /* disable enable exit hunt mode/idle rcvd IRQs */
2866 wr_reg16(info, SCR,
2867 (unsigned short)(rd_reg16(info, SCR) & ~IRQ_RXIDLE));
2868 }
2869 spin_unlock_irqrestore(&info->lock,flags);
2870 }
2871exit:
2872 if (rc == 0)
2873 rc = put_user(events, mask_ptr);
2874 return rc;
2875}
2876
2877static int get_interface(struct slgt_info *info, int __user *if_mode)
2878{
2879 DBGINFO(("%s get_interface=%x\n", info->device_name, info->if_mode));
2880 if (put_user(info->if_mode, if_mode))
2881 return -EFAULT;
2882 return 0;
2883}
2884
2885static int set_interface(struct slgt_info *info, int if_mode)
2886{
2887 unsigned long flags;
Paul Fulghum35fbd392006-01-18 17:42:24 -08002888 unsigned short val;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002889
2890 DBGINFO(("%s set_interface=%x)\n", info->device_name, if_mode));
2891 spin_lock_irqsave(&info->lock,flags);
2892 info->if_mode = if_mode;
2893
2894 msc_set_vcr(info);
2895
2896 /* TCR (tx control) 07 1=RTS driver control */
2897 val = rd_reg16(info, TCR);
2898 if (info->if_mode & MGSL_INTERFACE_RTS_EN)
2899 val |= BIT7;
2900 else
2901 val &= ~BIT7;
2902 wr_reg16(info, TCR, val);
2903
2904 spin_unlock_irqrestore(&info->lock,flags);
2905 return 0;
2906}
2907
Paul Fulghum98072242010-10-27 15:34:22 -07002908static int get_xsync(struct slgt_info *info, int __user *xsync)
2909{
2910 DBGINFO(("%s get_xsync=%x\n", info->device_name, info->xsync));
2911 if (put_user(info->xsync, xsync))
2912 return -EFAULT;
2913 return 0;
2914}
2915
2916/*
2917 * set extended sync pattern (1 to 4 bytes) for extended sync mode
2918 *
2919 * sync pattern is contained in least significant bytes of value
2920 * most significant byte of sync pattern is oldest (1st sent/detected)
2921 */
2922static int set_xsync(struct slgt_info *info, int xsync)
2923{
2924 unsigned long flags;
2925
2926 DBGINFO(("%s set_xsync=%x)\n", info->device_name, xsync));
2927 spin_lock_irqsave(&info->lock, flags);
2928 info->xsync = xsync;
2929 wr_reg32(info, XSR, xsync);
2930 spin_unlock_irqrestore(&info->lock, flags);
2931 return 0;
2932}
2933
2934static int get_xctrl(struct slgt_info *info, int __user *xctrl)
2935{
2936 DBGINFO(("%s get_xctrl=%x\n", info->device_name, info->xctrl));
2937 if (put_user(info->xctrl, xctrl))
2938 return -EFAULT;
2939 return 0;
2940}
2941
2942/*
2943 * set extended control options
2944 *
2945 * xctrl[31:19] reserved, must be zero
2946 * xctrl[18:17] extended sync pattern length in bytes
2947 * 00 = 1 byte in xsr[7:0]
2948 * 01 = 2 bytes in xsr[15:0]
2949 * 10 = 3 bytes in xsr[23:0]
2950 * 11 = 4 bytes in xsr[31:0]
2951 * xctrl[16] 1 = enable terminal count, 0=disabled
2952 * xctrl[15:0] receive terminal count for fixed length packets
2953 * value is count minus one (0 = 1 byte packet)
2954 * when terminal count is reached, receiver
2955 * automatically returns to hunt mode and receive
2956 * FIFO contents are flushed to DMA buffers with
2957 * end of frame (EOF) status
2958 */
2959static int set_xctrl(struct slgt_info *info, int xctrl)
2960{
2961 unsigned long flags;
2962
2963 DBGINFO(("%s set_xctrl=%x)\n", info->device_name, xctrl));
2964 spin_lock_irqsave(&info->lock, flags);
2965 info->xctrl = xctrl;
2966 wr_reg32(info, XCR, xctrl);
2967 spin_unlock_irqrestore(&info->lock, flags);
2968 return 0;
2969}
2970
Paul Fulghum0080b7a2006-03-28 01:56:15 -08002971/*
2972 * set general purpose IO pin state and direction
2973 *
2974 * user_gpio fields:
2975 * state each bit indicates a pin state
2976 * smask set bit indicates pin state to set
2977 * dir each bit indicates a pin direction (0=input, 1=output)
2978 * dmask set bit indicates pin direction to set
2979 */
2980static int set_gpio(struct slgt_info *info, struct gpio_desc __user *user_gpio)
2981{
2982 unsigned long flags;
2983 struct gpio_desc gpio;
2984 __u32 data;
2985
2986 if (!info->gpio_present)
2987 return -EINVAL;
2988 if (copy_from_user(&gpio, user_gpio, sizeof(gpio)))
2989 return -EFAULT;
2990 DBGINFO(("%s set_gpio state=%08x smask=%08x dir=%08x dmask=%08x\n",
2991 info->device_name, gpio.state, gpio.smask,
2992 gpio.dir, gpio.dmask));
2993
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07002994 spin_lock_irqsave(&info->port_array[0]->lock, flags);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08002995 if (gpio.dmask) {
2996 data = rd_reg32(info, IODR);
2997 data |= gpio.dmask & gpio.dir;
2998 data &= ~(gpio.dmask & ~gpio.dir);
2999 wr_reg32(info, IODR, data);
3000 }
3001 if (gpio.smask) {
3002 data = rd_reg32(info, IOVR);
3003 data |= gpio.smask & gpio.state;
3004 data &= ~(gpio.smask & ~gpio.state);
3005 wr_reg32(info, IOVR, data);
3006 }
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07003007 spin_unlock_irqrestore(&info->port_array[0]->lock, flags);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08003008
3009 return 0;
3010}
3011
3012/*
3013 * get general purpose IO pin state and direction
3014 */
3015static int get_gpio(struct slgt_info *info, struct gpio_desc __user *user_gpio)
3016{
3017 struct gpio_desc gpio;
3018 if (!info->gpio_present)
3019 return -EINVAL;
3020 gpio.state = rd_reg32(info, IOVR);
3021 gpio.smask = 0xffffffff;
3022 gpio.dir = rd_reg32(info, IODR);
3023 gpio.dmask = 0xffffffff;
3024 if (copy_to_user(user_gpio, &gpio, sizeof(gpio)))
3025 return -EFAULT;
3026 DBGINFO(("%s get_gpio state=%08x dir=%08x\n",
3027 info->device_name, gpio.state, gpio.dir));
3028 return 0;
3029}
3030
3031/*
3032 * conditional wait facility
3033 */
3034static void init_cond_wait(struct cond_wait *w, unsigned int data)
3035{
3036 init_waitqueue_head(&w->q);
3037 init_waitqueue_entry(&w->wait, current);
3038 w->data = data;
3039}
3040
3041static void add_cond_wait(struct cond_wait **head, struct cond_wait *w)
3042{
3043 set_current_state(TASK_INTERRUPTIBLE);
3044 add_wait_queue(&w->q, &w->wait);
3045 w->next = *head;
3046 *head = w;
3047}
3048
3049static void remove_cond_wait(struct cond_wait **head, struct cond_wait *cw)
3050{
3051 struct cond_wait *w, *prev;
3052 remove_wait_queue(&cw->q, &cw->wait);
3053 set_current_state(TASK_RUNNING);
3054 for (w = *head, prev = NULL ; w != NULL ; prev = w, w = w->next) {
3055 if (w == cw) {
3056 if (prev != NULL)
3057 prev->next = w->next;
3058 else
3059 *head = w->next;
3060 break;
3061 }
3062 }
3063}
3064
3065static void flush_cond_wait(struct cond_wait **head)
3066{
3067 while (*head != NULL) {
3068 wake_up_interruptible(&(*head)->q);
3069 *head = (*head)->next;
3070 }
3071}
3072
3073/*
3074 * wait for general purpose I/O pin(s) to enter specified state
3075 *
3076 * user_gpio fields:
3077 * state - bit indicates target pin state
3078 * smask - set bit indicates watched pin
3079 *
3080 * The wait ends when at least one watched pin enters the specified
3081 * state. When 0 (no error) is returned, user_gpio->state is set to the
3082 * state of all GPIO pins when the wait ends.
3083 *
3084 * Note: Each pin may be a dedicated input, dedicated output, or
3085 * configurable input/output. The number and configuration of pins
3086 * varies with the specific adapter model. Only input pins (dedicated
3087 * or configured) can be monitored with this function.
3088 */
3089static int wait_gpio(struct slgt_info *info, struct gpio_desc __user *user_gpio)
3090{
3091 unsigned long flags;
3092 int rc = 0;
3093 struct gpio_desc gpio;
3094 struct cond_wait wait;
3095 u32 state;
3096
3097 if (!info->gpio_present)
3098 return -EINVAL;
3099 if (copy_from_user(&gpio, user_gpio, sizeof(gpio)))
3100 return -EFAULT;
3101 DBGINFO(("%s wait_gpio() state=%08x smask=%08x\n",
3102 info->device_name, gpio.state, gpio.smask));
3103 /* ignore output pins identified by set IODR bit */
3104 if ((gpio.smask &= ~rd_reg32(info, IODR)) == 0)
3105 return -EINVAL;
3106 init_cond_wait(&wait, gpio.smask);
3107
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07003108 spin_lock_irqsave(&info->port_array[0]->lock, flags);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08003109 /* enable interrupts for watched pins */
3110 wr_reg32(info, IOER, rd_reg32(info, IOER) | gpio.smask);
3111 /* get current pin states */
3112 state = rd_reg32(info, IOVR);
3113
3114 if (gpio.smask & ~(state ^ gpio.state)) {
3115 /* already in target state */
3116 gpio.state = state;
3117 } else {
3118 /* wait for target state */
3119 add_cond_wait(&info->gpio_wait_q, &wait);
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07003120 spin_unlock_irqrestore(&info->port_array[0]->lock, flags);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08003121 schedule();
3122 if (signal_pending(current))
3123 rc = -ERESTARTSYS;
3124 else
3125 gpio.state = wait.data;
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07003126 spin_lock_irqsave(&info->port_array[0]->lock, flags);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08003127 remove_cond_wait(&info->gpio_wait_q, &wait);
3128 }
3129
3130 /* disable all GPIO interrupts if no waiting processes */
3131 if (info->gpio_wait_q == NULL)
3132 wr_reg32(info, IOER, 0);
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07003133 spin_unlock_irqrestore(&info->port_array[0]->lock, flags);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08003134
3135 if ((rc == 0) && copy_to_user(user_gpio, &gpio, sizeof(gpio)))
3136 rc = -EFAULT;
3137 return rc;
3138}
3139
Paul Fulghum705b6c72006-01-08 01:02:06 -08003140static int modem_input_wait(struct slgt_info *info,int arg)
3141{
3142 unsigned long flags;
3143 int rc;
3144 struct mgsl_icount cprev, cnow;
3145 DECLARE_WAITQUEUE(wait, current);
3146
3147 /* save current irq counts */
3148 spin_lock_irqsave(&info->lock,flags);
3149 cprev = info->icount;
3150 add_wait_queue(&info->status_event_wait_q, &wait);
3151 set_current_state(TASK_INTERRUPTIBLE);
3152 spin_unlock_irqrestore(&info->lock,flags);
3153
3154 for(;;) {
3155 schedule();
3156 if (signal_pending(current)) {
3157 rc = -ERESTARTSYS;
3158 break;
3159 }
3160
3161 /* get new irq counts */
3162 spin_lock_irqsave(&info->lock,flags);
3163 cnow = info->icount;
3164 set_current_state(TASK_INTERRUPTIBLE);
3165 spin_unlock_irqrestore(&info->lock,flags);
3166
3167 /* if no change, wait aborted for some reason */
3168 if (cnow.rng == cprev.rng && cnow.dsr == cprev.dsr &&
3169 cnow.dcd == cprev.dcd && cnow.cts == cprev.cts) {
3170 rc = -EIO;
3171 break;
3172 }
3173
3174 /* check for change in caller specified modem input */
3175 if ((arg & TIOCM_RNG && cnow.rng != cprev.rng) ||
3176 (arg & TIOCM_DSR && cnow.dsr != cprev.dsr) ||
3177 (arg & TIOCM_CD && cnow.dcd != cprev.dcd) ||
3178 (arg & TIOCM_CTS && cnow.cts != cprev.cts)) {
3179 rc = 0;
3180 break;
3181 }
3182
3183 cprev = cnow;
3184 }
3185 remove_wait_queue(&info->status_event_wait_q, &wait);
3186 set_current_state(TASK_RUNNING);
3187 return rc;
3188}
3189
3190/*
3191 * return state of serial control and status signals
3192 */
Alan Cox60b33c12011-02-14 16:26:14 +00003193static int tiocmget(struct tty_struct *tty)
Paul Fulghum705b6c72006-01-08 01:02:06 -08003194{
3195 struct slgt_info *info = tty->driver_data;
3196 unsigned int result;
3197 unsigned long flags;
3198
3199 spin_lock_irqsave(&info->lock,flags);
3200 get_signals(info);
3201 spin_unlock_irqrestore(&info->lock,flags);
3202
3203 result = ((info->signals & SerialSignal_RTS) ? TIOCM_RTS:0) +
3204 ((info->signals & SerialSignal_DTR) ? TIOCM_DTR:0) +
3205 ((info->signals & SerialSignal_DCD) ? TIOCM_CAR:0) +
3206 ((info->signals & SerialSignal_RI) ? TIOCM_RNG:0) +
3207 ((info->signals & SerialSignal_DSR) ? TIOCM_DSR:0) +
3208 ((info->signals & SerialSignal_CTS) ? TIOCM_CTS:0);
3209
3210 DBGINFO(("%s tiocmget value=%08X\n", info->device_name, result));
3211 return result;
3212}
3213
3214/*
3215 * set modem control signals (DTR/RTS)
3216 *
3217 * cmd signal command: TIOCMBIS = set bit TIOCMBIC = clear bit
3218 * TIOCMSET = set/clear signal values
3219 * value bit mask for command
3220 */
Alan Cox20b9d172011-02-14 16:26:50 +00003221static int tiocmset(struct tty_struct *tty,
Paul Fulghum705b6c72006-01-08 01:02:06 -08003222 unsigned int set, unsigned int clear)
3223{
3224 struct slgt_info *info = tty->driver_data;
3225 unsigned long flags;
3226
3227 DBGINFO(("%s tiocmset(%x,%x)\n", info->device_name, set, clear));
3228
3229 if (set & TIOCM_RTS)
3230 info->signals |= SerialSignal_RTS;
3231 if (set & TIOCM_DTR)
3232 info->signals |= SerialSignal_DTR;
3233 if (clear & TIOCM_RTS)
3234 info->signals &= ~SerialSignal_RTS;
3235 if (clear & TIOCM_DTR)
3236 info->signals &= ~SerialSignal_DTR;
3237
3238 spin_lock_irqsave(&info->lock,flags);
3239 set_signals(info);
3240 spin_unlock_irqrestore(&info->lock,flags);
3241 return 0;
3242}
3243
Alan Cox31f35932009-01-02 13:45:05 +00003244static int carrier_raised(struct tty_port *port)
3245{
3246 unsigned long flags;
3247 struct slgt_info *info = container_of(port, struct slgt_info, port);
3248
3249 spin_lock_irqsave(&info->lock,flags);
3250 get_signals(info);
3251 spin_unlock_irqrestore(&info->lock,flags);
3252 return (info->signals & SerialSignal_DCD) ? 1 : 0;
3253}
3254
Alan Coxfcc8ac12009-06-11 12:24:17 +01003255static void dtr_rts(struct tty_port *port, int on)
Alan Cox5d951fb2009-01-02 13:45:19 +00003256{
3257 unsigned long flags;
3258 struct slgt_info *info = container_of(port, struct slgt_info, port);
3259
3260 spin_lock_irqsave(&info->lock,flags);
Alan Coxfcc8ac12009-06-11 12:24:17 +01003261 if (on)
3262 info->signals |= SerialSignal_RTS + SerialSignal_DTR;
3263 else
3264 info->signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
Alan Cox5d951fb2009-01-02 13:45:19 +00003265 set_signals(info);
3266 spin_unlock_irqrestore(&info->lock,flags);
3267}
3268
3269
Paul Fulghum705b6c72006-01-08 01:02:06 -08003270/*
3271 * block current process until the device is ready to open
3272 */
3273static int block_til_ready(struct tty_struct *tty, struct file *filp,
3274 struct slgt_info *info)
3275{
3276 DECLARE_WAITQUEUE(wait, current);
3277 int retval;
Joe Perches0fab6de2008-04-28 02:14:02 -07003278 bool do_clocal = false;
3279 bool extra_count = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003280 unsigned long flags;
Alan Cox31f35932009-01-02 13:45:05 +00003281 int cd;
3282 struct tty_port *port = &info->port;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003283
3284 DBGINFO(("%s block_til_ready\n", tty->driver->name));
3285
3286 if (filp->f_flags & O_NONBLOCK || tty->flags & (1 << TTY_IO_ERROR)){
3287 /* nonblock mode is set or port is not enabled */
Alan Cox31f35932009-01-02 13:45:05 +00003288 port->flags |= ASYNC_NORMAL_ACTIVE;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003289 return 0;
3290 }
3291
Alan Coxadc8d742012-07-14 15:31:47 +01003292 if (tty->termios.c_cflag & CLOCAL)
Joe Perches0fab6de2008-04-28 02:14:02 -07003293 do_clocal = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003294
3295 /* Wait for carrier detect and the line to become
3296 * free (i.e., not in use by the callout). While we are in
Alan Cox31f35932009-01-02 13:45:05 +00003297 * this loop, port->count is dropped by one, so that
Paul Fulghum705b6c72006-01-08 01:02:06 -08003298 * close() knows when to free things. We restore it upon
3299 * exit, either normal or abnormal.
3300 */
3301
3302 retval = 0;
Alan Cox31f35932009-01-02 13:45:05 +00003303 add_wait_queue(&port->open_wait, &wait);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003304
3305 spin_lock_irqsave(&info->lock, flags);
3306 if (!tty_hung_up_p(filp)) {
Joe Perches0fab6de2008-04-28 02:14:02 -07003307 extra_count = true;
Alan Cox31f35932009-01-02 13:45:05 +00003308 port->count--;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003309 }
3310 spin_unlock_irqrestore(&info->lock, flags);
Alan Cox31f35932009-01-02 13:45:05 +00003311 port->blocked_open++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003312
3313 while (1) {
Alan Coxadc8d742012-07-14 15:31:47 +01003314 if ((tty->termios.c_cflag & CBAUD))
Alan Cox5d951fb2009-01-02 13:45:19 +00003315 tty_port_raise_dtr_rts(port);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003316
3317 set_current_state(TASK_INTERRUPTIBLE);
3318
Alan Cox31f35932009-01-02 13:45:05 +00003319 if (tty_hung_up_p(filp) || !(port->flags & ASYNC_INITIALIZED)){
3320 retval = (port->flags & ASYNC_HUP_NOTIFY) ?
Paul Fulghum705b6c72006-01-08 01:02:06 -08003321 -EAGAIN : -ERESTARTSYS;
3322 break;
3323 }
3324
Alan Cox31f35932009-01-02 13:45:05 +00003325 cd = tty_port_carrier_raised(port);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003326
Alan Cox31f35932009-01-02 13:45:05 +00003327 if (!(port->flags & ASYNC_CLOSING) && (do_clocal || cd ))
Paul Fulghum705b6c72006-01-08 01:02:06 -08003328 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003329
3330 if (signal_pending(current)) {
3331 retval = -ERESTARTSYS;
3332 break;
3333 }
3334
3335 DBGINFO(("%s block_til_ready wait\n", tty->driver->name));
Alan Cox89c8d912012-08-08 16:30:13 +01003336 tty_unlock(tty);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003337 schedule();
Alan Cox89c8d912012-08-08 16:30:13 +01003338 tty_lock(tty);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003339 }
3340
3341 set_current_state(TASK_RUNNING);
Alan Cox31f35932009-01-02 13:45:05 +00003342 remove_wait_queue(&port->open_wait, &wait);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003343
3344 if (extra_count)
Alan Cox31f35932009-01-02 13:45:05 +00003345 port->count++;
3346 port->blocked_open--;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003347
3348 if (!retval)
Alan Cox31f35932009-01-02 13:45:05 +00003349 port->flags |= ASYNC_NORMAL_ACTIVE;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003350
3351 DBGINFO(("%s block_til_ready ready, rc=%d\n", tty->driver->name, retval));
3352 return retval;
3353}
3354
Paul Fulghuma6b68a62012-12-03 11:13:24 -06003355/*
3356 * allocate buffers used for calling line discipline receive_buf
3357 * directly in synchronous mode
3358 * note: add 5 bytes to max frame size to allow appending
3359 * 32-bit CRC and status byte when configured to do so
3360 */
Paul Fulghum705b6c72006-01-08 01:02:06 -08003361static int alloc_tmp_rbuf(struct slgt_info *info)
3362{
Paul Fulghum04b374d2006-06-25 05:49:21 -07003363 info->tmp_rbuf = kmalloc(info->max_frame_size + 5, GFP_KERNEL);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003364 if (info->tmp_rbuf == NULL)
3365 return -ENOMEM;
Paul Fulghuma6b68a62012-12-03 11:13:24 -06003366 /* unused flag buffer to satisfy receive_buf calling interface */
3367 info->flag_buf = kzalloc(info->max_frame_size + 5, GFP_KERNEL);
3368 if (!info->flag_buf) {
3369 kfree(info->tmp_rbuf);
3370 info->tmp_rbuf = NULL;
3371 return -ENOMEM;
3372 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08003373 return 0;
3374}
3375
3376static void free_tmp_rbuf(struct slgt_info *info)
3377{
3378 kfree(info->tmp_rbuf);
3379 info->tmp_rbuf = NULL;
Paul Fulghuma6b68a62012-12-03 11:13:24 -06003380 kfree(info->flag_buf);
3381 info->flag_buf = NULL;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003382}
3383
3384/*
3385 * allocate DMA descriptor lists.
3386 */
3387static int alloc_desc(struct slgt_info *info)
3388{
3389 unsigned int i;
3390 unsigned int pbufs;
3391
3392 /* allocate memory to hold descriptor lists */
3393 info->bufs = pci_alloc_consistent(info->pdev, DESC_LIST_SIZE, &info->bufs_dma_addr);
3394 if (info->bufs == NULL)
3395 return -ENOMEM;
3396
3397 memset(info->bufs, 0, DESC_LIST_SIZE);
3398
3399 info->rbufs = (struct slgt_desc*)info->bufs;
3400 info->tbufs = ((struct slgt_desc*)info->bufs) + info->rbuf_count;
3401
3402 pbufs = (unsigned int)info->bufs_dma_addr;
3403
3404 /*
3405 * Build circular lists of descriptors
3406 */
3407
3408 for (i=0; i < info->rbuf_count; i++) {
3409 /* physical address of this descriptor */
3410 info->rbufs[i].pdesc = pbufs + (i * sizeof(struct slgt_desc));
3411
3412 /* physical address of next descriptor */
3413 if (i == info->rbuf_count - 1)
3414 info->rbufs[i].next = cpu_to_le32(pbufs);
3415 else
3416 info->rbufs[i].next = cpu_to_le32(pbufs + ((i+1) * sizeof(struct slgt_desc)));
3417 set_desc_count(info->rbufs[i], DMABUFSIZE);
3418 }
3419
3420 for (i=0; i < info->tbuf_count; i++) {
3421 /* physical address of this descriptor */
3422 info->tbufs[i].pdesc = pbufs + ((info->rbuf_count + i) * sizeof(struct slgt_desc));
3423
3424 /* physical address of next descriptor */
3425 if (i == info->tbuf_count - 1)
3426 info->tbufs[i].next = cpu_to_le32(pbufs + info->rbuf_count * sizeof(struct slgt_desc));
3427 else
3428 info->tbufs[i].next = cpu_to_le32(pbufs + ((info->rbuf_count + i + 1) * sizeof(struct slgt_desc)));
3429 }
3430
3431 return 0;
3432}
3433
3434static void free_desc(struct slgt_info *info)
3435{
3436 if (info->bufs != NULL) {
3437 pci_free_consistent(info->pdev, DESC_LIST_SIZE, info->bufs, info->bufs_dma_addr);
3438 info->bufs = NULL;
3439 info->rbufs = NULL;
3440 info->tbufs = NULL;
3441 }
3442}
3443
3444static int alloc_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count)
3445{
3446 int i;
3447 for (i=0; i < count; i++) {
3448 if ((bufs[i].buf = pci_alloc_consistent(info->pdev, DMABUFSIZE, &bufs[i].buf_dma_addr)) == NULL)
3449 return -ENOMEM;
3450 bufs[i].pbuf = cpu_to_le32((unsigned int)bufs[i].buf_dma_addr);
3451 }
3452 return 0;
3453}
3454
3455static void free_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count)
3456{
3457 int i;
3458 for (i=0; i < count; i++) {
3459 if (bufs[i].buf == NULL)
3460 continue;
3461 pci_free_consistent(info->pdev, DMABUFSIZE, bufs[i].buf, bufs[i].buf_dma_addr);
3462 bufs[i].buf = NULL;
3463 }
3464}
3465
3466static int alloc_dma_bufs(struct slgt_info *info)
3467{
3468 info->rbuf_count = 32;
3469 info->tbuf_count = 32;
3470
3471 if (alloc_desc(info) < 0 ||
3472 alloc_bufs(info, info->rbufs, info->rbuf_count) < 0 ||
3473 alloc_bufs(info, info->tbufs, info->tbuf_count) < 0 ||
3474 alloc_tmp_rbuf(info) < 0) {
3475 DBGERR(("%s DMA buffer alloc fail\n", info->device_name));
3476 return -ENOMEM;
3477 }
3478 reset_rbufs(info);
3479 return 0;
3480}
3481
3482static void free_dma_bufs(struct slgt_info *info)
3483{
3484 if (info->bufs) {
3485 free_bufs(info, info->rbufs, info->rbuf_count);
3486 free_bufs(info, info->tbufs, info->tbuf_count);
3487 free_desc(info);
3488 }
3489 free_tmp_rbuf(info);
3490}
3491
3492static int claim_resources(struct slgt_info *info)
3493{
3494 if (request_mem_region(info->phys_reg_addr, SLGT_REG_SIZE, "synclink_gt") == NULL) {
3495 DBGERR(("%s reg addr conflict, addr=%08X\n",
3496 info->device_name, info->phys_reg_addr));
3497 info->init_error = DiagStatus_AddressConflict;
3498 goto errout;
3499 }
3500 else
Joe Perches0fab6de2008-04-28 02:14:02 -07003501 info->reg_addr_requested = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003502
Alan Cox24cb2332008-04-30 00:54:19 -07003503 info->reg_addr = ioremap_nocache(info->phys_reg_addr, SLGT_REG_SIZE);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003504 if (!info->reg_addr) {
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003505 DBGERR(("%s can't map device registers, addr=%08X\n",
Paul Fulghum705b6c72006-01-08 01:02:06 -08003506 info->device_name, info->phys_reg_addr));
3507 info->init_error = DiagStatus_CantAssignPciResources;
3508 goto errout;
3509 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08003510 return 0;
3511
3512errout:
3513 release_resources(info);
3514 return -ENODEV;
3515}
3516
3517static void release_resources(struct slgt_info *info)
3518{
3519 if (info->irq_requested) {
3520 free_irq(info->irq_level, info);
Joe Perches0fab6de2008-04-28 02:14:02 -07003521 info->irq_requested = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003522 }
3523
3524 if (info->reg_addr_requested) {
3525 release_mem_region(info->phys_reg_addr, SLGT_REG_SIZE);
Joe Perches0fab6de2008-04-28 02:14:02 -07003526 info->reg_addr_requested = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003527 }
3528
3529 if (info->reg_addr) {
Paul Fulghum0c8365e2006-01-11 12:17:39 -08003530 iounmap(info->reg_addr);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003531 info->reg_addr = NULL;
3532 }
3533}
3534
3535/* Add the specified device instance data structure to the
3536 * global linked list of devices and increment the device count.
3537 */
3538static void add_device(struct slgt_info *info)
3539{
3540 char *devstr;
3541
3542 info->next_device = NULL;
3543 info->line = slgt_device_count;
3544 sprintf(info->device_name, "%s%d", tty_dev_prefix, info->line);
3545
3546 if (info->line < MAX_DEVICES) {
3547 if (maxframe[info->line])
3548 info->max_frame_size = maxframe[info->line];
Paul Fulghum705b6c72006-01-08 01:02:06 -08003549 }
3550
3551 slgt_device_count++;
3552
3553 if (!slgt_device_list)
3554 slgt_device_list = info;
3555 else {
3556 struct slgt_info *current_dev = slgt_device_list;
3557 while(current_dev->next_device)
3558 current_dev = current_dev->next_device;
3559 current_dev->next_device = info;
3560 }
3561
3562 if (info->max_frame_size < 4096)
3563 info->max_frame_size = 4096;
3564 else if (info->max_frame_size > 65535)
3565 info->max_frame_size = 65535;
3566
3567 switch(info->pdev->device) {
3568 case SYNCLINK_GT_DEVICE_ID:
3569 devstr = "GT";
3570 break;
Paul Fulghum6f84be82006-06-25 05:49:22 -07003571 case SYNCLINK_GT2_DEVICE_ID:
3572 devstr = "GT2";
3573 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003574 case SYNCLINK_GT4_DEVICE_ID:
3575 devstr = "GT4";
3576 break;
3577 case SYNCLINK_AC_DEVICE_ID:
3578 devstr = "AC";
3579 info->params.mode = MGSL_MODE_ASYNC;
3580 break;
3581 default:
3582 devstr = "(unknown model)";
3583 }
3584 printk("SyncLink %s %s IO=%08x IRQ=%d MaxFrameSize=%u\n",
3585 devstr, info->device_name, info->phys_reg_addr,
3586 info->irq_level, info->max_frame_size);
3587
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08003588#if SYNCLINK_GENERIC_HDLC
Paul Fulghum705b6c72006-01-08 01:02:06 -08003589 hdlcdev_init(info);
3590#endif
3591}
3592
Alan Cox31f35932009-01-02 13:45:05 +00003593static const struct tty_port_operations slgt_port_ops = {
3594 .carrier_raised = carrier_raised,
Alan Coxfcc8ac12009-06-11 12:24:17 +01003595 .dtr_rts = dtr_rts,
Alan Cox31f35932009-01-02 13:45:05 +00003596};
3597
Paul Fulghum705b6c72006-01-08 01:02:06 -08003598/*
3599 * allocate device instance structure, return NULL on failure
3600 */
3601static struct slgt_info *alloc_dev(int adapter_num, int port_num, struct pci_dev *pdev)
3602{
3603 struct slgt_info *info;
3604
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07003605 info = kzalloc(sizeof(struct slgt_info), GFP_KERNEL);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003606
3607 if (!info) {
3608 DBGERR(("%s device alloc failed adapter=%d port=%d\n",
3609 driver_name, adapter_num, port_num));
3610 } else {
Alan Cox44b7d1b2008-07-16 21:57:18 +01003611 tty_port_init(&info->port);
Alan Cox31f35932009-01-02 13:45:05 +00003612 info->port.ops = &slgt_port_ops;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003613 info->magic = MGSL_MAGIC;
David Howellsc4028952006-11-22 14:57:56 +00003614 INIT_WORK(&info->task, bh_handler);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003615 info->max_frame_size = 4096;
Paul Fulghum1f807692009-04-02 16:58:30 -07003616 info->base_clock = 14745600;
Paul Fulghum814dae02008-07-22 11:22:14 +01003617 info->rbuf_fill_level = DMABUFSIZE;
Alan Cox44b7d1b2008-07-16 21:57:18 +01003618 info->port.close_delay = 5*HZ/10;
3619 info->port.closing_wait = 30*HZ;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003620 init_waitqueue_head(&info->status_event_wait_q);
3621 init_waitqueue_head(&info->event_wait_q);
3622 spin_lock_init(&info->netlock);
3623 memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
3624 info->idle_mode = HDLC_TXIDLE_FLAGS;
3625 info->adapter_num = adapter_num;
3626 info->port_num = port_num;
3627
Jiri Slaby40565f12007-02-12 00:52:31 -08003628 setup_timer(&info->tx_timer, tx_timeout, (unsigned long)info);
3629 setup_timer(&info->rx_timer, rx_timeout, (unsigned long)info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003630
3631 /* Copy configuration info to device instance data */
3632 info->pdev = pdev;
3633 info->irq_level = pdev->irq;
3634 info->phys_reg_addr = pci_resource_start(pdev,0);
3635
Paul Fulghum705b6c72006-01-08 01:02:06 -08003636 info->bus_type = MGSL_BUS_TYPE_PCI;
Thomas Gleixner0f2ed4c2006-07-01 19:29:33 -07003637 info->irq_flags = IRQF_SHARED;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003638
3639 info->init_error = -1; /* assume error, set to 0 on successful init */
3640 }
3641
3642 return info;
3643}
3644
3645static void device_init(int adapter_num, struct pci_dev *pdev)
3646{
3647 struct slgt_info *port_array[SLGT_MAX_PORTS];
3648 int i;
3649 int port_count = 1;
3650
Paul Fulghum6f84be82006-06-25 05:49:22 -07003651 if (pdev->device == SYNCLINK_GT2_DEVICE_ID)
3652 port_count = 2;
3653 else if (pdev->device == SYNCLINK_GT4_DEVICE_ID)
Paul Fulghum705b6c72006-01-08 01:02:06 -08003654 port_count = 4;
3655
3656 /* allocate device instances for all ports */
3657 for (i=0; i < port_count; ++i) {
3658 port_array[i] = alloc_dev(adapter_num, i, pdev);
3659 if (port_array[i] == NULL) {
Jiri Slaby191c5f12012-11-15 09:49:56 +01003660 for (--i; i >= 0; --i) {
3661 tty_port_destroy(&port_array[i]->port);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003662 kfree(port_array[i]);
Jiri Slaby191c5f12012-11-15 09:49:56 +01003663 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08003664 return;
3665 }
3666 }
3667
3668 /* give copy of port_array to all ports and add to device list */
3669 for (i=0; i < port_count; ++i) {
3670 memcpy(port_array[i]->port_array, port_array, sizeof(port_array));
3671 add_device(port_array[i]);
3672 port_array[i]->port_count = port_count;
3673 spin_lock_init(&port_array[i]->lock);
3674 }
3675
3676 /* Allocate and claim adapter resources */
3677 if (!claim_resources(port_array[0])) {
3678
3679 alloc_dma_bufs(port_array[0]);
3680
3681 /* copy resource information from first port to others */
3682 for (i = 1; i < port_count; ++i) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08003683 port_array[i]->irq_level = port_array[0]->irq_level;
3684 port_array[i]->reg_addr = port_array[0]->reg_addr;
3685 alloc_dma_bufs(port_array[i]);
3686 }
3687
3688 if (request_irq(port_array[0]->irq_level,
3689 slgt_interrupt,
3690 port_array[0]->irq_flags,
3691 port_array[0]->device_name,
3692 port_array[0]) < 0) {
3693 DBGERR(("%s request_irq failed IRQ=%d\n",
3694 port_array[0]->device_name,
3695 port_array[0]->irq_level));
3696 } else {
Joe Perches0fab6de2008-04-28 02:14:02 -07003697 port_array[0]->irq_requested = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003698 adapter_test(port_array[0]);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08003699 for (i=1 ; i < port_count ; i++) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08003700 port_array[i]->init_error = port_array[0]->init_error;
Paul Fulghum0080b7a2006-03-28 01:56:15 -08003701 port_array[i]->gpio_present = port_array[0]->gpio_present;
3702 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08003703 }
3704 }
Paul Fulghum62eb5b12007-05-08 00:31:48 -07003705
Jiri Slaby734cc172012-08-07 21:47:47 +02003706 for (i = 0; i < port_count; ++i) {
3707 struct slgt_info *info = port_array[i];
3708 tty_port_register_device(&info->port, serial_driver, info->line,
3709 &info->pdev->dev);
3710 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08003711}
3712
Bill Pemberton9671f092012-11-19 13:21:50 -05003713static int init_one(struct pci_dev *dev,
Paul Fulghum705b6c72006-01-08 01:02:06 -08003714 const struct pci_device_id *ent)
3715{
3716 if (pci_enable_device(dev)) {
3717 printk("error enabling pci device %p\n", dev);
3718 return -EIO;
3719 }
3720 pci_set_master(dev);
3721 device_init(slgt_device_count, dev);
3722 return 0;
3723}
3724
Bill Pembertonae8d8a12012-11-19 13:26:18 -05003725static void remove_one(struct pci_dev *dev)
Paul Fulghum705b6c72006-01-08 01:02:06 -08003726{
3727}
3728
Jeff Dikeb68e31d2006-10-02 02:17:18 -07003729static const struct tty_operations ops = {
Paul Fulghum705b6c72006-01-08 01:02:06 -08003730 .open = open,
3731 .close = close,
3732 .write = write,
3733 .put_char = put_char,
3734 .flush_chars = flush_chars,
3735 .write_room = write_room,
3736 .chars_in_buffer = chars_in_buffer,
3737 .flush_buffer = flush_buffer,
3738 .ioctl = ioctl,
Paul Fulghum2acdb162007-05-10 22:22:43 -07003739 .compat_ioctl = slgt_compat_ioctl,
Paul Fulghum705b6c72006-01-08 01:02:06 -08003740 .throttle = throttle,
3741 .unthrottle = unthrottle,
3742 .send_xchar = send_xchar,
3743 .break_ctl = set_break,
3744 .wait_until_sent = wait_until_sent,
Paul Fulghum705b6c72006-01-08 01:02:06 -08003745 .set_termios = set_termios,
3746 .stop = tx_hold,
3747 .start = tx_release,
3748 .hangup = hangup,
3749 .tiocmget = tiocmget,
3750 .tiocmset = tiocmset,
Alan Cox05871022010-09-16 18:21:52 +01003751 .get_icount = get_icount,
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07003752 .proc_fops = &synclink_gt_proc_fops,
Paul Fulghum705b6c72006-01-08 01:02:06 -08003753};
3754
3755static void slgt_cleanup(void)
3756{
3757 int rc;
3758 struct slgt_info *info;
3759 struct slgt_info *tmp;
3760
Paul Fulghuma6b2f872009-01-15 13:50:57 -08003761 printk(KERN_INFO "unload %s\n", driver_name);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003762
3763 if (serial_driver) {
Paul Fulghum62eb5b12007-05-08 00:31:48 -07003764 for (info=slgt_device_list ; info != NULL ; info=info->next_device)
3765 tty_unregister_device(serial_driver, info->line);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003766 if ((rc = tty_unregister_driver(serial_driver)))
3767 DBGERR(("tty_unregister_driver error=%d\n", rc));
3768 put_tty_driver(serial_driver);
3769 }
3770
3771 /* reset devices */
3772 info = slgt_device_list;
3773 while(info) {
3774 reset_port(info);
3775 info = info->next_device;
3776 }
3777
3778 /* release devices */
3779 info = slgt_device_list;
3780 while(info) {
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08003781#if SYNCLINK_GENERIC_HDLC
Paul Fulghum705b6c72006-01-08 01:02:06 -08003782 hdlcdev_exit(info);
3783#endif
3784 free_dma_bufs(info);
3785 free_tmp_rbuf(info);
3786 if (info->port_num == 0)
3787 release_resources(info);
3788 tmp = info;
3789 info = info->next_device;
Jiri Slaby191c5f12012-11-15 09:49:56 +01003790 tty_port_destroy(&tmp->port);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003791 kfree(tmp);
3792 }
3793
3794 if (pci_registered)
3795 pci_unregister_driver(&pci_driver);
3796}
3797
3798/*
3799 * Driver initialization entry point.
3800 */
3801static int __init slgt_init(void)
3802{
3803 int rc;
3804
Paul Fulghuma6b2f872009-01-15 13:50:57 -08003805 printk(KERN_INFO "%s\n", driver_name);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003806
Paul Fulghum705b6c72006-01-08 01:02:06 -08003807 serial_driver = alloc_tty_driver(MAX_DEVICES);
3808 if (!serial_driver) {
Paul Fulghum62eb5b12007-05-08 00:31:48 -07003809 printk("%s can't allocate tty driver\n", driver_name);
3810 return -ENOMEM;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003811 }
3812
3813 /* Initialize the tty_driver structure */
3814
Paul Fulghum705b6c72006-01-08 01:02:06 -08003815 serial_driver->driver_name = tty_driver_name;
3816 serial_driver->name = tty_dev_prefix;
3817 serial_driver->major = ttymajor;
3818 serial_driver->minor_start = 64;
3819 serial_driver->type = TTY_DRIVER_TYPE_SERIAL;
3820 serial_driver->subtype = SERIAL_TYPE_NORMAL;
3821 serial_driver->init_termios = tty_std_termios;
3822 serial_driver->init_termios.c_cflag =
3823 B9600 | CS8 | CREAD | HUPCL | CLOCAL;
Alan Cox606d0992006-12-08 02:38:45 -08003824 serial_driver->init_termios.c_ispeed = 9600;
3825 serial_driver->init_termios.c_ospeed = 9600;
Paul Fulghum62eb5b12007-05-08 00:31:48 -07003826 serial_driver->flags = TTY_DRIVER_REAL_RAW | TTY_DRIVER_DYNAMIC_DEV;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003827 tty_set_operations(serial_driver, &ops);
3828 if ((rc = tty_register_driver(serial_driver)) < 0) {
3829 DBGERR(("%s can't register serial driver\n", driver_name));
3830 put_tty_driver(serial_driver);
3831 serial_driver = NULL;
3832 goto error;
3833 }
3834
Paul Fulghuma6b2f872009-01-15 13:50:57 -08003835 printk(KERN_INFO "%s, tty major#%d\n",
3836 driver_name, serial_driver->major);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003837
Paul Fulghum62eb5b12007-05-08 00:31:48 -07003838 slgt_device_count = 0;
3839 if ((rc = pci_register_driver(&pci_driver)) < 0) {
3840 printk("%s pci_register_driver error=%d\n", driver_name, rc);
3841 goto error;
3842 }
Joe Perches0fab6de2008-04-28 02:14:02 -07003843 pci_registered = true;
Paul Fulghum62eb5b12007-05-08 00:31:48 -07003844
3845 if (!slgt_device_list)
3846 printk("%s no devices found\n",driver_name);
3847
Paul Fulghum705b6c72006-01-08 01:02:06 -08003848 return 0;
3849
3850error:
3851 slgt_cleanup();
3852 return rc;
3853}
3854
3855static void __exit slgt_exit(void)
3856{
3857 slgt_cleanup();
3858}
3859
3860module_init(slgt_init);
3861module_exit(slgt_exit);
3862
3863/*
3864 * register access routines
3865 */
3866
3867#define CALC_REGADDR() \
3868 unsigned long reg_addr = ((unsigned long)info->reg_addr) + addr; \
3869 if (addr >= 0x80) \
Paul Fulghum98072242010-10-27 15:34:22 -07003870 reg_addr += (info->port_num) * 32; \
3871 else if (addr >= 0x40) \
3872 reg_addr += (info->port_num) * 16;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003873
3874static __u8 rd_reg8(struct slgt_info *info, unsigned int addr)
3875{
3876 CALC_REGADDR();
3877 return readb((void __iomem *)reg_addr);
3878}
3879
3880static void wr_reg8(struct slgt_info *info, unsigned int addr, __u8 value)
3881{
3882 CALC_REGADDR();
3883 writeb(value, (void __iomem *)reg_addr);
3884}
3885
3886static __u16 rd_reg16(struct slgt_info *info, unsigned int addr)
3887{
3888 CALC_REGADDR();
3889 return readw((void __iomem *)reg_addr);
3890}
3891
3892static void wr_reg16(struct slgt_info *info, unsigned int addr, __u16 value)
3893{
3894 CALC_REGADDR();
3895 writew(value, (void __iomem *)reg_addr);
3896}
3897
3898static __u32 rd_reg32(struct slgt_info *info, unsigned int addr)
3899{
3900 CALC_REGADDR();
3901 return readl((void __iomem *)reg_addr);
3902}
3903
3904static void wr_reg32(struct slgt_info *info, unsigned int addr, __u32 value)
3905{
3906 CALC_REGADDR();
3907 writel(value, (void __iomem *)reg_addr);
3908}
3909
3910static void rdma_reset(struct slgt_info *info)
3911{
3912 unsigned int i;
3913
3914 /* set reset bit */
3915 wr_reg32(info, RDCSR, BIT1);
3916
3917 /* wait for enable bit cleared */
3918 for(i=0 ; i < 1000 ; i++)
3919 if (!(rd_reg32(info, RDCSR) & BIT0))
3920 break;
3921}
3922
3923static void tdma_reset(struct slgt_info *info)
3924{
3925 unsigned int i;
3926
3927 /* set reset bit */
3928 wr_reg32(info, TDCSR, BIT1);
3929
3930 /* wait for enable bit cleared */
3931 for(i=0 ; i < 1000 ; i++)
3932 if (!(rd_reg32(info, TDCSR) & BIT0))
3933 break;
3934}
3935
3936/*
3937 * enable internal loopback
3938 * TxCLK and RxCLK are generated from BRG
3939 * and TxD is looped back to RxD internally.
3940 */
3941static void enable_loopback(struct slgt_info *info)
3942{
Masanari Iida5980c002012-01-20 02:00:24 +09003943 /* SCR (serial control) BIT2=loopback enable */
Paul Fulghum705b6c72006-01-08 01:02:06 -08003944 wr_reg16(info, SCR, (unsigned short)(rd_reg16(info, SCR) | BIT2));
3945
3946 if (info->params.mode != MGSL_MODE_ASYNC) {
3947 /* CCR (clock control)
3948 * 07..05 tx clock source (010 = BRG)
3949 * 04..02 rx clock source (010 = BRG)
3950 * 01 auxclk enable (0 = disable)
3951 * 00 BRG enable (1 = enable)
3952 *
3953 * 0100 1001
3954 */
3955 wr_reg8(info, CCR, 0x49);
3956
3957 /* set speed if available, otherwise use default */
3958 if (info->params.clock_speed)
3959 set_rate(info, info->params.clock_speed);
3960 else
3961 set_rate(info, 3686400);
3962 }
3963}
3964
3965/*
3966 * set baud rate generator to specified rate
3967 */
3968static void set_rate(struct slgt_info *info, u32 rate)
3969{
3970 unsigned int div;
Paul Fulghum1f807692009-04-02 16:58:30 -07003971 unsigned int osc = info->base_clock;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003972
3973 /* div = osc/rate - 1
3974 *
3975 * Round div up if osc/rate is not integer to
3976 * force to next slowest rate.
3977 */
3978
3979 if (rate) {
3980 div = osc/rate;
3981 if (!(osc % rate) && div)
3982 div--;
3983 wr_reg16(info, BDR, (unsigned short)div);
3984 }
3985}
3986
3987static void rx_stop(struct slgt_info *info)
3988{
3989 unsigned short val;
3990
3991 /* disable and reset receiver */
3992 val = rd_reg16(info, RCR) & ~BIT1; /* clear enable bit */
3993 wr_reg16(info, RCR, (unsigned short)(val | BIT2)); /* set reset bit */
3994 wr_reg16(info, RCR, val); /* clear reset bit */
3995
3996 slgt_irq_off(info, IRQ_RXOVER + IRQ_RXDATA + IRQ_RXIDLE);
3997
3998 /* clear pending rx interrupts */
3999 wr_reg16(info, SSR, IRQ_RXIDLE + IRQ_RXOVER);
4000
4001 rdma_reset(info);
4002
Joe Perches0fab6de2008-04-28 02:14:02 -07004003 info->rx_enabled = false;
4004 info->rx_restart = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004005}
4006
4007static void rx_start(struct slgt_info *info)
4008{
4009 unsigned short val;
4010
4011 slgt_irq_off(info, IRQ_RXOVER + IRQ_RXDATA);
4012
4013 /* clear pending rx overrun IRQ */
4014 wr_reg16(info, SSR, IRQ_RXOVER);
4015
4016 /* reset and disable receiver */
4017 val = rd_reg16(info, RCR) & ~BIT1; /* clear enable bit */
4018 wr_reg16(info, RCR, (unsigned short)(val | BIT2)); /* set reset bit */
4019 wr_reg16(info, RCR, val); /* clear reset bit */
4020
4021 rdma_reset(info);
4022 reset_rbufs(info);
4023
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +01004024 if (info->rx_pio) {
4025 /* rx request when rx FIFO not empty */
4026 wr_reg16(info, SCR, (unsigned short)(rd_reg16(info, SCR) & ~BIT14));
4027 slgt_irq_on(info, IRQ_RXDATA);
4028 if (info->params.mode == MGSL_MODE_ASYNC) {
4029 /* enable saving of rx status */
4030 wr_reg32(info, RDCSR, BIT6);
4031 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08004032 } else {
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +01004033 /* rx request when rx FIFO half full */
4034 wr_reg16(info, SCR, (unsigned short)(rd_reg16(info, SCR) | BIT14));
4035 /* set 1st descriptor address */
4036 wr_reg32(info, RDDAR, info->rbufs[0].pdesc);
4037
4038 if (info->params.mode != MGSL_MODE_ASYNC) {
4039 /* enable rx DMA and DMA interrupt */
4040 wr_reg32(info, RDCSR, (BIT2 + BIT0));
4041 } else {
4042 /* enable saving of rx status, rx DMA and DMA interrupt */
4043 wr_reg32(info, RDCSR, (BIT6 + BIT2 + BIT0));
4044 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08004045 }
4046
4047 slgt_irq_on(info, IRQ_RXOVER);
4048
4049 /* enable receiver */
4050 wr_reg16(info, RCR, (unsigned short)(rd_reg16(info, RCR) | BIT1));
4051
Joe Perches0fab6de2008-04-28 02:14:02 -07004052 info->rx_restart = false;
4053 info->rx_enabled = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004054}
4055
4056static void tx_start(struct slgt_info *info)
4057{
4058 if (!info->tx_enabled) {
4059 wr_reg16(info, TCR,
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004060 (unsigned short)((rd_reg16(info, TCR) | BIT1) & ~BIT2));
Joe Perches0fab6de2008-04-28 02:14:02 -07004061 info->tx_enabled = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004062 }
4063
Paul Fulghumde538eb2009-12-09 12:31:39 -08004064 if (desc_count(info->tbufs[info->tbuf_start])) {
Joe Perches0fab6de2008-04-28 02:14:02 -07004065 info->drop_rts_on_tx_done = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004066
4067 if (info->params.mode != MGSL_MODE_ASYNC) {
4068 if (info->params.flags & HDLC_FLAG_AUTO_RTS) {
4069 get_signals(info);
4070 if (!(info->signals & SerialSignal_RTS)) {
4071 info->signals |= SerialSignal_RTS;
4072 set_signals(info);
Joe Perches0fab6de2008-04-28 02:14:02 -07004073 info->drop_rts_on_tx_done = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004074 }
4075 }
4076
4077 slgt_irq_off(info, IRQ_TXDATA);
4078 slgt_irq_on(info, IRQ_TXUNDER + IRQ_TXIDLE);
4079 /* clear tx idle and underrun status bits */
4080 wr_reg16(info, SSR, (unsigned short)(IRQ_TXIDLE + IRQ_TXUNDER));
Paul Fulghum705b6c72006-01-08 01:02:06 -08004081 } else {
Paul Fulghum705b6c72006-01-08 01:02:06 -08004082 slgt_irq_off(info, IRQ_TXDATA);
4083 slgt_irq_on(info, IRQ_TXIDLE);
4084 /* clear tx idle status bit */
4085 wr_reg16(info, SSR, IRQ_TXIDLE);
Paul Fulghum705b6c72006-01-08 01:02:06 -08004086 }
Paul Fulghumce892942009-06-24 18:34:51 +01004087 /* set 1st descriptor address and start DMA */
4088 wr_reg32(info, TDDAR, info->tbufs[info->tbuf_start].pdesc);
4089 wr_reg32(info, TDCSR, BIT2 + BIT0);
Joe Perches0fab6de2008-04-28 02:14:02 -07004090 info->tx_active = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004091 }
4092}
4093
4094static void tx_stop(struct slgt_info *info)
4095{
4096 unsigned short val;
4097
4098 del_timer(&info->tx_timer);
4099
4100 tdma_reset(info);
4101
4102 /* reset and disable transmitter */
4103 val = rd_reg16(info, TCR) & ~BIT1; /* clear enable bit */
4104 wr_reg16(info, TCR, (unsigned short)(val | BIT2)); /* set reset bit */
Paul Fulghum705b6c72006-01-08 01:02:06 -08004105
4106 slgt_irq_off(info, IRQ_TXDATA + IRQ_TXIDLE + IRQ_TXUNDER);
4107
4108 /* clear tx idle and underrun status bit */
4109 wr_reg16(info, SSR, (unsigned short)(IRQ_TXIDLE + IRQ_TXUNDER));
4110
4111 reset_tbufs(info);
4112
Joe Perches0fab6de2008-04-28 02:14:02 -07004113 info->tx_enabled = false;
4114 info->tx_active = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004115}
4116
4117static void reset_port(struct slgt_info *info)
4118{
4119 if (!info->reg_addr)
4120 return;
4121
4122 tx_stop(info);
4123 rx_stop(info);
4124
4125 info->signals &= ~(SerialSignal_DTR + SerialSignal_RTS);
4126 set_signals(info);
4127
4128 slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
4129}
4130
4131static void reset_adapter(struct slgt_info *info)
4132{
4133 int i;
4134 for (i=0; i < info->port_count; ++i) {
4135 if (info->port_array[i])
4136 reset_port(info->port_array[i]);
4137 }
4138}
4139
4140static void async_mode(struct slgt_info *info)
4141{
4142 unsigned short val;
4143
4144 slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
4145 tx_stop(info);
4146 rx_stop(info);
4147
4148 /* TCR (tx control)
4149 *
4150 * 15..13 mode, 010=async
4151 * 12..10 encoding, 000=NRZ
4152 * 09 parity enable
4153 * 08 1=odd parity, 0=even parity
4154 * 07 1=RTS driver control
4155 * 06 1=break enable
4156 * 05..04 character length
4157 * 00=5 bits
4158 * 01=6 bits
4159 * 10=7 bits
4160 * 11=8 bits
4161 * 03 0=1 stop bit, 1=2 stop bits
4162 * 02 reset
4163 * 01 enable
4164 * 00 auto-CTS enable
4165 */
4166 val = 0x4000;
4167
4168 if (info->if_mode & MGSL_INTERFACE_RTS_EN)
4169 val |= BIT7;
4170
4171 if (info->params.parity != ASYNC_PARITY_NONE) {
4172 val |= BIT9;
4173 if (info->params.parity == ASYNC_PARITY_ODD)
4174 val |= BIT8;
4175 }
4176
4177 switch (info->params.data_bits)
4178 {
4179 case 6: val |= BIT4; break;
4180 case 7: val |= BIT5; break;
4181 case 8: val |= BIT5 + BIT4; break;
4182 }
4183
4184 if (info->params.stop_bits != 1)
4185 val |= BIT3;
4186
4187 if (info->params.flags & HDLC_FLAG_AUTO_CTS)
4188 val |= BIT0;
4189
4190 wr_reg16(info, TCR, val);
4191
4192 /* RCR (rx control)
4193 *
4194 * 15..13 mode, 010=async
4195 * 12..10 encoding, 000=NRZ
4196 * 09 parity enable
4197 * 08 1=odd parity, 0=even parity
4198 * 07..06 reserved, must be 0
4199 * 05..04 character length
4200 * 00=5 bits
4201 * 01=6 bits
4202 * 10=7 bits
4203 * 11=8 bits
4204 * 03 reserved, must be zero
4205 * 02 reset
4206 * 01 enable
4207 * 00 auto-DCD enable
4208 */
4209 val = 0x4000;
4210
4211 if (info->params.parity != ASYNC_PARITY_NONE) {
4212 val |= BIT9;
4213 if (info->params.parity == ASYNC_PARITY_ODD)
4214 val |= BIT8;
4215 }
4216
4217 switch (info->params.data_bits)
4218 {
4219 case 6: val |= BIT4; break;
4220 case 7: val |= BIT5; break;
4221 case 8: val |= BIT5 + BIT4; break;
4222 }
4223
4224 if (info->params.flags & HDLC_FLAG_AUTO_DCD)
4225 val |= BIT0;
4226
4227 wr_reg16(info, RCR, val);
4228
4229 /* CCR (clock control)
4230 *
4231 * 07..05 011 = tx clock source is BRG/16
4232 * 04..02 010 = rx clock source is BRG
4233 * 01 0 = auxclk disabled
4234 * 00 1 = BRG enabled
4235 *
4236 * 0110 1001
4237 */
4238 wr_reg8(info, CCR, 0x69);
4239
4240 msc_set_vcr(info);
4241
Paul Fulghum705b6c72006-01-08 01:02:06 -08004242 /* SCR (serial control)
4243 *
4244 * 15 1=tx req on FIFO half empty
4245 * 14 1=rx req on FIFO half full
4246 * 13 tx data IRQ enable
4247 * 12 tx idle IRQ enable
4248 * 11 rx break on IRQ enable
4249 * 10 rx data IRQ enable
4250 * 09 rx break off IRQ enable
4251 * 08 overrun IRQ enable
4252 * 07 DSR IRQ enable
4253 * 06 CTS IRQ enable
4254 * 05 DCD IRQ enable
4255 * 04 RI IRQ enable
Paul Fulghum1f807692009-04-02 16:58:30 -07004256 * 03 0=16x sampling, 1=8x sampling
Paul Fulghum705b6c72006-01-08 01:02:06 -08004257 * 02 1=txd->rxd internal loopback enable
4258 * 01 reserved, must be zero
4259 * 00 1=master IRQ enable
4260 */
4261 val = BIT15 + BIT14 + BIT0;
Paul Fulghum1f807692009-04-02 16:58:30 -07004262 /* JCR[8] : 1 = x8 async mode feature available */
4263 if ((rd_reg32(info, JCR) & BIT8) && info->params.data_rate &&
4264 ((info->base_clock < (info->params.data_rate * 16)) ||
4265 (info->base_clock % (info->params.data_rate * 16)))) {
4266 /* use 8x sampling */
4267 val |= BIT3;
4268 set_rate(info, info->params.data_rate * 8);
4269 } else {
4270 /* use 16x sampling */
4271 set_rate(info, info->params.data_rate * 16);
4272 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08004273 wr_reg16(info, SCR, val);
4274
4275 slgt_irq_on(info, IRQ_RXBREAK | IRQ_RXOVER);
4276
Paul Fulghum705b6c72006-01-08 01:02:06 -08004277 if (info->params.loopback)
4278 enable_loopback(info);
4279}
4280
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004281static void sync_mode(struct slgt_info *info)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004282{
4283 unsigned short val;
4284
4285 slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
4286 tx_stop(info);
4287 rx_stop(info);
4288
4289 /* TCR (tx control)
4290 *
Paul Fulghum98072242010-10-27 15:34:22 -07004291 * 15..13 mode
4292 * 000=HDLC/SDLC
4293 * 001=raw bit synchronous
4294 * 010=asynchronous/isochronous
4295 * 011=monosync byte synchronous
4296 * 100=bisync byte synchronous
4297 * 101=xsync byte synchronous
Paul Fulghum705b6c72006-01-08 01:02:06 -08004298 * 12..10 encoding
4299 * 09 CRC enable
4300 * 08 CRC32
4301 * 07 1=RTS driver control
4302 * 06 preamble enable
4303 * 05..04 preamble length
4304 * 03 share open/close flag
4305 * 02 reset
4306 * 01 enable
4307 * 00 auto-CTS enable
4308 */
Paul Fulghum993456c2008-07-22 11:22:04 +01004309 val = BIT2;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004310
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004311 switch(info->params.mode) {
Paul Fulghum98072242010-10-27 15:34:22 -07004312 case MGSL_MODE_XSYNC:
4313 val |= BIT15 + BIT13;
4314 break;
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004315 case MGSL_MODE_MONOSYNC: val |= BIT14 + BIT13; break;
4316 case MGSL_MODE_BISYNC: val |= BIT15; break;
4317 case MGSL_MODE_RAW: val |= BIT13; break;
4318 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08004319 if (info->if_mode & MGSL_INTERFACE_RTS_EN)
4320 val |= BIT7;
4321
4322 switch(info->params.encoding)
4323 {
4324 case HDLC_ENCODING_NRZB: val |= BIT10; break;
4325 case HDLC_ENCODING_NRZI_MARK: val |= BIT11; break;
4326 case HDLC_ENCODING_NRZI: val |= BIT11 + BIT10; break;
4327 case HDLC_ENCODING_BIPHASE_MARK: val |= BIT12; break;
4328 case HDLC_ENCODING_BIPHASE_SPACE: val |= BIT12 + BIT10; break;
4329 case HDLC_ENCODING_BIPHASE_LEVEL: val |= BIT12 + BIT11; break;
4330 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: val |= BIT12 + BIT11 + BIT10; break;
4331 }
4332
Paul Fulghum04b374d2006-06-25 05:49:21 -07004333 switch (info->params.crc_type & HDLC_CRC_MASK)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004334 {
4335 case HDLC_CRC_16_CCITT: val |= BIT9; break;
4336 case HDLC_CRC_32_CCITT: val |= BIT9 + BIT8; break;
4337 }
4338
4339 if (info->params.preamble != HDLC_PREAMBLE_PATTERN_NONE)
4340 val |= BIT6;
4341
4342 switch (info->params.preamble_length)
4343 {
4344 case HDLC_PREAMBLE_LENGTH_16BITS: val |= BIT5; break;
4345 case HDLC_PREAMBLE_LENGTH_32BITS: val |= BIT4; break;
4346 case HDLC_PREAMBLE_LENGTH_64BITS: val |= BIT5 + BIT4; break;
4347 }
4348
4349 if (info->params.flags & HDLC_FLAG_AUTO_CTS)
4350 val |= BIT0;
4351
4352 wr_reg16(info, TCR, val);
4353
4354 /* TPR (transmit preamble) */
4355
4356 switch (info->params.preamble)
4357 {
4358 case HDLC_PREAMBLE_PATTERN_FLAGS: val = 0x7e; break;
4359 case HDLC_PREAMBLE_PATTERN_ONES: val = 0xff; break;
4360 case HDLC_PREAMBLE_PATTERN_ZEROS: val = 0x00; break;
4361 case HDLC_PREAMBLE_PATTERN_10: val = 0x55; break;
4362 case HDLC_PREAMBLE_PATTERN_01: val = 0xaa; break;
4363 default: val = 0x7e; break;
4364 }
4365 wr_reg8(info, TPR, (unsigned char)val);
4366
4367 /* RCR (rx control)
4368 *
Paul Fulghum98072242010-10-27 15:34:22 -07004369 * 15..13 mode
4370 * 000=HDLC/SDLC
4371 * 001=raw bit synchronous
4372 * 010=asynchronous/isochronous
4373 * 011=monosync byte synchronous
4374 * 100=bisync byte synchronous
4375 * 101=xsync byte synchronous
Paul Fulghum705b6c72006-01-08 01:02:06 -08004376 * 12..10 encoding
4377 * 09 CRC enable
4378 * 08 CRC32
4379 * 07..03 reserved, must be 0
4380 * 02 reset
4381 * 01 enable
4382 * 00 auto-DCD enable
4383 */
4384 val = 0;
4385
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004386 switch(info->params.mode) {
Paul Fulghum98072242010-10-27 15:34:22 -07004387 case MGSL_MODE_XSYNC:
4388 val |= BIT15 + BIT13;
4389 break;
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004390 case MGSL_MODE_MONOSYNC: val |= BIT14 + BIT13; break;
4391 case MGSL_MODE_BISYNC: val |= BIT15; break;
4392 case MGSL_MODE_RAW: val |= BIT13; break;
4393 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08004394
4395 switch(info->params.encoding)
4396 {
4397 case HDLC_ENCODING_NRZB: val |= BIT10; break;
4398 case HDLC_ENCODING_NRZI_MARK: val |= BIT11; break;
4399 case HDLC_ENCODING_NRZI: val |= BIT11 + BIT10; break;
4400 case HDLC_ENCODING_BIPHASE_MARK: val |= BIT12; break;
4401 case HDLC_ENCODING_BIPHASE_SPACE: val |= BIT12 + BIT10; break;
4402 case HDLC_ENCODING_BIPHASE_LEVEL: val |= BIT12 + BIT11; break;
4403 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: val |= BIT12 + BIT11 + BIT10; break;
4404 }
4405
Paul Fulghum04b374d2006-06-25 05:49:21 -07004406 switch (info->params.crc_type & HDLC_CRC_MASK)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004407 {
4408 case HDLC_CRC_16_CCITT: val |= BIT9; break;
4409 case HDLC_CRC_32_CCITT: val |= BIT9 + BIT8; break;
4410 }
4411
4412 if (info->params.flags & HDLC_FLAG_AUTO_DCD)
4413 val |= BIT0;
4414
4415 wr_reg16(info, RCR, val);
4416
4417 /* CCR (clock control)
4418 *
4419 * 07..05 tx clock source
4420 * 04..02 rx clock source
4421 * 01 auxclk enable
4422 * 00 BRG enable
4423 */
4424 val = 0;
4425
4426 if (info->params.flags & HDLC_FLAG_TXC_BRG)
4427 {
4428 // when RxC source is DPLL, BRG generates 16X DPLL
4429 // reference clock, so take TxC from BRG/16 to get
4430 // transmit clock at actual data rate
4431 if (info->params.flags & HDLC_FLAG_RXC_DPLL)
4432 val |= BIT6 + BIT5; /* 011, txclk = BRG/16 */
4433 else
4434 val |= BIT6; /* 010, txclk = BRG */
4435 }
4436 else if (info->params.flags & HDLC_FLAG_TXC_DPLL)
4437 val |= BIT7; /* 100, txclk = DPLL Input */
4438 else if (info->params.flags & HDLC_FLAG_TXC_RXCPIN)
4439 val |= BIT5; /* 001, txclk = RXC Input */
4440
4441 if (info->params.flags & HDLC_FLAG_RXC_BRG)
4442 val |= BIT3; /* 010, rxclk = BRG */
4443 else if (info->params.flags & HDLC_FLAG_RXC_DPLL)
4444 val |= BIT4; /* 100, rxclk = DPLL */
4445 else if (info->params.flags & HDLC_FLAG_RXC_TXCPIN)
4446 val |= BIT2; /* 001, rxclk = TXC Input */
4447
4448 if (info->params.clock_speed)
4449 val |= BIT1 + BIT0;
4450
4451 wr_reg8(info, CCR, (unsigned char)val);
4452
4453 if (info->params.flags & (HDLC_FLAG_TXC_DPLL + HDLC_FLAG_RXC_DPLL))
4454 {
4455 // program DPLL mode
4456 switch(info->params.encoding)
4457 {
4458 case HDLC_ENCODING_BIPHASE_MARK:
4459 case HDLC_ENCODING_BIPHASE_SPACE:
4460 val = BIT7; break;
4461 case HDLC_ENCODING_BIPHASE_LEVEL:
4462 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL:
4463 val = BIT7 + BIT6; break;
4464 default: val = BIT6; // NRZ encodings
4465 }
4466 wr_reg16(info, RCR, (unsigned short)(rd_reg16(info, RCR) | val));
4467
4468 // DPLL requires a 16X reference clock from BRG
4469 set_rate(info, info->params.clock_speed * 16);
4470 }
4471 else
4472 set_rate(info, info->params.clock_speed);
4473
4474 tx_set_idle(info);
4475
4476 msc_set_vcr(info);
4477
4478 /* SCR (serial control)
4479 *
4480 * 15 1=tx req on FIFO half empty
4481 * 14 1=rx req on FIFO half full
4482 * 13 tx data IRQ enable
4483 * 12 tx idle IRQ enable
4484 * 11 underrun IRQ enable
4485 * 10 rx data IRQ enable
4486 * 09 rx idle IRQ enable
4487 * 08 overrun IRQ enable
4488 * 07 DSR IRQ enable
4489 * 06 CTS IRQ enable
4490 * 05 DCD IRQ enable
4491 * 04 RI IRQ enable
4492 * 03 reserved, must be zero
4493 * 02 1=txd->rxd internal loopback enable
4494 * 01 reserved, must be zero
4495 * 00 1=master IRQ enable
4496 */
4497 wr_reg16(info, SCR, BIT15 + BIT14 + BIT0);
4498
4499 if (info->params.loopback)
4500 enable_loopback(info);
4501}
4502
4503/*
4504 * set transmit idle mode
4505 */
4506static void tx_set_idle(struct slgt_info *info)
4507{
Paul Fulghum643f3312006-06-25 05:49:20 -07004508 unsigned char val;
4509 unsigned short tcr;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004510
Paul Fulghum643f3312006-06-25 05:49:20 -07004511 /* if preamble enabled (tcr[6] == 1) then tx idle size = 8 bits
4512 * else tcr[5:4] = tx idle size: 00 = 8 bits, 01 = 16 bits
4513 */
4514 tcr = rd_reg16(info, TCR);
4515 if (info->idle_mode & HDLC_TXIDLE_CUSTOM_16) {
4516 /* disable preamble, set idle size to 16 bits */
4517 tcr = (tcr & ~(BIT6 + BIT5)) | BIT4;
4518 /* MSB of 16 bit idle specified in tx preamble register (TPR) */
4519 wr_reg8(info, TPR, (unsigned char)((info->idle_mode >> 8) & 0xff));
4520 } else if (!(tcr & BIT6)) {
4521 /* preamble is disabled, set idle size to 8 bits */
4522 tcr &= ~(BIT5 + BIT4);
4523 }
4524 wr_reg16(info, TCR, tcr);
4525
4526 if (info->idle_mode & (HDLC_TXIDLE_CUSTOM_8 | HDLC_TXIDLE_CUSTOM_16)) {
4527 /* LSB of custom tx idle specified in tx idle register */
4528 val = (unsigned char)(info->idle_mode & 0xff);
4529 } else {
4530 /* standard 8 bit idle patterns */
4531 switch(info->idle_mode)
4532 {
4533 case HDLC_TXIDLE_FLAGS: val = 0x7e; break;
4534 case HDLC_TXIDLE_ALT_ZEROS_ONES:
4535 case HDLC_TXIDLE_ALT_MARK_SPACE: val = 0xaa; break;
4536 case HDLC_TXIDLE_ZEROS:
4537 case HDLC_TXIDLE_SPACE: val = 0x00; break;
4538 default: val = 0xff;
4539 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08004540 }
4541
4542 wr_reg8(info, TIR, val);
4543}
4544
4545/*
4546 * get state of V24 status (input) signals
4547 */
4548static void get_signals(struct slgt_info *info)
4549{
4550 unsigned short status = rd_reg16(info, SSR);
4551
4552 /* clear all serial signals except DTR and RTS */
4553 info->signals &= SerialSignal_DTR + SerialSignal_RTS;
4554
4555 if (status & BIT3)
4556 info->signals |= SerialSignal_DSR;
4557 if (status & BIT2)
4558 info->signals |= SerialSignal_CTS;
4559 if (status & BIT1)
4560 info->signals |= SerialSignal_DCD;
4561 if (status & BIT0)
4562 info->signals |= SerialSignal_RI;
4563}
4564
4565/*
4566 * set V.24 Control Register based on current configuration
4567 */
4568static void msc_set_vcr(struct slgt_info *info)
4569{
4570 unsigned char val = 0;
4571
4572 /* VCR (V.24 control)
4573 *
4574 * 07..04 serial IF select
4575 * 03 DTR
4576 * 02 RTS
4577 * 01 LL
4578 * 00 RL
4579 */
4580
4581 switch(info->if_mode & MGSL_INTERFACE_MASK)
4582 {
4583 case MGSL_INTERFACE_RS232:
4584 val |= BIT5; /* 0010 */
4585 break;
4586 case MGSL_INTERFACE_V35:
4587 val |= BIT7 + BIT6 + BIT5; /* 1110 */
4588 break;
4589 case MGSL_INTERFACE_RS422:
4590 val |= BIT6; /* 0100 */
4591 break;
4592 }
4593
Paul Fulghume5590712008-07-22 11:21:39 +01004594 if (info->if_mode & MGSL_INTERFACE_MSB_FIRST)
4595 val |= BIT4;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004596 if (info->signals & SerialSignal_DTR)
4597 val |= BIT3;
4598 if (info->signals & SerialSignal_RTS)
4599 val |= BIT2;
4600 if (info->if_mode & MGSL_INTERFACE_LL)
4601 val |= BIT1;
4602 if (info->if_mode & MGSL_INTERFACE_RL)
4603 val |= BIT0;
4604 wr_reg8(info, VCR, val);
4605}
4606
4607/*
4608 * set state of V24 control (output) signals
4609 */
4610static void set_signals(struct slgt_info *info)
4611{
4612 unsigned char val = rd_reg8(info, VCR);
4613 if (info->signals & SerialSignal_DTR)
4614 val |= BIT3;
4615 else
4616 val &= ~BIT3;
4617 if (info->signals & SerialSignal_RTS)
4618 val |= BIT2;
4619 else
4620 val &= ~BIT2;
4621 wr_reg8(info, VCR, val);
4622}
4623
4624/*
4625 * free range of receive DMA buffers (i to last)
4626 */
4627static void free_rbufs(struct slgt_info *info, unsigned int i, unsigned int last)
4628{
4629 int done = 0;
4630
4631 while(!done) {
4632 /* reset current buffer for reuse */
4633 info->rbufs[i].status = 0;
Paul Fulghum814dae02008-07-22 11:22:14 +01004634 set_desc_count(info->rbufs[i], info->rbuf_fill_level);
Paul Fulghum705b6c72006-01-08 01:02:06 -08004635 if (i == last)
4636 done = 1;
4637 if (++i == info->rbuf_count)
4638 i = 0;
4639 }
4640 info->rbuf_current = i;
4641}
4642
4643/*
4644 * mark all receive DMA buffers as free
4645 */
4646static void reset_rbufs(struct slgt_info *info)
4647{
4648 free_rbufs(info, 0, info->rbuf_count - 1);
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +01004649 info->rbuf_fill_index = 0;
4650 info->rbuf_fill_count = 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004651}
4652
4653/*
4654 * pass receive HDLC frame to upper layer
4655 *
Joe Perches0fab6de2008-04-28 02:14:02 -07004656 * return true if frame available, otherwise false
Paul Fulghum705b6c72006-01-08 01:02:06 -08004657 */
Joe Perches0fab6de2008-04-28 02:14:02 -07004658static bool rx_get_frame(struct slgt_info *info)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004659{
4660 unsigned int start, end;
4661 unsigned short status;
4662 unsigned int framesize = 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004663 unsigned long flags;
Alan Cox8fb06c72008-07-16 21:56:46 +01004664 struct tty_struct *tty = info->port.tty;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004665 unsigned char addr_field = 0xff;
Paul Fulghum04b374d2006-06-25 05:49:21 -07004666 unsigned int crc_size = 0;
4667
4668 switch (info->params.crc_type & HDLC_CRC_MASK) {
4669 case HDLC_CRC_16_CCITT: crc_size = 2; break;
4670 case HDLC_CRC_32_CCITT: crc_size = 4; break;
4671 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08004672
4673check_again:
4674
4675 framesize = 0;
4676 addr_field = 0xff;
4677 start = end = info->rbuf_current;
4678
4679 for (;;) {
4680 if (!desc_complete(info->rbufs[end]))
4681 goto cleanup;
4682
4683 if (framesize == 0 && info->params.addr_filter != 0xff)
4684 addr_field = info->rbufs[end].buf[0];
4685
4686 framesize += desc_count(info->rbufs[end]);
4687
4688 if (desc_eof(info->rbufs[end]))
4689 break;
4690
4691 if (++end == info->rbuf_count)
4692 end = 0;
4693
4694 if (end == info->rbuf_current) {
4695 if (info->rx_enabled){
4696 spin_lock_irqsave(&info->lock,flags);
4697 rx_start(info);
4698 spin_unlock_irqrestore(&info->lock,flags);
4699 }
4700 goto cleanup;
4701 }
4702 }
4703
4704 /* status
4705 *
4706 * 15 buffer complete
4707 * 14..06 reserved
4708 * 05..04 residue
4709 * 02 eof (end of frame)
4710 * 01 CRC error
4711 * 00 abort
4712 */
4713 status = desc_status(info->rbufs[end]);
4714
4715 /* ignore CRC bit if not using CRC (bit is undefined) */
Paul Fulghum04b374d2006-06-25 05:49:21 -07004716 if ((info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_NONE)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004717 status &= ~BIT1;
4718
4719 if (framesize == 0 ||
4720 (addr_field != 0xff && addr_field != info->params.addr_filter)) {
4721 free_rbufs(info, start, end);
4722 goto check_again;
4723 }
4724
Paul Fulghum04b374d2006-06-25 05:49:21 -07004725 if (framesize < (2 + crc_size) || status & BIT0) {
4726 info->icount.rxshort++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004727 framesize = 0;
Paul Fulghum04b374d2006-06-25 05:49:21 -07004728 } else if (status & BIT1) {
4729 info->icount.rxcrc++;
4730 if (!(info->params.crc_type & HDLC_CRC_RETURN_EX))
4731 framesize = 0;
4732 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08004733
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08004734#if SYNCLINK_GENERIC_HDLC
Paul Fulghum04b374d2006-06-25 05:49:21 -07004735 if (framesize == 0) {
Krzysztof Halasa198191c2008-06-30 23:26:53 +02004736 info->netdev->stats.rx_errors++;
4737 info->netdev->stats.rx_frame_errors++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004738 }
Paul Fulghum04b374d2006-06-25 05:49:21 -07004739#endif
Paul Fulghum705b6c72006-01-08 01:02:06 -08004740
4741 DBGBH(("%s rx frame status=%04X size=%d\n",
4742 info->device_name, status, framesize));
Paul Fulghum814dae02008-07-22 11:22:14 +01004743 DBGDATA(info, info->rbufs[start].buf, min_t(int, framesize, info->rbuf_fill_level), "rx");
Paul Fulghum705b6c72006-01-08 01:02:06 -08004744
4745 if (framesize) {
Paul Fulghum04b374d2006-06-25 05:49:21 -07004746 if (!(info->params.crc_type & HDLC_CRC_RETURN_EX)) {
4747 framesize -= crc_size;
4748 crc_size = 0;
4749 }
4750
4751 if (framesize > info->max_frame_size + crc_size)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004752 info->icount.rxlong++;
4753 else {
4754 /* copy dma buffer(s) to contiguous temp buffer */
4755 int copy_count = framesize;
4756 int i = start;
4757 unsigned char *p = info->tmp_rbuf;
4758 info->tmp_rbuf_count = framesize;
4759
4760 info->icount.rxok++;
4761
4762 while(copy_count) {
Paul Fulghum814dae02008-07-22 11:22:14 +01004763 int partial_count = min_t(int, copy_count, info->rbuf_fill_level);
Paul Fulghum705b6c72006-01-08 01:02:06 -08004764 memcpy(p, info->rbufs[i].buf, partial_count);
4765 p += partial_count;
4766 copy_count -= partial_count;
4767 if (++i == info->rbuf_count)
4768 i = 0;
4769 }
4770
Paul Fulghum04b374d2006-06-25 05:49:21 -07004771 if (info->params.crc_type & HDLC_CRC_RETURN_EX) {
4772 *p = (status & BIT1) ? RX_CRC_ERROR : RX_OK;
4773 framesize++;
4774 }
4775
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08004776#if SYNCLINK_GENERIC_HDLC
Paul Fulghum705b6c72006-01-08 01:02:06 -08004777 if (info->netcount)
4778 hdlcdev_rx(info,info->tmp_rbuf, framesize);
4779 else
4780#endif
4781 ldisc_receive_buf(tty, info->tmp_rbuf, info->flag_buf, framesize);
4782 }
4783 }
4784 free_rbufs(info, start, end);
Joe Perches0fab6de2008-04-28 02:14:02 -07004785 return true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004786
4787cleanup:
Joe Perches0fab6de2008-04-28 02:14:02 -07004788 return false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004789}
4790
4791/*
4792 * pass receive buffer (RAW synchronous mode) to tty layer
Joe Perches0fab6de2008-04-28 02:14:02 -07004793 * return true if buffer available, otherwise false
Paul Fulghum705b6c72006-01-08 01:02:06 -08004794 */
Joe Perches0fab6de2008-04-28 02:14:02 -07004795static bool rx_get_buf(struct slgt_info *info)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004796{
4797 unsigned int i = info->rbuf_current;
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004798 unsigned int count;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004799
4800 if (!desc_complete(info->rbufs[i]))
Joe Perches0fab6de2008-04-28 02:14:02 -07004801 return false;
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004802 count = desc_count(info->rbufs[i]);
4803 switch(info->params.mode) {
4804 case MGSL_MODE_MONOSYNC:
4805 case MGSL_MODE_BISYNC:
Paul Fulghum98072242010-10-27 15:34:22 -07004806 case MGSL_MODE_XSYNC:
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004807 /* ignore residue in byte synchronous modes */
4808 if (desc_residue(info->rbufs[i]))
4809 count--;
4810 break;
4811 }
4812 DBGDATA(info, info->rbufs[i].buf, count, "rx");
4813 DBGINFO(("rx_get_buf size=%d\n", count));
4814 if (count)
Alan Cox8fb06c72008-07-16 21:56:46 +01004815 ldisc_receive_buf(info->port.tty, info->rbufs[i].buf,
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004816 info->flag_buf, count);
Paul Fulghum705b6c72006-01-08 01:02:06 -08004817 free_rbufs(info, i, i);
Joe Perches0fab6de2008-04-28 02:14:02 -07004818 return true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004819}
4820
4821static void reset_tbufs(struct slgt_info *info)
4822{
4823 unsigned int i;
4824 info->tbuf_current = 0;
4825 for (i=0 ; i < info->tbuf_count ; i++) {
4826 info->tbufs[i].status = 0;
4827 info->tbufs[i].count = 0;
4828 }
4829}
4830
4831/*
4832 * return number of free transmit DMA buffers
4833 */
4834static unsigned int free_tbuf_count(struct slgt_info *info)
4835{
4836 unsigned int count = 0;
4837 unsigned int i = info->tbuf_current;
4838
4839 do
4840 {
4841 if (desc_count(info->tbufs[i]))
4842 break; /* buffer in use */
4843 ++count;
4844 if (++i == info->tbuf_count)
4845 i=0;
4846 } while (i != info->tbuf_current);
4847
Paul Fulghumbb029c62007-07-31 00:37:35 -07004848 /* if tx DMA active, last zero count buffer is in use */
4849 if (count && (rd_reg32(info, TDCSR) & BIT0))
Paul Fulghum705b6c72006-01-08 01:02:06 -08004850 --count;
4851
4852 return count;
4853}
4854
4855/*
Paul Fulghum403214d2008-07-22 11:21:55 +01004856 * return number of bytes in unsent transmit DMA buffers
4857 * and the serial controller tx FIFO
4858 */
4859static unsigned int tbuf_bytes(struct slgt_info *info)
4860{
4861 unsigned int total_count = 0;
4862 unsigned int i = info->tbuf_current;
4863 unsigned int reg_value;
4864 unsigned int count;
4865 unsigned int active_buf_count = 0;
4866
4867 /*
4868 * Add descriptor counts for all tx DMA buffers.
4869 * If count is zero (cleared by DMA controller after read),
4870 * the buffer is complete or is actively being read from.
4871 *
4872 * Record buf_count of last buffer with zero count starting
4873 * from current ring position. buf_count is mirror
4874 * copy of count and is not cleared by serial controller.
4875 * If DMA controller is active, that buffer is actively
4876 * being read so add to total.
4877 */
4878 do {
4879 count = desc_count(info->tbufs[i]);
4880 if (count)
4881 total_count += count;
4882 else if (!total_count)
4883 active_buf_count = info->tbufs[i].buf_count;
4884 if (++i == info->tbuf_count)
4885 i = 0;
4886 } while (i != info->tbuf_current);
4887
4888 /* read tx DMA status register */
4889 reg_value = rd_reg32(info, TDCSR);
4890
4891 /* if tx DMA active, last zero count buffer is in use */
4892 if (reg_value & BIT0)
4893 total_count += active_buf_count;
4894
4895 /* add tx FIFO count = reg_value[15..8] */
4896 total_count += (reg_value >> 8) & 0xff;
4897
4898 /* if transmitter active add one byte for shift register */
4899 if (info->tx_active)
4900 total_count++;
4901
4902 return total_count;
4903}
4904
4905/*
Paul Fulghumde538eb2009-12-09 12:31:39 -08004906 * load data into transmit DMA buffer ring and start transmitter if needed
4907 * return true if data accepted, otherwise false (buffers full)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004908 */
Paul Fulghumde538eb2009-12-09 12:31:39 -08004909static bool tx_load(struct slgt_info *info, const char *buf, unsigned int size)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004910{
4911 unsigned short count;
4912 unsigned int i;
4913 struct slgt_desc *d;
4914
Paul Fulghumde538eb2009-12-09 12:31:39 -08004915 /* check required buffer space */
4916 if (DIV_ROUND_UP(size, DMABUFSIZE) > free_tbuf_count(info))
4917 return false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004918
4919 DBGDATA(info, buf, size, "tx");
4920
Paul Fulghumde538eb2009-12-09 12:31:39 -08004921 /*
4922 * copy data to one or more DMA buffers in circular ring
4923 * tbuf_start = first buffer for this data
4924 * tbuf_current = next free buffer
4925 *
4926 * Copy all data before making data visible to DMA controller by
4927 * setting descriptor count of the first buffer.
4928 * This prevents an active DMA controller from reading the first DMA
4929 * buffers of a frame and stopping before the final buffers are filled.
4930 */
4931
Paul Fulghum705b6c72006-01-08 01:02:06 -08004932 info->tbuf_start = i = info->tbuf_current;
4933
4934 while (size) {
4935 d = &info->tbufs[i];
Paul Fulghum705b6c72006-01-08 01:02:06 -08004936
4937 count = (unsigned short)((size > DMABUFSIZE) ? DMABUFSIZE : size);
4938 memcpy(d->buf, buf, count);
4939
4940 size -= count;
4941 buf += count;
4942
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004943 /*
4944 * set EOF bit for last buffer of HDLC frame or
4945 * for every buffer in raw mode
4946 */
4947 if ((!size && info->params.mode == MGSL_MODE_HDLC) ||
4948 info->params.mode == MGSL_MODE_RAW)
4949 set_desc_eof(*d, 1);
Paul Fulghum705b6c72006-01-08 01:02:06 -08004950 else
4951 set_desc_eof(*d, 0);
4952
Paul Fulghumde538eb2009-12-09 12:31:39 -08004953 /* set descriptor count for all but first buffer */
4954 if (i != info->tbuf_start)
4955 set_desc_count(*d, count);
Paul Fulghum403214d2008-07-22 11:21:55 +01004956 d->buf_count = count;
Paul Fulghumde538eb2009-12-09 12:31:39 -08004957
4958 if (++i == info->tbuf_count)
4959 i = 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004960 }
4961
4962 info->tbuf_current = i;
Paul Fulghumde538eb2009-12-09 12:31:39 -08004963
4964 /* set first buffer count to make new data visible to DMA controller */
4965 d = &info->tbufs[info->tbuf_start];
4966 set_desc_count(*d, d->buf_count);
4967
4968 /* start transmitter if needed and update transmit timeout */
4969 if (!info->tx_active)
4970 tx_start(info);
4971 update_tx_timer(info);
4972
4973 return true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004974}
4975
4976static int register_test(struct slgt_info *info)
4977{
4978 static unsigned short patterns[] =
4979 {0x0000, 0xffff, 0xaaaa, 0x5555, 0x6969, 0x9696};
Kulikov Vasiliy7ea7c6d2010-06-28 15:54:48 +04004980 static unsigned int count = ARRAY_SIZE(patterns);
Paul Fulghum705b6c72006-01-08 01:02:06 -08004981 unsigned int i;
4982 int rc = 0;
4983
4984 for (i=0 ; i < count ; i++) {
4985 wr_reg16(info, TIR, patterns[i]);
4986 wr_reg16(info, BDR, patterns[(i+1)%count]);
4987 if ((rd_reg16(info, TIR) != patterns[i]) ||
4988 (rd_reg16(info, BDR) != patterns[(i+1)%count])) {
4989 rc = -ENODEV;
4990 break;
4991 }
4992 }
Paul Fulghum0080b7a2006-03-28 01:56:15 -08004993 info->gpio_present = (rd_reg32(info, JCR) & BIT5) ? 1 : 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004994 info->init_error = rc ? 0 : DiagStatus_AddressFailure;
4995 return rc;
4996}
4997
4998static int irq_test(struct slgt_info *info)
4999{
5000 unsigned long timeout;
5001 unsigned long flags;
Alan Cox8fb06c72008-07-16 21:56:46 +01005002 struct tty_struct *oldtty = info->port.tty;
Paul Fulghum705b6c72006-01-08 01:02:06 -08005003 u32 speed = info->params.data_rate;
5004
5005 info->params.data_rate = 921600;
Alan Cox8fb06c72008-07-16 21:56:46 +01005006 info->port.tty = NULL;
Paul Fulghum705b6c72006-01-08 01:02:06 -08005007
5008 spin_lock_irqsave(&info->lock, flags);
5009 async_mode(info);
5010 slgt_irq_on(info, IRQ_TXIDLE);
5011
5012 /* enable transmitter */
5013 wr_reg16(info, TCR,
5014 (unsigned short)(rd_reg16(info, TCR) | BIT1));
5015
5016 /* write one byte and wait for tx idle */
5017 wr_reg16(info, TDR, 0);
5018
5019 /* assume failure */
5020 info->init_error = DiagStatus_IrqFailure;
Joe Perches0fab6de2008-04-28 02:14:02 -07005021 info->irq_occurred = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08005022
5023 spin_unlock_irqrestore(&info->lock, flags);
5024
5025 timeout=100;
5026 while(timeout-- && !info->irq_occurred)
5027 msleep_interruptible(10);
5028
5029 spin_lock_irqsave(&info->lock,flags);
5030 reset_port(info);
5031 spin_unlock_irqrestore(&info->lock,flags);
5032
5033 info->params.data_rate = speed;
Alan Cox8fb06c72008-07-16 21:56:46 +01005034 info->port.tty = oldtty;
Paul Fulghum705b6c72006-01-08 01:02:06 -08005035
5036 info->init_error = info->irq_occurred ? 0 : DiagStatus_IrqFailure;
5037 return info->irq_occurred ? 0 : -ENODEV;
5038}
5039
5040static int loopback_test_rx(struct slgt_info *info)
5041{
5042 unsigned char *src, *dest;
5043 int count;
5044
5045 if (desc_complete(info->rbufs[0])) {
5046 count = desc_count(info->rbufs[0]);
5047 src = info->rbufs[0].buf;
5048 dest = info->tmp_rbuf;
5049
5050 for( ; count ; count-=2, src+=2) {
5051 /* src=data byte (src+1)=status byte */
5052 if (!(*(src+1) & (BIT9 + BIT8))) {
5053 *dest = *src;
5054 dest++;
5055 info->tmp_rbuf_count++;
5056 }
5057 }
5058 DBGDATA(info, info->tmp_rbuf, info->tmp_rbuf_count, "rx");
5059 return 1;
5060 }
5061 return 0;
5062}
5063
5064static int loopback_test(struct slgt_info *info)
5065{
5066#define TESTFRAMESIZE 20
5067
5068 unsigned long timeout;
5069 u16 count = TESTFRAMESIZE;
5070 unsigned char buf[TESTFRAMESIZE];
5071 int rc = -ENODEV;
5072 unsigned long flags;
5073
Alan Cox8fb06c72008-07-16 21:56:46 +01005074 struct tty_struct *oldtty = info->port.tty;
Paul Fulghum705b6c72006-01-08 01:02:06 -08005075 MGSL_PARAMS params;
5076
5077 memcpy(&params, &info->params, sizeof(params));
5078
5079 info->params.mode = MGSL_MODE_ASYNC;
5080 info->params.data_rate = 921600;
5081 info->params.loopback = 1;
Alan Cox8fb06c72008-07-16 21:56:46 +01005082 info->port.tty = NULL;
Paul Fulghum705b6c72006-01-08 01:02:06 -08005083
5084 /* build and send transmit frame */
5085 for (count = 0; count < TESTFRAMESIZE; ++count)
5086 buf[count] = (unsigned char)count;
5087
5088 info->tmp_rbuf_count = 0;
5089 memset(info->tmp_rbuf, 0, TESTFRAMESIZE);
5090
5091 /* program hardware for HDLC and enabled receiver */
5092 spin_lock_irqsave(&info->lock,flags);
5093 async_mode(info);
5094 rx_start(info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08005095 tx_load(info, buf, count);
Paul Fulghum705b6c72006-01-08 01:02:06 -08005096 spin_unlock_irqrestore(&info->lock, flags);
5097
5098 /* wait for receive complete */
5099 for (timeout = 100; timeout; --timeout) {
5100 msleep_interruptible(10);
5101 if (loopback_test_rx(info)) {
5102 rc = 0;
5103 break;
5104 }
5105 }
5106
5107 /* verify received frame length and contents */
5108 if (!rc && (info->tmp_rbuf_count != count ||
5109 memcmp(buf, info->tmp_rbuf, count))) {
5110 rc = -ENODEV;
5111 }
5112
5113 spin_lock_irqsave(&info->lock,flags);
5114 reset_adapter(info);
5115 spin_unlock_irqrestore(&info->lock,flags);
5116
5117 memcpy(&info->params, &params, sizeof(info->params));
Alan Cox8fb06c72008-07-16 21:56:46 +01005118 info->port.tty = oldtty;
Paul Fulghum705b6c72006-01-08 01:02:06 -08005119
5120 info->init_error = rc ? DiagStatus_DmaFailure : 0;
5121 return rc;
5122}
5123
5124static int adapter_test(struct slgt_info *info)
5125{
5126 DBGINFO(("testing %s\n", info->device_name));
Paul Fulghum294dad02006-06-25 05:49:21 -07005127 if (register_test(info) < 0) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08005128 printk("register test failure %s addr=%08X\n",
5129 info->device_name, info->phys_reg_addr);
Paul Fulghum294dad02006-06-25 05:49:21 -07005130 } else if (irq_test(info) < 0) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08005131 printk("IRQ test failure %s IRQ=%d\n",
5132 info->device_name, info->irq_level);
Paul Fulghum294dad02006-06-25 05:49:21 -07005133 } else if (loopback_test(info) < 0) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08005134 printk("loopback test failure %s\n", info->device_name);
5135 }
5136 return info->init_error;
5137}
5138
5139/*
5140 * transmit timeout handler
5141 */
5142static void tx_timeout(unsigned long context)
5143{
5144 struct slgt_info *info = (struct slgt_info*)context;
5145 unsigned long flags;
5146
5147 DBGINFO(("%s tx_timeout\n", info->device_name));
5148 if(info->tx_active && info->params.mode == MGSL_MODE_HDLC) {
5149 info->icount.txtimeout++;
5150 }
5151 spin_lock_irqsave(&info->lock,flags);
Paul Fulghumce892942009-06-24 18:34:51 +01005152 tx_stop(info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08005153 spin_unlock_irqrestore(&info->lock,flags);
5154
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08005155#if SYNCLINK_GENERIC_HDLC
Paul Fulghum705b6c72006-01-08 01:02:06 -08005156 if (info->netcount)
5157 hdlcdev_tx_done(info);
5158 else
5159#endif
5160 bh_transmit(info);
5161}
5162
5163/*
5164 * receive buffer polling timer
5165 */
5166static void rx_timeout(unsigned long context)
5167{
5168 struct slgt_info *info = (struct slgt_info*)context;
5169 unsigned long flags;
5170
5171 DBGINFO(("%s rx_timeout\n", info->device_name));
5172 spin_lock_irqsave(&info->lock, flags);
5173 info->pending_bh |= BH_RECEIVE;
5174 spin_unlock_irqrestore(&info->lock, flags);
David Howellsc4028952006-11-22 14:57:56 +00005175 bh_handler(&info->task);
Paul Fulghum705b6c72006-01-08 01:02:06 -08005176}
5177