blob: 1ad2f62d34b98fd0b41be9a239827e1634327c54 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_sis.c - Silicon Integrated Systems SATA
3 *
4 * Maintained by: Uwe Koziolek
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2004 Uwe Koziolek
9 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * Hardware documentation available under NDA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 *
31 */
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/kernel.h>
34#include <linux/module.h>
35#include <linux/pci.h>
36#include <linux/init.h>
37#include <linux/blkdev.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050040#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <scsi/scsi_host.h>
42#include <linux/libata.h>
Alan4bb64fb2007-02-16 01:40:04 -080043#include "sis.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45#define DRV_NAME "sata_sis"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040046#define DRV_VERSION "1.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48enum {
49 sis_180 = 0,
50 SIS_SCR_PCI_BAR = 5,
51
52 /* PCI configuration registers */
53 SIS_GENCTL = 0x54, /* IDE General Control register */
54 SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */
Arnaud Patardf2c853b2005-09-07 22:44:48 +020055 SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */
56 SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */
57 SIS_PMR = 0x90, /* port mapping register */
Jeff Garzik8add7882005-09-08 23:07:29 -040058 SIS_PMR_COMBINED = 0x30,
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
60 /* random bits */
61 SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */
62
63 GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */
64};
65
Jeff Garzik5796d1c2007-10-26 00:03:37 -040066static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo82ef04f2008-07-31 17:02:40 +090067static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
68static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Jeff Garzik3b7d6972005-11-10 11:04:11 -050070static const struct pci_device_id sis_pci_tbl[] = {
Jeff Garzik5796d1c2007-10-26 00:03:37 -040071 { PCI_VDEVICE(SI, 0x0180), sis_180 }, /* SiS 964/180 */
72 { PCI_VDEVICE(SI, 0x0181), sis_180 }, /* SiS 964/180 */
73 { PCI_VDEVICE(SI, 0x0182), sis_180 }, /* SiS 965/965L */
74 { PCI_VDEVICE(SI, 0x0183), sis_180 }, /* SiS 965/965L */
75 { PCI_VDEVICE(SI, 0x1182), sis_180 }, /* SiS 966/680 */
76 { PCI_VDEVICE(SI, 0x1183), sis_180 }, /* SiS 966/966L/968/680 */
Jeff Garzik2d2744f2006-09-28 20:21:59 -040077
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 { } /* terminate list */
79};
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081static struct pci_driver sis_pci_driver = {
82 .name = DRV_NAME,
83 .id_table = sis_pci_tbl,
84 .probe = sis_init_one,
85 .remove = ata_pci_remove_one,
Alan55c82a62014-01-01 20:13:45 +000086#ifdef CONFIG_PM
87 .suspend = ata_pci_device_suspend,
88 .resume = ata_pci_device_resume,
89#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070090};
91
Jeff Garzik193515d2005-11-07 00:59:37 -050092static struct scsi_host_template sis_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +090093 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -070094};
95
Tejun Heo029cfd62008-03-25 12:22:49 +090096static struct ata_port_operations sis_ops = {
97 .inherits = &ata_bmdma_port_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 .scr_read = sis_scr_read,
99 .scr_write = sis_scr_write,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
Tejun Heo1626aeb2007-05-04 12:43:58 +0200102static const struct ata_port_info sis_port_info = {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300103 .flags = ATA_FLAG_SATA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100104 .pio_mask = ATA_PIO4,
105 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400106 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 .port_ops = &sis_ops,
108};
109
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110MODULE_AUTHOR("Uwe Koziolek");
Chris Dunlop142924c2011-10-24 10:38:18 +1100111MODULE_DESCRIPTION("low-level driver for Silicon Integrated Systems SATA controller");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112MODULE_LICENSE("GPL");
113MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
114MODULE_VERSION(DRV_VERSION);
115
Tejun Heo72fee382009-09-01 23:19:10 +0900116static unsigned int get_scr_cfg_addr(struct ata_link *link, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117{
Tejun Heo72fee382009-09-01 23:19:10 +0900118 struct ata_port *ap = link->ap;
Alan9b14dec2007-01-08 16:11:07 +0000119 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
Alan9b14dec2007-01-08 16:11:07 +0000121 u8 pmr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Alan9b14dec2007-01-08 16:11:07 +0000123 if (ap->port_no) {
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100124 switch (pdev->device) {
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400125 case 0x0180:
126 case 0x0181:
127 pci_read_config_byte(pdev, SIS_PMR, &pmr);
128 if ((pmr & SIS_PMR_COMBINED) == 0)
129 addr += SIS180_SATA1_OFS;
130 break;
Jeff Garzik8add7882005-09-08 23:07:29 -0400131
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400132 case 0x0182:
133 case 0x0183:
134 case 0x1182:
135 addr += SIS182_SATA1_OFS;
136 break;
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100137 }
138 }
Tejun Heo72fee382009-09-01 23:19:10 +0900139 if (link->pmp)
140 addr += 0x10;
141
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 return addr;
143}
144
Tejun Heo82ef04f2008-07-31 17:02:40 +0900145static u32 sis_scr_cfg_read(struct ata_link *link,
146 unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900148 struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
Tejun Heo72fee382009-09-01 23:19:10 +0900149 unsigned int cfg_addr = get_scr_cfg_addr(link, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
151 if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
Tejun Heo8e5443a2008-04-24 10:52:44 +0900152 return -EINVAL;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200153
Tejun Heoaaa092a2007-10-18 11:53:39 +0900154 pci_read_config_dword(pdev, cfg_addr, val);
Tejun Heoaaa092a2007-10-18 11:53:39 +0900155 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156}
157
Tejun Heo82ef04f2008-07-31 17:02:40 +0900158static int sis_scr_cfg_write(struct ata_link *link,
159 unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900161 struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
Tejun Heo72fee382009-09-01 23:19:10 +0900162 unsigned int cfg_addr = get_scr_cfg_addr(link, sc_reg);
Jeff Garzik8add7882005-09-08 23:07:29 -0400163
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 pci_write_config_dword(pdev, cfg_addr, val);
Tejun Heo8e5443a2008-04-24 10:52:44 +0900165 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166}
167
Tejun Heo82ef04f2008-07-31 17:02:40 +0900168static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900170 struct ata_port *ap = link->ap;
Tejun Heo72fee382009-09-01 23:19:10 +0900171 void __iomem *base = ap->ioaddr.scr_addr + link->pmp * 0x10;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200172
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900174 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
176 if (ap->flags & SIS_FLAG_CFGSCR)
Tejun Heo82ef04f2008-07-31 17:02:40 +0900177 return sis_scr_cfg_read(link, sc_reg, val);
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200178
Tejun Heo72fee382009-09-01 23:19:10 +0900179 *val = ioread32(base + sc_reg * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900180 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181}
182
Tejun Heo82ef04f2008-07-31 17:02:40 +0900183static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900185 struct ata_port *ap = link->ap;
Tejun Heo72fee382009-09-01 23:19:10 +0900186 void __iomem *base = ap->ioaddr.scr_addr + link->pmp * 0x10;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200187
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900189 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
191 if (ap->flags & SIS_FLAG_CFGSCR)
Tejun Heo82ef04f2008-07-31 17:02:40 +0900192 return sis_scr_cfg_write(link, sc_reg, val);
Tejun Heo72fee382009-09-01 23:19:10 +0900193
194 iowrite32(val, base + (sc_reg * 4));
195 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196}
197
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400198static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199{
Tejun Heo9a829cc2007-04-17 23:44:08 +0900200 struct ata_port_info pi = sis_port_info;
Uwe Koziolekddfc87a2007-05-25 09:48:52 +0200201 const struct ata_port_info *ppi[] = { &pi, &pi };
Tejun Heo9a829cc2007-04-17 23:44:08 +0900202 struct ata_host *host;
Uwe Koziolek4adccf62006-11-08 09:57:00 +0100203 u32 genctl, val;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200204 u8 pmr;
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100205 u8 port2_start = 0x20;
Tejun Heo72fee382009-09-01 23:19:10 +0900206 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
Joe Perches06296a12011-04-15 15:52:00 -0700208 ata_print_version_once(&pdev->dev, DRV_VERSION);
Jeff Garzika9524a72005-10-30 14:39:11 -0500209
Tejun Heo24dc5f32007-01-20 16:00:28 +0900210 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 if (rc)
212 return rc;
213
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 /* check and see if the SCRs are in IO space or PCI cfg space */
215 pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
216 if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
Tejun Heocf0e8122006-10-27 19:08:47 -0700217 pi.flags |= SIS_FLAG_CFGSCR;
Jeff Garzik8a60a072005-07-31 13:13:24 -0400218
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 /* if hardware thinks SCRs are in IO space, but there are
220 * no IO resources assigned, change to PCI cfg space.
221 */
Tejun Heocf0e8122006-10-27 19:08:47 -0700222 if ((!(pi.flags & SIS_FLAG_CFGSCR)) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
224 (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
225 genctl &= ~GENCTL_IOMAPPED_SCR;
226 pci_write_config_dword(pdev, SIS_GENCTL, genctl);
Tejun Heocf0e8122006-10-27 19:08:47 -0700227 pi.flags |= SIS_FLAG_CFGSCR;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 }
229
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200230 pci_read_config_byte(pdev, SIS_PMR, &pmr);
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100231 switch (ent->device) {
232 case 0x0180:
233 case 0x0181:
Alan9b14dec2007-01-08 16:11:07 +0000234
235 /* The PATA-handling is provided by pata_sis */
236 switch (pmr & 0x30) {
237 case 0x10:
Uwe Kozioleka3cabb22007-06-14 23:40:43 +0200238 ppi[1] = &sis_info133_for_sata;
Alan9b14dec2007-01-08 16:11:07 +0000239 break;
Jeff Garzika84471f2007-02-26 05:51:33 -0500240
Alan9b14dec2007-01-08 16:11:07 +0000241 case 0x30:
Uwe Kozioleka3cabb22007-06-14 23:40:43 +0200242 ppi[0] = &sis_info133_for_sata;
Alan9b14dec2007-01-08 16:11:07 +0000243 break;
244 }
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200245 if ((pmr & SIS_PMR_COMBINED) == 0) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700246 dev_info(&pdev->dev,
247 "Detected SiS 180/181/964 chipset in SATA mode\n");
Arnaud Patard39eb9362005-09-13 00:36:45 +0200248 port2_start = 64;
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100249 } else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700250 dev_info(&pdev->dev,
251 "Detected SiS 180/181 chipset in combined mode\n");
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400252 port2_start = 0;
Uwe Koziolek4adccf62006-11-08 09:57:00 +0100253 pi.flags |= ATA_FLAG_SLAVE_POSS;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200254 }
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100255 break;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500256
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100257 case 0x0182:
258 case 0x0183:
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400259 pci_read_config_dword(pdev, 0x6C, &val);
Uwe Koziolek4adccf62006-11-08 09:57:00 +0100260 if (val & (1L << 31)) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700261 dev_info(&pdev->dev, "Detected SiS 182/965 chipset\n");
Uwe Koziolek4adccf62006-11-08 09:57:00 +0100262 pi.flags |= ATA_FLAG_SLAVE_POSS;
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100263 } else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700264 dev_info(&pdev->dev, "Detected SiS 182/965L chipset\n");
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100265 }
266 break;
267
268 case 0x1182:
Joe Perchesa44fec12011-04-15 15:51:58 -0700269 dev_info(&pdev->dev,
270 "Detected SiS 1182/966/680 SATA controller\n");
Uwe Kozioleka3cabb22007-06-14 23:40:43 +0200271 pi.flags |= ATA_FLAG_SLAVE_POSS;
272 break;
273
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100274 case 0x1183:
Joe Perchesa44fec12011-04-15 15:51:58 -0700275 dev_info(&pdev->dev,
276 "Detected SiS 1183/966/966L/968/680 controller in PATA mode\n");
Uwe Kozioleka3cabb22007-06-14 23:40:43 +0200277 ppi[0] = &sis_info133_for_sata;
278 ppi[1] = &sis_info133_for_sata;
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100279 break;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200280 }
281
Tejun Heo1c5afdf2010-05-19 22:10:22 +0200282 rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
Tejun Heo9a829cc2007-04-17 23:44:08 +0900283 if (rc)
284 return rc;
Tejun Heocf0e8122006-10-27 19:08:47 -0700285
Tejun Heo72fee382009-09-01 23:19:10 +0900286 for (i = 0; i < 2; i++) {
287 struct ata_port *ap = host->ports[i];
288
289 if (ap->flags & ATA_FLAG_SATA &&
290 ap->flags & ATA_FLAG_SLAVE_POSS) {
291 rc = ata_slave_link_init(ap);
292 if (rc)
293 return rc;
294 }
295 }
296
Tejun Heo9a829cc2007-04-17 23:44:08 +0900297 if (!(pi.flags & SIS_FLAG_CFGSCR)) {
Al Viroedceec32007-03-14 09:19:00 +0000298 void __iomem *mmio;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900299
Tejun Heo9a829cc2007-04-17 23:44:08 +0900300 rc = pcim_iomap_regions(pdev, 1 << SIS_SCR_PCI_BAR, DRV_NAME);
301 if (rc)
302 return rc;
303 mmio = host->iomap[SIS_SCR_PCI_BAR];
Tejun Heo0d5ff562007-02-01 15:06:36 +0900304
Tejun Heo9a829cc2007-04-17 23:44:08 +0900305 host->ports[0]->ioaddr.scr_addr = mmio;
306 host->ports[1]->ioaddr.scr_addr = mmio + port2_start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 }
308
309 pci_set_master(pdev);
Brett M Russa04ce0f2005-08-15 15:23:41 -0400310 pci_intx(pdev, 1);
Tejun Heoc3b28892010-05-19 22:10:21 +0200311 return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
Tejun Heo9363c382008-04-07 22:47:16 +0900312 IRQF_SHARED, &sis_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313}
314
Axel Lin2fc75da2012-04-19 13:43:05 +0800315module_pci_driver(sis_pci_driver);