blob: cc82a7ffacb06326f259ff3e8c1f0fc4ec6e9838 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Greg Rosedc641b72013-12-18 13:45:51 +00004 * Copyright(c) 2013 - 2014 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000043#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000044/**
45 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000046 * @fdir_data: Packet data that will be filter parameters
47 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e2015-02-27 09:18:34 +000048 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000049 * @add: True for add/update, False for remove
50 **/
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000051int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000052 struct i40e_pf *pf, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000055 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000056 struct i40e_tx_desc *tx_desc;
57 struct i40e_ring *tx_ring;
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000058 unsigned int fpt, dcc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000059 struct i40e_vsi *vsi;
60 struct device *dev;
61 dma_addr_t dma;
62 u32 td_cmd = 0;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000063 u16 delay = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000064 u16 i;
65
66 /* find existing FDIR VSI */
67 vsi = NULL;
Mitch Williams505682c2014-05-20 08:01:37 +000068 for (i = 0; i < pf->num_alloc_vsi; i++)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000069 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
70 vsi = pf->vsi[i];
71 if (!vsi)
72 return -ENOENT;
73
Alexander Duyck9f65e15b2013-09-28 06:00:58 +000074 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000075 dev = tx_ring->dev;
76
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000077 /* we need two descriptors to add/del a filter and we can wait */
78 do {
79 if (I40E_DESC_UNUSED(tx_ring) > 1)
80 break;
81 msleep_interruptible(1);
82 delay++;
83 } while (delay < I40E_FD_CLEAN_DELAY);
84
85 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
86 return -EAGAIN;
87
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000088 dma = dma_map_single(dev, raw_packet,
89 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000090 if (dma_mapping_error(dev, dma))
91 goto dma_fail;
92
93 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +000094 i = tx_ring->next_to_use;
95 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000096 first = &tx_ring->tx_bi[i];
97 memset(first, 0, sizeof(struct i40e_tx_buffer));
Alexander Duyckfc4ac672013-09-28 06:00:22 +000098
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000099 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000100
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000101 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
102 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000103
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000104 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
105 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000106
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000107 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
108 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000109
110 /* Use LAN VSI Id if not programmed by user */
111 if (fdir_data->dest_vsi == 0)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000112 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
113 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000114 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000115 fpt |= ((u32)fdir_data->dest_vsi <<
116 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
117 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000118
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000119 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000120
121 if (add)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000122 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
123 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000125 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
126 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000127
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000128 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
129 I40E_TXD_FLTR_QW1_DEST_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000130
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000131 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
132 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133
134 if (fdir_data->cnt_index != 0) {
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000135 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
136 dcc |= ((u32)fdir_data->cnt_index <<
137 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000138 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000139 }
140
Jesse Brandeburg99753ea2014-06-04 04:22:49 +0000141 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
142 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000143 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000144 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
145
146 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000147 i = tx_ring->next_to_use;
148 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000149 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000150
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000151 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
152
153 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000154
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000155 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000156 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000157 dma_unmap_addr_set(tx_buf, dma, dma);
158
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000159 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000160 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
163 tx_buf->raw_buf = (void *)raw_packet;
164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000166 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000167
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000168 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000169 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170 */
171 wmb();
172
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000173 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000174 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 writel(tx_ring->next_to_use, tx_ring->tail);
177 return 0;
178
179dma_fail:
180 return -1;
181}
182
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000183#define IP_HEADER_OFFSET 14
184#define I40E_UDPIP_DUMMY_PACKET_LEN 42
185/**
186 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
187 * @vsi: pointer to the targeted VSI
188 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000189 * @add: true adds a filter, false removes it
190 *
191 * Returns 0 if the filters were successfully added or removed
192 **/
193static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
194 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000195 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000196{
197 struct i40e_pf *pf = vsi->back;
198 struct udphdr *udp;
199 struct iphdr *ip;
200 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000201 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000202 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000203 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
204 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
205 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
206
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000207 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
208 if (!raw_packet)
209 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000210 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
211
212 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
213 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
214 + sizeof(struct iphdr));
215
216 ip->daddr = fd_data->dst_ip[0];
217 udp->dest = fd_data->dst_port;
218 ip->saddr = fd_data->src_ip[0];
219 udp->source = fd_data->src_port;
220
Kevin Scottb2d36c02014-04-09 05:58:59 +0000221 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
222 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
223 if (ret) {
224 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000225 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
226 fd_data->pctype, fd_data->fd_id, ret);
Kevin Scottb2d36c02014-04-09 05:58:59 +0000227 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000228 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000229 if (add)
230 dev_info(&pf->pdev->dev,
231 "Filter OK for PCTYPE %d loc = %d\n",
232 fd_data->pctype, fd_data->fd_id);
233 else
234 dev_info(&pf->pdev->dev,
235 "Filter deleted for PCTYPE %d loc = %d\n",
236 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000237 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000238 return err ? -EOPNOTSUPP : 0;
239}
240
241#define I40E_TCPIP_DUMMY_PACKET_LEN 54
242/**
243 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
244 * @vsi: pointer to the targeted VSI
245 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000246 * @add: true adds a filter, false removes it
247 *
248 * Returns 0 if the filters were successfully added or removed
249 **/
250static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
251 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000252 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000253{
254 struct i40e_pf *pf = vsi->back;
255 struct tcphdr *tcp;
256 struct iphdr *ip;
257 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000258 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000259 int ret;
260 /* Dummy packet */
261 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
262 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
263 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
264 0x0, 0x72, 0, 0, 0, 0};
265
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000266 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
267 if (!raw_packet)
268 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000269 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
270
271 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
272 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
273 + sizeof(struct iphdr));
274
275 ip->daddr = fd_data->dst_ip[0];
276 tcp->dest = fd_data->dst_port;
277 ip->saddr = fd_data->src_ip[0];
278 tcp->source = fd_data->src_port;
279
280 if (add) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000281 pf->fd_tcp_rule++;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000282 if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400283 if (I40E_DEBUG_FD & pf->hw.debug_mask)
284 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000285 pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
286 }
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000287 } else {
288 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
289 (pf->fd_tcp_rule - 1) : 0;
290 if (pf->fd_tcp_rule == 0) {
291 pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400292 if (I40E_DEBUG_FD & pf->hw.debug_mask)
293 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000294 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000295 }
296
Kevin Scottb2d36c02014-04-09 05:58:59 +0000297 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000298 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
299
300 if (ret) {
301 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000302 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
303 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000304 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000305 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000306 if (add)
307 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
308 fd_data->pctype, fd_data->fd_id);
309 else
310 dev_info(&pf->pdev->dev,
311 "Filter deleted for PCTYPE %d loc = %d\n",
312 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000313 }
314
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000315 return err ? -EOPNOTSUPP : 0;
316}
317
318/**
319 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
320 * a specific flow spec
321 * @vsi: pointer to the targeted VSI
322 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000323 * @add: true adds a filter, false removes it
324 *
Jean Sacren21d3efd2014-03-17 18:14:39 +0000325 * Always returns -EOPNOTSUPP
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000326 **/
327static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
328 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000329 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000330{
331 return -EOPNOTSUPP;
332}
333
334#define I40E_IP_DUMMY_PACKET_LEN 34
335/**
336 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
337 * a specific flow spec
338 * @vsi: pointer to the targeted VSI
339 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000340 * @add: true adds a filter, false removes it
341 *
342 * Returns 0 if the filters were successfully added or removed
343 **/
344static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
345 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000346 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000347{
348 struct i40e_pf *pf = vsi->back;
349 struct iphdr *ip;
350 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000351 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000352 int ret;
353 int i;
354 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
355 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
356 0, 0, 0, 0};
357
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000358 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
359 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000360 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
361 if (!raw_packet)
362 return -ENOMEM;
363 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
364 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
365
366 ip->saddr = fd_data->src_ip[0];
367 ip->daddr = fd_data->dst_ip[0];
368 ip->protocol = 0;
369
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000370 fd_data->pctype = i;
371 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
372
373 if (ret) {
374 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000375 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
376 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000377 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000378 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000379 if (add)
380 dev_info(&pf->pdev->dev,
381 "Filter OK for PCTYPE %d loc = %d\n",
382 fd_data->pctype, fd_data->fd_id);
383 else
384 dev_info(&pf->pdev->dev,
385 "Filter deleted for PCTYPE %d loc = %d\n",
386 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000387 }
388 }
389
390 return err ? -EOPNOTSUPP : 0;
391}
392
393/**
394 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
395 * @vsi: pointer to the targeted VSI
396 * @cmd: command to get or set RX flow classification rules
397 * @add: true adds a filter, false removes it
398 *
399 **/
400int i40e_add_del_fdir(struct i40e_vsi *vsi,
401 struct i40e_fdir_filter *input, bool add)
402{
403 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000404 int ret;
405
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000406 switch (input->flow_type & ~FLOW_EXT) {
407 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000408 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000409 break;
410 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000411 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000412 break;
413 case SCTP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000414 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000415 break;
416 case IPV4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000417 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000418 break;
419 case IP_USER_FLOW:
420 switch (input->ip4_proto) {
421 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000422 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000423 break;
424 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000425 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000426 break;
427 case IPPROTO_SCTP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000428 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000429 break;
430 default:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000431 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000432 break;
433 }
434 break;
435 default:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000436 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000437 input->flow_type);
438 ret = -EINVAL;
439 }
440
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000441 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000442 return ret;
443}
444
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000445/**
446 * i40e_fd_handle_status - check the Programming Status for FD
447 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000448 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000449 * @prog_id: the id originally used for programming
450 *
451 * This is used to verify if the FD programming or invalidation
452 * requested by SW to the HW is successful or not and take actions accordingly.
453 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000454static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
455 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000456{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000457 struct i40e_pf *pf = rx_ring->vsi->back;
458 struct pci_dev *pdev = pf->pdev;
459 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000460 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000461 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000462
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000463 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000464 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
465 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
466
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000467 if (error == (0x1 << I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000468 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
469 (I40E_DEBUG_FD & pf->hw.debug_mask))
470 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
471 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000472
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000473 /* Check if the programming error is for ATR.
474 * If so, auto disable ATR and set a state for
475 * flush in progress. Next time we come here if flush is in
476 * progress do nothing, once flush is complete the state will
477 * be cleared.
478 */
479 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
480 return;
481
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000482 pf->fd_add_err++;
483 /* store the current atr filter count */
484 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
485
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000486 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
487 (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
488 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
489 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
490 }
491
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000492 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000493 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000494 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000495 /* If ATR is running fcnt_prog can quickly change,
496 * if we are very close to full, it makes sense to disable
497 * FD ATR/SB and then re-enable it when there is room.
498 */
499 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000500 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000501 !(pf->auto_disable_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000502 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400503 if (I40E_DEBUG_FD & pf->hw.debug_mask)
504 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000505 pf->auto_disable_flags |=
506 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000507 }
508 } else {
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000509 dev_info(&pdev->dev,
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000510 "FD filter programming failed due to incorrect filter parameters\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000511 }
512 } else if (error ==
513 (0x1 << I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000514 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000515 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000516 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000517 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000518}
519
520/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000521 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000522 * @ring: the ring that owns the buffer
523 * @tx_buffer: the buffer to free
524 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000525static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
526 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000527{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000528 if (tx_buffer->skb) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000529 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
530 kfree(tx_buffer->raw_buf);
531 else
532 dev_kfree_skb_any(tx_buffer->skb);
533
Alexander Duycka5e9c572013-09-28 06:00:27 +0000534 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000535 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000536 dma_unmap_addr(tx_buffer, dma),
537 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000538 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000539 } else if (dma_unmap_len(tx_buffer, len)) {
540 dma_unmap_page(ring->dev,
541 dma_unmap_addr(tx_buffer, dma),
542 dma_unmap_len(tx_buffer, len),
543 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000544 }
Alexander Duycka5e9c572013-09-28 06:00:27 +0000545 tx_buffer->next_to_watch = NULL;
546 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000547 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000548 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000549}
550
551/**
552 * i40e_clean_tx_ring - Free any empty Tx buffers
553 * @tx_ring: ring to be cleaned
554 **/
555void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
556{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000557 unsigned long bi_size;
558 u16 i;
559
560 /* ring already cleared, nothing to do */
561 if (!tx_ring->tx_bi)
562 return;
563
564 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000565 for (i = 0; i < tx_ring->count; i++)
566 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000567
568 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
569 memset(tx_ring->tx_bi, 0, bi_size);
570
571 /* Zero out the descriptor ring */
572 memset(tx_ring->desc, 0, tx_ring->size);
573
574 tx_ring->next_to_use = 0;
575 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000576
577 if (!tx_ring->netdev)
578 return;
579
580 /* cleanup Tx queue statistics */
581 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
582 tx_ring->queue_index));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000583}
584
585/**
586 * i40e_free_tx_resources - Free Tx resources per queue
587 * @tx_ring: Tx descriptor ring for a specific queue
588 *
589 * Free all transmit software resources
590 **/
591void i40e_free_tx_resources(struct i40e_ring *tx_ring)
592{
593 i40e_clean_tx_ring(tx_ring);
594 kfree(tx_ring->tx_bi);
595 tx_ring->tx_bi = NULL;
596
597 if (tx_ring->desc) {
598 dma_free_coherent(tx_ring->dev, tx_ring->size,
599 tx_ring->desc, tx_ring->dma);
600 tx_ring->desc = NULL;
601 }
602}
603
604/**
Jesse Brandeburga68de582015-02-24 05:26:03 +0000605 * i40e_get_head - Retrieve head from head writeback
606 * @tx_ring: tx ring to fetch head of
607 *
608 * Returns value of Tx ring head based on value stored
609 * in head write-back location
610 **/
611static inline u32 i40e_get_head(struct i40e_ring *tx_ring)
612{
613 void *head = (struct i40e_tx_desc *)tx_ring->desc + tx_ring->count;
614
615 return le32_to_cpu(*(volatile __le32 *)head);
616}
617
618/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000619 * i40e_get_tx_pending - how many tx descriptors not processed
620 * @tx_ring: the ring of descriptors
621 *
622 * Since there is no access to the ring head register
623 * in XL710, we need to use our local copies
624 **/
625static u32 i40e_get_tx_pending(struct i40e_ring *ring)
626{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000627 u32 head, tail;
628
629 head = i40e_get_head(ring);
630 tail = readl(ring->tail);
631
632 if (head != tail)
633 return (head < tail) ?
634 tail - head : (tail + ring->count - head);
635
636 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000637}
638
639/**
640 * i40e_check_tx_hang - Is there a hang in the Tx queue
641 * @tx_ring: the ring of descriptors
642 **/
643static bool i40e_check_tx_hang(struct i40e_ring *tx_ring)
644{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000645 u32 tx_done = tx_ring->stats.packets;
646 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000647 u32 tx_pending = i40e_get_tx_pending(tx_ring);
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000648 struct i40e_pf *pf = tx_ring->vsi->back;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000649 bool ret = false;
650
651 clear_check_for_tx_hang(tx_ring);
652
653 /* Check for a hung queue, but be thorough. This verifies
654 * that a transmit has been completed since the previous
655 * check AND there is at least one packet pending. The
656 * ARMED bit is set to indicate a potential hang. The
657 * bit is cleared if a pause frame is received to remove
658 * false hang detection due to PFC or 802.3x frames. By
659 * requiring this to fail twice we avoid races with
660 * PFC clearing the ARMED bit and conditions where we
661 * run the check_tx_hang logic with a transmit completion
662 * pending but without time to complete it yet.
663 */
Jesse Brandeburga68de582015-02-24 05:26:03 +0000664 if ((tx_done_old == tx_done) && tx_pending) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000665 /* make sure it is true for two checks in a row */
666 ret = test_and_set_bit(__I40E_HANG_CHECK_ARMED,
667 &tx_ring->state);
Jesse Brandeburga68de582015-02-24 05:26:03 +0000668 } else if (tx_done_old == tx_done &&
669 (tx_pending < I40E_MIN_DESC_PENDING) && (tx_pending > 0)) {
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000670 if (I40E_DEBUG_FLOW & pf->hw.debug_mask)
671 dev_info(tx_ring->dev, "HW needs some more descs to do a cacheline flush. tx_pending %d, queue %d",
672 tx_pending, tx_ring->queue_index);
673 pf->tx_sluggish_count++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000674 } else {
675 /* update completed stats and disarm the hang check */
Jesse Brandeburga68de582015-02-24 05:26:03 +0000676 tx_ring->tx_stats.tx_done_old = tx_done;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000677 clear_bit(__I40E_HANG_CHECK_ARMED, &tx_ring->state);
678 }
679
680 return ret;
681}
682
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000683#define WB_STRIDE 0x3
684
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000685/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000686 * i40e_clean_tx_irq - Reclaim resources after transmit completes
687 * @tx_ring: tx ring to clean
688 * @budget: how many cleans we're allowed
689 *
690 * Returns true if there's any budget left (e.g. the clean is finished)
691 **/
692static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
693{
694 u16 i = tx_ring->next_to_clean;
695 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000696 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000697 struct i40e_tx_desc *tx_desc;
698 unsigned int total_packets = 0;
699 unsigned int total_bytes = 0;
700
701 tx_buf = &tx_ring->tx_bi[i];
702 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000703 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000704
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000705 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
706
Alexander Duycka5e9c572013-09-28 06:00:27 +0000707 do {
708 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000709
710 /* if next_to_watch is not set then there is no work pending */
711 if (!eop_desc)
712 break;
713
Alexander Duycka5e9c572013-09-28 06:00:27 +0000714 /* prevent any other reads prior to eop_desc */
715 read_barrier_depends();
716
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000717 /* we have caught up to head, no work left to do */
718 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000719 break;
720
Alexander Duyckc304fda2013-09-28 06:00:12 +0000721 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000722 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000723
Alexander Duycka5e9c572013-09-28 06:00:27 +0000724 /* update the statistics for this packet */
725 total_bytes += tx_buf->bytecount;
726 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000727
Alexander Duycka5e9c572013-09-28 06:00:27 +0000728 /* free the skb */
Rick Jonesa81fb042014-09-17 03:56:20 +0000729 dev_consume_skb_any(tx_buf->skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000730
Alexander Duycka5e9c572013-09-28 06:00:27 +0000731 /* unmap skb header data */
732 dma_unmap_single(tx_ring->dev,
733 dma_unmap_addr(tx_buf, dma),
734 dma_unmap_len(tx_buf, len),
735 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000736
Alexander Duycka5e9c572013-09-28 06:00:27 +0000737 /* clear tx_buffer data */
738 tx_buf->skb = NULL;
739 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000740
Alexander Duycka5e9c572013-09-28 06:00:27 +0000741 /* unmap remaining buffers */
742 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000743
744 tx_buf++;
745 tx_desc++;
746 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000747 if (unlikely(!i)) {
748 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000749 tx_buf = tx_ring->tx_bi;
750 tx_desc = I40E_TX_DESC(tx_ring, 0);
751 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000752
Alexander Duycka5e9c572013-09-28 06:00:27 +0000753 /* unmap any remaining paged data */
754 if (dma_unmap_len(tx_buf, len)) {
755 dma_unmap_page(tx_ring->dev,
756 dma_unmap_addr(tx_buf, dma),
757 dma_unmap_len(tx_buf, len),
758 DMA_TO_DEVICE);
759 dma_unmap_len_set(tx_buf, len, 0);
760 }
761 }
762
763 /* move us one more past the eop_desc for start of next pkt */
764 tx_buf++;
765 tx_desc++;
766 i++;
767 if (unlikely(!i)) {
768 i -= tx_ring->count;
769 tx_buf = tx_ring->tx_bi;
770 tx_desc = I40E_TX_DESC(tx_ring, 0);
771 }
772
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000773 prefetch(tx_desc);
774
Alexander Duycka5e9c572013-09-28 06:00:27 +0000775 /* update budget accounting */
776 budget--;
777 } while (likely(budget));
778
779 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000780 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000781 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000782 tx_ring->stats.bytes += total_bytes;
783 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000784 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000785 tx_ring->q_vector->tx.total_bytes += total_bytes;
786 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000787
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000788 /* check to see if there are any non-cache aligned descriptors
789 * waiting to be written back, and kick the hardware to force
790 * them to be written back in case of napi polling
791 */
792 if (budget &&
793 !((i & WB_STRIDE) == WB_STRIDE) &&
794 !test_bit(__I40E_DOWN, &tx_ring->vsi->state) &&
795 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
796 tx_ring->arm_wb = true;
797 else
798 tx_ring->arm_wb = false;
799
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000800 if (check_for_tx_hang(tx_ring) && i40e_check_tx_hang(tx_ring)) {
801 /* schedule immediate reset if we believe we hung */
802 dev_info(tx_ring->dev, "Detected Tx Unit Hang\n"
803 " VSI <%d>\n"
804 " Tx Queue <%d>\n"
805 " next_to_use <%x>\n"
806 " next_to_clean <%x>\n",
807 tx_ring->vsi->seid,
808 tx_ring->queue_index,
809 tx_ring->next_to_use, i);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000810
811 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
812
813 dev_info(tx_ring->dev,
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000814 "tx hang detected on queue %d, reset requested\n",
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000815 tx_ring->queue_index);
816
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000817 /* do not fire the reset immediately, wait for the stack to
818 * decide we are truly stuck, also prevents every queue from
819 * simultaneously requesting a reset
820 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000821
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000822 /* the adapter is about to reset, no point in enabling polling */
823 budget = 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000824 }
825
Alexander Duyck7070ce02013-09-28 06:00:37 +0000826 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
827 tx_ring->queue_index),
828 total_packets, total_bytes);
829
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000830#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
831 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
832 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
833 /* Make sure that anybody stopping the queue after this
834 * sees the new next_to_clean.
835 */
836 smp_mb();
837 if (__netif_subqueue_stopped(tx_ring->netdev,
838 tx_ring->queue_index) &&
839 !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
840 netif_wake_subqueue(tx_ring->netdev,
841 tx_ring->queue_index);
842 ++tx_ring->tx_stats.restart_queue;
843 }
844 }
845
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000846 return !!budget;
847}
848
849/**
850 * i40e_force_wb - Arm hardware to do a wb on noncache aligned descriptors
851 * @vsi: the VSI we care about
852 * @q_vector: the vector on which to force writeback
853 *
854 **/
855static void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
856{
857 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jesse Brandeburg97bf75f2015-02-27 09:18:32 +0000858 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000859 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000860 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
861 /* allow 00 to be written to the index */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000862
863 wr32(&vsi->back->hw,
864 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
865 val);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000866}
867
868/**
869 * i40e_set_new_dynamic_itr - Find new ITR level
870 * @rc: structure containing ring performance data
871 *
872 * Stores a new ITR value based on packets and byte counts during
873 * the last interrupt. The advantage of per interrupt computation
874 * is faster updates and more accurate ITR for the current traffic
875 * pattern. Constants in this function were computed based on
876 * theoretical maximum wire speed and thresholds were set based on
877 * testing data as well as attempting to minimize response time
878 * while increasing bulk throughput.
879 **/
880static void i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
881{
882 enum i40e_latency_range new_latency_range = rc->latency_range;
883 u32 new_itr = rc->itr;
884 int bytes_per_int;
885
886 if (rc->total_packets == 0 || !rc->itr)
887 return;
888
889 /* simple throttlerate management
890 * 0-10MB/s lowest (100000 ints/s)
891 * 10-20MB/s low (20000 ints/s)
892 * 20-1249MB/s bulk (8000 ints/s)
893 */
894 bytes_per_int = rc->total_bytes / rc->itr;
895 switch (rc->itr) {
896 case I40E_LOWEST_LATENCY:
897 if (bytes_per_int > 10)
898 new_latency_range = I40E_LOW_LATENCY;
899 break;
900 case I40E_LOW_LATENCY:
901 if (bytes_per_int > 20)
902 new_latency_range = I40E_BULK_LATENCY;
903 else if (bytes_per_int <= 10)
904 new_latency_range = I40E_LOWEST_LATENCY;
905 break;
906 case I40E_BULK_LATENCY:
907 if (bytes_per_int <= 20)
908 rc->latency_range = I40E_LOW_LATENCY;
909 break;
910 }
911
912 switch (new_latency_range) {
913 case I40E_LOWEST_LATENCY:
914 new_itr = I40E_ITR_100K;
915 break;
916 case I40E_LOW_LATENCY:
917 new_itr = I40E_ITR_20K;
918 break;
919 case I40E_BULK_LATENCY:
920 new_itr = I40E_ITR_8K;
921 break;
922 default:
923 break;
924 }
925
926 if (new_itr != rc->itr) {
927 /* do an exponential smoothing */
928 new_itr = (10 * new_itr * rc->itr) /
929 ((9 * new_itr) + rc->itr);
930 rc->itr = new_itr & I40E_MAX_ITR;
931 }
932
933 rc->total_bytes = 0;
934 rc->total_packets = 0;
935}
936
937/**
938 * i40e_update_dynamic_itr - Adjust ITR based on bytes per int
939 * @q_vector: the vector to adjust
940 **/
941static void i40e_update_dynamic_itr(struct i40e_q_vector *q_vector)
942{
943 u16 vector = q_vector->vsi->base_vector + q_vector->v_idx;
944 struct i40e_hw *hw = &q_vector->vsi->back->hw;
945 u32 reg_addr;
946 u16 old_itr;
947
948 reg_addr = I40E_PFINT_ITRN(I40E_RX_ITR, vector - 1);
949 old_itr = q_vector->rx.itr;
950 i40e_set_new_dynamic_itr(&q_vector->rx);
951 if (old_itr != q_vector->rx.itr)
952 wr32(hw, reg_addr, q_vector->rx.itr);
953
954 reg_addr = I40E_PFINT_ITRN(I40E_TX_ITR, vector - 1);
955 old_itr = q_vector->tx.itr;
956 i40e_set_new_dynamic_itr(&q_vector->tx);
957 if (old_itr != q_vector->tx.itr)
958 wr32(hw, reg_addr, q_vector->tx.itr);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000959}
960
961/**
962 * i40e_clean_programming_status - clean the programming status descriptor
963 * @rx_ring: the rx ring that has this descriptor
964 * @rx_desc: the rx descriptor written back by HW
965 *
966 * Flow director should handle FD_FILTER_STATUS to check its filter programming
967 * status being successful or not and take actions accordingly. FCoE should
968 * handle its context/filter programming/invalidation status and take actions.
969 *
970 **/
971static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
972 union i40e_rx_desc *rx_desc)
973{
974 u64 qw;
975 u8 id;
976
977 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
978 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
979 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
980
981 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000982 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700983#ifdef I40E_FCOE
984 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
985 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
986 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
987#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000988}
989
990/**
991 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
992 * @tx_ring: the tx ring to set up
993 *
994 * Return 0 on success, negative on error
995 **/
996int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
997{
998 struct device *dev = tx_ring->dev;
999 int bi_size;
1000
1001 if (!dev)
1002 return -ENOMEM;
1003
1004 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
1005 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
1006 if (!tx_ring->tx_bi)
1007 goto err;
1008
1009 /* round up to nearest 4K */
1010 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00001011 /* add u32 for head writeback, align after this takes care of
1012 * guaranteeing this is at least one cache line in size
1013 */
1014 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001015 tx_ring->size = ALIGN(tx_ring->size, 4096);
1016 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1017 &tx_ring->dma, GFP_KERNEL);
1018 if (!tx_ring->desc) {
1019 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1020 tx_ring->size);
1021 goto err;
1022 }
1023
1024 tx_ring->next_to_use = 0;
1025 tx_ring->next_to_clean = 0;
1026 return 0;
1027
1028err:
1029 kfree(tx_ring->tx_bi);
1030 tx_ring->tx_bi = NULL;
1031 return -ENOMEM;
1032}
1033
1034/**
1035 * i40e_clean_rx_ring - Free Rx buffers
1036 * @rx_ring: ring to be cleaned
1037 **/
1038void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1039{
1040 struct device *dev = rx_ring->dev;
1041 struct i40e_rx_buffer *rx_bi;
1042 unsigned long bi_size;
1043 u16 i;
1044
1045 /* ring already cleared, nothing to do */
1046 if (!rx_ring->rx_bi)
1047 return;
1048
Mitch Williamsa132af22015-01-24 09:58:35 +00001049 if (ring_is_ps_enabled(rx_ring)) {
1050 int bufsz = ALIGN(rx_ring->rx_hdr_len, 256) * rx_ring->count;
1051
1052 rx_bi = &rx_ring->rx_bi[0];
1053 if (rx_bi->hdr_buf) {
1054 dma_free_coherent(dev,
1055 bufsz,
1056 rx_bi->hdr_buf,
1057 rx_bi->dma);
1058 for (i = 0; i < rx_ring->count; i++) {
1059 rx_bi = &rx_ring->rx_bi[i];
1060 rx_bi->dma = 0;
Shannon Nelson37a29732015-02-27 09:15:19 +00001061 rx_bi->hdr_buf = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001062 }
1063 }
1064 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001065 /* Free all the Rx ring sk_buffs */
1066 for (i = 0; i < rx_ring->count; i++) {
1067 rx_bi = &rx_ring->rx_bi[i];
1068 if (rx_bi->dma) {
1069 dma_unmap_single(dev,
1070 rx_bi->dma,
1071 rx_ring->rx_buf_len,
1072 DMA_FROM_DEVICE);
1073 rx_bi->dma = 0;
1074 }
1075 if (rx_bi->skb) {
1076 dev_kfree_skb(rx_bi->skb);
1077 rx_bi->skb = NULL;
1078 }
1079 if (rx_bi->page) {
1080 if (rx_bi->page_dma) {
1081 dma_unmap_page(dev,
1082 rx_bi->page_dma,
1083 PAGE_SIZE / 2,
1084 DMA_FROM_DEVICE);
1085 rx_bi->page_dma = 0;
1086 }
1087 __free_page(rx_bi->page);
1088 rx_bi->page = NULL;
1089 rx_bi->page_offset = 0;
1090 }
1091 }
1092
1093 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1094 memset(rx_ring->rx_bi, 0, bi_size);
1095
1096 /* Zero out the descriptor ring */
1097 memset(rx_ring->desc, 0, rx_ring->size);
1098
1099 rx_ring->next_to_clean = 0;
1100 rx_ring->next_to_use = 0;
1101}
1102
1103/**
1104 * i40e_free_rx_resources - Free Rx resources
1105 * @rx_ring: ring to clean the resources from
1106 *
1107 * Free all receive software resources
1108 **/
1109void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1110{
1111 i40e_clean_rx_ring(rx_ring);
1112 kfree(rx_ring->rx_bi);
1113 rx_ring->rx_bi = NULL;
1114
1115 if (rx_ring->desc) {
1116 dma_free_coherent(rx_ring->dev, rx_ring->size,
1117 rx_ring->desc, rx_ring->dma);
1118 rx_ring->desc = NULL;
1119 }
1120}
1121
1122/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001123 * i40e_alloc_rx_headers - allocate rx header buffers
1124 * @rx_ring: ring to alloc buffers
1125 *
1126 * Allocate rx header buffers for the entire ring. As these are static,
1127 * this is only called when setting up a new ring.
1128 **/
1129void i40e_alloc_rx_headers(struct i40e_ring *rx_ring)
1130{
1131 struct device *dev = rx_ring->dev;
1132 struct i40e_rx_buffer *rx_bi;
1133 dma_addr_t dma;
1134 void *buffer;
1135 int buf_size;
1136 int i;
1137
1138 if (rx_ring->rx_bi[0].hdr_buf)
1139 return;
1140 /* Make sure the buffers don't cross cache line boundaries. */
1141 buf_size = ALIGN(rx_ring->rx_hdr_len, 256);
1142 buffer = dma_alloc_coherent(dev, buf_size * rx_ring->count,
1143 &dma, GFP_KERNEL);
1144 if (!buffer)
1145 return;
1146 for (i = 0; i < rx_ring->count; i++) {
1147 rx_bi = &rx_ring->rx_bi[i];
1148 rx_bi->dma = dma + (i * buf_size);
1149 rx_bi->hdr_buf = buffer + (i * buf_size);
1150 }
1151}
1152
1153/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001154 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1155 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1156 *
1157 * Returns 0 on success, negative on failure
1158 **/
1159int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1160{
1161 struct device *dev = rx_ring->dev;
1162 int bi_size;
1163
1164 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1165 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1166 if (!rx_ring->rx_bi)
1167 goto err;
1168
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001169 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001170
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001171 /* Round up to nearest 4K */
1172 rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
1173 ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
1174 : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
1175 rx_ring->size = ALIGN(rx_ring->size, 4096);
1176 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1177 &rx_ring->dma, GFP_KERNEL);
1178
1179 if (!rx_ring->desc) {
1180 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1181 rx_ring->size);
1182 goto err;
1183 }
1184
1185 rx_ring->next_to_clean = 0;
1186 rx_ring->next_to_use = 0;
1187
1188 return 0;
1189err:
1190 kfree(rx_ring->rx_bi);
1191 rx_ring->rx_bi = NULL;
1192 return -ENOMEM;
1193}
1194
1195/**
1196 * i40e_release_rx_desc - Store the new tail and head values
1197 * @rx_ring: ring to bump
1198 * @val: new head index
1199 **/
1200static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1201{
1202 rx_ring->next_to_use = val;
1203 /* Force memory writes to complete before letting h/w
1204 * know there are new descriptors to fetch. (Only
1205 * applicable for weak-ordered memory model archs,
1206 * such as IA-64).
1207 */
1208 wmb();
1209 writel(val, rx_ring->tail);
1210}
1211
1212/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001213 * i40e_alloc_rx_buffers_ps - Replace used receive buffers; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001214 * @rx_ring: ring to place buffers on
1215 * @cleaned_count: number of buffers to replace
1216 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001217void i40e_alloc_rx_buffers_ps(struct i40e_ring *rx_ring, u16 cleaned_count)
1218{
1219 u16 i = rx_ring->next_to_use;
1220 union i40e_rx_desc *rx_desc;
1221 struct i40e_rx_buffer *bi;
1222
1223 /* do nothing if no valid netdev defined */
1224 if (!rx_ring->netdev || !cleaned_count)
1225 return;
1226
1227 while (cleaned_count--) {
1228 rx_desc = I40E_RX_DESC(rx_ring, i);
1229 bi = &rx_ring->rx_bi[i];
1230
1231 if (bi->skb) /* desc is in use */
1232 goto no_buffers;
1233 if (!bi->page) {
1234 bi->page = alloc_page(GFP_ATOMIC);
1235 if (!bi->page) {
1236 rx_ring->rx_stats.alloc_page_failed++;
1237 goto no_buffers;
1238 }
1239 }
1240
1241 if (!bi->page_dma) {
1242 /* use a half page if we're re-using */
1243 bi->page_offset ^= PAGE_SIZE / 2;
1244 bi->page_dma = dma_map_page(rx_ring->dev,
1245 bi->page,
1246 bi->page_offset,
1247 PAGE_SIZE / 2,
1248 DMA_FROM_DEVICE);
1249 if (dma_mapping_error(rx_ring->dev,
1250 bi->page_dma)) {
1251 rx_ring->rx_stats.alloc_page_failed++;
1252 bi->page_dma = 0;
1253 goto no_buffers;
1254 }
1255 }
1256
1257 dma_sync_single_range_for_device(rx_ring->dev,
1258 bi->dma,
1259 0,
1260 rx_ring->rx_hdr_len,
1261 DMA_FROM_DEVICE);
1262 /* Refresh the desc even if buffer_addrs didn't change
1263 * because each write-back erases this info.
1264 */
1265 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1266 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1267 i++;
1268 if (i == rx_ring->count)
1269 i = 0;
1270 }
1271
1272no_buffers:
1273 if (rx_ring->next_to_use != i)
1274 i40e_release_rx_desc(rx_ring, i);
1275}
1276
1277/**
1278 * i40e_alloc_rx_buffers_1buf - Replace used receive buffers; single buffer
1279 * @rx_ring: ring to place buffers on
1280 * @cleaned_count: number of buffers to replace
1281 **/
1282void i40e_alloc_rx_buffers_1buf(struct i40e_ring *rx_ring, u16 cleaned_count)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001283{
1284 u16 i = rx_ring->next_to_use;
1285 union i40e_rx_desc *rx_desc;
1286 struct i40e_rx_buffer *bi;
1287 struct sk_buff *skb;
1288
1289 /* do nothing if no valid netdev defined */
1290 if (!rx_ring->netdev || !cleaned_count)
1291 return;
1292
1293 while (cleaned_count--) {
1294 rx_desc = I40E_RX_DESC(rx_ring, i);
1295 bi = &rx_ring->rx_bi[i];
1296 skb = bi->skb;
1297
1298 if (!skb) {
1299 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1300 rx_ring->rx_buf_len);
1301 if (!skb) {
Mitch Williams420136c2013-12-18 13:45:59 +00001302 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001303 goto no_buffers;
1304 }
1305 /* initialize queue mapping */
1306 skb_record_rx_queue(skb, rx_ring->queue_index);
1307 bi->skb = skb;
1308 }
1309
1310 if (!bi->dma) {
1311 bi->dma = dma_map_single(rx_ring->dev,
1312 skb->data,
1313 rx_ring->rx_buf_len,
1314 DMA_FROM_DEVICE);
1315 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Mitch Williams420136c2013-12-18 13:45:59 +00001316 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001317 bi->dma = 0;
1318 goto no_buffers;
1319 }
1320 }
1321
Mitch Williamsa132af22015-01-24 09:58:35 +00001322 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1323 rx_desc->read.hdr_addr = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001324 i++;
1325 if (i == rx_ring->count)
1326 i = 0;
1327 }
1328
1329no_buffers:
1330 if (rx_ring->next_to_use != i)
1331 i40e_release_rx_desc(rx_ring, i);
1332}
1333
1334/**
1335 * i40e_receive_skb - Send a completed packet up the stack
1336 * @rx_ring: rx ring in play
1337 * @skb: packet to send up
1338 * @vlan_tag: vlan tag for packet
1339 **/
1340static void i40e_receive_skb(struct i40e_ring *rx_ring,
1341 struct sk_buff *skb, u16 vlan_tag)
1342{
1343 struct i40e_q_vector *q_vector = rx_ring->q_vector;
1344 struct i40e_vsi *vsi = rx_ring->vsi;
1345 u64 flags = vsi->back->flags;
1346
1347 if (vlan_tag & VLAN_VID_MASK)
1348 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1349
1350 if (flags & I40E_FLAG_IN_NETPOLL)
1351 netif_rx(skb);
1352 else
1353 napi_gro_receive(&q_vector->napi, skb);
1354}
1355
1356/**
1357 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1358 * @vsi: the VSI we care about
1359 * @skb: skb currently being received and modified
1360 * @rx_status: status value of last descriptor in packet
1361 * @rx_error: error value of last descriptor in packet
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001362 * @rx_ptype: ptype value of last descriptor in packet
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001363 **/
1364static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1365 struct sk_buff *skb,
1366 u32 rx_status,
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001367 u32 rx_error,
1368 u16 rx_ptype)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001369{
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001370 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
1371 bool ipv4 = false, ipv6 = false;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001372 bool ipv4_tunnel, ipv6_tunnel;
1373 __wsum rx_udp_csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001374 struct iphdr *iph;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001375 __sum16 csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001376
Anjali Singhai Jainf8faaa42015-02-24 06:58:48 +00001377 ipv4_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
1378 (rx_ptype <= I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
1379 ipv6_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
1380 (rx_ptype <= I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001381
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001382 skb->ip_summed = CHECKSUM_NONE;
1383
1384 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001385 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001386 return;
1387
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001388 /* did the hardware decode the packet and checksum? */
1389 if (!(rx_status & (1 << I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
1390 return;
1391
1392 /* both known and outer_ip must be set for the below code to work */
1393 if (!(decoded.known && decoded.outer_ip))
1394 return;
1395
1396 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1397 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4)
1398 ipv4 = true;
1399 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1400 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6)
1401 ipv6 = true;
1402
1403 if (ipv4 &&
1404 (rx_error & ((1 << I40E_RX_DESC_ERROR_IPE_SHIFT) |
1405 (1 << I40E_RX_DESC_ERROR_EIPE_SHIFT))))
1406 goto checksum_fail;
1407
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001408 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001409 if (ipv6 &&
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001410 rx_status & (1 << I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
1411 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001412 return;
1413
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001414 /* there was some L4 error, count error and punt packet to the stack */
1415 if (rx_error & (1 << I40E_RX_DESC_ERROR_L4E_SHIFT))
1416 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001417
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001418 /* handle packets that were not able to be checksummed due
1419 * to arrival speed, in this case the stack can compute
1420 * the csum.
1421 */
1422 if (rx_error & (1 << I40E_RX_DESC_ERROR_PPRS_SHIFT))
1423 return;
1424
1425 /* If VXLAN traffic has an outer UDPv4 checksum we need to check
1426 * it in the driver, hardware does not do it for us.
1427 * Since L3L4P bit was set we assume a valid IHL value (>=5)
1428 * so the total length of IPv4 header is IHL*4 bytes
1429 * The UDP_0 bit *may* bet set if the *inner* header is UDP
1430 */
Anjali Singhaif6385972014-12-19 02:58:11 +00001431 if (ipv4_tunnel) {
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001432 skb->transport_header = skb->mac_header +
1433 sizeof(struct ethhdr) +
1434 (ip_hdr(skb)->ihl * 4);
1435
1436 /* Add 4 bytes for VLAN tagged packets */
1437 skb->transport_header += (skb->protocol == htons(ETH_P_8021Q) ||
1438 skb->protocol == htons(ETH_P_8021AD))
1439 ? VLAN_HLEN : 0;
1440
Anjali Singhaif6385972014-12-19 02:58:11 +00001441 if ((ip_hdr(skb)->protocol == IPPROTO_UDP) &&
1442 (udp_hdr(skb)->check != 0)) {
1443 rx_udp_csum = udp_csum(skb);
1444 iph = ip_hdr(skb);
1445 csum = csum_tcpudp_magic(
1446 iph->saddr, iph->daddr,
1447 (skb->len - skb_transport_offset(skb)),
1448 IPPROTO_UDP, rx_udp_csum);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001449
Anjali Singhaif6385972014-12-19 02:58:11 +00001450 if (udp_hdr(skb)->check != csum)
1451 goto checksum_fail;
1452
1453 } /* else its GRE and so no outer UDP header */
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001454 }
1455
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001456 skb->ip_summed = CHECKSUM_UNNECESSARY;
Tom Herbertfa4ba692014-08-27 21:27:32 -07001457 skb->csum_level = ipv4_tunnel || ipv6_tunnel;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001458
1459 return;
1460
1461checksum_fail:
1462 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001463}
1464
1465/**
1466 * i40e_rx_hash - returns the hash value from the Rx descriptor
1467 * @ring: descriptor ring
1468 * @rx_desc: specific descriptor
1469 **/
1470static inline u32 i40e_rx_hash(struct i40e_ring *ring,
1471 union i40e_rx_desc *rx_desc)
1472{
Jesse Brandeburg8a494922013-11-20 10:02:49 +00001473 const __le64 rss_mask =
1474 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1475 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1476
1477 if ((ring->netdev->features & NETIF_F_RXHASH) &&
1478 (rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask)
1479 return le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1480 else
1481 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001482}
1483
1484/**
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001485 * i40e_ptype_to_hash - get a hash type
1486 * @ptype: the ptype value from the descriptor
1487 *
1488 * Returns a hash type to be used by skb_set_hash
1489 **/
1490static inline enum pkt_hash_types i40e_ptype_to_hash(u8 ptype)
1491{
1492 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1493
1494 if (!decoded.known)
1495 return PKT_HASH_TYPE_NONE;
1496
1497 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1498 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1499 return PKT_HASH_TYPE_L4;
1500 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1501 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1502 return PKT_HASH_TYPE_L3;
1503 else
1504 return PKT_HASH_TYPE_L2;
1505}
1506
1507/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001508 * i40e_clean_rx_irq_ps - Reclaim resources after receive; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001509 * @rx_ring: rx ring to clean
1510 * @budget: how many cleans we're allowed
1511 *
1512 * Returns true if there's any budget left (e.g. the clean is finished)
1513 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001514static int i40e_clean_rx_irq_ps(struct i40e_ring *rx_ring, int budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001515{
1516 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1517 u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
1518 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1519 const int current_node = numa_node_id();
1520 struct i40e_vsi *vsi = rx_ring->vsi;
1521 u16 i = rx_ring->next_to_clean;
1522 union i40e_rx_desc *rx_desc;
1523 u32 rx_error, rx_status;
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001524 u8 rx_ptype;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001525 u64 qword;
1526
Eric W. Biederman390f86d2014-03-14 17:59:10 -07001527 if (budget <= 0)
1528 return 0;
1529
Mitch Williamsa132af22015-01-24 09:58:35 +00001530 do {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001531 struct i40e_rx_buffer *rx_bi;
1532 struct sk_buff *skb;
1533 u16 vlan_tag;
Mitch Williamsa132af22015-01-24 09:58:35 +00001534 /* return some buffers to hardware, one at a time is too slow */
1535 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1536 i40e_alloc_rx_buffers_ps(rx_ring, cleaned_count);
1537 cleaned_count = 0;
1538 }
1539
1540 i = rx_ring->next_to_clean;
1541 rx_desc = I40E_RX_DESC(rx_ring, i);
1542 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1543 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1544 I40E_RXD_QW1_STATUS_SHIFT;
1545
1546 if (!(rx_status & (1 << I40E_RX_DESC_STATUS_DD_SHIFT)))
1547 break;
1548
1549 /* This memory barrier is needed to keep us from reading
1550 * any other fields out of the rx_desc until we know the
1551 * DD bit is set.
1552 */
Alexander Duyck67317162015-04-08 18:49:43 -07001553 dma_rmb();
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001554 if (i40e_rx_is_programming_status(qword)) {
1555 i40e_clean_programming_status(rx_ring, rx_desc);
Mitch Williamsa132af22015-01-24 09:58:35 +00001556 I40E_RX_INCREMENT(rx_ring, i);
1557 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001558 }
1559 rx_bi = &rx_ring->rx_bi[i];
1560 skb = rx_bi->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001561 if (likely(!skb)) {
1562 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1563 rx_ring->rx_hdr_len);
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001564 if (!skb) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001565 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001566 break;
1567 }
1568
Mitch Williamsa132af22015-01-24 09:58:35 +00001569 /* initialize queue mapping */
1570 skb_record_rx_queue(skb, rx_ring->queue_index);
1571 /* we are reusing so sync this buffer for CPU use */
1572 dma_sync_single_range_for_cpu(rx_ring->dev,
1573 rx_bi->dma,
1574 0,
1575 rx_ring->rx_hdr_len,
1576 DMA_FROM_DEVICE);
1577 }
Mitch Williams829af3a2013-12-18 13:46:00 +00001578 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1579 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1580 rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
1581 I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
1582 rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
1583 I40E_RXD_QW1_LENGTH_SPH_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001584
Mitch Williams829af3a2013-12-18 13:46:00 +00001585 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1586 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001587 rx_hbo = rx_error & (1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
1588 rx_error &= ~(1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
1589
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001590 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1591 I40E_RXD_QW1_PTYPE_SHIFT;
Mitch Williamsa132af22015-01-24 09:58:35 +00001592 prefetch(rx_bi->page);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001593 rx_bi->skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001594 cleaned_count++;
1595 if (rx_hbo || rx_sph) {
1596 int len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001597 if (rx_hbo)
1598 len = I40E_RX_HDR_SIZE;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001599 else
Mitch Williamsa132af22015-01-24 09:58:35 +00001600 len = rx_header_len;
1601 memcpy(__skb_put(skb, len), rx_bi->hdr_buf, len);
1602 } else if (skb->len == 0) {
1603 int len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001604
Mitch Williamsa132af22015-01-24 09:58:35 +00001605 len = (rx_packet_len > skb_headlen(skb) ?
1606 skb_headlen(skb) : rx_packet_len);
1607 memcpy(__skb_put(skb, len),
1608 rx_bi->page + rx_bi->page_offset,
1609 len);
1610 rx_bi->page_offset += len;
1611 rx_packet_len -= len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001612 }
1613
1614 /* Get the rest of the data if this was a header split */
Mitch Williamsa132af22015-01-24 09:58:35 +00001615 if (rx_packet_len) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001616 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1617 rx_bi->page,
1618 rx_bi->page_offset,
1619 rx_packet_len);
1620
1621 skb->len += rx_packet_len;
1622 skb->data_len += rx_packet_len;
1623 skb->truesize += rx_packet_len;
1624
1625 if ((page_count(rx_bi->page) == 1) &&
1626 (page_to_nid(rx_bi->page) == current_node))
1627 get_page(rx_bi->page);
1628 else
1629 rx_bi->page = NULL;
1630
1631 dma_unmap_page(rx_ring->dev,
1632 rx_bi->page_dma,
1633 PAGE_SIZE / 2,
1634 DMA_FROM_DEVICE);
1635 rx_bi->page_dma = 0;
1636 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001637 I40E_RX_INCREMENT(rx_ring, i);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001638
1639 if (unlikely(
1640 !(rx_status & (1 << I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
1641 struct i40e_rx_buffer *next_buffer;
1642
1643 next_buffer = &rx_ring->rx_bi[i];
Mitch Williamsa132af22015-01-24 09:58:35 +00001644 next_buffer->skb = skb;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001645 rx_ring->rx_stats.non_eop_descs++;
Mitch Williamsa132af22015-01-24 09:58:35 +00001646 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001647 }
1648
1649 /* ERR_MASK will only have valid bits if EOP set */
1650 if (unlikely(rx_error & (1 << I40E_RX_DESC_ERROR_RXE_SHIFT))) {
1651 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001652 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001653 }
1654
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001655 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1656 i40e_ptype_to_hash(rx_ptype));
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001657 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1658 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1659 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1660 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1661 rx_ring->last_rx_timestamp = jiffies;
1662 }
1663
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001664 /* probably a little skewed due to removing CRC */
1665 total_rx_bytes += skb->len;
1666 total_rx_packets++;
1667
1668 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001669
1670 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1671
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001672 vlan_tag = rx_status & (1 << I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
1673 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1674 : 0;
Vasu Dev38e00432014-08-01 13:27:03 -07001675#ifdef I40E_FCOE
1676 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1677 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001678 continue;
Vasu Dev38e00432014-08-01 13:27:03 -07001679 }
1680#endif
Mitch Williamsa132af22015-01-24 09:58:35 +00001681 skb_mark_napi_id(skb, &rx_ring->q_vector->napi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001682 i40e_receive_skb(rx_ring, skb, vlan_tag);
1683
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001684 rx_desc->wb.qword1.status_error_len = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001685
Mitch Williamsa132af22015-01-24 09:58:35 +00001686 } while (likely(total_rx_packets < budget));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001687
Alexander Duyck980e9b12013-09-28 06:01:03 +00001688 u64_stats_update_begin(&rx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +00001689 rx_ring->stats.packets += total_rx_packets;
1690 rx_ring->stats.bytes += total_rx_bytes;
Alexander Duyck980e9b12013-09-28 06:01:03 +00001691 u64_stats_update_end(&rx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001692 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1693 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1694
Mitch Williamsa132af22015-01-24 09:58:35 +00001695 return total_rx_packets;
1696}
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001697
Mitch Williamsa132af22015-01-24 09:58:35 +00001698/**
1699 * i40e_clean_rx_irq_1buf - Reclaim resources after receive; single buffer
1700 * @rx_ring: rx ring to clean
1701 * @budget: how many cleans we're allowed
1702 *
1703 * Returns number of packets cleaned
1704 **/
1705static int i40e_clean_rx_irq_1buf(struct i40e_ring *rx_ring, int budget)
1706{
1707 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1708 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1709 struct i40e_vsi *vsi = rx_ring->vsi;
1710 union i40e_rx_desc *rx_desc;
1711 u32 rx_error, rx_status;
1712 u16 rx_packet_len;
1713 u8 rx_ptype;
1714 u64 qword;
1715 u16 i;
1716
1717 do {
1718 struct i40e_rx_buffer *rx_bi;
1719 struct sk_buff *skb;
1720 u16 vlan_tag;
1721 /* return some buffers to hardware, one at a time is too slow */
1722 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1723 i40e_alloc_rx_buffers_1buf(rx_ring, cleaned_count);
1724 cleaned_count = 0;
1725 }
1726
1727 i = rx_ring->next_to_clean;
1728 rx_desc = I40E_RX_DESC(rx_ring, i);
1729 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1730 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1731 I40E_RXD_QW1_STATUS_SHIFT;
1732
1733 if (!(rx_status & (1 << I40E_RX_DESC_STATUS_DD_SHIFT)))
1734 break;
1735
1736 /* This memory barrier is needed to keep us from reading
1737 * any other fields out of the rx_desc until we know the
1738 * DD bit is set.
1739 */
Alexander Duyck67317162015-04-08 18:49:43 -07001740 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001741
1742 if (i40e_rx_is_programming_status(qword)) {
1743 i40e_clean_programming_status(rx_ring, rx_desc);
1744 I40E_RX_INCREMENT(rx_ring, i);
1745 continue;
1746 }
1747 rx_bi = &rx_ring->rx_bi[i];
1748 skb = rx_bi->skb;
1749 prefetch(skb->data);
1750
1751 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1752 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1753
1754 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1755 I40E_RXD_QW1_ERROR_SHIFT;
1756 rx_error &= ~(1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
1757
1758 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1759 I40E_RXD_QW1_PTYPE_SHIFT;
1760 rx_bi->skb = NULL;
1761 cleaned_count++;
1762
1763 /* Get the header and possibly the whole packet
1764 * If this is an skb from previous receive dma will be 0
1765 */
1766 skb_put(skb, rx_packet_len);
1767 dma_unmap_single(rx_ring->dev, rx_bi->dma, rx_ring->rx_buf_len,
1768 DMA_FROM_DEVICE);
1769 rx_bi->dma = 0;
1770
1771 I40E_RX_INCREMENT(rx_ring, i);
1772
1773 if (unlikely(
1774 !(rx_status & (1 << I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
1775 rx_ring->rx_stats.non_eop_descs++;
1776 continue;
1777 }
1778
1779 /* ERR_MASK will only have valid bits if EOP set */
1780 if (unlikely(rx_error & (1 << I40E_RX_DESC_ERROR_RXE_SHIFT))) {
1781 dev_kfree_skb_any(skb);
1782 /* TODO: shouldn't we increment a counter indicating the
1783 * drop?
1784 */
1785 continue;
1786 }
1787
1788 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1789 i40e_ptype_to_hash(rx_ptype));
1790 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1791 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1792 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1793 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1794 rx_ring->last_rx_timestamp = jiffies;
1795 }
1796
1797 /* probably a little skewed due to removing CRC */
1798 total_rx_bytes += skb->len;
1799 total_rx_packets++;
1800
1801 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1802
1803 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1804
1805 vlan_tag = rx_status & (1 << I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
1806 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1807 : 0;
1808#ifdef I40E_FCOE
1809 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1810 dev_kfree_skb_any(skb);
1811 continue;
1812 }
1813#endif
1814 i40e_receive_skb(rx_ring, skb, vlan_tag);
1815
Mitch Williamsa132af22015-01-24 09:58:35 +00001816 rx_desc->wb.qword1.status_error_len = 0;
1817 } while (likely(total_rx_packets < budget));
1818
1819 u64_stats_update_begin(&rx_ring->syncp);
1820 rx_ring->stats.packets += total_rx_packets;
1821 rx_ring->stats.bytes += total_rx_bytes;
1822 u64_stats_update_end(&rx_ring->syncp);
1823 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1824 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1825
1826 return total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001827}
1828
1829/**
1830 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1831 * @napi: napi struct with our devices info in it
1832 * @budget: amount of work driver is allowed to do this pass, in packets
1833 *
1834 * This function will clean all queues associated with a q_vector.
1835 *
1836 * Returns the amount of work done
1837 **/
1838int i40e_napi_poll(struct napi_struct *napi, int budget)
1839{
1840 struct i40e_q_vector *q_vector =
1841 container_of(napi, struct i40e_q_vector, napi);
1842 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001843 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001844 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001845 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001846 int budget_per_ring;
Mitch Williamsa132af22015-01-24 09:58:35 +00001847 int cleaned;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001848
1849 if (test_bit(__I40E_DOWN, &vsi->state)) {
1850 napi_complete(napi);
1851 return 0;
1852 }
1853
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001854 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001855 * budget and be more aggressive about cleaning up the Tx descriptors.
1856 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001857 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001858 clean_complete &= i40e_clean_tx_irq(ring, vsi->work_limit);
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001859 arm_wb |= ring->arm_wb;
1860 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001861
1862 /* We attempt to distribute budget to each Rx queue fairly, but don't
1863 * allow the budget to go below 1 because that would exit polling early.
1864 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001865 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001866
Mitch Williamsa132af22015-01-24 09:58:35 +00001867 i40e_for_each_ring(ring, q_vector->rx) {
1868 if (ring_is_ps_enabled(ring))
1869 cleaned = i40e_clean_rx_irq_ps(ring, budget_per_ring);
1870 else
1871 cleaned = i40e_clean_rx_irq_1buf(ring, budget_per_ring);
1872 /* if we didn't clean as many as budgeted, we must be done */
1873 clean_complete &= (budget_per_ring != cleaned);
1874 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001875
1876 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001877 if (!clean_complete) {
1878 if (arm_wb)
1879 i40e_force_wb(vsi, q_vector);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001880 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001881 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001882
1883 /* Work is done so exit the polling mode and re-enable the interrupt */
1884 napi_complete(napi);
1885 if (ITR_IS_DYNAMIC(vsi->rx_itr_setting) ||
1886 ITR_IS_DYNAMIC(vsi->tx_itr_setting))
1887 i40e_update_dynamic_itr(q_vector);
1888
1889 if (!test_bit(__I40E_DOWN, &vsi->state)) {
1890 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
1891 i40e_irq_dynamic_enable(vsi,
1892 q_vector->v_idx + vsi->base_vector);
1893 } else {
1894 struct i40e_hw *hw = &vsi->back->hw;
1895 /* We re-enable the queue 0 cause, but
1896 * don't worry about dynamic_enable
1897 * because we left it on for the other
1898 * possible interrupts during napi
1899 */
1900 u32 qval = rd32(hw, I40E_QINT_RQCTL(0));
1901 qval |= I40E_QINT_RQCTL_CAUSE_ENA_MASK;
1902 wr32(hw, I40E_QINT_RQCTL(0), qval);
1903
1904 qval = rd32(hw, I40E_QINT_TQCTL(0));
1905 qval |= I40E_QINT_TQCTL_CAUSE_ENA_MASK;
1906 wr32(hw, I40E_QINT_TQCTL(0), qval);
Shannon Nelson116a57d2013-09-28 07:13:59 +00001907
1908 i40e_irq_dynamic_enable_icr0(vsi->back);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001909 }
1910 }
1911
1912 return 0;
1913}
1914
1915/**
1916 * i40e_atr - Add a Flow Director ATR filter
1917 * @tx_ring: ring to add programming descriptor to
1918 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001919 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001920 * @protocol: wire protocol
1921 **/
1922static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001923 u32 tx_flags, __be16 protocol)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001924{
1925 struct i40e_filter_program_desc *fdir_desc;
1926 struct i40e_pf *pf = tx_ring->vsi->back;
1927 union {
1928 unsigned char *network;
1929 struct iphdr *ipv4;
1930 struct ipv6hdr *ipv6;
1931 } hdr;
1932 struct tcphdr *th;
1933 unsigned int hlen;
1934 u32 flex_ptype, dtype_cmd;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001935 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001936
1937 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08001938 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001939 return;
1940
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00001941 if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
1942 return;
1943
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001944 /* if sampling is disabled do nothing */
1945 if (!tx_ring->atr_sample_rate)
1946 return;
1947
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001948 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001949 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001950
1951 if (!(tx_flags & I40E_TX_FLAGS_VXLAN_TUNNEL)) {
1952 /* snag network header to get L4 type and address */
1953 hdr.network = skb_network_header(skb);
1954
1955 /* Currently only IPv4/IPv6 with TCP is supported
1956 * access ihl as u8 to avoid unaligned access on ia64
1957 */
1958 if (tx_flags & I40E_TX_FLAGS_IPV4)
1959 hlen = (hdr.network[0] & 0x0F) << 2;
1960 else if (protocol == htons(ETH_P_IPV6))
1961 hlen = sizeof(struct ipv6hdr);
1962 else
1963 return;
1964 } else {
1965 hdr.network = skb_inner_network_header(skb);
1966 hlen = skb_inner_network_header_len(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001967 }
1968
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001969 /* Currently only IPv4/IPv6 with TCP is supported
1970 * Note: tx_flags gets modified to reflect inner protocols in
1971 * tx_enable_csum function if encap is enabled.
1972 */
1973 if ((tx_flags & I40E_TX_FLAGS_IPV4) &&
1974 (hdr.ipv4->protocol != IPPROTO_TCP))
1975 return;
1976 else if ((tx_flags & I40E_TX_FLAGS_IPV6) &&
1977 (hdr.ipv6->nexthdr != IPPROTO_TCP))
1978 return;
1979
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001980 th = (struct tcphdr *)(hdr.network + hlen);
1981
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001982 /* Due to lack of space, no more new filters can be programmed */
1983 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
1984 return;
1985
1986 tx_ring->atr_count++;
1987
Anjali Singhai Jaince806782014-03-06 08:59:54 +00001988 /* sample on all syn/fin/rst packets or once every atr sample rate */
1989 if (!th->fin &&
1990 !th->syn &&
1991 !th->rst &&
1992 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001993 return;
1994
1995 tx_ring->atr_count = 0;
1996
1997 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001998 i = tx_ring->next_to_use;
1999 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2000
2001 i++;
2002 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002003
2004 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2005 I40E_TXD_FLTR_QW0_QINDEX_MASK;
2006 flex_ptype |= (protocol == htons(ETH_P_IP)) ?
2007 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2008 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2009 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2010 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2011
2012 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2013
2014 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2015
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002016 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002017 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2018 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2019 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2020 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2021
2022 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2023 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2024
2025 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2026 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2027
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002028 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002029 if (!(tx_flags & I40E_TX_FLAGS_VXLAN_TUNNEL))
2030 dtype_cmd |=
2031 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2032 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2033 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2034 else
2035 dtype_cmd |=
2036 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2037 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2038 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002039
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002040 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002041 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002042 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002043 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002044}
2045
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002046/**
2047 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2048 * @skb: send buffer
2049 * @tx_ring: ring to send buffer on
2050 * @flags: the tx flags to be set
2051 *
2052 * Checks the skb and set up correspondingly several generic transmit flags
2053 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2054 *
2055 * Returns error code indicate the frame should be dropped upon error and the
2056 * otherwise returns 0 to indicate the flags has been set properly.
2057 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002058#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002059inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002060 struct i40e_ring *tx_ring,
2061 u32 *flags)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002062#else
2063static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2064 struct i40e_ring *tx_ring,
2065 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07002066#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002067{
2068 __be16 protocol = skb->protocol;
2069 u32 tx_flags = 0;
2070
Greg Rose31eaacc2015-03-31 00:45:03 -07002071 if (protocol == htons(ETH_P_8021Q) &&
2072 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2073 /* When HW VLAN acceleration is turned off by the user the
2074 * stack sets the protocol to 8021q so that the driver
2075 * can take any steps required to support the SW only
2076 * VLAN handling. In our case the driver doesn't need
2077 * to take any further steps so just set the protocol
2078 * to the encapsulated ethertype.
2079 */
2080 skb->protocol = vlan_get_protocol(skb);
2081 goto out;
2082 }
2083
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002084 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002085 if (skb_vlan_tag_present(skb)) {
2086 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002087 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2088 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002089 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002090 struct vlan_hdr *vhdr, _vhdr;
2091 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2092 if (!vhdr)
2093 return -EINVAL;
2094
2095 protocol = vhdr->h_vlan_encapsulated_proto;
2096 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2097 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2098 }
2099
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002100 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2101 goto out;
2102
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002103 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002104 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2105 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002106 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2107 tx_flags |= (skb->priority & 0x7) <<
2108 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2109 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2110 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002111 int rc;
2112
2113 rc = skb_cow_head(skb, 0);
2114 if (rc < 0)
2115 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002116 vhdr = (struct vlan_ethhdr *)skb->data;
2117 vhdr->h_vlan_TCI = htons(tx_flags >>
2118 I40E_TX_FLAGS_VLAN_SHIFT);
2119 } else {
2120 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2121 }
2122 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002123
2124out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002125 *flags = tx_flags;
2126 return 0;
2127}
2128
2129/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002130 * i40e_tso - set up the tso context descriptor
2131 * @tx_ring: ptr to the ring to send
2132 * @skb: ptr to the skb we're sending
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002133 * @hdr_len: ptr to the size of the packet header
2134 * @cd_tunneling: ptr to context descriptor bits
2135 *
2136 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2137 **/
2138static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002139 u8 *hdr_len, u64 *cd_type_cmd_tso_mss,
2140 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002141{
2142 u32 cd_cmd, cd_tso_len, cd_mss;
Francois Romieudd225bc2014-03-30 03:14:48 +00002143 struct ipv6hdr *ipv6h;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002144 struct tcphdr *tcph;
2145 struct iphdr *iph;
2146 u32 l4len;
2147 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002148
2149 if (!skb_is_gso(skb))
2150 return 0;
2151
Francois Romieudd225bc2014-03-30 03:14:48 +00002152 err = skb_cow_head(skb, 0);
2153 if (err < 0)
2154 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002155
Anjali Singhaidf230752014-12-19 02:58:16 +00002156 iph = skb->encapsulation ? inner_ip_hdr(skb) : ip_hdr(skb);
2157 ipv6h = skb->encapsulation ? inner_ipv6_hdr(skb) : ipv6_hdr(skb);
2158
2159 if (iph->version == 4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002160 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2161 iph->tot_len = 0;
2162 iph->check = 0;
2163 tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
2164 0, IPPROTO_TCP, 0);
Anjali Singhaidf230752014-12-19 02:58:16 +00002165 } else if (ipv6h->version == 6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002166 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2167 ipv6h->payload_len = 0;
2168 tcph->check = ~csum_ipv6_magic(&ipv6h->saddr, &ipv6h->daddr,
2169 0, IPPROTO_TCP, 0);
2170 }
2171
2172 l4len = skb->encapsulation ? inner_tcp_hdrlen(skb) : tcp_hdrlen(skb);
2173 *hdr_len = (skb->encapsulation
2174 ? (skb_inner_transport_header(skb) - skb->data)
2175 : skb_transport_offset(skb)) + l4len;
2176
2177 /* find the field values */
2178 cd_cmd = I40E_TX_CTX_DESC_TSO;
2179 cd_tso_len = skb->len - *hdr_len;
2180 cd_mss = skb_shinfo(skb)->gso_size;
Mitch Williams829af3a2013-12-18 13:46:00 +00002181 *cd_type_cmd_tso_mss |= ((u64)cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2182 ((u64)cd_tso_len <<
2183 I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2184 ((u64)cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002185 return 1;
2186}
2187
2188/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002189 * i40e_tsyn - set up the tsyn context descriptor
2190 * @tx_ring: ptr to the ring to send
2191 * @skb: ptr to the skb we're sending
2192 * @tx_flags: the collected send information
2193 *
2194 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2195 **/
2196static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2197 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2198{
2199 struct i40e_pf *pf;
2200
2201 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2202 return 0;
2203
2204 /* Tx timestamps cannot be sampled when doing TSO */
2205 if (tx_flags & I40E_TX_FLAGS_TSO)
2206 return 0;
2207
2208 /* only timestamp the outbound packet if the user has requested it and
2209 * we are not already transmitting a packet to be timestamped
2210 */
2211 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002212 if (!(pf->flags & I40E_FLAG_PTP))
2213 return 0;
2214
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002215 if (pf->ptp_tx &&
2216 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002217 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2218 pf->ptp_tx_skb = skb_get(skb);
2219 } else {
2220 return 0;
2221 }
2222
2223 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2224 I40E_TXD_CTX_QW1_CMD_SHIFT;
2225
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002226 return 1;
2227}
2228
2229/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002230 * i40e_tx_enable_csum - Enable Tx checksum offloads
2231 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002232 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002233 * @td_cmd: Tx descriptor command bits to set
2234 * @td_offset: Tx descriptor header offsets to set
2235 * @cd_tunneling: ptr to context desc bits
2236 **/
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002237static void i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002238 u32 *td_cmd, u32 *td_offset,
2239 struct i40e_ring *tx_ring,
2240 u32 *cd_tunneling)
2241{
2242 struct ipv6hdr *this_ipv6_hdr;
2243 unsigned int this_tcp_hdrlen;
2244 struct iphdr *this_ip_hdr;
2245 u32 network_hdr_len;
2246 u8 l4_hdr = 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002247 u32 l4_tunnel = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002248
2249 if (skb->encapsulation) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002250 switch (ip_hdr(skb)->protocol) {
2251 case IPPROTO_UDP:
2252 l4_tunnel = I40E_TXD_CTX_UDP_TUNNELING;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002253 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002254 break;
2255 default:
2256 return;
2257 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002258 network_hdr_len = skb_inner_network_header_len(skb);
2259 this_ip_hdr = inner_ip_hdr(skb);
2260 this_ipv6_hdr = inner_ipv6_hdr(skb);
2261 this_tcp_hdrlen = inner_tcp_hdrlen(skb);
2262
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002263 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
2264 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002265 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV4;
2266 ip_hdr(skb)->check = 0;
2267 } else {
2268 *cd_tunneling |=
2269 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2270 }
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002271 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Anjali Singhaidf230752014-12-19 02:58:16 +00002272 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV6;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002273 if (*tx_flags & I40E_TX_FLAGS_TSO)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002274 ip_hdr(skb)->check = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002275 }
2276
2277 /* Now set the ctx descriptor fields */
2278 *cd_tunneling |= (skb_network_header_len(skb) >> 2) <<
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002279 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT |
2280 l4_tunnel |
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002281 ((skb_inner_network_offset(skb) -
2282 skb_transport_offset(skb)) >> 1) <<
2283 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
Anjali Singhaidf230752014-12-19 02:58:16 +00002284 if (this_ip_hdr->version == 6) {
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002285 *tx_flags &= ~I40E_TX_FLAGS_IPV4;
2286 *tx_flags |= I40E_TX_FLAGS_IPV6;
Anjali Singhaidf230752014-12-19 02:58:16 +00002287 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002288 } else {
2289 network_hdr_len = skb_network_header_len(skb);
2290 this_ip_hdr = ip_hdr(skb);
2291 this_ipv6_hdr = ipv6_hdr(skb);
2292 this_tcp_hdrlen = tcp_hdrlen(skb);
2293 }
2294
2295 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002296 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002297 l4_hdr = this_ip_hdr->protocol;
2298 /* the stack computes the IP header already, the only time we
2299 * need the hardware to recompute it is in the case of TSO.
2300 */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002301 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002302 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4_CSUM;
2303 this_ip_hdr->check = 0;
2304 } else {
2305 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4;
2306 }
2307 /* Now set the td_offset for IP header length */
2308 *td_offset = (network_hdr_len >> 2) <<
2309 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002310 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002311 l4_hdr = this_ipv6_hdr->nexthdr;
2312 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
2313 /* Now set the td_offset for IP header length */
2314 *td_offset = (network_hdr_len >> 2) <<
2315 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2316 }
2317 /* words in MACLEN + dwords in IPLEN + dwords in L4Len */
2318 *td_offset |= (skb_network_offset(skb) >> 1) <<
2319 I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2320
2321 /* Enable L4 checksum offloads */
2322 switch (l4_hdr) {
2323 case IPPROTO_TCP:
2324 /* enable checksum offloads */
2325 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2326 *td_offset |= (this_tcp_hdrlen >> 2) <<
2327 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2328 break;
2329 case IPPROTO_SCTP:
2330 /* enable SCTP checksum offload */
2331 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2332 *td_offset |= (sizeof(struct sctphdr) >> 2) <<
2333 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2334 break;
2335 case IPPROTO_UDP:
2336 /* enable UDP checksum offload */
2337 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2338 *td_offset |= (sizeof(struct udphdr) >> 2) <<
2339 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2340 break;
2341 default:
2342 break;
2343 }
2344}
2345
2346/**
2347 * i40e_create_tx_ctx Build the Tx context descriptor
2348 * @tx_ring: ring to create the descriptor on
2349 * @cd_type_cmd_tso_mss: Quad Word 1
2350 * @cd_tunneling: Quad Word 0 - bits 0-31
2351 * @cd_l2tag2: Quad Word 0 - bits 32-63
2352 **/
2353static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2354 const u64 cd_type_cmd_tso_mss,
2355 const u32 cd_tunneling, const u32 cd_l2tag2)
2356{
2357 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002358 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002359
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002360 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2361 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002362 return;
2363
2364 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002365 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2366
2367 i++;
2368 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002369
2370 /* cpu_to_le32 and assign to struct fields */
2371 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2372 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002373 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002374 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2375}
2376
2377/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002378 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2379 * @tx_ring: the ring to be checked
2380 * @size: the size buffer we want to assure is available
2381 *
2382 * Returns -EBUSY if a stop is needed, else 0
2383 **/
2384static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2385{
2386 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2387 /* Memory barrier before checking head and tail */
2388 smp_mb();
2389
2390 /* Check again in a case another CPU has just made room available. */
2391 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2392 return -EBUSY;
2393
2394 /* A reprieve! - use start_queue because it doesn't call schedule */
2395 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2396 ++tx_ring->tx_stats.restart_queue;
2397 return 0;
2398}
2399
2400/**
2401 * i40e_maybe_stop_tx - 1st level check for tx stop conditions
2402 * @tx_ring: the ring to be checked
2403 * @size: the size buffer we want to assure is available
2404 *
2405 * Returns 0 if stop is not needed
2406 **/
2407#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002408inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002409#else
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002410static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002411#endif
2412{
2413 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
2414 return 0;
2415 return __i40e_maybe_stop_tx(tx_ring, size);
2416}
2417
2418/**
Anjali Singhai71da6192015-02-21 06:42:35 +00002419 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
2420 * @skb: send buffer
2421 * @tx_flags: collected send information
2422 * @hdr_len: size of the packet header
2423 *
2424 * Note: Our HW can't scatter-gather more than 8 fragments to build
2425 * a packet on the wire and so we need to figure out the cases where we
2426 * need to linearize the skb.
2427 **/
2428static bool i40e_chk_linearize(struct sk_buff *skb, u32 tx_flags,
2429 const u8 hdr_len)
2430{
2431 struct skb_frag_struct *frag;
2432 bool linearize = false;
2433 unsigned int size = 0;
2434 u16 num_frags;
2435 u16 gso_segs;
2436
2437 num_frags = skb_shinfo(skb)->nr_frags;
2438 gso_segs = skb_shinfo(skb)->gso_segs;
2439
2440 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO)) {
2441 u16 j = 1;
2442
2443 if (num_frags < (I40E_MAX_BUFFER_TXD))
2444 goto linearize_chk_done;
2445 /* try the simple math, if we have too many frags per segment */
2446 if (DIV_ROUND_UP((num_frags + gso_segs), gso_segs) >
2447 I40E_MAX_BUFFER_TXD) {
2448 linearize = true;
2449 goto linearize_chk_done;
2450 }
2451 frag = &skb_shinfo(skb)->frags[0];
2452 size = hdr_len;
2453 /* we might still have more fragments per segment */
2454 do {
2455 size += skb_frag_size(frag);
2456 frag++; j++;
2457 if (j == I40E_MAX_BUFFER_TXD) {
2458 if (size < skb_shinfo(skb)->gso_size) {
2459 linearize = true;
2460 break;
2461 }
2462 j = 1;
2463 size -= skb_shinfo(skb)->gso_size;
2464 if (size)
2465 j++;
2466 size += hdr_len;
2467 }
2468 num_frags--;
2469 } while (num_frags);
2470 } else {
2471 if (num_frags >= I40E_MAX_BUFFER_TXD)
2472 linearize = true;
2473 }
2474
2475linearize_chk_done:
2476 return linearize;
2477}
2478
2479/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002480 * i40e_tx_map - Build the Tx descriptor
2481 * @tx_ring: ring to send buffer on
2482 * @skb: send buffer
2483 * @first: first buffer info buffer to use
2484 * @tx_flags: collected send information
2485 * @hdr_len: size of the packet header
2486 * @td_cmd: the command field in the descriptor
2487 * @td_offset: offset for checksum or crc
2488 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002489#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002490inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002491 struct i40e_tx_buffer *first, u32 tx_flags,
2492 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002493#else
2494static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2495 struct i40e_tx_buffer *first, u32 tx_flags,
2496 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002497#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002498{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002499 unsigned int data_len = skb->data_len;
2500 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002501 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002502 struct i40e_tx_buffer *tx_bi;
2503 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002504 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002505 u32 td_tag = 0;
2506 dma_addr_t dma;
2507 u16 gso_segs;
2508
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002509 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2510 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2511 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2512 I40E_TX_FLAGS_VLAN_SHIFT;
2513 }
2514
Alexander Duycka5e9c572013-09-28 06:00:27 +00002515 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2516 gso_segs = skb_shinfo(skb)->gso_segs;
2517 else
2518 gso_segs = 1;
2519
2520 /* multiply data chunks by size of headers */
2521 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2522 first->gso_segs = gso_segs;
2523 first->skb = skb;
2524 first->tx_flags = tx_flags;
2525
2526 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2527
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002528 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002529 tx_bi = first;
2530
2531 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
2532 if (dma_mapping_error(tx_ring->dev, dma))
2533 goto dma_error;
2534
2535 /* record length, and DMA address */
2536 dma_unmap_len_set(tx_bi, len, size);
2537 dma_unmap_addr_set(tx_bi, dma, dma);
2538
2539 tx_desc->buffer_addr = cpu_to_le64(dma);
2540
2541 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002542 tx_desc->cmd_type_offset_bsz =
2543 build_ctob(td_cmd, td_offset,
2544 I40E_MAX_DATA_PER_TXD, td_tag);
2545
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002546 tx_desc++;
2547 i++;
2548 if (i == tx_ring->count) {
2549 tx_desc = I40E_TX_DESC(tx_ring, 0);
2550 i = 0;
2551 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002552
2553 dma += I40E_MAX_DATA_PER_TXD;
2554 size -= I40E_MAX_DATA_PER_TXD;
2555
2556 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002557 }
2558
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002559 if (likely(!data_len))
2560 break;
2561
Alexander Duycka5e9c572013-09-28 06:00:27 +00002562 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2563 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002564
2565 tx_desc++;
2566 i++;
2567 if (i == tx_ring->count) {
2568 tx_desc = I40E_TX_DESC(tx_ring, 0);
2569 i = 0;
2570 }
2571
Alexander Duycka5e9c572013-09-28 06:00:27 +00002572 size = skb_frag_size(frag);
2573 data_len -= size;
2574
2575 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2576 DMA_TO_DEVICE);
2577
2578 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002579 }
2580
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00002581 /* Place RS bit on last descriptor of any packet that spans across the
2582 * 4th descriptor (WB_STRIDE aka 0x3) in a 64B cacheline.
2583 */
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00002584 if (((i & WB_STRIDE) != WB_STRIDE) &&
2585 (first <= &tx_ring->tx_bi[i]) &&
2586 (first >= &tx_ring->tx_bi[i & ~WB_STRIDE])) {
2587 tx_desc->cmd_type_offset_bsz =
2588 build_ctob(td_cmd, td_offset, size, td_tag) |
2589 cpu_to_le64((u64)I40E_TX_DESC_CMD_EOP <<
2590 I40E_TXD_QW1_CMD_SHIFT);
2591 } else {
2592 tx_desc->cmd_type_offset_bsz =
2593 build_ctob(td_cmd, td_offset, size, td_tag) |
2594 cpu_to_le64((u64)I40E_TXD_CMD <<
2595 I40E_TXD_QW1_CMD_SHIFT);
2596 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002597
Alexander Duyck7070ce02013-09-28 06:00:37 +00002598 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2599 tx_ring->queue_index),
2600 first->bytecount);
2601
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002602 /* Force memory writes to complete before letting h/w
2603 * know there are new descriptors to fetch. (Only
2604 * applicable for weak-ordered memory model archs,
2605 * such as IA-64).
2606 */
2607 wmb();
2608
Alexander Duycka5e9c572013-09-28 06:00:27 +00002609 /* set next_to_watch value indicating a packet is present */
2610 first->next_to_watch = tx_desc;
2611
2612 i++;
2613 if (i == tx_ring->count)
2614 i = 0;
2615
2616 tx_ring->next_to_use = i;
2617
Eric Dumazet4567dc12014-10-07 13:30:23 -07002618 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002619 /* notify HW of packet */
Eric Dumazet4567dc12014-10-07 13:30:23 -07002620 if (!skb->xmit_more ||
2621 netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2622 tx_ring->queue_index)))
2623 writel(i, tx_ring->tail);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002624
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002625 return;
2626
2627dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002628 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002629
2630 /* clear dma mappings for failed tx_bi map */
2631 for (;;) {
2632 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002633 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002634 if (tx_bi == first)
2635 break;
2636 if (i == 0)
2637 i = tx_ring->count;
2638 i--;
2639 }
2640
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002641 tx_ring->next_to_use = i;
2642}
2643
2644/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002645 * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
2646 * @skb: send buffer
2647 * @tx_ring: ring to send buffer on
2648 *
2649 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
2650 * there is not enough descriptors available in this ring since we need at least
2651 * one descriptor.
2652 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002653#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002654inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002655 struct i40e_ring *tx_ring)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002656#else
2657static inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
2658 struct i40e_ring *tx_ring)
Vasu Dev38e00432014-08-01 13:27:03 -07002659#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002660{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002661 unsigned int f;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002662 int count = 0;
2663
2664 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2665 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002666 * + 4 desc gap to avoid the cache line where head is,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002667 * + 1 desc for context descriptor,
2668 * otherwise try next time
2669 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002670 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
2671 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Jesse Brandeburg980093e2014-05-10 04:49:12 +00002672
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002673 count += TXD_USE_COUNT(skb_headlen(skb));
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002674 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002675 tx_ring->tx_stats.tx_busy++;
2676 return 0;
2677 }
2678 return count;
2679}
2680
2681/**
2682 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2683 * @skb: send buffer
2684 * @tx_ring: ring to send buffer on
2685 *
2686 * Returns NETDEV_TX_OK if sent, else an error code
2687 **/
2688static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2689 struct i40e_ring *tx_ring)
2690{
2691 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2692 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2693 struct i40e_tx_buffer *first;
2694 u32 td_offset = 0;
2695 u32 tx_flags = 0;
2696 __be16 protocol;
2697 u32 td_cmd = 0;
2698 u8 hdr_len = 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002699 int tsyn;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002700 int tso;
2701 if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
2702 return NETDEV_TX_BUSY;
2703
2704 /* prepare the xmit flags */
2705 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2706 goto out_drop;
2707
2708 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002709 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002710
2711 /* record the location of the first descriptor for this packet */
2712 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2713
2714 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002715 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002716 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002717 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002718 tx_flags |= I40E_TX_FLAGS_IPV6;
2719
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002720 tso = i40e_tso(tx_ring, skb, &hdr_len,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002721 &cd_type_cmd_tso_mss, &cd_tunneling);
2722
2723 if (tso < 0)
2724 goto out_drop;
2725 else if (tso)
2726 tx_flags |= I40E_TX_FLAGS_TSO;
2727
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002728 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2729
2730 if (tsyn)
2731 tx_flags |= I40E_TX_FLAGS_TSYN;
2732
Anjali Singhai71da6192015-02-21 06:42:35 +00002733 if (i40e_chk_linearize(skb, tx_flags, hdr_len))
2734 if (skb_linearize(skb))
2735 goto out_drop;
2736
Jakub Kicinski259afec2014-03-15 14:55:37 +00002737 skb_tx_timestamp(skb);
2738
Alexander Duyckb1941302013-09-28 06:00:32 +00002739 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002740 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2741
Alexander Duyckb1941302013-09-28 06:00:32 +00002742 /* Always offload the checksum, since it's in the data descriptor */
2743 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2744 tx_flags |= I40E_TX_FLAGS_CSUM;
2745
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002746 i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002747 tx_ring, &cd_tunneling);
Alexander Duyckb1941302013-09-28 06:00:32 +00002748 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002749
2750 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2751 cd_tunneling, cd_l2tag2);
2752
2753 /* Add Flow Director ATR if it's enabled.
2754 *
2755 * NOTE: this must always be directly before the data descriptor.
2756 */
2757 i40e_atr(tx_ring, skb, tx_flags, protocol);
2758
2759 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2760 td_cmd, td_offset);
2761
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002762 return NETDEV_TX_OK;
2763
2764out_drop:
2765 dev_kfree_skb_any(skb);
2766 return NETDEV_TX_OK;
2767}
2768
2769/**
2770 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2771 * @skb: send buffer
2772 * @netdev: network interface device structure
2773 *
2774 * Returns NETDEV_TX_OK if sent, else an error code
2775 **/
2776netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2777{
2778 struct i40e_netdev_priv *np = netdev_priv(netdev);
2779 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e15b2013-09-28 06:00:58 +00002780 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002781
2782 /* hardware can't handle really short frames, hardware padding works
2783 * beyond this point
2784 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08002785 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
2786 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002787
2788 return i40e_xmit_frame_ring(skb, tx_ring);
2789}