blob: 6cfed0638ceb6618a230b9667d1bf158a0562e66 [file] [log] [blame]
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001/*
Ivo van Doornbc8a9792010-10-02 11:32:43 +02002 Copyright (C) 2004 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
3 Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01004 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
5 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
6 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
7 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
8 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
9 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
10 Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010011 <http://rt2x00.serialmonkey.com>
12
13 This program is free software; you can redistribute it and/or modify
14 it under the terms of the GNU General Public License as published by
15 the Free Software Foundation; either version 2 of the License, or
16 (at your option) any later version.
17
18 This program is distributed in the hope that it will be useful,
19 but WITHOUT ANY WARRANTY; without even the implied warranty of
20 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 GNU General Public License for more details.
22
23 You should have received a copy of the GNU General Public License
24 along with this program; if not, write to the
25 Free Software Foundation, Inc.,
26 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
27 */
28
29/*
30 Module: rt2800
31 Abstract: Data structures and registers for the rt2800 modules.
32 Supported chipsets: RT2800E, RT2800ED & RT2800U.
33 */
34
35#ifndef RT2800_H
36#define RT2800_H
37
38/*
39 * RF chip defines.
40 *
41 * RF2820 2.4G 2T3R
42 * RF2850 2.4G/5G 2T3R
43 * RF2720 2.4G 1T2R
44 * RF2750 2.4G/5G 1T2R
45 * RF3020 2.4G 1T1R
46 * RF2020 2.4G B/G
47 * RF3021 2.4G 1T2R
48 * RF3022 2.4G 2T2R
49 * RF3052 2.4G 2T2R
50 */
51#define RF2820 0x0001
52#define RF2850 0x0002
53#define RF2720 0x0003
54#define RF2750 0x0004
55#define RF3020 0x0005
56#define RF2020 0x0006
57#define RF3021 0x0007
58#define RF3022 0x0008
59#define RF3052 0x0009
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +020060#define RF3320 0x000b
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010061
62/*
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +020063 * Chipset revisions.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010064 */
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +020065#define REV_RT2860C 0x0100
66#define REV_RT2860D 0x0101
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +020067#define REV_RT2872E 0x0200
68#define REV_RT3070E 0x0200
69#define REV_RT3070F 0x0201
70#define REV_RT3071E 0x0211
71#define REV_RT3090E 0x0211
72#define REV_RT3390E 0x0211
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010073
74/*
75 * Signal information.
76 * Default offset is required for RSSI <-> dBm conversion.
77 */
Ivo van Doorn74861922010-07-11 12:23:50 +020078#define DEFAULT_RSSI_OFFSET 120
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010079
80/*
81 * Register layout information.
82 */
83#define CSR_REG_BASE 0x1000
84#define CSR_REG_SIZE 0x0800
85#define EEPROM_BASE 0x0000
86#define EEPROM_SIZE 0x0110
87#define BBP_BASE 0x0000
88#define BBP_SIZE 0x0080
89#define RF_BASE 0x0004
90#define RF_SIZE 0x0010
91
92/*
93 * Number of TX queues.
94 */
95#define NUM_TX_QUEUES 4
96
97/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +020098 * Registers.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010099 */
100
101/*
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +0200102 * E2PROM_CSR: PCI EEPROM control register.
103 * RELOAD: Write 1 to reload eeprom content.
104 * TYPE: 0: 93c46, 1:93c66.
105 * LOAD_STATUS: 1:loading, 0:done.
106 */
107#define E2PROM_CSR 0x0004
108#define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
109#define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
110#define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
111#define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
112#define E2PROM_CSR_TYPE FIELD32(0x00000030)
113#define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
114#define E2PROM_CSR_RELOAD FIELD32(0x00000080)
115
116/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +0200117 * OPT_14: Unknown register used by rt3xxx devices.
118 */
119#define OPT_14_CSR 0x0114
120#define OPT_14_CSR_BIT0 FIELD32(0x00000001)
121
122/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100123 * INT_SOURCE_CSR: Interrupt source register.
124 * Write one to clear corresponding bit.
Helmut Schaa0bdab172010-04-26 10:18:08 +0200125 * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100126 */
127#define INT_SOURCE_CSR 0x0200
128#define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
129#define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
130#define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
131#define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
132#define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
133#define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
134#define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
135#define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
136#define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
137#define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
138#define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
139#define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
140#define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
141#define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
142#define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
143#define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
144#define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
145#define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
146
147/*
148 * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
149 */
150#define INT_MASK_CSR 0x0204
151#define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
152#define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
153#define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
154#define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
155#define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
156#define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
157#define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
158#define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
159#define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
160#define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
161#define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
162#define INT_MASK_CSR_TBTT FIELD32(0x00000800)
163#define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
164#define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
165#define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
166#define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
167#define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
168#define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
169
170/*
171 * WPDMA_GLO_CFG
172 */
173#define WPDMA_GLO_CFG 0x0208
174#define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
175#define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
176#define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
177#define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
178#define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
179#define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
180#define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
181#define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
182#define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
183
184/*
185 * WPDMA_RST_IDX
186 */
187#define WPDMA_RST_IDX 0x020c
188#define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
189#define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
190#define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
191#define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
192#define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
193#define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
194#define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
195
196/*
197 * DELAY_INT_CFG
198 */
199#define DELAY_INT_CFG 0x0210
200#define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
201#define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
202#define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
203#define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
204#define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
205#define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
206
207/*
208 * WMM_AIFSN_CFG: Aifsn for each EDCA AC
209 * AIFSN0: AC_BE
210 * AIFSN1: AC_BK
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +0100211 * AIFSN2: AC_VI
212 * AIFSN3: AC_VO
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100213 */
214#define WMM_AIFSN_CFG 0x0214
215#define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
216#define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
217#define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
218#define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
219
220/*
221 * WMM_CWMIN_CSR: CWmin for each EDCA AC
222 * CWMIN0: AC_BE
223 * CWMIN1: AC_BK
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +0100224 * CWMIN2: AC_VI
225 * CWMIN3: AC_VO
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100226 */
227#define WMM_CWMIN_CFG 0x0218
228#define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
229#define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
230#define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
231#define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
232
233/*
234 * WMM_CWMAX_CSR: CWmax for each EDCA AC
235 * CWMAX0: AC_BE
236 * CWMAX1: AC_BK
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +0100237 * CWMAX2: AC_VI
238 * CWMAX3: AC_VO
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100239 */
240#define WMM_CWMAX_CFG 0x021c
241#define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
242#define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
243#define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
244#define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
245
246/*
247 * AC_TXOP0: AC_BK/AC_BE TXOP register
248 * AC0TXOP: AC_BK in unit of 32us
249 * AC1TXOP: AC_BE in unit of 32us
250 */
251#define WMM_TXOP0_CFG 0x0220
252#define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
253#define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
254
255/*
256 * AC_TXOP1: AC_VO/AC_VI TXOP register
257 * AC2TXOP: AC_VI in unit of 32us
258 * AC3TXOP: AC_VO in unit of 32us
259 */
260#define WMM_TXOP1_CFG 0x0224
261#define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
262#define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
263
264/*
265 * GPIO_CTRL_CFG:
266 */
267#define GPIO_CTRL_CFG 0x0228
268#define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
269#define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
270#define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
271#define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
272#define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
273#define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
274#define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
275#define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
276#define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
277
278/*
279 * MCU_CMD_CFG
280 */
281#define MCU_CMD_CFG 0x022c
282
283/*
284 * AC_BK register offsets
285 */
286#define TX_BASE_PTR0 0x0230
287#define TX_MAX_CNT0 0x0234
288#define TX_CTX_IDX0 0x0238
289#define TX_DTX_IDX0 0x023c
290
291/*
292 * AC_BE register offsets
293 */
294#define TX_BASE_PTR1 0x0240
295#define TX_MAX_CNT1 0x0244
296#define TX_CTX_IDX1 0x0248
297#define TX_DTX_IDX1 0x024c
298
299/*
300 * AC_VI register offsets
301 */
302#define TX_BASE_PTR2 0x0250
303#define TX_MAX_CNT2 0x0254
304#define TX_CTX_IDX2 0x0258
305#define TX_DTX_IDX2 0x025c
306
307/*
308 * AC_VO register offsets
309 */
310#define TX_BASE_PTR3 0x0260
311#define TX_MAX_CNT3 0x0264
312#define TX_CTX_IDX3 0x0268
313#define TX_DTX_IDX3 0x026c
314
315/*
316 * HCCA register offsets
317 */
318#define TX_BASE_PTR4 0x0270
319#define TX_MAX_CNT4 0x0274
320#define TX_CTX_IDX4 0x0278
321#define TX_DTX_IDX4 0x027c
322
323/*
324 * MGMT register offsets
325 */
326#define TX_BASE_PTR5 0x0280
327#define TX_MAX_CNT5 0x0284
328#define TX_CTX_IDX5 0x0288
329#define TX_DTX_IDX5 0x028c
330
331/*
332 * RX register offsets
333 */
334#define RX_BASE_PTR 0x0290
335#define RX_MAX_CNT 0x0294
336#define RX_CRX_IDX 0x0298
337#define RX_DRX_IDX 0x029c
338
339/*
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +0200340 * USB_DMA_CFG
341 * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
342 * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
343 * PHY_CLEAR: phy watch dog enable.
344 * TX_CLEAR: Clear USB DMA TX path.
345 * TXOP_HALT: Halt TXOP count down when TX buffer is full.
346 * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
347 * RX_BULK_EN: Enable USB DMA Rx.
348 * TX_BULK_EN: Enable USB DMA Tx.
349 * EP_OUT_VALID: OUT endpoint data valid.
350 * RX_BUSY: USB DMA RX FSM busy.
351 * TX_BUSY: USB DMA TX FSM busy.
352 */
353#define USB_DMA_CFG 0x02a0
354#define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
355#define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
356#define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
357#define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
358#define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
359#define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
360#define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
361#define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
362#define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
363#define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
364#define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
365
366/*
367 * US_CYC_CNT
368 */
369#define US_CYC_CNT 0x02a4
370#define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff)
371
372/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100373 * PBF_SYS_CTRL
374 * HOST_RAM_WRITE: enable Host program ram write selection
375 */
376#define PBF_SYS_CTRL 0x0400
377#define PBF_SYS_CTRL_READY FIELD32(0x00000080)
378#define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
379
380/*
381 * HOST-MCU shared memory
382 */
383#define HOST_CMD_CSR 0x0404
384#define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
385
386/*
387 * PBF registers
388 * Most are for debug. Driver doesn't touch PBF register.
389 */
390#define PBF_CFG 0x0408
391#define PBF_MAX_PCNT 0x040c
392#define PBF_CTRL 0x0410
393#define PBF_INT_STA 0x0414
394#define PBF_INT_ENA 0x0418
395
396/*
397 * BCN_OFFSET0:
398 */
399#define BCN_OFFSET0 0x042c
400#define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
401#define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
402#define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
403#define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
404
405/*
406 * BCN_OFFSET1:
407 */
408#define BCN_OFFSET1 0x0430
409#define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
410#define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
411#define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
412#define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
413
414/*
415 * PBF registers
416 * Most are for debug. Driver doesn't touch PBF register.
417 */
418#define TXRXQ_PCNT 0x0438
419#define PBF_DBG 0x043c
420
421/*
422 * RF registers
423 */
424#define RF_CSR_CFG 0x0500
425#define RF_CSR_CFG_DATA FIELD32(0x000000ff)
426#define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
427#define RF_CSR_CFG_WRITE FIELD32(0x00010000)
428#define RF_CSR_CFG_BUSY FIELD32(0x00020000)
429
430/*
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +0100431 * EFUSE_CSR: RT30x0 EEPROM
432 */
433#define EFUSE_CTRL 0x0580
434#define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
435#define EFUSE_CTRL_MODE FIELD32(0x000000c0)
436#define EFUSE_CTRL_KICK FIELD32(0x40000000)
437#define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
438
439/*
440 * EFUSE_DATA0
441 */
442#define EFUSE_DATA0 0x0590
443
444/*
445 * EFUSE_DATA1
446 */
447#define EFUSE_DATA1 0x0594
448
449/*
450 * EFUSE_DATA2
451 */
452#define EFUSE_DATA2 0x0598
453
454/*
455 * EFUSE_DATA3
456 */
457#define EFUSE_DATA3 0x059c
458
459/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +0200460 * LDO_CFG0
461 */
462#define LDO_CFG0 0x05d4
463#define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
464#define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
465#define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
466#define LDO_CFG0_BGSEL FIELD32(0x03000000)
467#define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
468#define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
469#define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
470
471/*
472 * GPIO_SWITCH
473 */
474#define GPIO_SWITCH 0x05dc
475#define GPIO_SWITCH_0 FIELD32(0x00000001)
476#define GPIO_SWITCH_1 FIELD32(0x00000002)
477#define GPIO_SWITCH_2 FIELD32(0x00000004)
478#define GPIO_SWITCH_3 FIELD32(0x00000008)
479#define GPIO_SWITCH_4 FIELD32(0x00000010)
480#define GPIO_SWITCH_5 FIELD32(0x00000020)
481#define GPIO_SWITCH_6 FIELD32(0x00000040)
482#define GPIO_SWITCH_7 FIELD32(0x00000080)
483
484/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100485 * MAC Control/Status Registers(CSR).
486 * Some values are set in TU, whereas 1 TU == 1024 us.
487 */
488
489/*
490 * MAC_CSR0: ASIC revision number.
491 * ASIC_REV: 0
492 * ASIC_VER: 2860 or 2870
493 */
494#define MAC_CSR0 0x1000
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +0100495#define MAC_CSR0_REVISION FIELD32(0x0000ffff)
496#define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100497
498/*
499 * MAC_SYS_CTRL:
500 */
501#define MAC_SYS_CTRL 0x1004
502#define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
503#define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
504#define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
505#define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
506#define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
507#define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
508#define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
509#define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
510
511/*
512 * MAC_ADDR_DW0: STA MAC register 0
513 */
514#define MAC_ADDR_DW0 0x1008
515#define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
516#define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
517#define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
518#define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
519
520/*
521 * MAC_ADDR_DW1: STA MAC register 1
522 * UNICAST_TO_ME_MASK:
523 * Used to mask off bits from byte 5 of the MAC address
524 * to determine the UNICAST_TO_ME bit for RX frames.
525 * The full mask is complemented by BSS_ID_MASK:
526 * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
527 */
528#define MAC_ADDR_DW1 0x100c
529#define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
530#define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
531#define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
532
533/*
534 * MAC_BSSID_DW0: BSSID register 0
535 */
536#define MAC_BSSID_DW0 0x1010
537#define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
538#define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
539#define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
540#define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
541
542/*
543 * MAC_BSSID_DW1: BSSID register 1
544 * BSS_ID_MASK:
545 * 0: 1-BSSID mode (BSS index = 0)
546 * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
547 * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
548 * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
549 * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
550 * BSSID. This will make sure that those bits will be ignored
551 * when determining the MY_BSS of RX frames.
552 */
553#define MAC_BSSID_DW1 0x1014
554#define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
555#define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
556#define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
557#define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
558
559/*
560 * MAX_LEN_CFG: Maximum frame length register.
561 * MAX_MPDU: rt2860b max 16k bytes
562 * MAX_PSDU: Maximum PSDU length
563 * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
564 */
565#define MAX_LEN_CFG 0x1018
566#define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
567#define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
568#define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
569#define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
570
571/*
572 * BBP_CSR_CFG: BBP serial control register
573 * VALUE: Register value to program into BBP
574 * REG_NUM: Selected BBP register
575 * READ_CONTROL: 0 write BBP, 1 read BBP
576 * BUSY: ASIC is busy executing BBP commands
577 * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
578 * BBP_RW_MODE: 0 serial, 1 paralell
579 */
580#define BBP_CSR_CFG 0x101c
581#define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
582#define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
583#define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
584#define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
585#define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
586#define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
587
588/*
589 * RF_CSR_CFG0: RF control register
590 * REGID_AND_VALUE: Register value to program into RF
591 * BITWIDTH: Selected RF register
592 * STANDBYMODE: 0 high when standby, 1 low when standby
593 * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
594 * BUSY: ASIC is busy executing RF commands
595 */
596#define RF_CSR_CFG0 0x1020
597#define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
598#define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
599#define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
600#define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
601#define RF_CSR_CFG0_SEL FIELD32(0x40000000)
602#define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
603
604/*
605 * RF_CSR_CFG1: RF control register
606 * REGID_AND_VALUE: Register value to program into RF
607 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
608 * 0: 3 system clock cycle (37.5usec)
609 * 1: 5 system clock cycle (62.5usec)
610 */
611#define RF_CSR_CFG1 0x1024
612#define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
613#define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
614
615/*
616 * RF_CSR_CFG2: RF control register
617 * VALUE: Register value to program into RF
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100618 */
619#define RF_CSR_CFG2 0x1028
620#define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
621
622/*
623 * LED_CFG: LED control
624 * color LED's:
625 * 0: off
626 * 1: blinking upon TX2
627 * 2: periodic slow blinking
628 * 3: always on
629 * LED polarity:
630 * 0: active low
631 * 1: active high
632 */
633#define LED_CFG 0x102c
634#define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
635#define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
636#define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
637#define LED_CFG_R_LED_MODE FIELD32(0x03000000)
638#define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
639#define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
640#define LED_CFG_LED_POLAR FIELD32(0x40000000)
641
642/*
Helmut Schaa47ee3eb2010-09-08 20:56:04 +0200643 * AMPDU_BA_WINSIZE: Force BlockAck window size
644 * FORCE_WINSIZE_ENABLE:
645 * 0: Disable forcing of BlockAck window size
646 * 1: Enable forcing of BlockAck window size, overwrites values BlockAck
647 * window size values in the TXWI
648 * FORCE_WINSIZE: BlockAck window size
649 */
650#define AMPDU_BA_WINSIZE 0x1040
651#define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020)
652#define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f)
653
654/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100655 * XIFS_TIME_CFG: MAC timing
656 * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
657 * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
658 * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
659 * when MAC doesn't reference BBP signal BBRXEND
660 * EIFS: unit 1us
661 * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
662 *
663 */
664#define XIFS_TIME_CFG 0x1100
665#define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
666#define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
667#define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
668#define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
669#define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
670
671/*
672 * BKOFF_SLOT_CFG:
673 */
674#define BKOFF_SLOT_CFG 0x1104
675#define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
676#define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
677
678/*
679 * NAV_TIME_CFG:
680 */
681#define NAV_TIME_CFG 0x1108
682#define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
683#define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
684#define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
685#define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
686
687/*
688 * CH_TIME_CFG: count as channel busy
689 */
690#define CH_TIME_CFG 0x110c
691
692/*
693 * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
694 */
695#define PBF_LIFE_TIMER 0x1110
696
697/*
698 * BCN_TIME_CFG:
699 * BEACON_INTERVAL: in unit of 1/16 TU
700 * TSF_TICKING: Enable TSF auto counting
701 * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
702 * BEACON_GEN: Enable beacon generator
703 */
704#define BCN_TIME_CFG 0x1114
705#define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
706#define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
707#define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
708#define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
709#define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
710#define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
711
712/*
713 * TBTT_SYNC_CFG:
Helmut Schaac4c18a92010-10-02 11:31:05 +0200714 * BCN_AIFSN: Beacon AIFSN after TBTT interrupt in slots
715 * BCN_CWMIN: Beacon CWMin after TBTT interrupt in slots
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100716 */
717#define TBTT_SYNC_CFG 0x1118
Helmut Schaac4c18a92010-10-02 11:31:05 +0200718#define TBTT_SYNC_CFG_TBTT_ADJUST FIELD32(0x000000ff)
719#define TBTT_SYNC_CFG_BCN_EXP_WIN FIELD32(0x0000ff00)
720#define TBTT_SYNC_CFG_BCN_AIFSN FIELD32(0x000f0000)
721#define TBTT_SYNC_CFG_BCN_CWMIN FIELD32(0x00f00000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100722
723/*
724 * TSF_TIMER_DW0: Local lsb TSF timer, read-only
725 */
726#define TSF_TIMER_DW0 0x111c
727#define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
728
729/*
730 * TSF_TIMER_DW1: Local msb TSF timer, read-only
731 */
732#define TSF_TIMER_DW1 0x1120
733#define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
734
735/*
736 * TBTT_TIMER: TImer remains till next TBTT, read-only
737 */
738#define TBTT_TIMER 0x1124
739
740/*
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200741 * INT_TIMER_CFG: timer configuration
742 * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU
743 * GP_TIMER: period of general purpose timer in units of 1/16 TU
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100744 */
745#define INT_TIMER_CFG 0x1128
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200746#define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff)
747#define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100748
749/*
750 * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
751 */
752#define INT_TIMER_EN 0x112c
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200753#define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001)
754#define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100755
756/*
Helmut Schaad4ce3a52010-10-02 11:30:42 +0200757 * CH_IDLE_STA: channel idle time (in us)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100758 */
759#define CH_IDLE_STA 0x1130
760
761/*
Helmut Schaad4ce3a52010-10-02 11:30:42 +0200762 * CH_BUSY_STA: channel busy time on primary channel (in us)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100763 */
764#define CH_BUSY_STA 0x1134
765
766/*
Helmut Schaad4ce3a52010-10-02 11:30:42 +0200767 * CH_BUSY_STA_SEC: channel busy time on secondary channel in HT40 mode (in us)
768 */
769#define CH_BUSY_STA_SEC 0x1138
770
771/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100772 * MAC_STATUS_CFG:
773 * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
774 * if 1 or higher one of the 2 registers is busy.
775 */
776#define MAC_STATUS_CFG 0x1200
777#define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
778
779/*
780 * PWR_PIN_CFG:
781 */
782#define PWR_PIN_CFG 0x1204
783
784/*
785 * AUTOWAKEUP_CFG: Manual power control / status register
786 * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
787 * AUTOWAKE: 0:sleep, 1:awake
788 */
789#define AUTOWAKEUP_CFG 0x1208
790#define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
791#define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
792#define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
793
794/*
795 * EDCA_AC0_CFG:
796 */
797#define EDCA_AC0_CFG 0x1300
798#define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
799#define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
800#define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
801#define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
802
803/*
804 * EDCA_AC1_CFG:
805 */
806#define EDCA_AC1_CFG 0x1304
807#define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
808#define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
809#define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
810#define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
811
812/*
813 * EDCA_AC2_CFG:
814 */
815#define EDCA_AC2_CFG 0x1308
816#define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
817#define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
818#define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
819#define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
820
821/*
822 * EDCA_AC3_CFG:
823 */
824#define EDCA_AC3_CFG 0x130c
825#define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
826#define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
827#define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
828#define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
829
830/*
831 * EDCA_TID_AC_MAP:
832 */
833#define EDCA_TID_AC_MAP 0x1310
834
835/*
Helmut Schaa5e846002010-07-11 12:23:09 +0200836 * TX_PWR_CFG:
837 */
838#define TX_PWR_CFG_RATE0 FIELD32(0x0000000f)
839#define TX_PWR_CFG_RATE1 FIELD32(0x000000f0)
840#define TX_PWR_CFG_RATE2 FIELD32(0x00000f00)
841#define TX_PWR_CFG_RATE3 FIELD32(0x0000f000)
842#define TX_PWR_CFG_RATE4 FIELD32(0x000f0000)
843#define TX_PWR_CFG_RATE5 FIELD32(0x00f00000)
844#define TX_PWR_CFG_RATE6 FIELD32(0x0f000000)
845#define TX_PWR_CFG_RATE7 FIELD32(0xf0000000)
846
847/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100848 * TX_PWR_CFG_0:
849 */
850#define TX_PWR_CFG_0 0x1314
851#define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
852#define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
853#define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
854#define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
855#define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
856#define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
857#define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
858#define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
859
860/*
861 * TX_PWR_CFG_1:
862 */
863#define TX_PWR_CFG_1 0x1318
864#define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
865#define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
866#define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
867#define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
868#define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
869#define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
870#define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
871#define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
872
873/*
874 * TX_PWR_CFG_2:
875 */
876#define TX_PWR_CFG_2 0x131c
877#define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
878#define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
879#define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
880#define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
881#define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
882#define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
883#define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
884#define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
885
886/*
887 * TX_PWR_CFG_3:
888 */
889#define TX_PWR_CFG_3 0x1320
890#define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
891#define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
892#define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
893#define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
894#define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
895#define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
896#define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
897#define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
898
899/*
900 * TX_PWR_CFG_4:
901 */
902#define TX_PWR_CFG_4 0x1324
903#define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
904#define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
905#define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
906#define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
907
908/*
909 * TX_PIN_CFG:
910 */
911#define TX_PIN_CFG 0x1328
912#define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
913#define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
914#define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
915#define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
916#define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
917#define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
918#define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
919#define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
920#define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
921#define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
922#define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
923#define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
924#define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
925#define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
926#define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
927#define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
928#define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
929#define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
930#define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
931#define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
932
933/*
934 * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
935 */
936#define TX_BAND_CFG 0x132c
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +0200937#define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100938#define TX_BAND_CFG_A FIELD32(0x00000002)
939#define TX_BAND_CFG_BG FIELD32(0x00000004)
940
941/*
942 * TX_SW_CFG0:
943 */
944#define TX_SW_CFG0 0x1330
945
946/*
947 * TX_SW_CFG1:
948 */
949#define TX_SW_CFG1 0x1334
950
951/*
952 * TX_SW_CFG2:
953 */
954#define TX_SW_CFG2 0x1338
955
956/*
957 * TXOP_THRES_CFG:
958 */
959#define TXOP_THRES_CFG 0x133c
960
961/*
962 * TXOP_CTRL_CFG:
Helmut Schaa961621a2010-11-04 20:36:59 +0100963 * TIMEOUT_TRUN_EN: Enable/Disable TXOP timeout truncation
964 * AC_TRUN_EN: Enable/Disable truncation for AC change
965 * TXRATEGRP_TRUN_EN: Enable/Disable truncation for TX rate group change
966 * USER_MODE_TRUN_EN: Enable/Disable truncation for user TXOP mode
967 * MIMO_PS_TRUN_EN: Enable/Disable truncation for MIMO PS RTS/CTS
968 * RESERVED_TRUN_EN: Reserved
969 * LSIG_TXOP_EN: Enable/Disable L-SIG TXOP protection
970 * EXT_CCA_EN: Enable/Disable extension channel CCA reference (Defer 40Mhz
971 * transmissions if extension CCA is clear).
972 * EXT_CCA_DLY: Extension CCA signal delay time (unit: us)
973 * EXT_CWMIN: CwMin for extension channel backoff
974 * 0: Disabled
975 *
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100976 */
977#define TXOP_CTRL_CFG 0x1340
Helmut Schaa961621a2010-11-04 20:36:59 +0100978#define TXOP_CTRL_CFG_TIMEOUT_TRUN_EN FIELD32(0x00000001)
979#define TXOP_CTRL_CFG_AC_TRUN_EN FIELD32(0x00000002)
980#define TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN FIELD32(0x00000004)
981#define TXOP_CTRL_CFG_USER_MODE_TRUN_EN FIELD32(0x00000008)
982#define TXOP_CTRL_CFG_MIMO_PS_TRUN_EN FIELD32(0x00000010)
983#define TXOP_CTRL_CFG_RESERVED_TRUN_EN FIELD32(0x00000020)
984#define TXOP_CTRL_CFG_LSIG_TXOP_EN FIELD32(0x00000040)
985#define TXOP_CTRL_CFG_EXT_CCA_EN FIELD32(0x00000080)
986#define TXOP_CTRL_CFG_EXT_CCA_DLY FIELD32(0x0000ff00)
987#define TXOP_CTRL_CFG_EXT_CWMIN FIELD32(0x000f0000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100988
989/*
990 * TX_RTS_CFG:
991 * RTS_THRES: unit:byte
992 * RTS_FBK_EN: enable rts rate fallback
993 */
994#define TX_RTS_CFG 0x1344
995#define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
996#define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
997#define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
998
999/*
1000 * TX_TIMEOUT_CFG:
1001 * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
1002 * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
1003 * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
1004 * it is recommended that:
1005 * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
1006 */
1007#define TX_TIMEOUT_CFG 0x1348
1008#define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
1009#define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
1010#define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
1011
1012/*
1013 * TX_RTY_CFG:
1014 * SHORT_RTY_LIMIT: short retry limit
1015 * LONG_RTY_LIMIT: long retry limit
1016 * LONG_RTY_THRE: Long retry threshoold
1017 * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
1018 * 0:expired by retry limit, 1: expired by mpdu life timer
1019 * AGG_RTY_MODE: Aggregate MPDU retry mode
1020 * 0:expired by retry limit, 1: expired by mpdu life timer
1021 * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
1022 */
1023#define TX_RTY_CFG 0x134c
1024#define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
1025#define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
1026#define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
1027#define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
1028#define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
1029#define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
1030
1031/*
1032 * TX_LINK_CFG:
1033 * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
1034 * MFB_ENABLE: TX apply remote MFB 1:enable
1035 * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
1036 * 0: not apply remote remote unsolicit (MFS=7)
1037 * TX_MRQ_EN: MCS request TX enable
1038 * TX_RDG_EN: RDG TX enable
1039 * TX_CF_ACK_EN: Piggyback CF-ACK enable
1040 * REMOTE_MFB: remote MCS feedback
1041 * REMOTE_MFS: remote MCS feedback sequence number
1042 */
1043#define TX_LINK_CFG 0x1350
1044#define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
1045#define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
1046#define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
1047#define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
1048#define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
1049#define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
1050#define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
1051#define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
1052
1053/*
1054 * HT_FBK_CFG0:
1055 */
1056#define HT_FBK_CFG0 0x1354
1057#define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
1058#define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
1059#define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
1060#define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
1061#define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
1062#define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
1063#define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
1064#define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
1065
1066/*
1067 * HT_FBK_CFG1:
1068 */
1069#define HT_FBK_CFG1 0x1358
1070#define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
1071#define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
1072#define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
1073#define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
1074#define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
1075#define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
1076#define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
1077#define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
1078
1079/*
1080 * LG_FBK_CFG0:
1081 */
1082#define LG_FBK_CFG0 0x135c
1083#define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
1084#define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
1085#define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
1086#define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
1087#define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
1088#define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
1089#define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
1090#define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
1091
1092/*
1093 * LG_FBK_CFG1:
1094 */
1095#define LG_FBK_CFG1 0x1360
1096#define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
1097#define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
1098#define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
1099#define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
1100
1101/*
1102 * CCK_PROT_CFG: CCK Protection
1103 * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
1104 * PROTECT_CTRL: Protection control frame type for CCK TX
1105 * 0:none, 1:RTS/CTS, 2:CTS-to-self
1106 * PROTECT_NAV: TXOP protection type for CCK TX
1107 * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
1108 * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
1109 * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
1110 * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
1111 * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
1112 * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
1113 * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
1114 * RTS_TH_EN: RTS threshold enable on CCK TX
1115 */
1116#define CCK_PROT_CFG 0x1364
1117#define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1118#define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1119#define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1120#define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1121#define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1122#define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1123#define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1124#define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1125#define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1126#define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1127
1128/*
1129 * OFDM_PROT_CFG: OFDM Protection
1130 */
1131#define OFDM_PROT_CFG 0x1368
1132#define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1133#define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1134#define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1135#define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1136#define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1137#define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1138#define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1139#define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1140#define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1141#define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1142
1143/*
1144 * MM20_PROT_CFG: MM20 Protection
1145 */
1146#define MM20_PROT_CFG 0x136c
1147#define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1148#define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1149#define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1150#define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1151#define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1152#define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1153#define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1154#define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1155#define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1156#define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1157
1158/*
1159 * MM40_PROT_CFG: MM40 Protection
1160 */
1161#define MM40_PROT_CFG 0x1370
1162#define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1163#define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1164#define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1165#define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1166#define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1167#define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1168#define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1169#define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1170#define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1171#define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1172
1173/*
1174 * GF20_PROT_CFG: GF20 Protection
1175 */
1176#define GF20_PROT_CFG 0x1374
1177#define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1178#define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1179#define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1180#define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1181#define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1182#define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1183#define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1184#define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1185#define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1186#define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1187
1188/*
1189 * GF40_PROT_CFG: GF40 Protection
1190 */
1191#define GF40_PROT_CFG 0x1378
1192#define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1193#define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1194#define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1195#define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1196#define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1197#define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1198#define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1199#define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1200#define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1201#define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1202
1203/*
1204 * EXP_CTS_TIME:
1205 */
1206#define EXP_CTS_TIME 0x137c
1207
1208/*
1209 * EXP_ACK_TIME:
1210 */
1211#define EXP_ACK_TIME 0x1380
1212
1213/*
1214 * RX_FILTER_CFG: RX configuration register.
1215 */
1216#define RX_FILTER_CFG 0x1400
1217#define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
1218#define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
1219#define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
1220#define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
1221#define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
1222#define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
1223#define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
1224#define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
1225#define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
1226#define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
1227#define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
1228#define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
1229#define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
1230#define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
1231#define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
1232#define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
1233#define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
1234
1235/*
1236 * AUTO_RSP_CFG:
1237 * AUTORESPONDER: 0: disable, 1: enable
1238 * BAC_ACK_POLICY: 0:long, 1:short preamble
1239 * CTS_40_MMODE: Response CTS 40MHz duplicate mode
1240 * CTS_40_MREF: Response CTS 40MHz duplicate mode
1241 * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
1242 * DUAL_CTS_EN: Power bit value in control frame
1243 * ACK_CTS_PSM_BIT:Power bit value in control frame
1244 */
1245#define AUTO_RSP_CFG 0x1404
1246#define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
1247#define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
1248#define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
1249#define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
1250#define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
1251#define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
1252#define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
1253
1254/*
1255 * LEGACY_BASIC_RATE:
1256 */
1257#define LEGACY_BASIC_RATE 0x1408
1258
1259/*
1260 * HT_BASIC_RATE:
1261 */
1262#define HT_BASIC_RATE 0x140c
1263
1264/*
1265 * HT_CTRL_CFG:
1266 */
1267#define HT_CTRL_CFG 0x1410
1268
1269/*
1270 * SIFS_COST_CFG:
1271 */
1272#define SIFS_COST_CFG 0x1414
1273
1274/*
1275 * RX_PARSER_CFG:
1276 * Set NAV for all received frames
1277 */
1278#define RX_PARSER_CFG 0x1418
1279
1280/*
1281 * TX_SEC_CNT0:
1282 */
1283#define TX_SEC_CNT0 0x1500
1284
1285/*
1286 * RX_SEC_CNT0:
1287 */
1288#define RX_SEC_CNT0 0x1504
1289
1290/*
1291 * CCMP_FC_MUTE:
1292 */
1293#define CCMP_FC_MUTE 0x1508
1294
1295/*
1296 * TXOP_HLDR_ADDR0:
1297 */
1298#define TXOP_HLDR_ADDR0 0x1600
1299
1300/*
1301 * TXOP_HLDR_ADDR1:
1302 */
1303#define TXOP_HLDR_ADDR1 0x1604
1304
1305/*
1306 * TXOP_HLDR_ET:
1307 */
1308#define TXOP_HLDR_ET 0x1608
1309
1310/*
1311 * QOS_CFPOLL_RA_DW0:
1312 */
1313#define QOS_CFPOLL_RA_DW0 0x160c
1314
1315/*
1316 * QOS_CFPOLL_RA_DW1:
1317 */
1318#define QOS_CFPOLL_RA_DW1 0x1610
1319
1320/*
1321 * QOS_CFPOLL_QC:
1322 */
1323#define QOS_CFPOLL_QC 0x1614
1324
1325/*
1326 * RX_STA_CNT0: RX PLCP error count & RX CRC error count
1327 */
1328#define RX_STA_CNT0 0x1700
1329#define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
1330#define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
1331
1332/*
1333 * RX_STA_CNT1: RX False CCA count & RX LONG frame count
1334 */
1335#define RX_STA_CNT1 0x1704
1336#define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
1337#define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
1338
1339/*
1340 * RX_STA_CNT2:
1341 */
1342#define RX_STA_CNT2 0x1708
1343#define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
1344#define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
1345
1346/*
1347 * TX_STA_CNT0: TX Beacon count
1348 */
1349#define TX_STA_CNT0 0x170c
1350#define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
1351#define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
1352
1353/*
1354 * TX_STA_CNT1: TX tx count
1355 */
1356#define TX_STA_CNT1 0x1710
1357#define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
1358#define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
1359
1360/*
1361 * TX_STA_CNT2: TX tx count
1362 */
1363#define TX_STA_CNT2 0x1714
1364#define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
1365#define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
1366
1367/*
Helmut Schaa0856d9c2010-08-06 20:48:27 +02001368 * TX_STA_FIFO: TX Result for specific PID status fifo register.
1369 *
1370 * This register is implemented as FIFO with 16 entries in the HW. Each
1371 * register read fetches the next tx result. If the FIFO is full because
1372 * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS)
1373 * triggered, the hw seems to simply drop further tx results.
1374 *
1375 * VALID: 1: this tx result is valid
1376 * 0: no valid tx result -> driver should stop reading
1377 * PID_TYPE: The PID latched from the PID field in the TXWI, can be used
1378 * to match a frame with its tx result (even though the PID is
1379 * only 4 bits wide).
Ivo van Doornbc8a9792010-10-02 11:32:43 +02001380 * PID_QUEUE: Part of PID_TYPE, this is the queue index number (0-3)
1381 * PID_ENTRY: Part of PID_TYPE, this is the queue entry index number (1-3)
1382 * This identification number is calculated by ((idx % 3) + 1).
Helmut Schaa0856d9c2010-08-06 20:48:27 +02001383 * TX_SUCCESS: Indicates tx success (1) or failure (0)
1384 * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0)
1385 * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0)
1386 * WCID: The wireless client ID.
1387 * MCS: The tx rate used during the last transmission of this frame, be it
1388 * successful or not.
1389 * PHYMODE: The phymode used for the transmission.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001390 */
1391#define TX_STA_FIFO 0x1718
1392#define TX_STA_FIFO_VALID FIELD32(0x00000001)
1393#define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
Ivo van Doornbc8a9792010-10-02 11:32:43 +02001394#define TX_STA_FIFO_PID_QUEUE FIELD32(0x00000006)
1395#define TX_STA_FIFO_PID_ENTRY FIELD32(0x00000018)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001396#define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
1397#define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
1398#define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
1399#define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
1400#define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
1401#define TX_STA_FIFO_MCS FIELD32(0x007f0000)
1402#define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
1403
1404/*
1405 * TX_AGG_CNT: Debug counter
1406 */
1407#define TX_AGG_CNT 0x171c
1408#define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
1409#define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
1410
1411/*
1412 * TX_AGG_CNT0:
1413 */
1414#define TX_AGG_CNT0 0x1720
1415#define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
1416#define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
1417
1418/*
1419 * TX_AGG_CNT1:
1420 */
1421#define TX_AGG_CNT1 0x1724
1422#define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
1423#define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
1424
1425/*
1426 * TX_AGG_CNT2:
1427 */
1428#define TX_AGG_CNT2 0x1728
1429#define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
1430#define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
1431
1432/*
1433 * TX_AGG_CNT3:
1434 */
1435#define TX_AGG_CNT3 0x172c
1436#define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
1437#define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
1438
1439/*
1440 * TX_AGG_CNT4:
1441 */
1442#define TX_AGG_CNT4 0x1730
1443#define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
1444#define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
1445
1446/*
1447 * TX_AGG_CNT5:
1448 */
1449#define TX_AGG_CNT5 0x1734
1450#define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
1451#define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
1452
1453/*
1454 * TX_AGG_CNT6:
1455 */
1456#define TX_AGG_CNT6 0x1738
1457#define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
1458#define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
1459
1460/*
1461 * TX_AGG_CNT7:
1462 */
1463#define TX_AGG_CNT7 0x173c
1464#define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
1465#define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
1466
1467/*
1468 * MPDU_DENSITY_CNT:
1469 * TX_ZERO_DEL: TX zero length delimiter count
1470 * RX_ZERO_DEL: RX zero length delimiter count
1471 */
1472#define MPDU_DENSITY_CNT 0x1740
1473#define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
1474#define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
1475
1476/*
1477 * Security key table memory.
Helmut Schaa2a0cfeb2010-10-02 11:26:17 +02001478 *
1479 * The pairwise key table shares some memory with the beacon frame
1480 * buffers 6 and 7. That basically means that when beacon 6 & 7
1481 * are used we should only use the reduced pairwise key table which
1482 * has a maximum of 222 entries.
1483 *
1484 * ---------------------------------------------
1485 * |0x4000 | Pairwise Key | Reduced Pairwise |
1486 * | | Table | Key Table |
1487 * | | Size: 256 * 32 | Size: 222 * 32 |
1488 * |0x5BC0 | |-------------------
1489 * | | | Beacon 6 |
1490 * |0x5DC0 | |-------------------
1491 * | | | Beacon 7 |
1492 * |0x5FC0 | |-------------------
1493 * |0x5FFF | |
1494 * --------------------------
1495 *
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001496 * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
1497 * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
1498 * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
1499 * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +01001500 * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
1501 * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001502 */
1503#define MAC_WCID_BASE 0x1800
1504#define PAIRWISE_KEY_TABLE_BASE 0x4000
1505#define MAC_IVEIV_TABLE_BASE 0x6000
1506#define MAC_WCID_ATTRIBUTE_BASE 0x6800
1507#define SHARED_KEY_TABLE_BASE 0x6c00
1508#define SHARED_KEY_MODE_BASE 0x7000
1509
1510#define MAC_WCID_ENTRY(__idx) \
1511 ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
1512#define PAIRWISE_KEY_ENTRY(__idx) \
1513 ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1514#define MAC_IVEIV_ENTRY(__idx) \
Gertjan van Wingerde79884362009-12-14 23:32:31 +01001515 ( MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)) )
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001516#define MAC_WCID_ATTR_ENTRY(__idx) \
1517 ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
1518#define SHARED_KEY_ENTRY(__idx) \
1519 ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1520#define SHARED_KEY_MODE_ENTRY(__idx) \
1521 ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
1522
1523struct mac_wcid_entry {
1524 u8 mac[6];
1525 u8 reserved[2];
Eric Dumazetba2d3582010-06-02 18:10:09 +00001526} __packed;
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001527
1528struct hw_key_entry {
1529 u8 key[16];
1530 u8 tx_mic[8];
1531 u8 rx_mic[8];
Eric Dumazetba2d3582010-06-02 18:10:09 +00001532} __packed;
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001533
1534struct mac_iveiv_entry {
1535 u8 iv[8];
Eric Dumazetba2d3582010-06-02 18:10:09 +00001536} __packed;
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001537
1538/*
1539 * MAC_WCID_ATTRIBUTE:
1540 */
1541#define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
1542#define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
1543#define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
1544#define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001545#define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400)
1546#define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800)
1547#define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000)
1548#define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001549
1550/*
1551 * SHARED_KEY_MODE:
1552 */
1553#define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
1554#define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
1555#define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
1556#define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
1557#define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
1558#define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
1559#define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
1560#define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
1561
1562/*
1563 * HOST-MCU communication
1564 */
1565
1566/*
1567 * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
1568 */
1569#define H2M_MAILBOX_CSR 0x7010
1570#define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
1571#define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
1572#define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
1573#define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
1574
1575/*
1576 * H2M_MAILBOX_CID:
1577 */
1578#define H2M_MAILBOX_CID 0x7014
1579#define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
1580#define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
1581#define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
1582#define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
1583
1584/*
1585 * H2M_MAILBOX_STATUS:
1586 */
1587#define H2M_MAILBOX_STATUS 0x701c
1588
1589/*
1590 * H2M_INT_SRC:
1591 */
1592#define H2M_INT_SRC 0x7024
1593
1594/*
1595 * H2M_BBP_AGENT:
1596 */
1597#define H2M_BBP_AGENT 0x7028
1598
1599/*
1600 * MCU_LEDCS: LED control for MCU Mailbox.
1601 */
1602#define MCU_LEDCS_LED_MODE FIELD8(0x1f)
1603#define MCU_LEDCS_POLARITY FIELD8(0x01)
1604
1605/*
1606 * HW_CS_CTS_BASE:
1607 * Carrier-sense CTS frame base address.
1608 * It's where mac stores carrier-sense frame for carrier-sense function.
1609 */
1610#define HW_CS_CTS_BASE 0x7700
1611
1612/*
1613 * HW_DFS_CTS_BASE:
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +01001614 * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001615 */
1616#define HW_DFS_CTS_BASE 0x7780
1617
1618/*
1619 * TXRX control registers - base address 0x3000
1620 */
1621
1622/*
1623 * TXRX_CSR1:
1624 * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
1625 */
1626#define TXRX_CSR1 0x77d0
1627
1628/*
1629 * HW_DEBUG_SETTING_BASE:
1630 * since NULL frame won't be that long (256 byte)
1631 * We steal 16 tail bytes to save debugging settings
1632 */
1633#define HW_DEBUG_SETTING_BASE 0x77f0
1634#define HW_DEBUG_SETTING_BASE2 0x7770
1635
1636/*
1637 * HW_BEACON_BASE
1638 * In order to support maximum 8 MBSS and its maximum length
1639 * is 512 bytes for each beacon
1640 * Three section discontinue memory segments will be used.
1641 * 1. The original region for BCN 0~3
1642 * 2. Extract memory from FCE table for BCN 4~5
1643 * 3. Extract memory from Pair-wise key table for BCN 6~7
1644 * It occupied those memory of wcid 238~253 for BCN 6
Helmut Schaa2a0cfeb2010-10-02 11:26:17 +02001645 * and wcid 222~237 for BCN 7 (see Security key table memory
1646 * for more info).
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001647 *
1648 * IMPORTANT NOTE: Not sure why legacy driver does this,
1649 * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
1650 */
1651#define HW_BEACON_BASE0 0x7800
1652#define HW_BEACON_BASE1 0x7a00
1653#define HW_BEACON_BASE2 0x7c00
1654#define HW_BEACON_BASE3 0x7e00
1655#define HW_BEACON_BASE4 0x7200
1656#define HW_BEACON_BASE5 0x7400
1657#define HW_BEACON_BASE6 0x5dc0
1658#define HW_BEACON_BASE7 0x5bc0
1659
1660#define HW_BEACON_OFFSET(__index) \
1661 ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
1662 (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
1663 (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
1664
1665/*
1666 * BBP registers.
1667 * The wordsize of the BBP is 8 bits.
1668 */
1669
1670/*
Helmut Schaa52b58fa2010-06-14 22:10:42 +02001671 * BBP 1: TX Antenna & Power
1672 * POWER: 0 - normal, 1 - drop tx power by 6dBm, 2 - drop tx power by 12dBm,
1673 * 3 - increase tx power by 6dBm
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001674 */
1675#define BBP1_TX_POWER FIELD8(0x07)
1676#define BBP1_TX_ANTENNA FIELD8(0x18)
1677
1678/*
1679 * BBP 3: RX Antenna
1680 */
1681#define BBP3_RX_ANTENNA FIELD8(0x18)
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001682#define BBP3_HT40_MINUS FIELD8(0x20)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001683
1684/*
1685 * BBP 4: Bandwidth
1686 */
1687#define BBP4_TX_BF FIELD8(0x01)
1688#define BBP4_BANDWIDTH FIELD8(0x18)
1689
1690/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001691 * BBP 138: Unknown
1692 */
1693#define BBP138_RX_ADC1 FIELD8(0x02)
1694#define BBP138_RX_ADC2 FIELD8(0x04)
1695#define BBP138_TX_DAC1 FIELD8(0x20)
1696#define BBP138_TX_DAC2 FIELD8(0x40)
1697
1698/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001699 * RFCSR registers
1700 * The wordsize of the RFCSR is 8 bits.
1701 */
1702
1703/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001704 * RFCSR 1:
1705 */
1706#define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
1707#define RFCSR1_RX0_PD FIELD8(0x04)
1708#define RFCSR1_TX0_PD FIELD8(0x08)
1709#define RFCSR1_RX1_PD FIELD8(0x10)
1710#define RFCSR1_TX1_PD FIELD8(0x20)
1711
1712/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001713 * RFCSR 6:
1714 */
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001715#define RFCSR6_R1 FIELD8(0x03)
1716#define RFCSR6_R2 FIELD8(0x40)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001717
1718/*
1719 * RFCSR 7:
1720 */
1721#define RFCSR7_RF_TUNING FIELD8(0x01)
1722
1723/*
1724 * RFCSR 12:
1725 */
1726#define RFCSR12_TX_POWER FIELD8(0x1f)
1727
1728/*
Helmut Schaa5a673962010-04-23 15:54:43 +02001729 * RFCSR 13:
1730 */
1731#define RFCSR13_TX_POWER FIELD8(0x1f)
1732
1733/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001734 * RFCSR 15:
1735 */
1736#define RFCSR15_TX_LO2_EN FIELD8(0x08)
1737
1738/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001739 * RFCSR 17:
1740 */
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001741#define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
1742#define RFCSR17_TX_LO1_EN FIELD8(0x08)
1743#define RFCSR17_R FIELD8(0x20)
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001744
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001745/*
1746 * RFCSR 20:
1747 */
1748#define RFCSR20_RX_LO1_EN FIELD8(0x08)
1749
1750/*
1751 * RFCSR 21:
1752 */
1753#define RFCSR21_RX_LO2_EN FIELD8(0x08)
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001754
1755/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001756 * RFCSR 22:
1757 */
1758#define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
1759
1760/*
1761 * RFCSR 23:
1762 */
1763#define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
1764
1765/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001766 * RFCSR 27:
1767 */
1768#define RFCSR27_R1 FIELD8(0x03)
1769#define RFCSR27_R2 FIELD8(0x04)
1770#define RFCSR27_R3 FIELD8(0x30)
1771#define RFCSR27_R4 FIELD8(0x40)
1772
1773/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001774 * RFCSR 30:
1775 */
1776#define RFCSR30_RF_CALIBRATION FIELD8(0x80)
1777
1778/*
1779 * RF registers
1780 */
1781
1782/*
1783 * RF 2
1784 */
1785#define RF2_ANTENNA_RX2 FIELD32(0x00000040)
1786#define RF2_ANTENNA_TX1 FIELD32(0x00004000)
1787#define RF2_ANTENNA_RX1 FIELD32(0x00020000)
1788
1789/*
1790 * RF 3
1791 */
1792#define RF3_TXPOWER_G FIELD32(0x00003e00)
1793#define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
1794#define RF3_TXPOWER_A FIELD32(0x00003c00)
1795
1796/*
1797 * RF 4
1798 */
1799#define RF4_TXPOWER_G FIELD32(0x000007c0)
1800#define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
1801#define RF4_TXPOWER_A FIELD32(0x00000780)
1802#define RF4_FREQ_OFFSET FIELD32(0x001f8000)
1803#define RF4_HT40 FIELD32(0x00200000)
1804
1805/*
1806 * EEPROM content.
1807 * The wordsize of the EEPROM is 16 bits.
1808 */
1809
1810/*
1811 * EEPROM Version
1812 */
1813#define EEPROM_VERSION 0x0001
1814#define EEPROM_VERSION_FAE FIELD16(0x00ff)
1815#define EEPROM_VERSION_VERSION FIELD16(0xff00)
1816
1817/*
1818 * HW MAC address.
1819 */
1820#define EEPROM_MAC_ADDR_0 0x0002
1821#define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
1822#define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
1823#define EEPROM_MAC_ADDR_1 0x0003
1824#define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
1825#define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
1826#define EEPROM_MAC_ADDR_2 0x0004
1827#define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
1828#define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
1829
1830/*
1831 * EEPROM ANTENNA config
1832 * RXPATH: 1: 1R, 2: 2R, 3: 3R
1833 * TXPATH: 1: 1T, 2: 2T
1834 */
1835#define EEPROM_ANTENNA 0x001a
1836#define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
1837#define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
1838#define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
1839
1840/*
1841 * EEPROM NIC config
1842 * CARDBUS_ACCEL: 0 - enable, 1 - disable
1843 */
1844#define EEPROM_NIC 0x001b
1845#define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
1846#define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
1847#define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
1848#define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
1849#define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
1850#define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
1851#define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
1852#define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
1853#define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
1854#define EEPROM_NIC_BW40M_A FIELD16(0x0200)
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001855#define EEPROM_NIC_ANT_DIVERSITY FIELD16(0x0800)
1856#define EEPROM_NIC_DAC_TEST FIELD16(0x8000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001857
1858/*
1859 * EEPROM frequency
1860 */
1861#define EEPROM_FREQ 0x001d
1862#define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
1863#define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
1864#define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
1865
1866/*
1867 * EEPROM LED
1868 * POLARITY_RDY_G: Polarity RDY_G setting.
1869 * POLARITY_RDY_A: Polarity RDY_A setting.
1870 * POLARITY_ACT: Polarity ACT setting.
1871 * POLARITY_GPIO_0: Polarity GPIO0 setting.
1872 * POLARITY_GPIO_1: Polarity GPIO1 setting.
1873 * POLARITY_GPIO_2: Polarity GPIO2 setting.
1874 * POLARITY_GPIO_3: Polarity GPIO3 setting.
1875 * POLARITY_GPIO_4: Polarity GPIO4 setting.
1876 * LED_MODE: Led mode.
1877 */
1878#define EEPROM_LED1 0x001e
1879#define EEPROM_LED2 0x001f
1880#define EEPROM_LED3 0x0020
1881#define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
1882#define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
1883#define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
1884#define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
1885#define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
1886#define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
1887#define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
1888#define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
1889#define EEPROM_LED_LED_MODE FIELD16(0x1f00)
1890
1891/*
1892 * EEPROM LNA
1893 */
1894#define EEPROM_LNA 0x0022
1895#define EEPROM_LNA_BG FIELD16(0x00ff)
1896#define EEPROM_LNA_A0 FIELD16(0xff00)
1897
1898/*
1899 * EEPROM RSSI BG offset
1900 */
1901#define EEPROM_RSSI_BG 0x0023
1902#define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
1903#define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
1904
1905/*
1906 * EEPROM RSSI BG2 offset
1907 */
1908#define EEPROM_RSSI_BG2 0x0024
1909#define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
1910#define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
1911
1912/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001913 * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
1914 */
1915#define EEPROM_TXMIXER_GAIN_BG 0x0024
1916#define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
1917
1918/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001919 * EEPROM RSSI A offset
1920 */
1921#define EEPROM_RSSI_A 0x0025
1922#define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
1923#define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
1924
1925/*
1926 * EEPROM RSSI A2 offset
1927 */
1928#define EEPROM_RSSI_A2 0x0026
1929#define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
1930#define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
1931
1932/*
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001933 * EEPROM Maximum TX power values
1934 */
1935#define EEPROM_MAX_TX_POWER 0x0027
1936#define EEPROM_MAX_TX_POWER_24GHZ FIELD16(0x00ff)
1937#define EEPROM_MAX_TX_POWER_5GHZ FIELD16(0xff00)
1938
1939/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001940 * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
1941 * This is delta in 40MHZ.
1942 * VALUE: Tx Power dalta value (MAX=4)
1943 * TYPE: 1: Plus the delta value, 0: minus the delta value
1944 * TXPOWER: Enable:
1945 */
1946#define EEPROM_TXPOWER_DELTA 0x0028
1947#define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
1948#define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
1949#define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
1950
1951/*
1952 * EEPROM TXPOWER 802.11BG
1953 */
1954#define EEPROM_TXPOWER_BG1 0x0029
1955#define EEPROM_TXPOWER_BG2 0x0030
1956#define EEPROM_TXPOWER_BG_SIZE 7
1957#define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
1958#define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
1959
1960/*
1961 * EEPROM TXPOWER 802.11A
1962 */
1963#define EEPROM_TXPOWER_A1 0x003c
1964#define EEPROM_TXPOWER_A2 0x0053
1965#define EEPROM_TXPOWER_A_SIZE 6
1966#define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
1967#define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
1968
1969/*
Helmut Schaa5e846002010-07-11 12:23:09 +02001970 * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001971 */
1972#define EEPROM_TXPOWER_BYRATE 0x006f
Helmut Schaa5e846002010-07-11 12:23:09 +02001973#define EEPROM_TXPOWER_BYRATE_SIZE 9
1974
1975#define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f)
1976#define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0)
1977#define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00)
1978#define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001979
1980/*
1981 * EEPROM BBP.
1982 */
1983#define EEPROM_BBP_START 0x0078
1984#define EEPROM_BBP_SIZE 16
1985#define EEPROM_BBP_VALUE FIELD16(0x00ff)
1986#define EEPROM_BBP_REG_ID FIELD16(0xff00)
1987
1988/*
1989 * MCU mailbox commands.
1990 */
1991#define MCU_SLEEP 0x30
1992#define MCU_WAKEUP 0x31
1993#define MCU_RADIO_OFF 0x35
1994#define MCU_CURRENT 0x36
1995#define MCU_LED 0x50
1996#define MCU_LED_STRENGTH 0x51
1997#define MCU_LED_1 0x52
1998#define MCU_LED_2 0x53
1999#define MCU_LED_3 0x54
2000#define MCU_RADAR 0x60
2001#define MCU_BOOT_SIGNAL 0x72
2002#define MCU_BBP_SIGNAL 0x80
2003#define MCU_POWER_SAVE 0x83
2004
2005/*
2006 * MCU mailbox tokens
2007 */
2008#define TOKEN_WAKUP 3
2009
2010/*
2011 * DMA descriptor defines.
2012 */
2013#define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
2014#define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
2015
2016/*
2017 * TX WI structure
2018 */
2019
2020/*
2021 * Word0
2022 * FRAG: 1 To inform TKIP engine this is a fragment.
2023 * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
2024 * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
Helmut Schaacb753b72010-10-02 11:29:59 +02002025 * BW: Channel bandwidth 0:20MHz, 1:40 MHz (for legacy rates this will
2026 * duplicate the frame to both channels).
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002027 * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
Helmut Schaa2035c0c2010-08-30 21:12:47 +02002028 * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will
Helmut Schaa74ee3802010-10-02 11:33:42 +02002029 * aggregate consecutive frames with the same RA and QoS TID. If
2030 * a frame A with the same RA and QoS TID but AMPDU=0 is queued
2031 * directly after a frame B with AMPDU=1, frame A might still
2032 * get aggregated into the AMPDU started by frame B. So, setting
2033 * AMPDU to 0 does _not_ necessarily mean the frame is sent as
2034 * MPDU, it can still end up in an AMPDU if the previous frame
2035 * was tagged as AMPDU.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002036 */
2037#define TXWI_W0_FRAG FIELD32(0x00000001)
2038#define TXWI_W0_MIMO_PS FIELD32(0x00000002)
2039#define TXWI_W0_CF_ACK FIELD32(0x00000004)
2040#define TXWI_W0_TS FIELD32(0x00000008)
2041#define TXWI_W0_AMPDU FIELD32(0x00000010)
2042#define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
2043#define TXWI_W0_TX_OP FIELD32(0x00000300)
2044#define TXWI_W0_MCS FIELD32(0x007f0000)
2045#define TXWI_W0_BW FIELD32(0x00800000)
2046#define TXWI_W0_SHORT_GI FIELD32(0x01000000)
2047#define TXWI_W0_STBC FIELD32(0x06000000)
2048#define TXWI_W0_IFS FIELD32(0x08000000)
2049#define TXWI_W0_PHYMODE FIELD32(0xc0000000)
2050
2051/*
2052 * Word1
Helmut Schaa0856d9c2010-08-06 20:48:27 +02002053 * ACK: 0: No Ack needed, 1: Ack needed
2054 * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number
2055 * BW_WIN_SIZE: BA windows size of the recipient
2056 * WIRELESS_CLI_ID: Client ID for WCID table access
2057 * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame
2058 * PACKETID: Will be latched into the TX_STA_FIFO register once the according
Helmut Schaa2035c0c2010-08-30 21:12:47 +02002059 * frame was processed. If multiple frames are aggregated together
2060 * (AMPDU==1) the reported tx status will always contain the packet
2061 * id of the first frame. 0: Don't report tx status for this frame.
Ivo van Doornbc8a9792010-10-02 11:32:43 +02002062 * PACKETID_QUEUE: Part of PACKETID, This is the queue index (0-3)
2063 * PACKETID_ENTRY: Part of PACKETID, THis is the queue entry index (1-3)
2064 * This identification number is calculated by ((idx % 3) + 1).
2065 * The (+1) is required to prevent PACKETID to become 0.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002066 */
2067#define TXWI_W1_ACK FIELD32(0x00000001)
2068#define TXWI_W1_NSEQ FIELD32(0x00000002)
2069#define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
2070#define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
2071#define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
2072#define TXWI_W1_PACKETID FIELD32(0xf0000000)
Ivo van Doornbc8a9792010-10-02 11:32:43 +02002073#define TXWI_W1_PACKETID_QUEUE FIELD32(0x30000000)
2074#define TXWI_W1_PACKETID_ENTRY FIELD32(0xc0000000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002075
2076/*
2077 * Word2
2078 */
2079#define TXWI_W2_IV FIELD32(0xffffffff)
2080
2081/*
2082 * Word3
2083 */
2084#define TXWI_W3_EIV FIELD32(0xffffffff)
2085
2086/*
2087 * RX WI structure
2088 */
2089
2090/*
2091 * Word0
2092 */
2093#define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
2094#define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
2095#define RXWI_W0_BSSID FIELD32(0x00001c00)
2096#define RXWI_W0_UDF FIELD32(0x0000e000)
2097#define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
2098#define RXWI_W0_TID FIELD32(0xf0000000)
2099
2100/*
2101 * Word1
2102 */
2103#define RXWI_W1_FRAG FIELD32(0x0000000f)
2104#define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
2105#define RXWI_W1_MCS FIELD32(0x007f0000)
2106#define RXWI_W1_BW FIELD32(0x00800000)
2107#define RXWI_W1_SHORT_GI FIELD32(0x01000000)
2108#define RXWI_W1_STBC FIELD32(0x06000000)
2109#define RXWI_W1_PHYMODE FIELD32(0xc0000000)
2110
2111/*
2112 * Word2
2113 */
2114#define RXWI_W2_RSSI0 FIELD32(0x000000ff)
2115#define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
2116#define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
2117
2118/*
2119 * Word3
2120 */
2121#define RXWI_W3_SNR0 FIELD32(0x000000ff)
2122#define RXWI_W3_SNR1 FIELD32(0x0000ff00)
2123
2124/*
2125 * Macros for converting txpower from EEPROM to mac80211 value
2126 * and from mac80211 value to register value.
2127 */
2128#define MIN_G_TXPOWER 0
2129#define MIN_A_TXPOWER -7
2130#define MAX_G_TXPOWER 31
2131#define MAX_A_TXPOWER 15
2132#define DEFAULT_TXPOWER 5
2133
2134#define TXPOWER_G_FROM_DEV(__txpower) \
2135 ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
2136
2137#define TXPOWER_G_TO_DEV(__txpower) \
2138 clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
2139
2140#define TXPOWER_A_FROM_DEV(__txpower) \
2141 ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
2142
2143#define TXPOWER_A_TO_DEV(__txpower) \
2144 clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
2145
2146#endif /* RT2800_H */