blob: c69f1fa38cc8174d927deb307d4a9021688dbb6d [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Eric Anholt673a3942008-07-30 12:06:12 -070034#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036
Eric Anholt28dfe522008-11-13 15:00:55 -080037#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
38
Eric Anholte47c68e2008-11-14 13:35:19 -080039static void i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj);
40static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080042static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
43 int write);
44static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
45 uint64_t offset,
46 uint64_t size);
47static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070048static int i915_gem_object_wait_rendering(struct drm_gem_object *obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -080049static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
50 unsigned alignment);
Jesse Barnesde151cf2008-11-12 10:03:55 -080051static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Chris Wilson07f73f62009-09-14 16:50:30 +010052static int i915_gem_evict_something(struct drm_device *dev, int min_size);
Chris Wilsonab5ee572009-09-20 19:25:47 +010053static int i915_gem_evict_from_inactive_list(struct drm_device *dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +100054static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
55 struct drm_i915_gem_pwrite *args,
56 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -070057
Chris Wilson31169712009-09-14 16:50:28 +010058static LIST_HEAD(shrink_list);
59static DEFINE_SPINLOCK(shrink_list_lock);
60
Jesse Barnes79e53942008-11-07 14:24:08 -080061int i915_gem_do_init(struct drm_device *dev, unsigned long start,
62 unsigned long end)
63{
64 drm_i915_private_t *dev_priv = dev->dev_private;
65
66 if (start >= end ||
67 (start & (PAGE_SIZE - 1)) != 0 ||
68 (end & (PAGE_SIZE - 1)) != 0) {
69 return -EINVAL;
70 }
71
72 drm_mm_init(&dev_priv->mm.gtt_space, start,
73 end - start);
74
75 dev->gtt_total = (uint32_t) (end - start);
76
77 return 0;
78}
Keith Packard6dbe2772008-10-14 21:41:13 -070079
Eric Anholt673a3942008-07-30 12:06:12 -070080int
81i915_gem_init_ioctl(struct drm_device *dev, void *data,
82 struct drm_file *file_priv)
83{
Eric Anholt673a3942008-07-30 12:06:12 -070084 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -080085 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -070086
87 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080088 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -070089 mutex_unlock(&dev->struct_mutex);
90
Jesse Barnes79e53942008-11-07 14:24:08 -080091 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -070092}
93
Eric Anholt5a125c32008-10-22 21:40:13 -070094int
95i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
96 struct drm_file *file_priv)
97{
Eric Anholt5a125c32008-10-22 21:40:13 -070098 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -070099
100 if (!(dev->driver->driver_features & DRIVER_GEM))
101 return -ENODEV;
102
103 args->aper_size = dev->gtt_total;
Keith Packard2678d9d2008-11-20 22:54:54 -0800104 args->aper_available_size = (args->aper_size -
105 atomic_read(&dev->pin_memory));
Eric Anholt5a125c32008-10-22 21:40:13 -0700106
107 return 0;
108}
109
Eric Anholt673a3942008-07-30 12:06:12 -0700110
111/**
112 * Creates a new mm object and returns a handle to it.
113 */
114int
115i915_gem_create_ioctl(struct drm_device *dev, void *data,
116 struct drm_file *file_priv)
117{
118 struct drm_i915_gem_create *args = data;
119 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300120 int ret;
121 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700122
123 args->size = roundup(args->size, PAGE_SIZE);
124
125 /* Allocate the new object */
126 obj = drm_gem_object_alloc(dev, args->size);
127 if (obj == NULL)
128 return -ENOMEM;
129
130 ret = drm_gem_handle_create(file_priv, obj, &handle);
131 mutex_lock(&dev->struct_mutex);
132 drm_gem_object_handle_unreference(obj);
133 mutex_unlock(&dev->struct_mutex);
134
135 if (ret)
136 return ret;
137
138 args->handle = handle;
139
140 return 0;
141}
142
Eric Anholt40123c12009-03-09 13:42:30 -0700143static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700144fast_shmem_read(struct page **pages,
145 loff_t page_base, int page_offset,
146 char __user *data,
147 int length)
148{
149 char __iomem *vaddr;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200150 int unwritten;
Eric Anholteb014592009-03-10 11:44:52 -0700151
152 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
153 if (vaddr == NULL)
154 return -ENOMEM;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200155 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Eric Anholteb014592009-03-10 11:44:52 -0700156 kunmap_atomic(vaddr, KM_USER0);
157
Florian Mickler2bc43b52009-04-06 22:55:41 +0200158 if (unwritten)
159 return -EFAULT;
160
161 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700162}
163
Eric Anholt280b7132009-03-12 16:56:27 -0700164static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
165{
166 drm_i915_private_t *dev_priv = obj->dev->dev_private;
167 struct drm_i915_gem_object *obj_priv = obj->driver_private;
168
169 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
170 obj_priv->tiling_mode != I915_TILING_NONE;
171}
172
Eric Anholteb014592009-03-10 11:44:52 -0700173static inline int
Eric Anholt40123c12009-03-09 13:42:30 -0700174slow_shmem_copy(struct page *dst_page,
175 int dst_offset,
176 struct page *src_page,
177 int src_offset,
178 int length)
179{
180 char *dst_vaddr, *src_vaddr;
181
182 dst_vaddr = kmap_atomic(dst_page, KM_USER0);
183 if (dst_vaddr == NULL)
184 return -ENOMEM;
185
186 src_vaddr = kmap_atomic(src_page, KM_USER1);
187 if (src_vaddr == NULL) {
188 kunmap_atomic(dst_vaddr, KM_USER0);
189 return -ENOMEM;
190 }
191
192 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
193
194 kunmap_atomic(src_vaddr, KM_USER1);
195 kunmap_atomic(dst_vaddr, KM_USER0);
196
197 return 0;
198}
199
Eric Anholt280b7132009-03-12 16:56:27 -0700200static inline int
201slow_shmem_bit17_copy(struct page *gpu_page,
202 int gpu_offset,
203 struct page *cpu_page,
204 int cpu_offset,
205 int length,
206 int is_read)
207{
208 char *gpu_vaddr, *cpu_vaddr;
209
210 /* Use the unswizzled path if this page isn't affected. */
211 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
212 if (is_read)
213 return slow_shmem_copy(cpu_page, cpu_offset,
214 gpu_page, gpu_offset, length);
215 else
216 return slow_shmem_copy(gpu_page, gpu_offset,
217 cpu_page, cpu_offset, length);
218 }
219
220 gpu_vaddr = kmap_atomic(gpu_page, KM_USER0);
221 if (gpu_vaddr == NULL)
222 return -ENOMEM;
223
224 cpu_vaddr = kmap_atomic(cpu_page, KM_USER1);
225 if (cpu_vaddr == NULL) {
226 kunmap_atomic(gpu_vaddr, KM_USER0);
227 return -ENOMEM;
228 }
229
230 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
231 * XORing with the other bits (A9 for Y, A9 and A10 for X)
232 */
233 while (length > 0) {
234 int cacheline_end = ALIGN(gpu_offset + 1, 64);
235 int this_length = min(cacheline_end - gpu_offset, length);
236 int swizzled_gpu_offset = gpu_offset ^ 64;
237
238 if (is_read) {
239 memcpy(cpu_vaddr + cpu_offset,
240 gpu_vaddr + swizzled_gpu_offset,
241 this_length);
242 } else {
243 memcpy(gpu_vaddr + swizzled_gpu_offset,
244 cpu_vaddr + cpu_offset,
245 this_length);
246 }
247 cpu_offset += this_length;
248 gpu_offset += this_length;
249 length -= this_length;
250 }
251
252 kunmap_atomic(cpu_vaddr, KM_USER1);
253 kunmap_atomic(gpu_vaddr, KM_USER0);
254
255 return 0;
256}
257
Eric Anholt673a3942008-07-30 12:06:12 -0700258/**
Eric Anholteb014592009-03-10 11:44:52 -0700259 * This is the fast shmem pread path, which attempts to copy_from_user directly
260 * from the backing pages of the object to the user's address space. On a
261 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
262 */
263static int
264i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
265 struct drm_i915_gem_pread *args,
266 struct drm_file *file_priv)
267{
268 struct drm_i915_gem_object *obj_priv = obj->driver_private;
269 ssize_t remain;
270 loff_t offset, page_base;
271 char __user *user_data;
272 int page_offset, page_length;
273 int ret;
274
275 user_data = (char __user *) (uintptr_t) args->data_ptr;
276 remain = args->size;
277
278 mutex_lock(&dev->struct_mutex);
279
280 ret = i915_gem_object_get_pages(obj);
281 if (ret != 0)
282 goto fail_unlock;
283
284 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
285 args->size);
286 if (ret != 0)
287 goto fail_put_pages;
288
289 obj_priv = obj->driver_private;
290 offset = args->offset;
291
292 while (remain > 0) {
293 /* Operation in this page
294 *
295 * page_base = page offset within aperture
296 * page_offset = offset within page
297 * page_length = bytes to copy for this page
298 */
299 page_base = (offset & ~(PAGE_SIZE-1));
300 page_offset = offset & (PAGE_SIZE-1);
301 page_length = remain;
302 if ((page_offset + remain) > PAGE_SIZE)
303 page_length = PAGE_SIZE - page_offset;
304
305 ret = fast_shmem_read(obj_priv->pages,
306 page_base, page_offset,
307 user_data, page_length);
308 if (ret)
309 goto fail_put_pages;
310
311 remain -= page_length;
312 user_data += page_length;
313 offset += page_length;
314 }
315
316fail_put_pages:
317 i915_gem_object_put_pages(obj);
318fail_unlock:
319 mutex_unlock(&dev->struct_mutex);
320
321 return ret;
322}
323
Chris Wilson07f73f62009-09-14 16:50:30 +0100324static inline gfp_t
325i915_gem_object_get_page_gfp_mask (struct drm_gem_object *obj)
326{
327 return mapping_gfp_mask(obj->filp->f_path.dentry->d_inode->i_mapping);
328}
329
330static inline void
331i915_gem_object_set_page_gfp_mask (struct drm_gem_object *obj, gfp_t gfp)
332{
333 mapping_set_gfp_mask(obj->filp->f_path.dentry->d_inode->i_mapping, gfp);
334}
335
336static int
337i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
338{
339 int ret;
340
341 ret = i915_gem_object_get_pages(obj);
342
343 /* If we've insufficient memory to map in the pages, attempt
344 * to make some space by throwing out some old buffers.
345 */
346 if (ret == -ENOMEM) {
347 struct drm_device *dev = obj->dev;
348 gfp_t gfp;
349
350 ret = i915_gem_evict_something(dev, obj->size);
351 if (ret)
352 return ret;
353
354 gfp = i915_gem_object_get_page_gfp_mask(obj);
355 i915_gem_object_set_page_gfp_mask(obj, gfp & ~__GFP_NORETRY);
356 ret = i915_gem_object_get_pages(obj);
357 i915_gem_object_set_page_gfp_mask (obj, gfp);
358 }
359
360 return ret;
361}
362
Eric Anholteb014592009-03-10 11:44:52 -0700363/**
364 * This is the fallback shmem pread path, which allocates temporary storage
365 * in kernel space to copy_to_user into outside of the struct_mutex, so we
366 * can copy out of the object's backing pages while holding the struct mutex
367 * and not take page faults.
368 */
369static int
370i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
371 struct drm_i915_gem_pread *args,
372 struct drm_file *file_priv)
373{
374 struct drm_i915_gem_object *obj_priv = obj->driver_private;
375 struct mm_struct *mm = current->mm;
376 struct page **user_pages;
377 ssize_t remain;
378 loff_t offset, pinned_pages, i;
379 loff_t first_data_page, last_data_page, num_pages;
380 int shmem_page_index, shmem_page_offset;
381 int data_page_index, data_page_offset;
382 int page_length;
383 int ret;
384 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700385 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700386
387 remain = args->size;
388
389 /* Pin the user pages containing the data. We can't fault while
390 * holding the struct mutex, yet we want to hold it while
391 * dereferencing the user data.
392 */
393 first_data_page = data_ptr / PAGE_SIZE;
394 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
395 num_pages = last_data_page - first_data_page + 1;
396
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700397 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700398 if (user_pages == NULL)
399 return -ENOMEM;
400
401 down_read(&mm->mmap_sem);
402 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700403 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700404 up_read(&mm->mmap_sem);
405 if (pinned_pages < num_pages) {
406 ret = -EFAULT;
407 goto fail_put_user_pages;
408 }
409
Eric Anholt280b7132009-03-12 16:56:27 -0700410 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
411
Eric Anholteb014592009-03-10 11:44:52 -0700412 mutex_lock(&dev->struct_mutex);
413
Chris Wilson07f73f62009-09-14 16:50:30 +0100414 ret = i915_gem_object_get_pages_or_evict(obj);
415 if (ret)
Eric Anholteb014592009-03-10 11:44:52 -0700416 goto fail_unlock;
417
418 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
419 args->size);
420 if (ret != 0)
421 goto fail_put_pages;
422
423 obj_priv = obj->driver_private;
424 offset = args->offset;
425
426 while (remain > 0) {
427 /* Operation in this page
428 *
429 * shmem_page_index = page number within shmem file
430 * shmem_page_offset = offset within page in shmem file
431 * data_page_index = page number in get_user_pages return
432 * data_page_offset = offset with data_page_index page.
433 * page_length = bytes to copy for this page
434 */
435 shmem_page_index = offset / PAGE_SIZE;
436 shmem_page_offset = offset & ~PAGE_MASK;
437 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
438 data_page_offset = data_ptr & ~PAGE_MASK;
439
440 page_length = remain;
441 if ((shmem_page_offset + page_length) > PAGE_SIZE)
442 page_length = PAGE_SIZE - shmem_page_offset;
443 if ((data_page_offset + page_length) > PAGE_SIZE)
444 page_length = PAGE_SIZE - data_page_offset;
445
Eric Anholt280b7132009-03-12 16:56:27 -0700446 if (do_bit17_swizzling) {
447 ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
448 shmem_page_offset,
449 user_pages[data_page_index],
450 data_page_offset,
451 page_length,
452 1);
453 } else {
454 ret = slow_shmem_copy(user_pages[data_page_index],
455 data_page_offset,
456 obj_priv->pages[shmem_page_index],
457 shmem_page_offset,
458 page_length);
459 }
Eric Anholteb014592009-03-10 11:44:52 -0700460 if (ret)
461 goto fail_put_pages;
462
463 remain -= page_length;
464 data_ptr += page_length;
465 offset += page_length;
466 }
467
468fail_put_pages:
469 i915_gem_object_put_pages(obj);
470fail_unlock:
471 mutex_unlock(&dev->struct_mutex);
472fail_put_user_pages:
473 for (i = 0; i < pinned_pages; i++) {
474 SetPageDirty(user_pages[i]);
475 page_cache_release(user_pages[i]);
476 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700477 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700478
479 return ret;
480}
481
Eric Anholt673a3942008-07-30 12:06:12 -0700482/**
483 * Reads data from the object referenced by handle.
484 *
485 * On error, the contents of *data are undefined.
486 */
487int
488i915_gem_pread_ioctl(struct drm_device *dev, void *data,
489 struct drm_file *file_priv)
490{
491 struct drm_i915_gem_pread *args = data;
492 struct drm_gem_object *obj;
493 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700494 int ret;
495
496 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
497 if (obj == NULL)
498 return -EBADF;
499 obj_priv = obj->driver_private;
500
501 /* Bounds check source.
502 *
503 * XXX: This could use review for overflow issues...
504 */
505 if (args->offset > obj->size || args->size > obj->size ||
506 args->offset + args->size > obj->size) {
507 drm_gem_object_unreference(obj);
508 return -EINVAL;
509 }
510
Eric Anholt280b7132009-03-12 16:56:27 -0700511 if (i915_gem_object_needs_bit17_swizzle(obj)) {
Eric Anholteb014592009-03-10 11:44:52 -0700512 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
Eric Anholt280b7132009-03-12 16:56:27 -0700513 } else {
514 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
515 if (ret != 0)
516 ret = i915_gem_shmem_pread_slow(dev, obj, args,
517 file_priv);
518 }
Eric Anholt673a3942008-07-30 12:06:12 -0700519
520 drm_gem_object_unreference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700521
Eric Anholteb014592009-03-10 11:44:52 -0700522 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700523}
524
Keith Packard0839ccb2008-10-30 19:38:48 -0700525/* This is the fast write path which cannot handle
526 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700527 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700528
Keith Packard0839ccb2008-10-30 19:38:48 -0700529static inline int
530fast_user_write(struct io_mapping *mapping,
531 loff_t page_base, int page_offset,
532 char __user *user_data,
533 int length)
534{
535 char *vaddr_atomic;
536 unsigned long unwritten;
537
538 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
539 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
540 user_data, length);
541 io_mapping_unmap_atomic(vaddr_atomic);
542 if (unwritten)
543 return -EFAULT;
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700544 return 0;
Keith Packard0839ccb2008-10-30 19:38:48 -0700545}
546
547/* Here's the write path which can sleep for
548 * page faults
549 */
550
551static inline int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700552slow_kernel_write(struct io_mapping *mapping,
553 loff_t gtt_base, int gtt_offset,
554 struct page *user_page, int user_offset,
555 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700556{
Eric Anholt3de09aa2009-03-09 09:42:23 -0700557 char *src_vaddr, *dst_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700558 unsigned long unwritten;
559
Eric Anholt3de09aa2009-03-09 09:42:23 -0700560 dst_vaddr = io_mapping_map_atomic_wc(mapping, gtt_base);
561 src_vaddr = kmap_atomic(user_page, KM_USER1);
562 unwritten = __copy_from_user_inatomic_nocache(dst_vaddr + gtt_offset,
563 src_vaddr + user_offset,
564 length);
565 kunmap_atomic(src_vaddr, KM_USER1);
566 io_mapping_unmap_atomic(dst_vaddr);
Keith Packard0839ccb2008-10-30 19:38:48 -0700567 if (unwritten)
568 return -EFAULT;
569 return 0;
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700570}
571
Eric Anholt40123c12009-03-09 13:42:30 -0700572static inline int
573fast_shmem_write(struct page **pages,
574 loff_t page_base, int page_offset,
575 char __user *data,
576 int length)
577{
578 char __iomem *vaddr;
Dave Airlied0088772009-03-28 20:29:48 -0400579 unsigned long unwritten;
Eric Anholt40123c12009-03-09 13:42:30 -0700580
581 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
582 if (vaddr == NULL)
583 return -ENOMEM;
Dave Airlied0088772009-03-28 20:29:48 -0400584 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Eric Anholt40123c12009-03-09 13:42:30 -0700585 kunmap_atomic(vaddr, KM_USER0);
586
Dave Airlied0088772009-03-28 20:29:48 -0400587 if (unwritten)
588 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700589 return 0;
590}
591
Eric Anholt3de09aa2009-03-09 09:42:23 -0700592/**
593 * This is the fast pwrite path, where we copy the data directly from the
594 * user into the GTT, uncached.
595 */
Eric Anholt673a3942008-07-30 12:06:12 -0700596static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700597i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
598 struct drm_i915_gem_pwrite *args,
599 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700600{
601 struct drm_i915_gem_object *obj_priv = obj->driver_private;
Keith Packard0839ccb2008-10-30 19:38:48 -0700602 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700603 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700604 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700605 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700606 int page_offset, page_length;
607 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700608
609 user_data = (char __user *) (uintptr_t) args->data_ptr;
610 remain = args->size;
611 if (!access_ok(VERIFY_READ, user_data, remain))
612 return -EFAULT;
613
614
615 mutex_lock(&dev->struct_mutex);
616 ret = i915_gem_object_pin(obj, 0);
617 if (ret) {
618 mutex_unlock(&dev->struct_mutex);
619 return ret;
620 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800621 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
Eric Anholt673a3942008-07-30 12:06:12 -0700622 if (ret)
623 goto fail;
624
625 obj_priv = obj->driver_private;
626 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700627
628 while (remain > 0) {
629 /* Operation in this page
630 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700631 * page_base = page offset within aperture
632 * page_offset = offset within page
633 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700634 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700635 page_base = (offset & ~(PAGE_SIZE-1));
636 page_offset = offset & (PAGE_SIZE-1);
637 page_length = remain;
638 if ((page_offset + remain) > PAGE_SIZE)
639 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700640
Keith Packard0839ccb2008-10-30 19:38:48 -0700641 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
642 page_offset, user_data, page_length);
Eric Anholt673a3942008-07-30 12:06:12 -0700643
Keith Packard0839ccb2008-10-30 19:38:48 -0700644 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700645 * source page isn't available. Return the error and we'll
646 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700647 */
Eric Anholt3de09aa2009-03-09 09:42:23 -0700648 if (ret)
649 goto fail;
Eric Anholt673a3942008-07-30 12:06:12 -0700650
Keith Packard0839ccb2008-10-30 19:38:48 -0700651 remain -= page_length;
652 user_data += page_length;
653 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700654 }
Eric Anholt673a3942008-07-30 12:06:12 -0700655
656fail:
657 i915_gem_object_unpin(obj);
658 mutex_unlock(&dev->struct_mutex);
659
660 return ret;
661}
662
Eric Anholt3de09aa2009-03-09 09:42:23 -0700663/**
664 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
665 * the memory and maps it using kmap_atomic for copying.
666 *
667 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
668 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
669 */
Eric Anholt3043c602008-10-02 12:24:47 -0700670static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700671i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
672 struct drm_i915_gem_pwrite *args,
673 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700674{
Eric Anholt3de09aa2009-03-09 09:42:23 -0700675 struct drm_i915_gem_object *obj_priv = obj->driver_private;
676 drm_i915_private_t *dev_priv = dev->dev_private;
677 ssize_t remain;
678 loff_t gtt_page_base, offset;
679 loff_t first_data_page, last_data_page, num_pages;
680 loff_t pinned_pages, i;
681 struct page **user_pages;
682 struct mm_struct *mm = current->mm;
683 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700684 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700685 uint64_t data_ptr = args->data_ptr;
686
687 remain = args->size;
688
689 /* Pin the user pages containing the data. We can't fault while
690 * holding the struct mutex, and all of the pwrite implementations
691 * want to hold it while dereferencing the user data.
692 */
693 first_data_page = data_ptr / PAGE_SIZE;
694 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
695 num_pages = last_data_page - first_data_page + 1;
696
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700697 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700698 if (user_pages == NULL)
699 return -ENOMEM;
700
701 down_read(&mm->mmap_sem);
702 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
703 num_pages, 0, 0, user_pages, NULL);
704 up_read(&mm->mmap_sem);
705 if (pinned_pages < num_pages) {
706 ret = -EFAULT;
707 goto out_unpin_pages;
708 }
709
710 mutex_lock(&dev->struct_mutex);
711 ret = i915_gem_object_pin(obj, 0);
712 if (ret)
713 goto out_unlock;
714
715 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
716 if (ret)
717 goto out_unpin_object;
718
719 obj_priv = obj->driver_private;
720 offset = obj_priv->gtt_offset + args->offset;
721
722 while (remain > 0) {
723 /* Operation in this page
724 *
725 * gtt_page_base = page offset within aperture
726 * gtt_page_offset = offset within page in aperture
727 * data_page_index = page number in get_user_pages return
728 * data_page_offset = offset with data_page_index page.
729 * page_length = bytes to copy for this page
730 */
731 gtt_page_base = offset & PAGE_MASK;
732 gtt_page_offset = offset & ~PAGE_MASK;
733 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
734 data_page_offset = data_ptr & ~PAGE_MASK;
735
736 page_length = remain;
737 if ((gtt_page_offset + page_length) > PAGE_SIZE)
738 page_length = PAGE_SIZE - gtt_page_offset;
739 if ((data_page_offset + page_length) > PAGE_SIZE)
740 page_length = PAGE_SIZE - data_page_offset;
741
742 ret = slow_kernel_write(dev_priv->mm.gtt_mapping,
743 gtt_page_base, gtt_page_offset,
744 user_pages[data_page_index],
745 data_page_offset,
746 page_length);
747
748 /* If we get a fault while copying data, then (presumably) our
749 * source page isn't available. Return the error and we'll
750 * retry in the slow path.
751 */
752 if (ret)
753 goto out_unpin_object;
754
755 remain -= page_length;
756 offset += page_length;
757 data_ptr += page_length;
758 }
759
760out_unpin_object:
761 i915_gem_object_unpin(obj);
762out_unlock:
763 mutex_unlock(&dev->struct_mutex);
764out_unpin_pages:
765 for (i = 0; i < pinned_pages; i++)
766 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700767 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700768
769 return ret;
770}
771
Eric Anholt40123c12009-03-09 13:42:30 -0700772/**
773 * This is the fast shmem pwrite path, which attempts to directly
774 * copy_from_user into the kmapped pages backing the object.
775 */
Eric Anholt673a3942008-07-30 12:06:12 -0700776static int
Eric Anholt40123c12009-03-09 13:42:30 -0700777i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
778 struct drm_i915_gem_pwrite *args,
779 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700780{
Eric Anholt40123c12009-03-09 13:42:30 -0700781 struct drm_i915_gem_object *obj_priv = obj->driver_private;
782 ssize_t remain;
783 loff_t offset, page_base;
784 char __user *user_data;
785 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700786 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700787
788 user_data = (char __user *) (uintptr_t) args->data_ptr;
789 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700790
791 mutex_lock(&dev->struct_mutex);
792
Eric Anholt40123c12009-03-09 13:42:30 -0700793 ret = i915_gem_object_get_pages(obj);
794 if (ret != 0)
795 goto fail_unlock;
796
Eric Anholte47c68e2008-11-14 13:35:19 -0800797 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Eric Anholt40123c12009-03-09 13:42:30 -0700798 if (ret != 0)
799 goto fail_put_pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700800
Eric Anholt40123c12009-03-09 13:42:30 -0700801 obj_priv = obj->driver_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700802 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700803 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700804
Eric Anholt40123c12009-03-09 13:42:30 -0700805 while (remain > 0) {
806 /* Operation in this page
807 *
808 * page_base = page offset within aperture
809 * page_offset = offset within page
810 * page_length = bytes to copy for this page
811 */
812 page_base = (offset & ~(PAGE_SIZE-1));
813 page_offset = offset & (PAGE_SIZE-1);
814 page_length = remain;
815 if ((page_offset + remain) > PAGE_SIZE)
816 page_length = PAGE_SIZE - page_offset;
817
818 ret = fast_shmem_write(obj_priv->pages,
819 page_base, page_offset,
820 user_data, page_length);
821 if (ret)
822 goto fail_put_pages;
823
824 remain -= page_length;
825 user_data += page_length;
826 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700827 }
828
Eric Anholt40123c12009-03-09 13:42:30 -0700829fail_put_pages:
830 i915_gem_object_put_pages(obj);
831fail_unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700832 mutex_unlock(&dev->struct_mutex);
833
Eric Anholt40123c12009-03-09 13:42:30 -0700834 return ret;
835}
836
837/**
838 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
839 * the memory and maps it using kmap_atomic for copying.
840 *
841 * This avoids taking mmap_sem for faulting on the user's address while the
842 * struct_mutex is held.
843 */
844static int
845i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
846 struct drm_i915_gem_pwrite *args,
847 struct drm_file *file_priv)
848{
849 struct drm_i915_gem_object *obj_priv = obj->driver_private;
850 struct mm_struct *mm = current->mm;
851 struct page **user_pages;
852 ssize_t remain;
853 loff_t offset, pinned_pages, i;
854 loff_t first_data_page, last_data_page, num_pages;
855 int shmem_page_index, shmem_page_offset;
856 int data_page_index, data_page_offset;
857 int page_length;
858 int ret;
859 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700860 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700861
862 remain = args->size;
863
864 /* Pin the user pages containing the data. We can't fault while
865 * holding the struct mutex, and all of the pwrite implementations
866 * want to hold it while dereferencing the user data.
867 */
868 first_data_page = data_ptr / PAGE_SIZE;
869 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
870 num_pages = last_data_page - first_data_page + 1;
871
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700872 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700873 if (user_pages == NULL)
874 return -ENOMEM;
875
876 down_read(&mm->mmap_sem);
877 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
878 num_pages, 0, 0, user_pages, NULL);
879 up_read(&mm->mmap_sem);
880 if (pinned_pages < num_pages) {
881 ret = -EFAULT;
882 goto fail_put_user_pages;
883 }
884
Eric Anholt280b7132009-03-12 16:56:27 -0700885 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
886
Eric Anholt40123c12009-03-09 13:42:30 -0700887 mutex_lock(&dev->struct_mutex);
888
Chris Wilson07f73f62009-09-14 16:50:30 +0100889 ret = i915_gem_object_get_pages_or_evict(obj);
890 if (ret)
Eric Anholt40123c12009-03-09 13:42:30 -0700891 goto fail_unlock;
892
893 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
894 if (ret != 0)
895 goto fail_put_pages;
896
897 obj_priv = obj->driver_private;
898 offset = args->offset;
899 obj_priv->dirty = 1;
900
901 while (remain > 0) {
902 /* Operation in this page
903 *
904 * shmem_page_index = page number within shmem file
905 * shmem_page_offset = offset within page in shmem file
906 * data_page_index = page number in get_user_pages return
907 * data_page_offset = offset with data_page_index page.
908 * page_length = bytes to copy for this page
909 */
910 shmem_page_index = offset / PAGE_SIZE;
911 shmem_page_offset = offset & ~PAGE_MASK;
912 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
913 data_page_offset = data_ptr & ~PAGE_MASK;
914
915 page_length = remain;
916 if ((shmem_page_offset + page_length) > PAGE_SIZE)
917 page_length = PAGE_SIZE - shmem_page_offset;
918 if ((data_page_offset + page_length) > PAGE_SIZE)
919 page_length = PAGE_SIZE - data_page_offset;
920
Eric Anholt280b7132009-03-12 16:56:27 -0700921 if (do_bit17_swizzling) {
922 ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
923 shmem_page_offset,
924 user_pages[data_page_index],
925 data_page_offset,
926 page_length,
927 0);
928 } else {
929 ret = slow_shmem_copy(obj_priv->pages[shmem_page_index],
930 shmem_page_offset,
931 user_pages[data_page_index],
932 data_page_offset,
933 page_length);
934 }
Eric Anholt40123c12009-03-09 13:42:30 -0700935 if (ret)
936 goto fail_put_pages;
937
938 remain -= page_length;
939 data_ptr += page_length;
940 offset += page_length;
941 }
942
943fail_put_pages:
944 i915_gem_object_put_pages(obj);
945fail_unlock:
946 mutex_unlock(&dev->struct_mutex);
947fail_put_user_pages:
948 for (i = 0; i < pinned_pages; i++)
949 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700950 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700951
952 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700953}
954
955/**
956 * Writes data to the object referenced by handle.
957 *
958 * On error, the contents of the buffer that were to be modified are undefined.
959 */
960int
961i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
962 struct drm_file *file_priv)
963{
964 struct drm_i915_gem_pwrite *args = data;
965 struct drm_gem_object *obj;
966 struct drm_i915_gem_object *obj_priv;
967 int ret = 0;
968
969 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
970 if (obj == NULL)
971 return -EBADF;
972 obj_priv = obj->driver_private;
973
974 /* Bounds check destination.
975 *
976 * XXX: This could use review for overflow issues...
977 */
978 if (args->offset > obj->size || args->size > obj->size ||
979 args->offset + args->size > obj->size) {
980 drm_gem_object_unreference(obj);
981 return -EINVAL;
982 }
983
984 /* We can only do the GTT pwrite on untiled buffers, as otherwise
985 * it would end up going through the fenced access, and we'll get
986 * different detiling behavior between reading and writing.
987 * pread/pwrite currently are reading and writing from the CPU
988 * perspective, requiring manual detiling by the client.
989 */
Dave Airlie71acb5e2008-12-30 20:31:46 +1000990 if (obj_priv->phys_obj)
991 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
992 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Eric Anholt3de09aa2009-03-09 09:42:23 -0700993 dev->gtt_total != 0) {
994 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
995 if (ret == -EFAULT) {
996 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
997 file_priv);
998 }
Eric Anholt280b7132009-03-12 16:56:27 -0700999 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
1000 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
Eric Anholt40123c12009-03-09 13:42:30 -07001001 } else {
1002 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
1003 if (ret == -EFAULT) {
1004 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
1005 file_priv);
1006 }
1007 }
Eric Anholt673a3942008-07-30 12:06:12 -07001008
1009#if WATCH_PWRITE
1010 if (ret)
1011 DRM_INFO("pwrite failed %d\n", ret);
1012#endif
1013
1014 drm_gem_object_unreference(obj);
1015
1016 return ret;
1017}
1018
1019/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001020 * Called when user space prepares to use an object with the CPU, either
1021 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001022 */
1023int
1024i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1025 struct drm_file *file_priv)
1026{
Eric Anholta09ba7f2009-08-29 12:49:51 -07001027 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001028 struct drm_i915_gem_set_domain *args = data;
1029 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -07001030 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001031 uint32_t read_domains = args->read_domains;
1032 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001033 int ret;
1034
1035 if (!(dev->driver->driver_features & DRIVER_GEM))
1036 return -ENODEV;
1037
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001038 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001039 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001040 return -EINVAL;
1041
Chris Wilson21d509e2009-06-06 09:46:02 +01001042 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001043 return -EINVAL;
1044
1045 /* Having something in the write domain implies it's in the read
1046 * domain, and only that read domain. Enforce that in the request.
1047 */
1048 if (write_domain != 0 && read_domains != write_domain)
1049 return -EINVAL;
1050
Eric Anholt673a3942008-07-30 12:06:12 -07001051 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1052 if (obj == NULL)
1053 return -EBADF;
Jesse Barnes652c3932009-08-17 13:31:43 -07001054 obj_priv = obj->driver_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001055
1056 mutex_lock(&dev->struct_mutex);
Jesse Barnes652c3932009-08-17 13:31:43 -07001057
1058 intel_mark_busy(dev, obj);
1059
Eric Anholt673a3942008-07-30 12:06:12 -07001060#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001061 DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001062 obj, obj->size, read_domains, write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07001063#endif
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001064 if (read_domains & I915_GEM_DOMAIN_GTT) {
1065 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001066
Eric Anholta09ba7f2009-08-29 12:49:51 -07001067 /* Update the LRU on the fence for the CPU access that's
1068 * about to occur.
1069 */
1070 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1071 list_move_tail(&obj_priv->fence_list,
1072 &dev_priv->mm.fence_list);
1073 }
1074
Eric Anholt02354392008-11-26 13:58:13 -08001075 /* Silently promote "you're not bound, there was nothing to do"
1076 * to success, since the client was just asking us to
1077 * make sure everything was done.
1078 */
1079 if (ret == -EINVAL)
1080 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001081 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001082 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001083 }
1084
Eric Anholt673a3942008-07-30 12:06:12 -07001085 drm_gem_object_unreference(obj);
1086 mutex_unlock(&dev->struct_mutex);
1087 return ret;
1088}
1089
1090/**
1091 * Called when user space has done writes to this buffer
1092 */
1093int
1094i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1095 struct drm_file *file_priv)
1096{
1097 struct drm_i915_gem_sw_finish *args = data;
1098 struct drm_gem_object *obj;
1099 struct drm_i915_gem_object *obj_priv;
1100 int ret = 0;
1101
1102 if (!(dev->driver->driver_features & DRIVER_GEM))
1103 return -ENODEV;
1104
1105 mutex_lock(&dev->struct_mutex);
1106 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1107 if (obj == NULL) {
1108 mutex_unlock(&dev->struct_mutex);
1109 return -EBADF;
1110 }
1111
1112#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001113 DRM_INFO("%s: sw_finish %d (%p %zd)\n",
Eric Anholt673a3942008-07-30 12:06:12 -07001114 __func__, args->handle, obj, obj->size);
1115#endif
1116 obj_priv = obj->driver_private;
1117
1118 /* Pinned buffers may be scanout, so flush the cache */
Eric Anholte47c68e2008-11-14 13:35:19 -08001119 if (obj_priv->pin_count)
1120 i915_gem_object_flush_cpu_write_domain(obj);
1121
Eric Anholt673a3942008-07-30 12:06:12 -07001122 drm_gem_object_unreference(obj);
1123 mutex_unlock(&dev->struct_mutex);
1124 return ret;
1125}
1126
1127/**
1128 * Maps the contents of an object, returning the address it is mapped
1129 * into.
1130 *
1131 * While the mapping holds a reference on the contents of the object, it doesn't
1132 * imply a ref on the object itself.
1133 */
1134int
1135i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1136 struct drm_file *file_priv)
1137{
1138 struct drm_i915_gem_mmap *args = data;
1139 struct drm_gem_object *obj;
1140 loff_t offset;
1141 unsigned long addr;
1142
1143 if (!(dev->driver->driver_features & DRIVER_GEM))
1144 return -ENODEV;
1145
1146 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1147 if (obj == NULL)
1148 return -EBADF;
1149
1150 offset = args->offset;
1151
1152 down_write(&current->mm->mmap_sem);
1153 addr = do_mmap(obj->filp, 0, args->size,
1154 PROT_READ | PROT_WRITE, MAP_SHARED,
1155 args->offset);
1156 up_write(&current->mm->mmap_sem);
1157 mutex_lock(&dev->struct_mutex);
1158 drm_gem_object_unreference(obj);
1159 mutex_unlock(&dev->struct_mutex);
1160 if (IS_ERR((void *)addr))
1161 return addr;
1162
1163 args->addr_ptr = (uint64_t) addr;
1164
1165 return 0;
1166}
1167
Jesse Barnesde151cf2008-11-12 10:03:55 -08001168/**
1169 * i915_gem_fault - fault a page into the GTT
1170 * vma: VMA in question
1171 * vmf: fault info
1172 *
1173 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1174 * from userspace. The fault handler takes care of binding the object to
1175 * the GTT (if needed), allocating and programming a fence register (again,
1176 * only if needed based on whether the old reg is still valid or the object
1177 * is tiled) and inserting a new PTE into the faulting process.
1178 *
1179 * Note that the faulting process may involve evicting existing objects
1180 * from the GTT and/or fence registers to make room. So performance may
1181 * suffer if the GTT working set is large or there are few fence registers
1182 * left.
1183 */
1184int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1185{
1186 struct drm_gem_object *obj = vma->vm_private_data;
1187 struct drm_device *dev = obj->dev;
1188 struct drm_i915_private *dev_priv = dev->dev_private;
1189 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1190 pgoff_t page_offset;
1191 unsigned long pfn;
1192 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001193 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001194
1195 /* We don't use vmf->pgoff since that has the fake offset */
1196 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1197 PAGE_SHIFT;
1198
1199 /* Now bind it into the GTT if needed */
1200 mutex_lock(&dev->struct_mutex);
1201 if (!obj_priv->gtt_space) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001202 ret = i915_gem_object_bind_to_gtt(obj, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001203 if (ret) {
1204 mutex_unlock(&dev->struct_mutex);
1205 return VM_FAULT_SIGBUS;
1206 }
Chris Wilson4960aac2009-09-14 16:50:25 +01001207 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001208
1209 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1210 if (ret) {
1211 mutex_unlock(&dev->struct_mutex);
1212 return VM_FAULT_SIGBUS;
1213 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001214 }
1215
1216 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001217 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001218 ret = i915_gem_object_get_fence_reg(obj);
Chris Wilson7d8d58b2009-02-04 14:15:10 +00001219 if (ret) {
1220 mutex_unlock(&dev->struct_mutex);
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001221 return VM_FAULT_SIGBUS;
Chris Wilson7d8d58b2009-02-04 14:15:10 +00001222 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001223 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001224
1225 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1226 page_offset;
1227
1228 /* Finally, remap it using the new GTT offset */
1229 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1230
1231 mutex_unlock(&dev->struct_mutex);
1232
1233 switch (ret) {
1234 case -ENOMEM:
1235 case -EAGAIN:
1236 return VM_FAULT_OOM;
1237 case -EFAULT:
Jesse Barnes959b8872009-03-20 14:16:33 -07001238 case -EINVAL:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001239 return VM_FAULT_SIGBUS;
1240 default:
1241 return VM_FAULT_NOPAGE;
1242 }
1243}
1244
1245/**
1246 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1247 * @obj: obj in question
1248 *
1249 * GEM memory mapping works by handing back to userspace a fake mmap offset
1250 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1251 * up the object based on the offset and sets up the various memory mapping
1252 * structures.
1253 *
1254 * This routine allocates and attaches a fake offset for @obj.
1255 */
1256static int
1257i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1258{
1259 struct drm_device *dev = obj->dev;
1260 struct drm_gem_mm *mm = dev->mm_private;
1261 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1262 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001263 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001264 int ret = 0;
1265
1266 /* Set the object up for mmap'ing */
1267 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001268 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001269 if (!list->map)
1270 return -ENOMEM;
1271
1272 map = list->map;
1273 map->type = _DRM_GEM;
1274 map->size = obj->size;
1275 map->handle = obj;
1276
1277 /* Get a DRM GEM mmap offset allocated... */
1278 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1279 obj->size / PAGE_SIZE, 0, 0);
1280 if (!list->file_offset_node) {
1281 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
1282 ret = -ENOMEM;
1283 goto out_free_list;
1284 }
1285
1286 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1287 obj->size / PAGE_SIZE, 0);
1288 if (!list->file_offset_node) {
1289 ret = -ENOMEM;
1290 goto out_free_list;
1291 }
1292
1293 list->hash.key = list->file_offset_node->start;
1294 if (drm_ht_insert_item(&mm->offset_hash, &list->hash)) {
1295 DRM_ERROR("failed to add to map hash\n");
1296 goto out_free_mm;
1297 }
1298
1299 /* By now we should be all set, any drm_mmap request on the offset
1300 * below will get to our mmap & fault handler */
1301 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1302
1303 return 0;
1304
1305out_free_mm:
1306 drm_mm_put_block(list->file_offset_node);
1307out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001308 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001309
1310 return ret;
1311}
1312
Chris Wilson901782b2009-07-10 08:18:50 +01001313/**
1314 * i915_gem_release_mmap - remove physical page mappings
1315 * @obj: obj in question
1316 *
1317 * Preserve the reservation of the mmaping with the DRM core code, but
1318 * relinquish ownership of the pages back to the system.
1319 *
1320 * It is vital that we remove the page mapping if we have mapped a tiled
1321 * object through the GTT and then lose the fence register due to
1322 * resource pressure. Similarly if the object has been moved out of the
1323 * aperture, than pages mapped into userspace must be revoked. Removing the
1324 * mapping will then trigger a page fault on the next user access, allowing
1325 * fixup by i915_gem_fault().
1326 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001327void
Chris Wilson901782b2009-07-10 08:18:50 +01001328i915_gem_release_mmap(struct drm_gem_object *obj)
1329{
1330 struct drm_device *dev = obj->dev;
1331 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1332
1333 if (dev->dev_mapping)
1334 unmap_mapping_range(dev->dev_mapping,
1335 obj_priv->mmap_offset, obj->size, 1);
1336}
1337
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001338static void
1339i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1340{
1341 struct drm_device *dev = obj->dev;
1342 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1343 struct drm_gem_mm *mm = dev->mm_private;
1344 struct drm_map_list *list;
1345
1346 list = &obj->map_list;
1347 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1348
1349 if (list->file_offset_node) {
1350 drm_mm_put_block(list->file_offset_node);
1351 list->file_offset_node = NULL;
1352 }
1353
1354 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001355 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001356 list->map = NULL;
1357 }
1358
1359 obj_priv->mmap_offset = 0;
1360}
1361
Jesse Barnesde151cf2008-11-12 10:03:55 -08001362/**
1363 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1364 * @obj: object to check
1365 *
1366 * Return the required GTT alignment for an object, taking into account
1367 * potential fence register mapping if needed.
1368 */
1369static uint32_t
1370i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1371{
1372 struct drm_device *dev = obj->dev;
1373 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1374 int start, i;
1375
1376 /*
1377 * Minimum alignment is 4k (GTT page size), but might be greater
1378 * if a fence register is needed for the object.
1379 */
1380 if (IS_I965G(dev) || obj_priv->tiling_mode == I915_TILING_NONE)
1381 return 4096;
1382
1383 /*
1384 * Previous chips need to be aligned to the size of the smallest
1385 * fence register that can contain the object.
1386 */
1387 if (IS_I9XX(dev))
1388 start = 1024*1024;
1389 else
1390 start = 512*1024;
1391
1392 for (i = start; i < obj->size; i <<= 1)
1393 ;
1394
1395 return i;
1396}
1397
1398/**
1399 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1400 * @dev: DRM device
1401 * @data: GTT mapping ioctl data
1402 * @file_priv: GEM object info
1403 *
1404 * Simply returns the fake offset to userspace so it can mmap it.
1405 * The mmap call will end up in drm_gem_mmap(), which will set things
1406 * up so we can get faults in the handler above.
1407 *
1408 * The fault handler will take care of binding the object into the GTT
1409 * (since it may have been evicted to make room for something), allocating
1410 * a fence register, and mapping the appropriate aperture address into
1411 * userspace.
1412 */
1413int
1414i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1415 struct drm_file *file_priv)
1416{
1417 struct drm_i915_gem_mmap_gtt *args = data;
1418 struct drm_i915_private *dev_priv = dev->dev_private;
1419 struct drm_gem_object *obj;
1420 struct drm_i915_gem_object *obj_priv;
1421 int ret;
1422
1423 if (!(dev->driver->driver_features & DRIVER_GEM))
1424 return -ENODEV;
1425
1426 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1427 if (obj == NULL)
1428 return -EBADF;
1429
1430 mutex_lock(&dev->struct_mutex);
1431
1432 obj_priv = obj->driver_private;
1433
1434 if (!obj_priv->mmap_offset) {
1435 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson13af1062009-02-11 14:26:31 +00001436 if (ret) {
1437 drm_gem_object_unreference(obj);
1438 mutex_unlock(&dev->struct_mutex);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001439 return ret;
Chris Wilson13af1062009-02-11 14:26:31 +00001440 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001441 }
1442
1443 args->offset = obj_priv->mmap_offset;
1444
Jesse Barnesde151cf2008-11-12 10:03:55 -08001445 /*
1446 * Pull it into the GTT so that we have a page list (makes the
1447 * initial fault faster and any subsequent flushing possible).
1448 */
1449 if (!obj_priv->agp_mem) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001450 ret = i915_gem_object_bind_to_gtt(obj, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001451 if (ret) {
1452 drm_gem_object_unreference(obj);
1453 mutex_unlock(&dev->struct_mutex);
1454 return ret;
1455 }
Jesse Barnes14b60392009-05-20 16:47:08 -04001456 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001457 }
1458
1459 drm_gem_object_unreference(obj);
1460 mutex_unlock(&dev->struct_mutex);
1461
1462 return 0;
1463}
1464
Ben Gamari6911a9b2009-04-02 11:24:54 -07001465void
Eric Anholt856fa192009-03-19 14:10:50 -07001466i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001467{
1468 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1469 int page_count = obj->size / PAGE_SIZE;
1470 int i;
1471
Eric Anholt856fa192009-03-19 14:10:50 -07001472 BUG_ON(obj_priv->pages_refcount == 0);
1473
1474 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001475 return;
1476
Eric Anholt280b7132009-03-12 16:56:27 -07001477 if (obj_priv->tiling_mode != I915_TILING_NONE)
1478 i915_gem_object_save_bit_17_swizzle(obj);
1479
Chris Wilson3ef94da2009-09-14 16:50:29 +01001480 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001481 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001482
1483 for (i = 0; i < page_count; i++) {
1484 if (obj_priv->pages[i] == NULL)
1485 break;
1486
1487 if (obj_priv->dirty)
1488 set_page_dirty(obj_priv->pages[i]);
1489
1490 if (obj_priv->madv == I915_MADV_WILLNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001491 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001492
1493 page_cache_release(obj_priv->pages[i]);
1494 }
Eric Anholt673a3942008-07-30 12:06:12 -07001495 obj_priv->dirty = 0;
1496
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001497 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001498 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001499}
1500
1501static void
Eric Anholtce44b0e2008-11-06 16:00:31 -08001502i915_gem_object_move_to_active(struct drm_gem_object *obj, uint32_t seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001503{
1504 struct drm_device *dev = obj->dev;
1505 drm_i915_private_t *dev_priv = dev->dev_private;
1506 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1507
1508 /* Add a reference if we're newly entering the active list. */
1509 if (!obj_priv->active) {
1510 drm_gem_object_reference(obj);
1511 obj_priv->active = 1;
1512 }
1513 /* Move from whatever list we were on to the tail of execution. */
Carl Worth5e118f42009-03-20 11:54:25 -07001514 spin_lock(&dev_priv->mm.active_list_lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001515 list_move_tail(&obj_priv->list,
1516 &dev_priv->mm.active_list);
Carl Worth5e118f42009-03-20 11:54:25 -07001517 spin_unlock(&dev_priv->mm.active_list_lock);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001518 obj_priv->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001519}
1520
Eric Anholtce44b0e2008-11-06 16:00:31 -08001521static void
1522i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1523{
1524 struct drm_device *dev = obj->dev;
1525 drm_i915_private_t *dev_priv = dev->dev_private;
1526 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1527
1528 BUG_ON(!obj_priv->active);
1529 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1530 obj_priv->last_rendering_seqno = 0;
1531}
Eric Anholt673a3942008-07-30 12:06:12 -07001532
Chris Wilson963b4832009-09-20 23:03:54 +01001533/* Immediately discard the backing storage */
1534static void
1535i915_gem_object_truncate(struct drm_gem_object *obj)
1536{
1537 struct inode *inode;
1538
1539 inode = obj->filp->f_path.dentry->d_inode;
1540 if (inode->i_op->truncate)
1541 inode->i_op->truncate (inode);
1542}
1543
1544static inline int
1545i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1546{
1547 return obj_priv->madv == I915_MADV_DONTNEED;
1548}
1549
Eric Anholt673a3942008-07-30 12:06:12 -07001550static void
1551i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1552{
1553 struct drm_device *dev = obj->dev;
1554 drm_i915_private_t *dev_priv = dev->dev_private;
1555 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1556
1557 i915_verify_inactive(dev, __FILE__, __LINE__);
1558 if (obj_priv->pin_count != 0)
1559 list_del_init(&obj_priv->list);
1560 else
1561 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1562
Eric Anholtce44b0e2008-11-06 16:00:31 -08001563 obj_priv->last_rendering_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001564 if (obj_priv->active) {
1565 obj_priv->active = 0;
1566 drm_gem_object_unreference(obj);
1567 }
1568 i915_verify_inactive(dev, __FILE__, __LINE__);
1569}
1570
1571/**
1572 * Creates a new sequence number, emitting a write of it to the status page
1573 * plus an interrupt, which will trigger i915_user_interrupt_handler.
1574 *
1575 * Must be called with struct_lock held.
1576 *
1577 * Returned sequence numbers are nonzero on success.
1578 */
1579static uint32_t
Eric Anholtb9624422009-06-03 07:27:35 +00001580i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
1581 uint32_t flush_domains)
Eric Anholt673a3942008-07-30 12:06:12 -07001582{
1583 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtb9624422009-06-03 07:27:35 +00001584 struct drm_i915_file_private *i915_file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001585 struct drm_i915_gem_request *request;
1586 uint32_t seqno;
1587 int was_empty;
1588 RING_LOCALS;
1589
Eric Anholtb9624422009-06-03 07:27:35 +00001590 if (file_priv != NULL)
1591 i915_file_priv = file_priv->driver_priv;
1592
Eric Anholt9a298b22009-03-24 12:23:04 -07001593 request = kzalloc(sizeof(*request), GFP_KERNEL);
Eric Anholt673a3942008-07-30 12:06:12 -07001594 if (request == NULL)
1595 return 0;
1596
1597 /* Grab the seqno we're going to make this request be, and bump the
1598 * next (skipping 0 so it can be the reserved no-seqno value).
1599 */
1600 seqno = dev_priv->mm.next_gem_seqno;
1601 dev_priv->mm.next_gem_seqno++;
1602 if (dev_priv->mm.next_gem_seqno == 0)
1603 dev_priv->mm.next_gem_seqno++;
1604
1605 BEGIN_LP_RING(4);
1606 OUT_RING(MI_STORE_DWORD_INDEX);
1607 OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1608 OUT_RING(seqno);
1609
1610 OUT_RING(MI_USER_INTERRUPT);
1611 ADVANCE_LP_RING();
1612
1613 DRM_DEBUG("%d\n", seqno);
1614
1615 request->seqno = seqno;
1616 request->emitted_jiffies = jiffies;
Eric Anholt673a3942008-07-30 12:06:12 -07001617 was_empty = list_empty(&dev_priv->mm.request_list);
1618 list_add_tail(&request->list, &dev_priv->mm.request_list);
Eric Anholtb9624422009-06-03 07:27:35 +00001619 if (i915_file_priv) {
1620 list_add_tail(&request->client_list,
1621 &i915_file_priv->mm.request_list);
1622 } else {
1623 INIT_LIST_HEAD(&request->client_list);
1624 }
Eric Anholt673a3942008-07-30 12:06:12 -07001625
Eric Anholtce44b0e2008-11-06 16:00:31 -08001626 /* Associate any objects on the flushing list matching the write
1627 * domain we're flushing with our flush.
1628 */
1629 if (flush_domains != 0) {
1630 struct drm_i915_gem_object *obj_priv, *next;
1631
1632 list_for_each_entry_safe(obj_priv, next,
1633 &dev_priv->mm.flushing_list, list) {
1634 struct drm_gem_object *obj = obj_priv->obj;
1635
1636 if ((obj->write_domain & flush_domains) ==
1637 obj->write_domain) {
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001638 uint32_t old_write_domain = obj->write_domain;
1639
Eric Anholtce44b0e2008-11-06 16:00:31 -08001640 obj->write_domain = 0;
1641 i915_gem_object_move_to_active(obj, seqno);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001642
1643 trace_i915_gem_object_change_domain(obj,
1644 obj->read_domains,
1645 old_write_domain);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001646 }
1647 }
1648
1649 }
1650
Ben Gamarif65d9422009-09-14 17:48:44 -04001651 if (!dev_priv->mm.suspended) {
1652 mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
1653 if (was_empty)
1654 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1655 }
Eric Anholt673a3942008-07-30 12:06:12 -07001656 return seqno;
1657}
1658
1659/**
1660 * Command execution barrier
1661 *
1662 * Ensures that all commands in the ring are finished
1663 * before signalling the CPU
1664 */
Eric Anholt3043c602008-10-02 12:24:47 -07001665static uint32_t
Eric Anholt673a3942008-07-30 12:06:12 -07001666i915_retire_commands(struct drm_device *dev)
1667{
1668 drm_i915_private_t *dev_priv = dev->dev_private;
1669 uint32_t cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
1670 uint32_t flush_domains = 0;
1671 RING_LOCALS;
1672
1673 /* The sampler always gets flushed on i965 (sigh) */
1674 if (IS_I965G(dev))
1675 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
1676 BEGIN_LP_RING(2);
1677 OUT_RING(cmd);
1678 OUT_RING(0); /* noop */
1679 ADVANCE_LP_RING();
1680 return flush_domains;
1681}
1682
1683/**
1684 * Moves buffers associated only with the given active seqno from the active
1685 * to inactive list, potentially freeing them.
1686 */
1687static void
1688i915_gem_retire_request(struct drm_device *dev,
1689 struct drm_i915_gem_request *request)
1690{
1691 drm_i915_private_t *dev_priv = dev->dev_private;
1692
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001693 trace_i915_gem_request_retire(dev, request->seqno);
1694
Eric Anholt673a3942008-07-30 12:06:12 -07001695 /* Move any buffers on the active list that are no longer referenced
1696 * by the ringbuffer to the flushing/inactive lists as appropriate.
1697 */
Carl Worth5e118f42009-03-20 11:54:25 -07001698 spin_lock(&dev_priv->mm.active_list_lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001699 while (!list_empty(&dev_priv->mm.active_list)) {
1700 struct drm_gem_object *obj;
1701 struct drm_i915_gem_object *obj_priv;
1702
1703 obj_priv = list_first_entry(&dev_priv->mm.active_list,
1704 struct drm_i915_gem_object,
1705 list);
1706 obj = obj_priv->obj;
1707
1708 /* If the seqno being retired doesn't match the oldest in the
1709 * list, then the oldest in the list must still be newer than
1710 * this seqno.
1711 */
1712 if (obj_priv->last_rendering_seqno != request->seqno)
Carl Worth5e118f42009-03-20 11:54:25 -07001713 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001714
Eric Anholt673a3942008-07-30 12:06:12 -07001715#if WATCH_LRU
1716 DRM_INFO("%s: retire %d moves to inactive list %p\n",
1717 __func__, request->seqno, obj);
1718#endif
1719
Eric Anholtce44b0e2008-11-06 16:00:31 -08001720 if (obj->write_domain != 0)
1721 i915_gem_object_move_to_flushing(obj);
Shaohua Li68c84342009-04-08 10:58:23 +08001722 else {
1723 /* Take a reference on the object so it won't be
1724 * freed while the spinlock is held. The list
1725 * protection for this spinlock is safe when breaking
1726 * the lock like this since the next thing we do
1727 * is just get the head of the list again.
1728 */
1729 drm_gem_object_reference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001730 i915_gem_object_move_to_inactive(obj);
Shaohua Li68c84342009-04-08 10:58:23 +08001731 spin_unlock(&dev_priv->mm.active_list_lock);
1732 drm_gem_object_unreference(obj);
1733 spin_lock(&dev_priv->mm.active_list_lock);
1734 }
Eric Anholt673a3942008-07-30 12:06:12 -07001735 }
Carl Worth5e118f42009-03-20 11:54:25 -07001736out:
1737 spin_unlock(&dev_priv->mm.active_list_lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001738}
1739
1740/**
1741 * Returns true if seq1 is later than seq2.
1742 */
Ben Gamari22be1722009-09-14 17:48:43 -04001743bool
Eric Anholt673a3942008-07-30 12:06:12 -07001744i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1745{
1746 return (int32_t)(seq1 - seq2) >= 0;
1747}
1748
1749uint32_t
1750i915_get_gem_seqno(struct drm_device *dev)
1751{
1752 drm_i915_private_t *dev_priv = dev->dev_private;
1753
1754 return READ_HWSP(dev_priv, I915_GEM_HWS_INDEX);
1755}
1756
1757/**
1758 * This function clears the request list as sequence numbers are passed.
1759 */
1760void
1761i915_gem_retire_requests(struct drm_device *dev)
1762{
1763 drm_i915_private_t *dev_priv = dev->dev_private;
1764 uint32_t seqno;
1765
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001766 if (!dev_priv->hw_status_page)
1767 return;
1768
Eric Anholt673a3942008-07-30 12:06:12 -07001769 seqno = i915_get_gem_seqno(dev);
1770
1771 while (!list_empty(&dev_priv->mm.request_list)) {
1772 struct drm_i915_gem_request *request;
1773 uint32_t retiring_seqno;
1774
1775 request = list_first_entry(&dev_priv->mm.request_list,
1776 struct drm_i915_gem_request,
1777 list);
1778 retiring_seqno = request->seqno;
1779
1780 if (i915_seqno_passed(seqno, retiring_seqno) ||
Ben Gamariba1234d2009-09-14 17:48:47 -04001781 atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001782 i915_gem_retire_request(dev, request);
1783
1784 list_del(&request->list);
Eric Anholtb9624422009-06-03 07:27:35 +00001785 list_del(&request->client_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07001786 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07001787 } else
1788 break;
1789 }
1790}
1791
1792void
1793i915_gem_retire_work_handler(struct work_struct *work)
1794{
1795 drm_i915_private_t *dev_priv;
1796 struct drm_device *dev;
1797
1798 dev_priv = container_of(work, drm_i915_private_t,
1799 mm.retire_work.work);
1800 dev = dev_priv->dev;
1801
1802 mutex_lock(&dev->struct_mutex);
1803 i915_gem_retire_requests(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07001804 if (!dev_priv->mm.suspended &&
1805 !list_empty(&dev_priv->mm.request_list))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001806 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07001807 mutex_unlock(&dev->struct_mutex);
1808}
1809
1810/**
1811 * Waits for a sequence number to be signaled, and cleans up the
1812 * request and object lists appropriately for that event.
1813 */
Eric Anholt3043c602008-10-02 12:24:47 -07001814static int
Eric Anholt673a3942008-07-30 12:06:12 -07001815i915_wait_request(struct drm_device *dev, uint32_t seqno)
1816{
1817 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001818 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001819 int ret = 0;
1820
1821 BUG_ON(seqno == 0);
1822
Ben Gamariba1234d2009-09-14 17:48:47 -04001823 if (atomic_read(&dev_priv->mm.wedged))
Ben Gamariffed1d02009-09-14 17:48:41 -04001824 return -EIO;
1825
Eric Anholt673a3942008-07-30 12:06:12 -07001826 if (!i915_seqno_passed(i915_get_gem_seqno(dev), seqno)) {
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001827 if (IS_IGDNG(dev))
1828 ier = I915_READ(DEIER) | I915_READ(GTIER);
1829 else
1830 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001831 if (!ier) {
1832 DRM_ERROR("something (likely vbetool) disabled "
1833 "interrupts, re-enabling\n");
1834 i915_driver_irq_preinstall(dev);
1835 i915_driver_irq_postinstall(dev);
1836 }
1837
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001838 trace_i915_gem_request_wait_begin(dev, seqno);
1839
Eric Anholt673a3942008-07-30 12:06:12 -07001840 dev_priv->mm.waiting_gem_seqno = seqno;
1841 i915_user_irq_get(dev);
1842 ret = wait_event_interruptible(dev_priv->irq_queue,
1843 i915_seqno_passed(i915_get_gem_seqno(dev),
1844 seqno) ||
Ben Gamariba1234d2009-09-14 17:48:47 -04001845 atomic_read(&dev_priv->mm.wedged));
Eric Anholt673a3942008-07-30 12:06:12 -07001846 i915_user_irq_put(dev);
1847 dev_priv->mm.waiting_gem_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001848
1849 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001850 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001851 if (atomic_read(&dev_priv->mm.wedged))
Eric Anholt673a3942008-07-30 12:06:12 -07001852 ret = -EIO;
1853
1854 if (ret && ret != -ERESTARTSYS)
1855 DRM_ERROR("%s returns %d (awaiting %d at %d)\n",
1856 __func__, ret, seqno, i915_get_gem_seqno(dev));
1857
1858 /* Directly dispatch request retiring. While we have the work queue
1859 * to handle this, the waiter on a request often wants an associated
1860 * buffer to have made it to the inactive list, and we would need
1861 * a separate wait queue to handle that.
1862 */
1863 if (ret == 0)
1864 i915_gem_retire_requests(dev);
1865
1866 return ret;
1867}
1868
1869static void
1870i915_gem_flush(struct drm_device *dev,
1871 uint32_t invalidate_domains,
1872 uint32_t flush_domains)
1873{
1874 drm_i915_private_t *dev_priv = dev->dev_private;
1875 uint32_t cmd;
1876 RING_LOCALS;
1877
1878#if WATCH_EXEC
1879 DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
1880 invalidate_domains, flush_domains);
1881#endif
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001882 trace_i915_gem_request_flush(dev, dev_priv->mm.next_gem_seqno,
1883 invalidate_domains, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001884
1885 if (flush_domains & I915_GEM_DOMAIN_CPU)
1886 drm_agp_chipset_flush(dev);
1887
Chris Wilson21d509e2009-06-06 09:46:02 +01001888 if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
Eric Anholt673a3942008-07-30 12:06:12 -07001889 /*
1890 * read/write caches:
1891 *
1892 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
1893 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
1894 * also flushed at 2d versus 3d pipeline switches.
1895 *
1896 * read-only caches:
1897 *
1898 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
1899 * MI_READ_FLUSH is set, and is always flushed on 965.
1900 *
1901 * I915_GEM_DOMAIN_COMMAND may not exist?
1902 *
1903 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
1904 * invalidated when MI_EXE_FLUSH is set.
1905 *
1906 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
1907 * invalidated with every MI_FLUSH.
1908 *
1909 * TLBs:
1910 *
1911 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
1912 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
1913 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
1914 * are flushed at any MI_FLUSH.
1915 */
1916
1917 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
1918 if ((invalidate_domains|flush_domains) &
1919 I915_GEM_DOMAIN_RENDER)
1920 cmd &= ~MI_NO_WRITE_FLUSH;
1921 if (!IS_I965G(dev)) {
1922 /*
1923 * On the 965, the sampler cache always gets flushed
1924 * and this bit is reserved.
1925 */
1926 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
1927 cmd |= MI_READ_FLUSH;
1928 }
1929 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
1930 cmd |= MI_EXE_FLUSH;
1931
1932#if WATCH_EXEC
1933 DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
1934#endif
1935 BEGIN_LP_RING(2);
1936 OUT_RING(cmd);
1937 OUT_RING(0); /* noop */
1938 ADVANCE_LP_RING();
1939 }
1940}
1941
1942/**
1943 * Ensures that all rendering to the object has completed and the object is
1944 * safe to unbind from the GTT or access from the CPU.
1945 */
1946static int
1947i915_gem_object_wait_rendering(struct drm_gem_object *obj)
1948{
1949 struct drm_device *dev = obj->dev;
1950 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1951 int ret;
1952
Eric Anholte47c68e2008-11-14 13:35:19 -08001953 /* This function only exists to support waiting for existing rendering,
1954 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07001955 */
Eric Anholte47c68e2008-11-14 13:35:19 -08001956 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001957
1958 /* If there is rendering queued on the buffer being evicted, wait for
1959 * it.
1960 */
1961 if (obj_priv->active) {
1962#if WATCH_BUF
1963 DRM_INFO("%s: object %p wait for seqno %08x\n",
1964 __func__, obj, obj_priv->last_rendering_seqno);
1965#endif
1966 ret = i915_wait_request(dev, obj_priv->last_rendering_seqno);
1967 if (ret != 0)
1968 return ret;
1969 }
1970
1971 return 0;
1972}
1973
1974/**
1975 * Unbinds an object from the GTT aperture.
1976 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08001977int
Eric Anholt673a3942008-07-30 12:06:12 -07001978i915_gem_object_unbind(struct drm_gem_object *obj)
1979{
1980 struct drm_device *dev = obj->dev;
1981 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1982 int ret = 0;
1983
1984#if WATCH_BUF
1985 DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
1986 DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
1987#endif
1988 if (obj_priv->gtt_space == NULL)
1989 return 0;
1990
1991 if (obj_priv->pin_count != 0) {
1992 DRM_ERROR("Attempting to unbind pinned buffer\n");
1993 return -EINVAL;
1994 }
1995
Eric Anholt5323fd02009-09-09 11:50:45 -07001996 /* blow away mappings if mapped through GTT */
1997 i915_gem_release_mmap(obj);
1998
1999 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
2000 i915_gem_clear_fence_reg(obj);
2001
Eric Anholt673a3942008-07-30 12:06:12 -07002002 /* Move the object to the CPU domain to ensure that
2003 * any possible CPU writes while it's not in the GTT
2004 * are flushed when we go to remap it. This will
2005 * also ensure that all pending GPU writes are finished
2006 * before we unbind.
2007 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002008 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07002009 if (ret) {
Eric Anholte47c68e2008-11-14 13:35:19 -08002010 if (ret != -ERESTARTSYS)
2011 DRM_ERROR("set_domain failed: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002012 return ret;
2013 }
2014
Eric Anholt5323fd02009-09-09 11:50:45 -07002015 BUG_ON(obj_priv->active);
2016
Eric Anholt673a3942008-07-30 12:06:12 -07002017 if (obj_priv->agp_mem != NULL) {
2018 drm_unbind_agp(obj_priv->agp_mem);
2019 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
2020 obj_priv->agp_mem = NULL;
2021 }
2022
Eric Anholt856fa192009-03-19 14:10:50 -07002023 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01002024 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07002025
2026 if (obj_priv->gtt_space) {
2027 atomic_dec(&dev->gtt_count);
2028 atomic_sub(obj->size, &dev->gtt_memory);
2029
2030 drm_mm_put_block(obj_priv->gtt_space);
2031 obj_priv->gtt_space = NULL;
2032 }
2033
2034 /* Remove ourselves from the LRU list if present. */
2035 if (!list_empty(&obj_priv->list))
2036 list_del_init(&obj_priv->list);
2037
Chris Wilson963b4832009-09-20 23:03:54 +01002038 if (i915_gem_object_is_purgeable(obj_priv))
2039 i915_gem_object_truncate(obj);
2040
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002041 trace_i915_gem_object_unbind(obj);
2042
Eric Anholt673a3942008-07-30 12:06:12 -07002043 return 0;
2044}
2045
Chris Wilson07f73f62009-09-14 16:50:30 +01002046static struct drm_gem_object *
2047i915_gem_find_inactive_object(struct drm_device *dev, int min_size)
2048{
2049 drm_i915_private_t *dev_priv = dev->dev_private;
2050 struct drm_i915_gem_object *obj_priv;
2051 struct drm_gem_object *best = NULL;
2052 struct drm_gem_object *first = NULL;
2053
2054 /* Try to find the smallest clean object */
2055 list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
2056 struct drm_gem_object *obj = obj_priv->obj;
2057 if (obj->size >= min_size) {
Chris Wilson963b4832009-09-20 23:03:54 +01002058 if ((!obj_priv->dirty ||
2059 i915_gem_object_is_purgeable(obj_priv)) &&
Chris Wilson07f73f62009-09-14 16:50:30 +01002060 (!best || obj->size < best->size)) {
2061 best = obj;
2062 if (best->size == min_size)
2063 return best;
2064 }
2065 if (!first)
2066 first = obj;
2067 }
2068 }
2069
2070 return best ? best : first;
2071}
2072
Eric Anholt673a3942008-07-30 12:06:12 -07002073static int
Chris Wilson07f73f62009-09-14 16:50:30 +01002074i915_gem_evict_everything(struct drm_device *dev)
2075{
2076 drm_i915_private_t *dev_priv = dev->dev_private;
2077 uint32_t seqno;
2078 int ret;
2079 bool lists_empty;
2080
2081 DRM_INFO("GTT full, evicting everything: "
2082 "%d objects [%d pinned], "
2083 "%d object bytes [%d pinned], "
2084 "%d/%d gtt bytes\n",
2085 atomic_read(&dev->object_count),
2086 atomic_read(&dev->pin_count),
2087 atomic_read(&dev->object_memory),
2088 atomic_read(&dev->pin_memory),
2089 atomic_read(&dev->gtt_memory),
2090 dev->gtt_total);
2091
2092 spin_lock(&dev_priv->mm.active_list_lock);
2093 lists_empty = (list_empty(&dev_priv->mm.inactive_list) &&
2094 list_empty(&dev_priv->mm.flushing_list) &&
2095 list_empty(&dev_priv->mm.active_list));
2096 spin_unlock(&dev_priv->mm.active_list_lock);
2097
2098 if (lists_empty) {
2099 DRM_ERROR("GTT full, but lists empty!\n");
2100 return -ENOSPC;
2101 }
2102
2103 /* Flush everything (on to the inactive lists) and evict */
2104 i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2105 seqno = i915_add_request(dev, NULL, I915_GEM_GPU_DOMAINS);
2106 if (seqno == 0)
2107 return -ENOMEM;
2108
2109 ret = i915_wait_request(dev, seqno);
2110 if (ret)
2111 return ret;
2112
Chris Wilsonab5ee572009-09-20 19:25:47 +01002113 ret = i915_gem_evict_from_inactive_list(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01002114 if (ret)
2115 return ret;
2116
2117 spin_lock(&dev_priv->mm.active_list_lock);
2118 lists_empty = (list_empty(&dev_priv->mm.inactive_list) &&
2119 list_empty(&dev_priv->mm.flushing_list) &&
2120 list_empty(&dev_priv->mm.active_list));
2121 spin_unlock(&dev_priv->mm.active_list_lock);
2122 BUG_ON(!lists_empty);
2123
2124 return 0;
2125}
2126
2127static int
2128i915_gem_evict_something(struct drm_device *dev, int min_size)
Eric Anholt673a3942008-07-30 12:06:12 -07002129{
2130 drm_i915_private_t *dev_priv = dev->dev_private;
2131 struct drm_gem_object *obj;
Chris Wilson07f73f62009-09-14 16:50:30 +01002132 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002133
2134 for (;;) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002135 i915_gem_retire_requests(dev);
2136
Eric Anholt673a3942008-07-30 12:06:12 -07002137 /* If there's an inactive buffer available now, grab it
2138 * and be done.
2139 */
Chris Wilson07f73f62009-09-14 16:50:30 +01002140 obj = i915_gem_find_inactive_object(dev, min_size);
2141 if (obj) {
2142 struct drm_i915_gem_object *obj_priv;
2143
Eric Anholt673a3942008-07-30 12:06:12 -07002144#if WATCH_LRU
2145 DRM_INFO("%s: evicting %p\n", __func__, obj);
2146#endif
Chris Wilson07f73f62009-09-14 16:50:30 +01002147 obj_priv = obj->driver_private;
2148 BUG_ON(obj_priv->pin_count != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002149 BUG_ON(obj_priv->active);
2150
2151 /* Wait on the rendering and unbind the buffer. */
Chris Wilson07f73f62009-09-14 16:50:30 +01002152 return i915_gem_object_unbind(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002153 }
2154
2155 /* If we didn't get anything, but the ring is still processing
Chris Wilson07f73f62009-09-14 16:50:30 +01002156 * things, wait for the next to finish and hopefully leave us
2157 * a buffer to evict.
Eric Anholt673a3942008-07-30 12:06:12 -07002158 */
2159 if (!list_empty(&dev_priv->mm.request_list)) {
2160 struct drm_i915_gem_request *request;
2161
2162 request = list_first_entry(&dev_priv->mm.request_list,
2163 struct drm_i915_gem_request,
2164 list);
2165
2166 ret = i915_wait_request(dev, request->seqno);
2167 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002168 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002169
Chris Wilson07f73f62009-09-14 16:50:30 +01002170 continue;
Eric Anholt673a3942008-07-30 12:06:12 -07002171 }
2172
2173 /* If we didn't have anything on the request list but there
2174 * are buffers awaiting a flush, emit one and try again.
2175 * When we wait on it, those buffers waiting for that flush
2176 * will get moved to inactive.
2177 */
2178 if (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002179 struct drm_i915_gem_object *obj_priv;
Chris Wilson07f73f62009-09-14 16:50:30 +01002180
Chris Wilson9a1e2582009-09-20 20:16:50 +01002181 /* Find an object that we can immediately reuse */
2182 list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
2183 obj = obj_priv->obj;
2184 if (obj->size >= min_size)
2185 break;
Eric Anholt673a3942008-07-30 12:06:12 -07002186
Chris Wilson9a1e2582009-09-20 20:16:50 +01002187 obj = NULL;
2188 }
Eric Anholt673a3942008-07-30 12:06:12 -07002189
Chris Wilson9a1e2582009-09-20 20:16:50 +01002190 if (obj != NULL) {
2191 uint32_t seqno;
Chris Wilson07f73f62009-09-14 16:50:30 +01002192
Chris Wilson9a1e2582009-09-20 20:16:50 +01002193 i915_gem_flush(dev,
2194 obj->write_domain,
2195 obj->write_domain);
2196 seqno = i915_add_request(dev, NULL, obj->write_domain);
2197 if (seqno == 0)
2198 return -ENOMEM;
2199
2200 ret = i915_wait_request(dev, seqno);
2201 if (ret)
2202 return ret;
2203
2204 continue;
2205 }
Eric Anholt673a3942008-07-30 12:06:12 -07002206 }
2207
Chris Wilson07f73f62009-09-14 16:50:30 +01002208 /* If we didn't do any of the above, there's no single buffer
2209 * large enough to swap out for the new one, so just evict
2210 * everything and start again. (This should be rare.)
Eric Anholt673a3942008-07-30 12:06:12 -07002211 */
Chris Wilson07f73f62009-09-14 16:50:30 +01002212 if (!list_empty (&dev_priv->mm.inactive_list)) {
2213 DRM_INFO("GTT full, evicting inactive buffers\n");
Chris Wilsonab5ee572009-09-20 19:25:47 +01002214 return i915_gem_evict_from_inactive_list(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01002215 } else
2216 return i915_gem_evict_everything(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002217 }
Keith Packardac94a962008-11-20 23:30:27 -08002218}
2219
Ben Gamari6911a9b2009-04-02 11:24:54 -07002220int
Eric Anholt856fa192009-03-19 14:10:50 -07002221i915_gem_object_get_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002222{
2223 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2224 int page_count, i;
2225 struct address_space *mapping;
2226 struct inode *inode;
2227 struct page *page;
2228 int ret;
2229
Eric Anholt856fa192009-03-19 14:10:50 -07002230 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002231 return 0;
2232
2233 /* Get the list of pages out of our struct file. They'll be pinned
2234 * at this point until we release them.
2235 */
2236 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002237 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002238 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002239 if (obj_priv->pages == NULL) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002240 DRM_ERROR("Failed to allocate page list\n");
Eric Anholt856fa192009-03-19 14:10:50 -07002241 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002242 return -ENOMEM;
2243 }
2244
2245 inode = obj->filp->f_path.dentry->d_inode;
2246 mapping = inode->i_mapping;
2247 for (i = 0; i < page_count; i++) {
2248 page = read_mapping_page(mapping, i, NULL);
2249 if (IS_ERR(page)) {
2250 ret = PTR_ERR(page);
Eric Anholt856fa192009-03-19 14:10:50 -07002251 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002252 return ret;
2253 }
Eric Anholt856fa192009-03-19 14:10:50 -07002254 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002255 }
Eric Anholt280b7132009-03-12 16:56:27 -07002256
2257 if (obj_priv->tiling_mode != I915_TILING_NONE)
2258 i915_gem_object_do_bit_17_swizzle(obj);
2259
Eric Anholt673a3942008-07-30 12:06:12 -07002260 return 0;
2261}
2262
Jesse Barnesde151cf2008-11-12 10:03:55 -08002263static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2264{
2265 struct drm_gem_object *obj = reg->obj;
2266 struct drm_device *dev = obj->dev;
2267 drm_i915_private_t *dev_priv = dev->dev_private;
2268 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2269 int regnum = obj_priv->fence_reg;
2270 uint64_t val;
2271
2272 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2273 0xfffff000) << 32;
2274 val |= obj_priv->gtt_offset & 0xfffff000;
2275 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2276 if (obj_priv->tiling_mode == I915_TILING_Y)
2277 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2278 val |= I965_FENCE_REG_VALID;
2279
2280 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2281}
2282
2283static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2284{
2285 struct drm_gem_object *obj = reg->obj;
2286 struct drm_device *dev = obj->dev;
2287 drm_i915_private_t *dev_priv = dev->dev_private;
2288 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2289 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002290 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002291 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002292 uint32_t pitch_val;
2293
2294 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2295 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002296 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002297 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002298 return;
2299 }
2300
Jesse Barnes0f973f22009-01-26 17:10:45 -08002301 if (obj_priv->tiling_mode == I915_TILING_Y &&
2302 HAS_128_BYTE_Y_TILING(dev))
2303 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002304 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002305 tile_width = 512;
2306
2307 /* Note: pitch better be a power of two tile widths */
2308 pitch_val = obj_priv->stride / tile_width;
2309 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002310
2311 val = obj_priv->gtt_offset;
2312 if (obj_priv->tiling_mode == I915_TILING_Y)
2313 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2314 val |= I915_FENCE_SIZE_BITS(obj->size);
2315 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2316 val |= I830_FENCE_REG_VALID;
2317
Eric Anholtdc529a42009-03-10 22:34:49 -07002318 if (regnum < 8)
2319 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2320 else
2321 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2322 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002323}
2324
2325static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2326{
2327 struct drm_gem_object *obj = reg->obj;
2328 struct drm_device *dev = obj->dev;
2329 drm_i915_private_t *dev_priv = dev->dev_private;
2330 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2331 int regnum = obj_priv->fence_reg;
2332 uint32_t val;
2333 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002334 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002335
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002336 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002337 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002338 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002339 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002340 return;
2341 }
2342
Eric Anholte76a16d2009-05-26 17:44:56 -07002343 pitch_val = obj_priv->stride / 128;
2344 pitch_val = ffs(pitch_val) - 1;
2345 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2346
Jesse Barnesde151cf2008-11-12 10:03:55 -08002347 val = obj_priv->gtt_offset;
2348 if (obj_priv->tiling_mode == I915_TILING_Y)
2349 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002350 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2351 WARN_ON(fence_size_bits & ~0x00000f00);
2352 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002353 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2354 val |= I830_FENCE_REG_VALID;
2355
2356 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002357}
2358
2359/**
2360 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2361 * @obj: object to map through a fence reg
2362 *
2363 * When mapping objects through the GTT, userspace wants to be able to write
2364 * to them without having to worry about swizzling if the object is tiled.
2365 *
2366 * This function walks the fence regs looking for a free one for @obj,
2367 * stealing one if it can't find any.
2368 *
2369 * It then sets up the reg based on the object's properties: address, pitch
2370 * and tiling format.
2371 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002372int
2373i915_gem_object_get_fence_reg(struct drm_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002374{
2375 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002376 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002377 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2378 struct drm_i915_fence_reg *reg = NULL;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002379 struct drm_i915_gem_object *old_obj_priv = NULL;
2380 int i, ret, avail;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002381
Eric Anholta09ba7f2009-08-29 12:49:51 -07002382 /* Just update our place in the LRU if our fence is getting used. */
2383 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
2384 list_move_tail(&obj_priv->fence_list, &dev_priv->mm.fence_list);
2385 return 0;
2386 }
2387
Jesse Barnesde151cf2008-11-12 10:03:55 -08002388 switch (obj_priv->tiling_mode) {
2389 case I915_TILING_NONE:
2390 WARN(1, "allocating a fence for non-tiled object?\n");
2391 break;
2392 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002393 if (!obj_priv->stride)
2394 return -EINVAL;
2395 WARN((obj_priv->stride & (512 - 1)),
2396 "object 0x%08x is X tiled but has non-512B pitch\n",
2397 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002398 break;
2399 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002400 if (!obj_priv->stride)
2401 return -EINVAL;
2402 WARN((obj_priv->stride & (128 - 1)),
2403 "object 0x%08x is Y tiled but has non-128B pitch\n",
2404 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002405 break;
2406 }
2407
2408 /* First try to find a free reg */
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002409 avail = 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002410 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2411 reg = &dev_priv->fence_regs[i];
2412 if (!reg->obj)
2413 break;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002414
2415 old_obj_priv = reg->obj->driver_private;
2416 if (!old_obj_priv->pin_count)
2417 avail++;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002418 }
2419
2420 /* None available, try to steal one or wait for a user to finish */
2421 if (i == dev_priv->num_fence_regs) {
Eric Anholta09ba7f2009-08-29 12:49:51 -07002422 struct drm_gem_object *old_obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002423
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002424 if (avail == 0)
Chris Wilson2939e1f2009-06-06 09:46:03 +01002425 return -ENOSPC;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002426
Eric Anholta09ba7f2009-08-29 12:49:51 -07002427 list_for_each_entry(old_obj_priv, &dev_priv->mm.fence_list,
2428 fence_list) {
2429 old_obj = old_obj_priv->obj;
Chris Wilsond7619c42009-02-11 14:26:47 +00002430
2431 if (old_obj_priv->pin_count)
2432 continue;
2433
Eric Anholta09ba7f2009-08-29 12:49:51 -07002434 /* Take a reference, as otherwise the wait_rendering
2435 * below may cause the object to get freed out from
2436 * under us.
2437 */
2438 drm_gem_object_reference(old_obj);
2439
Chris Wilsond7619c42009-02-11 14:26:47 +00002440 /* i915 uses fences for GPU access to tiled buffers */
2441 if (IS_I965G(dev) || !old_obj_priv->active)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002442 break;
Chris Wilsond7619c42009-02-11 14:26:47 +00002443
Eric Anholta09ba7f2009-08-29 12:49:51 -07002444 /* This brings the object to the head of the LRU if it
2445 * had been written to. The only way this should
2446 * result in us waiting longer than the expected
2447 * optimal amount of time is if there was a
2448 * fence-using buffer later that was read-only.
2449 */
2450 i915_gem_object_flush_gpu_write_domain(old_obj);
2451 ret = i915_gem_object_wait_rendering(old_obj);
Chris Wilson58c2fb62009-09-01 12:02:39 +01002452 if (ret != 0) {
2453 drm_gem_object_unreference(old_obj);
Chris Wilsond7619c42009-02-11 14:26:47 +00002454 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002455 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002456
Eric Anholta09ba7f2009-08-29 12:49:51 -07002457 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002458 }
2459
2460 /*
2461 * Zap this virtual mapping so we can set up a fence again
2462 * for this object next time we need it.
2463 */
Chris Wilson58c2fb62009-09-01 12:02:39 +01002464 i915_gem_release_mmap(old_obj);
2465
Eric Anholta09ba7f2009-08-29 12:49:51 -07002466 i = old_obj_priv->fence_reg;
Chris Wilson58c2fb62009-09-01 12:02:39 +01002467 reg = &dev_priv->fence_regs[i];
2468
Jesse Barnesde151cf2008-11-12 10:03:55 -08002469 old_obj_priv->fence_reg = I915_FENCE_REG_NONE;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002470 list_del_init(&old_obj_priv->fence_list);
Chris Wilson58c2fb62009-09-01 12:02:39 +01002471
Eric Anholta09ba7f2009-08-29 12:49:51 -07002472 drm_gem_object_unreference(old_obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002473 }
2474
2475 obj_priv->fence_reg = i;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002476 list_add_tail(&obj_priv->fence_list, &dev_priv->mm.fence_list);
2477
Jesse Barnesde151cf2008-11-12 10:03:55 -08002478 reg->obj = obj;
2479
2480 if (IS_I965G(dev))
2481 i965_write_fence_reg(reg);
2482 else if (IS_I9XX(dev))
2483 i915_write_fence_reg(reg);
2484 else
2485 i830_write_fence_reg(reg);
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002486
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002487 trace_i915_gem_object_get_fence(obj, i, obj_priv->tiling_mode);
2488
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002489 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002490}
2491
2492/**
2493 * i915_gem_clear_fence_reg - clear out fence register info
2494 * @obj: object to clear
2495 *
2496 * Zeroes out the fence register itself and clears out the associated
2497 * data structures in dev_priv and obj_priv.
2498 */
2499static void
2500i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2501{
2502 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002503 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002504 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2505
2506 if (IS_I965G(dev))
2507 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Eric Anholtdc529a42009-03-10 22:34:49 -07002508 else {
2509 uint32_t fence_reg;
2510
2511 if (obj_priv->fence_reg < 8)
2512 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
2513 else
2514 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg -
2515 8) * 4;
2516
2517 I915_WRITE(fence_reg, 0);
2518 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002519
2520 dev_priv->fence_regs[obj_priv->fence_reg].obj = NULL;
2521 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002522 list_del_init(&obj_priv->fence_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002523}
2524
Eric Anholt673a3942008-07-30 12:06:12 -07002525/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002526 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2527 * to the buffer to finish, and then resets the fence register.
2528 * @obj: tiled object holding a fence register.
2529 *
2530 * Zeroes out the fence register itself and clears out the associated
2531 * data structures in dev_priv and obj_priv.
2532 */
2533int
2534i915_gem_object_put_fence_reg(struct drm_gem_object *obj)
2535{
2536 struct drm_device *dev = obj->dev;
2537 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2538
2539 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2540 return 0;
2541
2542 /* On the i915, GPU access to tiled buffers is via a fence,
2543 * therefore we must wait for any outstanding access to complete
2544 * before clearing the fence.
2545 */
2546 if (!IS_I965G(dev)) {
2547 int ret;
2548
2549 i915_gem_object_flush_gpu_write_domain(obj);
2550 i915_gem_object_flush_gtt_write_domain(obj);
2551 ret = i915_gem_object_wait_rendering(obj);
2552 if (ret != 0)
2553 return ret;
2554 }
2555
2556 i915_gem_clear_fence_reg (obj);
2557
2558 return 0;
2559}
2560
2561/**
Eric Anholt673a3942008-07-30 12:06:12 -07002562 * Finds free space in the GTT aperture and binds the object there.
2563 */
2564static int
2565i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2566{
2567 struct drm_device *dev = obj->dev;
2568 drm_i915_private_t *dev_priv = dev->dev_private;
2569 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2570 struct drm_mm_node *free_space;
Chris Wilson07f73f62009-09-14 16:50:30 +01002571 bool retry_alloc = false;
2572 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002573
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08002574 if (dev_priv->mm.suspended)
2575 return -EBUSY;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002576
2577 if (obj_priv->madv == I915_MADV_DONTNEED) {
2578 DRM_ERROR("Attempting to bind a purgeable object\n");
2579 return -EINVAL;
2580 }
2581
Eric Anholt673a3942008-07-30 12:06:12 -07002582 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002583 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002584 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002585 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2586 return -EINVAL;
2587 }
2588
2589 search_free:
2590 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2591 obj->size, alignment, 0);
2592 if (free_space != NULL) {
2593 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2594 alignment);
2595 if (obj_priv->gtt_space != NULL) {
2596 obj_priv->gtt_space->private = obj;
2597 obj_priv->gtt_offset = obj_priv->gtt_space->start;
2598 }
2599 }
2600 if (obj_priv->gtt_space == NULL) {
2601 /* If the gtt is empty and we're still having trouble
2602 * fitting our object in, we're out of memory.
2603 */
2604#if WATCH_LRU
2605 DRM_INFO("%s: GTT full, evicting something\n", __func__);
2606#endif
Chris Wilson07f73f62009-09-14 16:50:30 +01002607 ret = i915_gem_evict_something(dev, obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07002608 if (ret != 0) {
Keith Packardac94a962008-11-20 23:30:27 -08002609 if (ret != -ERESTARTSYS)
2610 DRM_ERROR("Failed to evict a buffer %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002611 return ret;
2612 }
2613 goto search_free;
2614 }
2615
2616#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02002617 DRM_INFO("Binding object of size %zd at 0x%08x\n",
Eric Anholt673a3942008-07-30 12:06:12 -07002618 obj->size, obj_priv->gtt_offset);
2619#endif
Chris Wilson07f73f62009-09-14 16:50:30 +01002620 if (retry_alloc) {
2621 i915_gem_object_set_page_gfp_mask (obj,
2622 i915_gem_object_get_page_gfp_mask (obj) & ~__GFP_NORETRY);
2623 }
Eric Anholt856fa192009-03-19 14:10:50 -07002624 ret = i915_gem_object_get_pages(obj);
Chris Wilson07f73f62009-09-14 16:50:30 +01002625 if (retry_alloc) {
2626 i915_gem_object_set_page_gfp_mask (obj,
2627 i915_gem_object_get_page_gfp_mask (obj) | __GFP_NORETRY);
2628 }
Eric Anholt673a3942008-07-30 12:06:12 -07002629 if (ret) {
2630 drm_mm_put_block(obj_priv->gtt_space);
2631 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002632
2633 if (ret == -ENOMEM) {
2634 /* first try to clear up some space from the GTT */
2635 ret = i915_gem_evict_something(dev, obj->size);
2636 if (ret) {
2637 if (ret != -ERESTARTSYS)
2638 DRM_ERROR("Failed to allocate space for backing pages %d\n", ret);
2639
2640 /* now try to shrink everyone else */
2641 if (! retry_alloc) {
2642 retry_alloc = true;
2643 goto search_free;
2644 }
2645
2646 return ret;
2647 }
2648
2649 goto search_free;
2650 }
2651
Eric Anholt673a3942008-07-30 12:06:12 -07002652 return ret;
2653 }
2654
Eric Anholt673a3942008-07-30 12:06:12 -07002655 /* Create an AGP memory structure pointing at our pages, and bind it
2656 * into the GTT.
2657 */
2658 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002659 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002660 obj->size >> PAGE_SHIFT,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002661 obj_priv->gtt_offset,
2662 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002663 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002664 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002665 drm_mm_put_block(obj_priv->gtt_space);
2666 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002667
2668 ret = i915_gem_evict_something(dev, obj->size);
2669 if (ret) {
2670 if (ret != -ERESTARTSYS)
2671 DRM_ERROR("Failed to allocate space to bind AGP: %d\n", ret);
2672 return ret;
2673 }
2674
2675 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002676 }
2677 atomic_inc(&dev->gtt_count);
2678 atomic_add(obj->size, &dev->gtt_memory);
2679
2680 /* Assert that the object is not currently in any GPU domain. As it
2681 * wasn't in the GTT, there shouldn't be any way it could have been in
2682 * a GPU cache
2683 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002684 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2685 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002686
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002687 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2688
Eric Anholt673a3942008-07-30 12:06:12 -07002689 return 0;
2690}
2691
2692void
2693i915_gem_clflush_object(struct drm_gem_object *obj)
2694{
2695 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2696
2697 /* If we don't have a page list set up, then we're not pinned
2698 * to GPU, and we can ignore the cache flush because it'll happen
2699 * again at bind time.
2700 */
Eric Anholt856fa192009-03-19 14:10:50 -07002701 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002702 return;
2703
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002704 trace_i915_gem_object_clflush(obj);
2705
Eric Anholt856fa192009-03-19 14:10:50 -07002706 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002707}
2708
Eric Anholte47c68e2008-11-14 13:35:19 -08002709/** Flushes any GPU write domain for the object if it's dirty. */
2710static void
2711i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj)
2712{
2713 struct drm_device *dev = obj->dev;
2714 uint32_t seqno;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002715 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002716
2717 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
2718 return;
2719
2720 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002721 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002722 i915_gem_flush(dev, 0, obj->write_domain);
Eric Anholtb9624422009-06-03 07:27:35 +00002723 seqno = i915_add_request(dev, NULL, obj->write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002724 obj->write_domain = 0;
2725 i915_gem_object_move_to_active(obj, seqno);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002726
2727 trace_i915_gem_object_change_domain(obj,
2728 obj->read_domains,
2729 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002730}
2731
2732/** Flushes the GTT write domain for the object if it's dirty. */
2733static void
2734i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2735{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002736 uint32_t old_write_domain;
2737
Eric Anholte47c68e2008-11-14 13:35:19 -08002738 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2739 return;
2740
2741 /* No actual flushing is required for the GTT write domain. Writes
2742 * to it immediately go to main memory as far as we know, so there's
2743 * no chipset flush. It also doesn't land in render cache.
2744 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002745 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002746 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002747
2748 trace_i915_gem_object_change_domain(obj,
2749 obj->read_domains,
2750 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002751}
2752
2753/** Flushes the CPU write domain for the object if it's dirty. */
2754static void
2755i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2756{
2757 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002758 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002759
2760 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2761 return;
2762
2763 i915_gem_clflush_object(obj);
2764 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002765 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002766 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002767
2768 trace_i915_gem_object_change_domain(obj,
2769 obj->read_domains,
2770 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002771}
2772
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002773/**
2774 * Moves a single object to the GTT read, and possibly write domain.
2775 *
2776 * This function returns when the move is complete, including waiting on
2777 * flushes to occur.
2778 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002779int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002780i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2781{
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002782 struct drm_i915_gem_object *obj_priv = obj->driver_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002783 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002784 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002785
Eric Anholt02354392008-11-26 13:58:13 -08002786 /* Not valid to be called on unbound objects. */
2787 if (obj_priv->gtt_space == NULL)
2788 return -EINVAL;
2789
Eric Anholte47c68e2008-11-14 13:35:19 -08002790 i915_gem_object_flush_gpu_write_domain(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002791 /* Wait on any GPU rendering and flushing to occur. */
Eric Anholte47c68e2008-11-14 13:35:19 -08002792 ret = i915_gem_object_wait_rendering(obj);
2793 if (ret != 0)
2794 return ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002795
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002796 old_write_domain = obj->write_domain;
2797 old_read_domains = obj->read_domains;
2798
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002799 /* If we're writing through the GTT domain, then CPU and GPU caches
2800 * will need to be invalidated at next use.
2801 */
2802 if (write)
Eric Anholte47c68e2008-11-14 13:35:19 -08002803 obj->read_domains &= I915_GEM_DOMAIN_GTT;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002804
Eric Anholte47c68e2008-11-14 13:35:19 -08002805 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002806
2807 /* It should now be out of any other write domains, and we can update
2808 * the domain values for our changes.
2809 */
2810 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2811 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002812 if (write) {
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002813 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002814 obj_priv->dirty = 1;
2815 }
2816
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002817 trace_i915_gem_object_change_domain(obj,
2818 old_read_domains,
2819 old_write_domain);
2820
Eric Anholte47c68e2008-11-14 13:35:19 -08002821 return 0;
2822}
2823
2824/**
2825 * Moves a single object to the CPU read, and possibly write domain.
2826 *
2827 * This function returns when the move is complete, including waiting on
2828 * flushes to occur.
2829 */
2830static int
2831i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2832{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002833 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002834 int ret;
2835
2836 i915_gem_object_flush_gpu_write_domain(obj);
2837 /* Wait on any GPU rendering and flushing to occur. */
2838 ret = i915_gem_object_wait_rendering(obj);
2839 if (ret != 0)
2840 return ret;
2841
2842 i915_gem_object_flush_gtt_write_domain(obj);
2843
2844 /* If we have a partially-valid cache of the object in the CPU,
2845 * finish invalidating it and free the per-page flags.
2846 */
2847 i915_gem_object_set_to_full_cpu_read_domain(obj);
2848
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002849 old_write_domain = obj->write_domain;
2850 old_read_domains = obj->read_domains;
2851
Eric Anholte47c68e2008-11-14 13:35:19 -08002852 /* Flush the CPU cache if it's still invalid. */
2853 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2854 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002855
2856 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2857 }
2858
2859 /* It should now be out of any other write domains, and we can update
2860 * the domain values for our changes.
2861 */
2862 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2863
2864 /* If we're writing through the CPU, then the GPU read domains will
2865 * need to be invalidated at next use.
2866 */
2867 if (write) {
2868 obj->read_domains &= I915_GEM_DOMAIN_CPU;
2869 obj->write_domain = I915_GEM_DOMAIN_CPU;
2870 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002871
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002872 trace_i915_gem_object_change_domain(obj,
2873 old_read_domains,
2874 old_write_domain);
2875
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002876 return 0;
2877}
2878
Eric Anholt673a3942008-07-30 12:06:12 -07002879/*
2880 * Set the next domain for the specified object. This
2881 * may not actually perform the necessary flushing/invaliding though,
2882 * as that may want to be batched with other set_domain operations
2883 *
2884 * This is (we hope) the only really tricky part of gem. The goal
2885 * is fairly simple -- track which caches hold bits of the object
2886 * and make sure they remain coherent. A few concrete examples may
2887 * help to explain how it works. For shorthand, we use the notation
2888 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
2889 * a pair of read and write domain masks.
2890 *
2891 * Case 1: the batch buffer
2892 *
2893 * 1. Allocated
2894 * 2. Written by CPU
2895 * 3. Mapped to GTT
2896 * 4. Read by GPU
2897 * 5. Unmapped from GTT
2898 * 6. Freed
2899 *
2900 * Let's take these a step at a time
2901 *
2902 * 1. Allocated
2903 * Pages allocated from the kernel may still have
2904 * cache contents, so we set them to (CPU, CPU) always.
2905 * 2. Written by CPU (using pwrite)
2906 * The pwrite function calls set_domain (CPU, CPU) and
2907 * this function does nothing (as nothing changes)
2908 * 3. Mapped by GTT
2909 * This function asserts that the object is not
2910 * currently in any GPU-based read or write domains
2911 * 4. Read by GPU
2912 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
2913 * As write_domain is zero, this function adds in the
2914 * current read domains (CPU+COMMAND, 0).
2915 * flush_domains is set to CPU.
2916 * invalidate_domains is set to COMMAND
2917 * clflush is run to get data out of the CPU caches
2918 * then i915_dev_set_domain calls i915_gem_flush to
2919 * emit an MI_FLUSH and drm_agp_chipset_flush
2920 * 5. Unmapped from GTT
2921 * i915_gem_object_unbind calls set_domain (CPU, CPU)
2922 * flush_domains and invalidate_domains end up both zero
2923 * so no flushing/invalidating happens
2924 * 6. Freed
2925 * yay, done
2926 *
2927 * Case 2: The shared render buffer
2928 *
2929 * 1. Allocated
2930 * 2. Mapped to GTT
2931 * 3. Read/written by GPU
2932 * 4. set_domain to (CPU,CPU)
2933 * 5. Read/written by CPU
2934 * 6. Read/written by GPU
2935 *
2936 * 1. Allocated
2937 * Same as last example, (CPU, CPU)
2938 * 2. Mapped to GTT
2939 * Nothing changes (assertions find that it is not in the GPU)
2940 * 3. Read/written by GPU
2941 * execbuffer calls set_domain (RENDER, RENDER)
2942 * flush_domains gets CPU
2943 * invalidate_domains gets GPU
2944 * clflush (obj)
2945 * MI_FLUSH and drm_agp_chipset_flush
2946 * 4. set_domain (CPU, CPU)
2947 * flush_domains gets GPU
2948 * invalidate_domains gets CPU
2949 * wait_rendering (obj) to make sure all drawing is complete.
2950 * This will include an MI_FLUSH to get the data from GPU
2951 * to memory
2952 * clflush (obj) to invalidate the CPU cache
2953 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
2954 * 5. Read/written by CPU
2955 * cache lines are loaded and dirtied
2956 * 6. Read written by GPU
2957 * Same as last GPU access
2958 *
2959 * Case 3: The constant buffer
2960 *
2961 * 1. Allocated
2962 * 2. Written by CPU
2963 * 3. Read by GPU
2964 * 4. Updated (written) by CPU again
2965 * 5. Read by GPU
2966 *
2967 * 1. Allocated
2968 * (CPU, CPU)
2969 * 2. Written by CPU
2970 * (CPU, CPU)
2971 * 3. Read by GPU
2972 * (CPU+RENDER, 0)
2973 * flush_domains = CPU
2974 * invalidate_domains = RENDER
2975 * clflush (obj)
2976 * MI_FLUSH
2977 * drm_agp_chipset_flush
2978 * 4. Updated (written) by CPU again
2979 * (CPU, CPU)
2980 * flush_domains = 0 (no previous write domain)
2981 * invalidate_domains = 0 (no new read domains)
2982 * 5. Read by GPU
2983 * (CPU+RENDER, 0)
2984 * flush_domains = CPU
2985 * invalidate_domains = RENDER
2986 * clflush (obj)
2987 * MI_FLUSH
2988 * drm_agp_chipset_flush
2989 */
Keith Packardc0d90822008-11-20 23:11:08 -08002990static void
Eric Anholt8b0e3782009-02-19 14:40:50 -08002991i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002992{
2993 struct drm_device *dev = obj->dev;
2994 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2995 uint32_t invalidate_domains = 0;
2996 uint32_t flush_domains = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002997 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002998
Eric Anholt8b0e3782009-02-19 14:40:50 -08002999 BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
3000 BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
Eric Anholt673a3942008-07-30 12:06:12 -07003001
Jesse Barnes652c3932009-08-17 13:31:43 -07003002 intel_mark_busy(dev, obj);
3003
Eric Anholt673a3942008-07-30 12:06:12 -07003004#if WATCH_BUF
3005 DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
3006 __func__, obj,
Eric Anholt8b0e3782009-02-19 14:40:50 -08003007 obj->read_domains, obj->pending_read_domains,
3008 obj->write_domain, obj->pending_write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003009#endif
3010 /*
3011 * If the object isn't moving to a new write domain,
3012 * let the object stay in multiple read domains
3013 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003014 if (obj->pending_write_domain == 0)
3015 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003016 else
3017 obj_priv->dirty = 1;
3018
3019 /*
3020 * Flush the current write domain if
3021 * the new read domains don't match. Invalidate
3022 * any read domains which differ from the old
3023 * write domain
3024 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003025 if (obj->write_domain &&
3026 obj->write_domain != obj->pending_read_domains) {
Eric Anholt673a3942008-07-30 12:06:12 -07003027 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003028 invalidate_domains |=
3029 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003030 }
3031 /*
3032 * Invalidate any read caches which may have
3033 * stale data. That is, any new read domains.
3034 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003035 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003036 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
3037#if WATCH_BUF
3038 DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
3039 __func__, flush_domains, invalidate_domains);
3040#endif
Eric Anholt673a3942008-07-30 12:06:12 -07003041 i915_gem_clflush_object(obj);
3042 }
3043
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003044 old_read_domains = obj->read_domains;
3045
Eric Anholtefbeed92009-02-19 14:54:51 -08003046 /* The actual obj->write_domain will be updated with
3047 * pending_write_domain after we emit the accumulated flush for all
3048 * of our domain changes in execbuffers (which clears objects'
3049 * write_domains). So if we have a current write domain that we
3050 * aren't changing, set pending_write_domain to that.
3051 */
3052 if (flush_domains == 0 && obj->pending_write_domain == 0)
3053 obj->pending_write_domain = obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003054 obj->read_domains = obj->pending_read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003055
3056 dev->invalidate_domains |= invalidate_domains;
3057 dev->flush_domains |= flush_domains;
3058#if WATCH_BUF
3059 DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
3060 __func__,
3061 obj->read_domains, obj->write_domain,
3062 dev->invalidate_domains, dev->flush_domains);
3063#endif
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003064
3065 trace_i915_gem_object_change_domain(obj,
3066 old_read_domains,
3067 obj->write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003068}
3069
3070/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003071 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003072 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003073 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3074 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3075 */
3076static void
3077i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3078{
Eric Anholte47c68e2008-11-14 13:35:19 -08003079 struct drm_i915_gem_object *obj_priv = obj->driver_private;
3080
3081 if (!obj_priv->page_cpu_valid)
3082 return;
3083
3084 /* If we're partially in the CPU read domain, finish moving it in.
3085 */
3086 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3087 int i;
3088
3089 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3090 if (obj_priv->page_cpu_valid[i])
3091 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003092 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003093 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003094 }
3095
3096 /* Free the page_cpu_valid mappings which are now stale, whether
3097 * or not we've got I915_GEM_DOMAIN_CPU.
3098 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003099 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003100 obj_priv->page_cpu_valid = NULL;
3101}
3102
3103/**
3104 * Set the CPU read domain on a range of the object.
3105 *
3106 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3107 * not entirely valid. The page_cpu_valid member of the object flags which
3108 * pages have been flushed, and will be respected by
3109 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3110 * of the whole object.
3111 *
3112 * This function returns when the move is complete, including waiting on
3113 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003114 */
3115static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003116i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3117 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003118{
3119 struct drm_i915_gem_object *obj_priv = obj->driver_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003120 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003121 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003122
Eric Anholte47c68e2008-11-14 13:35:19 -08003123 if (offset == 0 && size == obj->size)
3124 return i915_gem_object_set_to_cpu_domain(obj, 0);
3125
3126 i915_gem_object_flush_gpu_write_domain(obj);
3127 /* Wait on any GPU rendering and flushing to occur. */
3128 ret = i915_gem_object_wait_rendering(obj);
3129 if (ret != 0)
3130 return ret;
3131 i915_gem_object_flush_gtt_write_domain(obj);
3132
3133 /* If we're already fully in the CPU read domain, we're done. */
3134 if (obj_priv->page_cpu_valid == NULL &&
3135 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003136 return 0;
3137
Eric Anholte47c68e2008-11-14 13:35:19 -08003138 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3139 * newly adding I915_GEM_DOMAIN_CPU
3140 */
Eric Anholt673a3942008-07-30 12:06:12 -07003141 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003142 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3143 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003144 if (obj_priv->page_cpu_valid == NULL)
3145 return -ENOMEM;
3146 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3147 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003148
3149 /* Flush the cache on any pages that are still invalid from the CPU's
3150 * perspective.
3151 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003152 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3153 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003154 if (obj_priv->page_cpu_valid[i])
3155 continue;
3156
Eric Anholt856fa192009-03-19 14:10:50 -07003157 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003158
3159 obj_priv->page_cpu_valid[i] = 1;
3160 }
3161
Eric Anholte47c68e2008-11-14 13:35:19 -08003162 /* It should now be out of any other write domains, and we can update
3163 * the domain values for our changes.
3164 */
3165 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3166
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003167 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003168 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3169
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003170 trace_i915_gem_object_change_domain(obj,
3171 old_read_domains,
3172 obj->write_domain);
3173
Eric Anholt673a3942008-07-30 12:06:12 -07003174 return 0;
3175}
3176
3177/**
Eric Anholt673a3942008-07-30 12:06:12 -07003178 * Pin an object to the GTT and evaluate the relocations landing in it.
3179 */
3180static int
3181i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3182 struct drm_file *file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003183 struct drm_i915_gem_exec_object *entry,
3184 struct drm_i915_gem_relocation_entry *relocs)
Eric Anholt673a3942008-07-30 12:06:12 -07003185{
3186 struct drm_device *dev = obj->dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003187 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003188 struct drm_i915_gem_object *obj_priv = obj->driver_private;
3189 int i, ret;
Keith Packard0839ccb2008-10-30 19:38:48 -07003190 void __iomem *reloc_page;
Eric Anholt673a3942008-07-30 12:06:12 -07003191
3192 /* Choose the GTT offset for our buffer and put it there. */
3193 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3194 if (ret)
3195 return ret;
3196
3197 entry->offset = obj_priv->gtt_offset;
3198
Eric Anholt673a3942008-07-30 12:06:12 -07003199 /* Apply the relocations, using the GTT aperture to avoid cache
3200 * flushing requirements.
3201 */
3202 for (i = 0; i < entry->relocation_count; i++) {
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003203 struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003204 struct drm_gem_object *target_obj;
3205 struct drm_i915_gem_object *target_obj_priv;
Eric Anholt3043c602008-10-02 12:24:47 -07003206 uint32_t reloc_val, reloc_offset;
3207 uint32_t __iomem *reloc_entry;
Eric Anholt673a3942008-07-30 12:06:12 -07003208
Eric Anholt673a3942008-07-30 12:06:12 -07003209 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003210 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003211 if (target_obj == NULL) {
3212 i915_gem_object_unpin(obj);
3213 return -EBADF;
3214 }
3215 target_obj_priv = target_obj->driver_private;
3216
Chris Wilson8542a0b2009-09-09 21:15:15 +01003217#if WATCH_RELOC
3218 DRM_INFO("%s: obj %p offset %08x target %d "
3219 "read %08x write %08x gtt %08x "
3220 "presumed %08x delta %08x\n",
3221 __func__,
3222 obj,
3223 (int) reloc->offset,
3224 (int) reloc->target_handle,
3225 (int) reloc->read_domains,
3226 (int) reloc->write_domain,
3227 (int) target_obj_priv->gtt_offset,
3228 (int) reloc->presumed_offset,
3229 reloc->delta);
3230#endif
3231
Eric Anholt673a3942008-07-30 12:06:12 -07003232 /* The target buffer should have appeared before us in the
3233 * exec_object list, so it should have a GTT space bound by now.
3234 */
3235 if (target_obj_priv->gtt_space == NULL) {
3236 DRM_ERROR("No GTT space found for object %d\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003237 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003238 drm_gem_object_unreference(target_obj);
3239 i915_gem_object_unpin(obj);
3240 return -EINVAL;
3241 }
3242
Chris Wilson8542a0b2009-09-09 21:15:15 +01003243 /* Validate that the target is in a valid r/w GPU domain */
3244 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3245 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
3246 DRM_ERROR("reloc with read/write CPU domains: "
3247 "obj %p target %d offset %d "
3248 "read %08x write %08x",
3249 obj, reloc->target_handle,
3250 (int) reloc->offset,
3251 reloc->read_domains,
3252 reloc->write_domain);
3253 drm_gem_object_unreference(target_obj);
3254 i915_gem_object_unpin(obj);
3255 return -EINVAL;
3256 }
3257 if (reloc->write_domain && target_obj->pending_write_domain &&
3258 reloc->write_domain != target_obj->pending_write_domain) {
3259 DRM_ERROR("Write domain conflict: "
3260 "obj %p target %d offset %d "
3261 "new %08x old %08x\n",
3262 obj, reloc->target_handle,
3263 (int) reloc->offset,
3264 reloc->write_domain,
3265 target_obj->pending_write_domain);
3266 drm_gem_object_unreference(target_obj);
3267 i915_gem_object_unpin(obj);
3268 return -EINVAL;
3269 }
3270
3271 target_obj->pending_read_domains |= reloc->read_domains;
3272 target_obj->pending_write_domain |= reloc->write_domain;
3273
3274 /* If the relocation already has the right value in it, no
3275 * more work needs to be done.
3276 */
3277 if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
3278 drm_gem_object_unreference(target_obj);
3279 continue;
3280 }
3281
3282 /* Check that the relocation address is valid... */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003283 if (reloc->offset > obj->size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003284 DRM_ERROR("Relocation beyond object bounds: "
3285 "obj %p target %d offset %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003286 obj, reloc->target_handle,
3287 (int) reloc->offset, (int) obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07003288 drm_gem_object_unreference(target_obj);
3289 i915_gem_object_unpin(obj);
3290 return -EINVAL;
3291 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003292 if (reloc->offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003293 DRM_ERROR("Relocation not 4-byte aligned: "
3294 "obj %p target %d offset %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003295 obj, reloc->target_handle,
3296 (int) reloc->offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003297 drm_gem_object_unreference(target_obj);
3298 i915_gem_object_unpin(obj);
3299 return -EINVAL;
3300 }
3301
Chris Wilson8542a0b2009-09-09 21:15:15 +01003302 /* and points to somewhere within the target object. */
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003303 if (reloc->delta >= target_obj->size) {
3304 DRM_ERROR("Relocation beyond target object bounds: "
3305 "obj %p target %d delta %d size %d.\n",
3306 obj, reloc->target_handle,
3307 (int) reloc->delta, (int) target_obj->size);
3308 drm_gem_object_unreference(target_obj);
3309 i915_gem_object_unpin(obj);
3310 return -EINVAL;
3311 }
3312
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003313 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3314 if (ret != 0) {
3315 drm_gem_object_unreference(target_obj);
3316 i915_gem_object_unpin(obj);
3317 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003318 }
3319
3320 /* Map the page containing the relocation we're going to
3321 * perform.
3322 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003323 reloc_offset = obj_priv->gtt_offset + reloc->offset;
Keith Packard0839ccb2008-10-30 19:38:48 -07003324 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3325 (reloc_offset &
3326 ~(PAGE_SIZE - 1)));
Eric Anholt3043c602008-10-02 12:24:47 -07003327 reloc_entry = (uint32_t __iomem *)(reloc_page +
Keith Packard0839ccb2008-10-30 19:38:48 -07003328 (reloc_offset & (PAGE_SIZE - 1)));
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003329 reloc_val = target_obj_priv->gtt_offset + reloc->delta;
Eric Anholt673a3942008-07-30 12:06:12 -07003330
3331#if WATCH_BUF
3332 DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003333 obj, (unsigned int) reloc->offset,
Eric Anholt673a3942008-07-30 12:06:12 -07003334 readl(reloc_entry), reloc_val);
3335#endif
3336 writel(reloc_val, reloc_entry);
Keith Packard0839ccb2008-10-30 19:38:48 -07003337 io_mapping_unmap_atomic(reloc_page);
Eric Anholt673a3942008-07-30 12:06:12 -07003338
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003339 /* The updated presumed offset for this entry will be
3340 * copied back out to the user.
Eric Anholt673a3942008-07-30 12:06:12 -07003341 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003342 reloc->presumed_offset = target_obj_priv->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003343
3344 drm_gem_object_unreference(target_obj);
3345 }
3346
Eric Anholt673a3942008-07-30 12:06:12 -07003347#if WATCH_BUF
3348 if (0)
3349 i915_gem_dump_object(obj, 128, __func__, ~0);
3350#endif
3351 return 0;
3352}
3353
3354/** Dispatch a batchbuffer to the ring
3355 */
3356static int
3357i915_dispatch_gem_execbuffer(struct drm_device *dev,
3358 struct drm_i915_gem_execbuffer *exec,
Eric Anholt201361a2009-03-11 12:30:04 -07003359 struct drm_clip_rect *cliprects,
Eric Anholt673a3942008-07-30 12:06:12 -07003360 uint64_t exec_offset)
3361{
3362 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003363 int nbox = exec->num_cliprects;
3364 int i = 0, count;
Chris Wilson83d60792009-06-06 09:45:57 +01003365 uint32_t exec_start, exec_len;
Eric Anholt673a3942008-07-30 12:06:12 -07003366 RING_LOCALS;
3367
3368 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3369 exec_len = (uint32_t) exec->batch_len;
3370
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003371 trace_i915_gem_request_submit(dev, dev_priv->mm.next_gem_seqno);
3372
Eric Anholt673a3942008-07-30 12:06:12 -07003373 count = nbox ? nbox : 1;
3374
3375 for (i = 0; i < count; i++) {
3376 if (i < nbox) {
Eric Anholt201361a2009-03-11 12:30:04 -07003377 int ret = i915_emit_box(dev, cliprects, i,
Eric Anholt673a3942008-07-30 12:06:12 -07003378 exec->DR1, exec->DR4);
3379 if (ret)
3380 return ret;
3381 }
3382
3383 if (IS_I830(dev) || IS_845G(dev)) {
3384 BEGIN_LP_RING(4);
3385 OUT_RING(MI_BATCH_BUFFER);
3386 OUT_RING(exec_start | MI_BATCH_NON_SECURE);
3387 OUT_RING(exec_start + exec_len - 4);
3388 OUT_RING(0);
3389 ADVANCE_LP_RING();
3390 } else {
3391 BEGIN_LP_RING(2);
3392 if (IS_I965G(dev)) {
3393 OUT_RING(MI_BATCH_BUFFER_START |
3394 (2 << 6) |
3395 MI_BATCH_NON_SECURE_I965);
3396 OUT_RING(exec_start);
3397 } else {
3398 OUT_RING(MI_BATCH_BUFFER_START |
3399 (2 << 6));
3400 OUT_RING(exec_start | MI_BATCH_NON_SECURE);
3401 }
3402 ADVANCE_LP_RING();
3403 }
3404 }
3405
3406 /* XXX breadcrumb */
3407 return 0;
3408}
3409
3410/* Throttle our rendering by waiting until the ring has completed our requests
3411 * emitted over 20 msec ago.
3412 *
Eric Anholtb9624422009-06-03 07:27:35 +00003413 * Note that if we were to use the current jiffies each time around the loop,
3414 * we wouldn't escape the function with any frames outstanding if the time to
3415 * render a frame was over 20ms.
3416 *
Eric Anholt673a3942008-07-30 12:06:12 -07003417 * This should get us reasonable parallelism between CPU and GPU but also
3418 * relatively low latency when blocking on a particular request to finish.
3419 */
3420static int
3421i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv)
3422{
3423 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
3424 int ret = 0;
Eric Anholtb9624422009-06-03 07:27:35 +00003425 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Eric Anholt673a3942008-07-30 12:06:12 -07003426
3427 mutex_lock(&dev->struct_mutex);
Eric Anholtb9624422009-06-03 07:27:35 +00003428 while (!list_empty(&i915_file_priv->mm.request_list)) {
3429 struct drm_i915_gem_request *request;
3430
3431 request = list_first_entry(&i915_file_priv->mm.request_list,
3432 struct drm_i915_gem_request,
3433 client_list);
3434
3435 if (time_after_eq(request->emitted_jiffies, recent_enough))
3436 break;
3437
3438 ret = i915_wait_request(dev, request->seqno);
3439 if (ret != 0)
3440 break;
3441 }
Eric Anholt673a3942008-07-30 12:06:12 -07003442 mutex_unlock(&dev->struct_mutex);
Eric Anholtb9624422009-06-03 07:27:35 +00003443
Eric Anholt673a3942008-07-30 12:06:12 -07003444 return ret;
3445}
3446
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003447static int
3448i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object *exec_list,
3449 uint32_t buffer_count,
3450 struct drm_i915_gem_relocation_entry **relocs)
3451{
3452 uint32_t reloc_count = 0, reloc_index = 0, i;
3453 int ret;
3454
3455 *relocs = NULL;
3456 for (i = 0; i < buffer_count; i++) {
3457 if (reloc_count + exec_list[i].relocation_count < reloc_count)
3458 return -EINVAL;
3459 reloc_count += exec_list[i].relocation_count;
3460 }
3461
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003462 *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003463 if (*relocs == NULL)
3464 return -ENOMEM;
3465
3466 for (i = 0; i < buffer_count; i++) {
3467 struct drm_i915_gem_relocation_entry __user *user_relocs;
3468
3469 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3470
3471 ret = copy_from_user(&(*relocs)[reloc_index],
3472 user_relocs,
3473 exec_list[i].relocation_count *
3474 sizeof(**relocs));
3475 if (ret != 0) {
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003476 drm_free_large(*relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003477 *relocs = NULL;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003478 return -EFAULT;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003479 }
3480
3481 reloc_index += exec_list[i].relocation_count;
3482 }
3483
Florian Mickler2bc43b52009-04-06 22:55:41 +02003484 return 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003485}
3486
3487static int
3488i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object *exec_list,
3489 uint32_t buffer_count,
3490 struct drm_i915_gem_relocation_entry *relocs)
3491{
3492 uint32_t reloc_count = 0, i;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003493 int ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003494
3495 for (i = 0; i < buffer_count; i++) {
3496 struct drm_i915_gem_relocation_entry __user *user_relocs;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003497 int unwritten;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003498
3499 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3500
Florian Mickler2bc43b52009-04-06 22:55:41 +02003501 unwritten = copy_to_user(user_relocs,
3502 &relocs[reloc_count],
3503 exec_list[i].relocation_count *
3504 sizeof(*relocs));
3505
3506 if (unwritten) {
3507 ret = -EFAULT;
3508 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003509 }
3510
3511 reloc_count += exec_list[i].relocation_count;
3512 }
3513
Florian Mickler2bc43b52009-04-06 22:55:41 +02003514err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003515 drm_free_large(relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003516
3517 return ret;
3518}
3519
Chris Wilson83d60792009-06-06 09:45:57 +01003520static int
3521i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer *exec,
3522 uint64_t exec_offset)
3523{
3524 uint32_t exec_start, exec_len;
3525
3526 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3527 exec_len = (uint32_t) exec->batch_len;
3528
3529 if ((exec_start | exec_len) & 0x7)
3530 return -EINVAL;
3531
3532 if (!exec_start)
3533 return -EINVAL;
3534
3535 return 0;
3536}
3537
Eric Anholt673a3942008-07-30 12:06:12 -07003538int
3539i915_gem_execbuffer(struct drm_device *dev, void *data,
3540 struct drm_file *file_priv)
3541{
3542 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003543 struct drm_i915_gem_execbuffer *args = data;
3544 struct drm_i915_gem_exec_object *exec_list = NULL;
3545 struct drm_gem_object **object_list = NULL;
3546 struct drm_gem_object *batch_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003547 struct drm_i915_gem_object *obj_priv;
Eric Anholt201361a2009-03-11 12:30:04 -07003548 struct drm_clip_rect *cliprects = NULL;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003549 struct drm_i915_gem_relocation_entry *relocs;
3550 int ret, ret2, i, pinned = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003551 uint64_t exec_offset;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003552 uint32_t seqno, flush_domains, reloc_index;
Keith Packardac94a962008-11-20 23:30:27 -08003553 int pin_tries;
Eric Anholt673a3942008-07-30 12:06:12 -07003554
3555#if WATCH_EXEC
3556 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3557 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3558#endif
3559
Eric Anholt4f481ed2008-09-10 14:22:49 -07003560 if (args->buffer_count < 1) {
3561 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3562 return -EINVAL;
3563 }
Eric Anholt673a3942008-07-30 12:06:12 -07003564 /* Copy in the exec list from userland */
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003565 exec_list = drm_calloc_large(sizeof(*exec_list), args->buffer_count);
3566 object_list = drm_calloc_large(sizeof(*object_list), args->buffer_count);
Eric Anholt673a3942008-07-30 12:06:12 -07003567 if (exec_list == NULL || object_list == NULL) {
3568 DRM_ERROR("Failed to allocate exec or object list "
3569 "for %d buffers\n",
3570 args->buffer_count);
3571 ret = -ENOMEM;
3572 goto pre_mutex_err;
3573 }
3574 ret = copy_from_user(exec_list,
3575 (struct drm_i915_relocation_entry __user *)
3576 (uintptr_t) args->buffers_ptr,
3577 sizeof(*exec_list) * args->buffer_count);
3578 if (ret != 0) {
3579 DRM_ERROR("copy %d exec entries failed %d\n",
3580 args->buffer_count, ret);
3581 goto pre_mutex_err;
3582 }
3583
Eric Anholt201361a2009-03-11 12:30:04 -07003584 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003585 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3586 GFP_KERNEL);
Eric Anholt201361a2009-03-11 12:30:04 -07003587 if (cliprects == NULL)
3588 goto pre_mutex_err;
3589
3590 ret = copy_from_user(cliprects,
3591 (struct drm_clip_rect __user *)
3592 (uintptr_t) args->cliprects_ptr,
3593 sizeof(*cliprects) * args->num_cliprects);
3594 if (ret != 0) {
3595 DRM_ERROR("copy %d cliprects failed: %d\n",
3596 args->num_cliprects, ret);
3597 goto pre_mutex_err;
3598 }
3599 }
3600
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003601 ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
3602 &relocs);
3603 if (ret != 0)
3604 goto pre_mutex_err;
3605
Eric Anholt673a3942008-07-30 12:06:12 -07003606 mutex_lock(&dev->struct_mutex);
3607
3608 i915_verify_inactive(dev, __FILE__, __LINE__);
3609
Ben Gamariba1234d2009-09-14 17:48:47 -04003610 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003611 DRM_ERROR("Execbuf while wedged\n");
3612 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003613 ret = -EIO;
3614 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003615 }
3616
3617 if (dev_priv->mm.suspended) {
3618 DRM_ERROR("Execbuf while VT-switched.\n");
3619 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003620 ret = -EBUSY;
3621 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003622 }
3623
Keith Packardac94a962008-11-20 23:30:27 -08003624 /* Look up object handles */
Eric Anholt673a3942008-07-30 12:06:12 -07003625 for (i = 0; i < args->buffer_count; i++) {
3626 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3627 exec_list[i].handle);
3628 if (object_list[i] == NULL) {
3629 DRM_ERROR("Invalid object handle %d at index %d\n",
3630 exec_list[i].handle, i);
3631 ret = -EBADF;
3632 goto err;
3633 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003634
3635 obj_priv = object_list[i]->driver_private;
3636 if (obj_priv->in_execbuffer) {
3637 DRM_ERROR("Object %p appears more than once in object list\n",
3638 object_list[i]);
3639 ret = -EBADF;
3640 goto err;
3641 }
3642 obj_priv->in_execbuffer = true;
Keith Packardac94a962008-11-20 23:30:27 -08003643 }
Eric Anholt673a3942008-07-30 12:06:12 -07003644
Keith Packardac94a962008-11-20 23:30:27 -08003645 /* Pin and relocate */
3646 for (pin_tries = 0; ; pin_tries++) {
3647 ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003648 reloc_index = 0;
3649
Keith Packardac94a962008-11-20 23:30:27 -08003650 for (i = 0; i < args->buffer_count; i++) {
3651 object_list[i]->pending_read_domains = 0;
3652 object_list[i]->pending_write_domain = 0;
3653 ret = i915_gem_object_pin_and_relocate(object_list[i],
3654 file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003655 &exec_list[i],
3656 &relocs[reloc_index]);
Keith Packardac94a962008-11-20 23:30:27 -08003657 if (ret)
3658 break;
3659 pinned = i + 1;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003660 reloc_index += exec_list[i].relocation_count;
Keith Packardac94a962008-11-20 23:30:27 -08003661 }
3662 /* success */
3663 if (ret == 0)
3664 break;
3665
3666 /* error other than GTT full, or we've already tried again */
Chris Wilson2939e1f2009-06-06 09:46:03 +01003667 if (ret != -ENOSPC || pin_tries >= 1) {
Chris Wilson07f73f62009-09-14 16:50:30 +01003668 if (ret != -ERESTARTSYS) {
3669 unsigned long long total_size = 0;
3670 for (i = 0; i < args->buffer_count; i++)
3671 total_size += object_list[i]->size;
3672 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes: %d\n",
3673 pinned+1, args->buffer_count,
3674 total_size, ret);
3675 DRM_ERROR("%d objects [%d pinned], "
3676 "%d object bytes [%d pinned], "
3677 "%d/%d gtt bytes\n",
3678 atomic_read(&dev->object_count),
3679 atomic_read(&dev->pin_count),
3680 atomic_read(&dev->object_memory),
3681 atomic_read(&dev->pin_memory),
3682 atomic_read(&dev->gtt_memory),
3683 dev->gtt_total);
3684 }
Eric Anholt673a3942008-07-30 12:06:12 -07003685 goto err;
3686 }
Keith Packardac94a962008-11-20 23:30:27 -08003687
3688 /* unpin all of our buffers */
3689 for (i = 0; i < pinned; i++)
3690 i915_gem_object_unpin(object_list[i]);
Eric Anholtb1177632008-12-10 10:09:41 -08003691 pinned = 0;
Keith Packardac94a962008-11-20 23:30:27 -08003692
3693 /* evict everyone we can from the aperture */
3694 ret = i915_gem_evict_everything(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01003695 if (ret && ret != -ENOSPC)
Keith Packardac94a962008-11-20 23:30:27 -08003696 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003697 }
3698
3699 /* Set the pending read domains for the batch buffer to COMMAND */
3700 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003701 if (batch_obj->pending_write_domain) {
3702 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3703 ret = -EINVAL;
3704 goto err;
3705 }
3706 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003707
Chris Wilson83d60792009-06-06 09:45:57 +01003708 /* Sanity check the batch buffer, prior to moving objects */
3709 exec_offset = exec_list[args->buffer_count - 1].offset;
3710 ret = i915_gem_check_execbuffer (args, exec_offset);
3711 if (ret != 0) {
3712 DRM_ERROR("execbuf with invalid offset/length\n");
3713 goto err;
3714 }
3715
Eric Anholt673a3942008-07-30 12:06:12 -07003716 i915_verify_inactive(dev, __FILE__, __LINE__);
3717
Keith Packard646f0f62008-11-20 23:23:03 -08003718 /* Zero the global flush/invalidate flags. These
3719 * will be modified as new domains are computed
3720 * for each object
3721 */
3722 dev->invalidate_domains = 0;
3723 dev->flush_domains = 0;
3724
Eric Anholt673a3942008-07-30 12:06:12 -07003725 for (i = 0; i < args->buffer_count; i++) {
3726 struct drm_gem_object *obj = object_list[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003727
Keith Packard646f0f62008-11-20 23:23:03 -08003728 /* Compute new gpu domains and update invalidate/flush */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003729 i915_gem_object_set_to_gpu_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003730 }
3731
3732 i915_verify_inactive(dev, __FILE__, __LINE__);
3733
Keith Packard646f0f62008-11-20 23:23:03 -08003734 if (dev->invalidate_domains | dev->flush_domains) {
3735#if WATCH_EXEC
3736 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3737 __func__,
3738 dev->invalidate_domains,
3739 dev->flush_domains);
3740#endif
3741 i915_gem_flush(dev,
3742 dev->invalidate_domains,
3743 dev->flush_domains);
3744 if (dev->flush_domains)
Eric Anholtb9624422009-06-03 07:27:35 +00003745 (void)i915_add_request(dev, file_priv,
3746 dev->flush_domains);
Keith Packard646f0f62008-11-20 23:23:03 -08003747 }
Eric Anholt673a3942008-07-30 12:06:12 -07003748
Eric Anholtefbeed92009-02-19 14:54:51 -08003749 for (i = 0; i < args->buffer_count; i++) {
3750 struct drm_gem_object *obj = object_list[i];
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003751 uint32_t old_write_domain = obj->write_domain;
Eric Anholtefbeed92009-02-19 14:54:51 -08003752
3753 obj->write_domain = obj->pending_write_domain;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003754 trace_i915_gem_object_change_domain(obj,
3755 obj->read_domains,
3756 old_write_domain);
Eric Anholtefbeed92009-02-19 14:54:51 -08003757 }
3758
Eric Anholt673a3942008-07-30 12:06:12 -07003759 i915_verify_inactive(dev, __FILE__, __LINE__);
3760
3761#if WATCH_COHERENCY
3762 for (i = 0; i < args->buffer_count; i++) {
3763 i915_gem_object_check_coherency(object_list[i],
3764 exec_list[i].handle);
3765 }
3766#endif
3767
Eric Anholt673a3942008-07-30 12:06:12 -07003768#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003769 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003770 args->batch_len,
3771 __func__,
3772 ~0);
3773#endif
3774
Eric Anholt673a3942008-07-30 12:06:12 -07003775 /* Exec the batchbuffer */
Eric Anholt201361a2009-03-11 12:30:04 -07003776 ret = i915_dispatch_gem_execbuffer(dev, args, cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003777 if (ret) {
3778 DRM_ERROR("dispatch failed %d\n", ret);
3779 goto err;
3780 }
3781
3782 /*
3783 * Ensure that the commands in the batch buffer are
3784 * finished before the interrupt fires
3785 */
3786 flush_domains = i915_retire_commands(dev);
3787
3788 i915_verify_inactive(dev, __FILE__, __LINE__);
3789
3790 /*
3791 * Get a seqno representing the execution of the current buffer,
3792 * which we can wait on. We would like to mitigate these interrupts,
3793 * likely by only creating seqnos occasionally (so that we have
3794 * *some* interrupts representing completion of buffers that we can
3795 * wait on when trying to clear up gtt space).
3796 */
Eric Anholtb9624422009-06-03 07:27:35 +00003797 seqno = i915_add_request(dev, file_priv, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07003798 BUG_ON(seqno == 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003799 for (i = 0; i < args->buffer_count; i++) {
3800 struct drm_gem_object *obj = object_list[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003801
Eric Anholtce44b0e2008-11-06 16:00:31 -08003802 i915_gem_object_move_to_active(obj, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07003803#if WATCH_LRU
3804 DRM_INFO("%s: move to exec list %p\n", __func__, obj);
3805#endif
3806 }
3807#if WATCH_LRU
3808 i915_dump_lru(dev, __func__);
3809#endif
3810
3811 i915_verify_inactive(dev, __FILE__, __LINE__);
3812
Eric Anholt673a3942008-07-30 12:06:12 -07003813err:
Julia Lawallaad87df2008-12-21 16:28:47 +01003814 for (i = 0; i < pinned; i++)
3815 i915_gem_object_unpin(object_list[i]);
Eric Anholt673a3942008-07-30 12:06:12 -07003816
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003817 for (i = 0; i < args->buffer_count; i++) {
3818 if (object_list[i]) {
3819 obj_priv = object_list[i]->driver_private;
3820 obj_priv->in_execbuffer = false;
3821 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003822 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003823 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003824
Eric Anholt673a3942008-07-30 12:06:12 -07003825 mutex_unlock(&dev->struct_mutex);
3826
Roland Dreiera35f2e22009-02-06 17:48:09 -08003827 if (!ret) {
3828 /* Copy the new buffer offsets back to the user's exec list. */
3829 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3830 (uintptr_t) args->buffers_ptr,
3831 exec_list,
3832 sizeof(*exec_list) * args->buffer_count);
Florian Mickler2bc43b52009-04-06 22:55:41 +02003833 if (ret) {
3834 ret = -EFAULT;
Roland Dreiera35f2e22009-02-06 17:48:09 -08003835 DRM_ERROR("failed to copy %d exec entries "
3836 "back to user (%d)\n",
3837 args->buffer_count, ret);
Florian Mickler2bc43b52009-04-06 22:55:41 +02003838 }
Roland Dreiera35f2e22009-02-06 17:48:09 -08003839 }
3840
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003841 /* Copy the updated relocations out regardless of current error
3842 * state. Failure to update the relocs would mean that the next
3843 * time userland calls execbuf, it would do so with presumed offset
3844 * state that didn't match the actual object state.
3845 */
3846 ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
3847 relocs);
3848 if (ret2 != 0) {
3849 DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
3850
3851 if (ret == 0)
3852 ret = ret2;
3853 }
3854
Eric Anholt673a3942008-07-30 12:06:12 -07003855pre_mutex_err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003856 drm_free_large(object_list);
3857 drm_free_large(exec_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07003858 kfree(cliprects);
Eric Anholt673a3942008-07-30 12:06:12 -07003859
3860 return ret;
3861}
3862
3863int
3864i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
3865{
3866 struct drm_device *dev = obj->dev;
3867 struct drm_i915_gem_object *obj_priv = obj->driver_private;
3868 int ret;
3869
3870 i915_verify_inactive(dev, __FILE__, __LINE__);
3871 if (obj_priv->gtt_space == NULL) {
3872 ret = i915_gem_object_bind_to_gtt(obj, alignment);
3873 if (ret != 0) {
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003874 if (ret != -EBUSY && ret != -ERESTARTSYS)
Kyle McMartin0fce81e2009-02-28 15:01:16 -05003875 DRM_ERROR("Failure to bind: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003876 return ret;
3877 }
Chris Wilson22c344e2009-02-11 14:26:45 +00003878 }
3879 /*
3880 * Pre-965 chips need a fence register set up in order to
3881 * properly handle tiled surfaces.
3882 */
Eric Anholta09ba7f2009-08-29 12:49:51 -07003883 if (!IS_I965G(dev) && obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003884 ret = i915_gem_object_get_fence_reg(obj);
Chris Wilson22c344e2009-02-11 14:26:45 +00003885 if (ret != 0) {
3886 if (ret != -EBUSY && ret != -ERESTARTSYS)
3887 DRM_ERROR("Failure to install fence: %d\n",
3888 ret);
3889 return ret;
3890 }
Eric Anholt673a3942008-07-30 12:06:12 -07003891 }
3892 obj_priv->pin_count++;
3893
3894 /* If the object is not active and not pending a flush,
3895 * remove it from the inactive list
3896 */
3897 if (obj_priv->pin_count == 1) {
3898 atomic_inc(&dev->pin_count);
3899 atomic_add(obj->size, &dev->pin_memory);
3900 if (!obj_priv->active &&
Chris Wilson21d509e2009-06-06 09:46:02 +01003901 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0 &&
Eric Anholt673a3942008-07-30 12:06:12 -07003902 !list_empty(&obj_priv->list))
3903 list_del_init(&obj_priv->list);
3904 }
3905 i915_verify_inactive(dev, __FILE__, __LINE__);
3906
3907 return 0;
3908}
3909
3910void
3911i915_gem_object_unpin(struct drm_gem_object *obj)
3912{
3913 struct drm_device *dev = obj->dev;
3914 drm_i915_private_t *dev_priv = dev->dev_private;
3915 struct drm_i915_gem_object *obj_priv = obj->driver_private;
3916
3917 i915_verify_inactive(dev, __FILE__, __LINE__);
3918 obj_priv->pin_count--;
3919 BUG_ON(obj_priv->pin_count < 0);
3920 BUG_ON(obj_priv->gtt_space == NULL);
3921
3922 /* If the object is no longer pinned, and is
3923 * neither active nor being flushed, then stick it on
3924 * the inactive list
3925 */
3926 if (obj_priv->pin_count == 0) {
3927 if (!obj_priv->active &&
Chris Wilson21d509e2009-06-06 09:46:02 +01003928 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003929 list_move_tail(&obj_priv->list,
3930 &dev_priv->mm.inactive_list);
3931 atomic_dec(&dev->pin_count);
3932 atomic_sub(obj->size, &dev->pin_memory);
3933 }
3934 i915_verify_inactive(dev, __FILE__, __LINE__);
3935}
3936
3937int
3938i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3939 struct drm_file *file_priv)
3940{
3941 struct drm_i915_gem_pin *args = data;
3942 struct drm_gem_object *obj;
3943 struct drm_i915_gem_object *obj_priv;
3944 int ret;
3945
3946 mutex_lock(&dev->struct_mutex);
3947
3948 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
3949 if (obj == NULL) {
3950 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
3951 args->handle);
3952 mutex_unlock(&dev->struct_mutex);
3953 return -EBADF;
3954 }
3955 obj_priv = obj->driver_private;
3956
Chris Wilson3ef94da2009-09-14 16:50:29 +01003957 if (obj_priv->madv == I915_MADV_DONTNEED) {
3958 DRM_ERROR("Attempting to pin a I915_MADV_DONTNEED buffer\n");
3959 drm_gem_object_unreference(obj);
3960 mutex_unlock(&dev->struct_mutex);
3961 return -EINVAL;
3962 }
3963
Jesse Barnes79e53942008-11-07 14:24:08 -08003964 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
3965 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3966 args->handle);
Chris Wilson96dec612009-02-08 19:08:04 +00003967 drm_gem_object_unreference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003968 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08003969 return -EINVAL;
3970 }
3971
3972 obj_priv->user_pin_count++;
3973 obj_priv->pin_filp = file_priv;
3974 if (obj_priv->user_pin_count == 1) {
3975 ret = i915_gem_object_pin(obj, args->alignment);
3976 if (ret != 0) {
3977 drm_gem_object_unreference(obj);
3978 mutex_unlock(&dev->struct_mutex);
3979 return ret;
3980 }
Eric Anholt673a3942008-07-30 12:06:12 -07003981 }
3982
3983 /* XXX - flush the CPU caches for pinned objects
3984 * as the X server doesn't manage domains yet
3985 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003986 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003987 args->offset = obj_priv->gtt_offset;
3988 drm_gem_object_unreference(obj);
3989 mutex_unlock(&dev->struct_mutex);
3990
3991 return 0;
3992}
3993
3994int
3995i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3996 struct drm_file *file_priv)
3997{
3998 struct drm_i915_gem_pin *args = data;
3999 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004000 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07004001
4002 mutex_lock(&dev->struct_mutex);
4003
4004 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4005 if (obj == NULL) {
4006 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4007 args->handle);
4008 mutex_unlock(&dev->struct_mutex);
4009 return -EBADF;
4010 }
4011
Jesse Barnes79e53942008-11-07 14:24:08 -08004012 obj_priv = obj->driver_private;
4013 if (obj_priv->pin_filp != file_priv) {
4014 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4015 args->handle);
4016 drm_gem_object_unreference(obj);
4017 mutex_unlock(&dev->struct_mutex);
4018 return -EINVAL;
4019 }
4020 obj_priv->user_pin_count--;
4021 if (obj_priv->user_pin_count == 0) {
4022 obj_priv->pin_filp = NULL;
4023 i915_gem_object_unpin(obj);
4024 }
Eric Anholt673a3942008-07-30 12:06:12 -07004025
4026 drm_gem_object_unreference(obj);
4027 mutex_unlock(&dev->struct_mutex);
4028 return 0;
4029}
4030
4031int
4032i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4033 struct drm_file *file_priv)
4034{
4035 struct drm_i915_gem_busy *args = data;
4036 struct drm_gem_object *obj;
4037 struct drm_i915_gem_object *obj_priv;
4038
Eric Anholt673a3942008-07-30 12:06:12 -07004039 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4040 if (obj == NULL) {
4041 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4042 args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07004043 return -EBADF;
4044 }
4045
Chris Wilsonb1ce7862009-06-06 09:46:00 +01004046 mutex_lock(&dev->struct_mutex);
Eric Anholtf21289b2009-02-18 09:44:56 -08004047 /* Update the active list for the hardware's current position.
4048 * Otherwise this only updates on a delayed timer or when irqs are
4049 * actually unmasked, and our working set ends up being larger than
4050 * required.
4051 */
4052 i915_gem_retire_requests(dev);
4053
Eric Anholt673a3942008-07-30 12:06:12 -07004054 obj_priv = obj->driver_private;
Eric Anholtc4de0a52008-12-14 19:05:04 -08004055 /* Don't count being on the flushing list against the object being
4056 * done. Otherwise, a buffer left on the flushing list but not getting
4057 * flushed (because nobody's flushing that domain) won't ever return
4058 * unbusy and get reused by libdrm's bo cache. The other expected
4059 * consumer of this interface, OpenGL's occlusion queries, also specs
4060 * that the objects get unbusy "eventually" without any interference.
4061 */
4062 args->busy = obj_priv->active && obj_priv->last_rendering_seqno != 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004063
4064 drm_gem_object_unreference(obj);
4065 mutex_unlock(&dev->struct_mutex);
4066 return 0;
4067}
4068
4069int
4070i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4071 struct drm_file *file_priv)
4072{
4073 return i915_gem_ring_throttle(dev, file_priv);
4074}
4075
Chris Wilson3ef94da2009-09-14 16:50:29 +01004076int
4077i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4078 struct drm_file *file_priv)
4079{
4080 struct drm_i915_gem_madvise *args = data;
4081 struct drm_gem_object *obj;
4082 struct drm_i915_gem_object *obj_priv;
4083
4084 switch (args->madv) {
4085 case I915_MADV_DONTNEED:
4086 case I915_MADV_WILLNEED:
4087 break;
4088 default:
4089 return -EINVAL;
4090 }
4091
4092 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4093 if (obj == NULL) {
4094 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4095 args->handle);
4096 return -EBADF;
4097 }
4098
4099 mutex_lock(&dev->struct_mutex);
4100 obj_priv = obj->driver_private;
4101
4102 if (obj_priv->pin_count) {
4103 drm_gem_object_unreference(obj);
4104 mutex_unlock(&dev->struct_mutex);
4105
4106 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4107 return -EINVAL;
4108 }
4109
4110 obj_priv->madv = args->madv;
4111 args->retained = obj_priv->gtt_space != NULL;
4112
4113 drm_gem_object_unreference(obj);
4114 mutex_unlock(&dev->struct_mutex);
4115
4116 return 0;
4117}
4118
Eric Anholt673a3942008-07-30 12:06:12 -07004119int i915_gem_init_object(struct drm_gem_object *obj)
4120{
4121 struct drm_i915_gem_object *obj_priv;
4122
Eric Anholt9a298b22009-03-24 12:23:04 -07004123 obj_priv = kzalloc(sizeof(*obj_priv), GFP_KERNEL);
Eric Anholt673a3942008-07-30 12:06:12 -07004124 if (obj_priv == NULL)
4125 return -ENOMEM;
4126
4127 /*
4128 * We've just allocated pages from the kernel,
4129 * so they've just been written by the CPU with
4130 * zeros. They'll need to be clflushed before we
4131 * use them with the GPU.
4132 */
4133 obj->write_domain = I915_GEM_DOMAIN_CPU;
4134 obj->read_domains = I915_GEM_DOMAIN_CPU;
4135
Keith Packardba1eb1d2008-10-14 19:55:10 -07004136 obj_priv->agp_type = AGP_USER_MEMORY;
4137
Eric Anholt673a3942008-07-30 12:06:12 -07004138 obj->driver_private = obj_priv;
4139 obj_priv->obj = obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004140 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Eric Anholt673a3942008-07-30 12:06:12 -07004141 INIT_LIST_HEAD(&obj_priv->list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004142 INIT_LIST_HEAD(&obj_priv->fence_list);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004143 obj_priv->madv = I915_MADV_WILLNEED;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004144
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004145 trace_i915_gem_object_create(obj);
4146
Eric Anholt673a3942008-07-30 12:06:12 -07004147 return 0;
4148}
4149
4150void i915_gem_free_object(struct drm_gem_object *obj)
4151{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004152 struct drm_device *dev = obj->dev;
Eric Anholt673a3942008-07-30 12:06:12 -07004153 struct drm_i915_gem_object *obj_priv = obj->driver_private;
4154
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004155 trace_i915_gem_object_destroy(obj);
4156
Eric Anholt673a3942008-07-30 12:06:12 -07004157 while (obj_priv->pin_count > 0)
4158 i915_gem_object_unpin(obj);
4159
Dave Airlie71acb5e2008-12-30 20:31:46 +10004160 if (obj_priv->phys_obj)
4161 i915_gem_detach_phys_object(dev, obj);
4162
Eric Anholt673a3942008-07-30 12:06:12 -07004163 i915_gem_object_unbind(obj);
4164
Chris Wilson7e616152009-09-10 08:53:04 +01004165 if (obj_priv->mmap_offset)
4166 i915_gem_free_mmap_offset(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08004167
Eric Anholt9a298b22009-03-24 12:23:04 -07004168 kfree(obj_priv->page_cpu_valid);
Eric Anholt280b7132009-03-12 16:56:27 -07004169 kfree(obj_priv->bit_17);
Eric Anholt9a298b22009-03-24 12:23:04 -07004170 kfree(obj->driver_private);
Eric Anholt673a3942008-07-30 12:06:12 -07004171}
4172
Chris Wilsonab5ee572009-09-20 19:25:47 +01004173/** Unbinds all inactive objects. */
Eric Anholt673a3942008-07-30 12:06:12 -07004174static int
Chris Wilsonab5ee572009-09-20 19:25:47 +01004175i915_gem_evict_from_inactive_list(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004176{
Chris Wilsonab5ee572009-09-20 19:25:47 +01004177 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07004178
Chris Wilsonab5ee572009-09-20 19:25:47 +01004179 while (!list_empty(&dev_priv->mm.inactive_list)) {
4180 struct drm_gem_object *obj;
4181 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004182
Chris Wilsonab5ee572009-09-20 19:25:47 +01004183 obj = list_first_entry(&dev_priv->mm.inactive_list,
4184 struct drm_i915_gem_object,
4185 list)->obj;
Eric Anholt673a3942008-07-30 12:06:12 -07004186
4187 ret = i915_gem_object_unbind(obj);
4188 if (ret != 0) {
Chris Wilsonab5ee572009-09-20 19:25:47 +01004189 DRM_ERROR("Error unbinding object: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004190 return ret;
4191 }
4192 }
4193
Eric Anholt673a3942008-07-30 12:06:12 -07004194 return 0;
4195}
4196
Jesse Barnes5669fca2009-02-17 15:13:31 -08004197int
Eric Anholt673a3942008-07-30 12:06:12 -07004198i915_gem_idle(struct drm_device *dev)
4199{
4200 drm_i915_private_t *dev_priv = dev->dev_private;
4201 uint32_t seqno, cur_seqno, last_seqno;
4202 int stuck, ret;
4203
Keith Packard6dbe2772008-10-14 21:41:13 -07004204 mutex_lock(&dev->struct_mutex);
4205
4206 if (dev_priv->mm.suspended || dev_priv->ring.ring_obj == NULL) {
4207 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004208 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004209 }
Eric Anholt673a3942008-07-30 12:06:12 -07004210
4211 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4212 * We need to replace this with a semaphore, or something.
4213 */
4214 dev_priv->mm.suspended = 1;
Ben Gamarif65d9422009-09-14 17:48:44 -04004215 del_timer(&dev_priv->hangcheck_timer);
Eric Anholt673a3942008-07-30 12:06:12 -07004216
Keith Packard6dbe2772008-10-14 21:41:13 -07004217 /* Cancel the retire work handler, wait for it to finish if running
4218 */
4219 mutex_unlock(&dev->struct_mutex);
4220 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4221 mutex_lock(&dev->struct_mutex);
4222
Eric Anholt673a3942008-07-30 12:06:12 -07004223 i915_kernel_lost_context(dev);
4224
4225 /* Flush the GPU along with all non-CPU write domains
4226 */
Chris Wilson21d509e2009-06-06 09:46:02 +01004227 i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
4228 seqno = i915_add_request(dev, NULL, I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07004229
4230 if (seqno == 0) {
4231 mutex_unlock(&dev->struct_mutex);
4232 return -ENOMEM;
4233 }
4234
4235 dev_priv->mm.waiting_gem_seqno = seqno;
4236 last_seqno = 0;
4237 stuck = 0;
4238 for (;;) {
4239 cur_seqno = i915_get_gem_seqno(dev);
4240 if (i915_seqno_passed(cur_seqno, seqno))
4241 break;
4242 if (last_seqno == cur_seqno) {
4243 if (stuck++ > 100) {
4244 DRM_ERROR("hardware wedged\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004245 atomic_set(&dev_priv->mm.wedged, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07004246 DRM_WAKEUP(&dev_priv->irq_queue);
4247 break;
4248 }
4249 }
4250 msleep(10);
4251 last_seqno = cur_seqno;
4252 }
4253 dev_priv->mm.waiting_gem_seqno = 0;
4254
4255 i915_gem_retire_requests(dev);
4256
Carl Worth5e118f42009-03-20 11:54:25 -07004257 spin_lock(&dev_priv->mm.active_list_lock);
Ben Gamariba1234d2009-09-14 17:48:47 -04004258 if (!atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt28dfe522008-11-13 15:00:55 -08004259 /* Active and flushing should now be empty as we've
4260 * waited for a sequence higher than any pending execbuffer
4261 */
4262 WARN_ON(!list_empty(&dev_priv->mm.active_list));
4263 WARN_ON(!list_empty(&dev_priv->mm.flushing_list));
4264 /* Request should now be empty as we've also waited
4265 * for the last request in the list
4266 */
4267 WARN_ON(!list_empty(&dev_priv->mm.request_list));
4268 }
Eric Anholt673a3942008-07-30 12:06:12 -07004269
Eric Anholt28dfe522008-11-13 15:00:55 -08004270 /* Empty the active and flushing lists to inactive. If there's
4271 * anything left at this point, it means that we're wedged and
4272 * nothing good's going to happen by leaving them there. So strip
4273 * the GPU domains and just stuff them onto inactive.
Eric Anholt673a3942008-07-30 12:06:12 -07004274 */
Eric Anholt28dfe522008-11-13 15:00:55 -08004275 while (!list_empty(&dev_priv->mm.active_list)) {
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004276 struct drm_gem_object *obj;
4277 uint32_t old_write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07004278
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004279 obj = list_first_entry(&dev_priv->mm.active_list,
4280 struct drm_i915_gem_object,
4281 list)->obj;
4282 old_write_domain = obj->write_domain;
4283 obj->write_domain &= ~I915_GEM_GPU_DOMAINS;
4284 i915_gem_object_move_to_inactive(obj);
4285
4286 trace_i915_gem_object_change_domain(obj,
4287 obj->read_domains,
4288 old_write_domain);
Eric Anholt28dfe522008-11-13 15:00:55 -08004289 }
Carl Worth5e118f42009-03-20 11:54:25 -07004290 spin_unlock(&dev_priv->mm.active_list_lock);
Eric Anholt28dfe522008-11-13 15:00:55 -08004291
4292 while (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004293 struct drm_gem_object *obj;
4294 uint32_t old_write_domain;
Eric Anholt28dfe522008-11-13 15:00:55 -08004295
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004296 obj = list_first_entry(&dev_priv->mm.flushing_list,
4297 struct drm_i915_gem_object,
4298 list)->obj;
4299 old_write_domain = obj->write_domain;
4300 obj->write_domain &= ~I915_GEM_GPU_DOMAINS;
4301 i915_gem_object_move_to_inactive(obj);
4302
4303 trace_i915_gem_object_change_domain(obj,
4304 obj->read_domains,
4305 old_write_domain);
Eric Anholt28dfe522008-11-13 15:00:55 -08004306 }
4307
4308
4309 /* Move all inactive buffers out of the GTT. */
Chris Wilsonab5ee572009-09-20 19:25:47 +01004310 ret = i915_gem_evict_from_inactive_list(dev);
Eric Anholt28dfe522008-11-13 15:00:55 -08004311 WARN_ON(!list_empty(&dev_priv->mm.inactive_list));
Keith Packard6dbe2772008-10-14 21:41:13 -07004312 if (ret) {
4313 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004314 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004315 }
Eric Anholt673a3942008-07-30 12:06:12 -07004316
Keith Packard6dbe2772008-10-14 21:41:13 -07004317 i915_gem_cleanup_ringbuffer(dev);
4318 mutex_unlock(&dev->struct_mutex);
4319
Eric Anholt673a3942008-07-30 12:06:12 -07004320 return 0;
4321}
4322
4323static int
4324i915_gem_init_hws(struct drm_device *dev)
4325{
4326 drm_i915_private_t *dev_priv = dev->dev_private;
4327 struct drm_gem_object *obj;
4328 struct drm_i915_gem_object *obj_priv;
4329 int ret;
4330
4331 /* If we need a physical address for the status page, it's already
4332 * initialized at driver load time.
4333 */
4334 if (!I915_NEED_GFX_HWS(dev))
4335 return 0;
4336
4337 obj = drm_gem_object_alloc(dev, 4096);
4338 if (obj == NULL) {
4339 DRM_ERROR("Failed to allocate status page\n");
4340 return -ENOMEM;
4341 }
4342 obj_priv = obj->driver_private;
Keith Packardba1eb1d2008-10-14 19:55:10 -07004343 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
Eric Anholt673a3942008-07-30 12:06:12 -07004344
4345 ret = i915_gem_object_pin(obj, 4096);
4346 if (ret != 0) {
4347 drm_gem_object_unreference(obj);
4348 return ret;
4349 }
4350
4351 dev_priv->status_gfx_addr = obj_priv->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07004352
Eric Anholt856fa192009-03-19 14:10:50 -07004353 dev_priv->hw_status_page = kmap(obj_priv->pages[0]);
Keith Packardba1eb1d2008-10-14 19:55:10 -07004354 if (dev_priv->hw_status_page == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07004355 DRM_ERROR("Failed to map status page.\n");
4356 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Chris Wilson3eb2ee72009-02-11 14:26:34 +00004357 i915_gem_object_unpin(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004358 drm_gem_object_unreference(obj);
4359 return -EINVAL;
4360 }
4361 dev_priv->hws_obj = obj;
Eric Anholt673a3942008-07-30 12:06:12 -07004362 memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
4363 I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
Keith Packardba1eb1d2008-10-14 19:55:10 -07004364 I915_READ(HWS_PGA); /* posting read */
Eric Anholt673a3942008-07-30 12:06:12 -07004365 DRM_DEBUG("hws offset: 0x%08x\n", dev_priv->status_gfx_addr);
4366
4367 return 0;
4368}
4369
Chris Wilson85a7bb92009-02-11 14:52:44 +00004370static void
4371i915_gem_cleanup_hws(struct drm_device *dev)
4372{
4373 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbab2d1f2009-02-20 17:52:20 +00004374 struct drm_gem_object *obj;
4375 struct drm_i915_gem_object *obj_priv;
Chris Wilson85a7bb92009-02-11 14:52:44 +00004376
4377 if (dev_priv->hws_obj == NULL)
4378 return;
4379
Chris Wilsonbab2d1f2009-02-20 17:52:20 +00004380 obj = dev_priv->hws_obj;
4381 obj_priv = obj->driver_private;
4382
Eric Anholt856fa192009-03-19 14:10:50 -07004383 kunmap(obj_priv->pages[0]);
Chris Wilson85a7bb92009-02-11 14:52:44 +00004384 i915_gem_object_unpin(obj);
4385 drm_gem_object_unreference(obj);
4386 dev_priv->hws_obj = NULL;
Chris Wilsonbab2d1f2009-02-20 17:52:20 +00004387
Chris Wilson85a7bb92009-02-11 14:52:44 +00004388 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
4389 dev_priv->hw_status_page = NULL;
4390
4391 /* Write high address into HWS_PGA when disabling. */
4392 I915_WRITE(HWS_PGA, 0x1ffff000);
4393}
4394
Jesse Barnes79e53942008-11-07 14:24:08 -08004395int
Eric Anholt673a3942008-07-30 12:06:12 -07004396i915_gem_init_ringbuffer(struct drm_device *dev)
4397{
4398 drm_i915_private_t *dev_priv = dev->dev_private;
4399 struct drm_gem_object *obj;
4400 struct drm_i915_gem_object *obj_priv;
Jesse Barnes79e53942008-11-07 14:24:08 -08004401 drm_i915_ring_buffer_t *ring = &dev_priv->ring;
Eric Anholt673a3942008-07-30 12:06:12 -07004402 int ret;
Keith Packard50aa253d2008-10-14 17:20:35 -07004403 u32 head;
Eric Anholt673a3942008-07-30 12:06:12 -07004404
4405 ret = i915_gem_init_hws(dev);
4406 if (ret != 0)
4407 return ret;
4408
4409 obj = drm_gem_object_alloc(dev, 128 * 1024);
4410 if (obj == NULL) {
4411 DRM_ERROR("Failed to allocate ringbuffer\n");
Chris Wilson85a7bb92009-02-11 14:52:44 +00004412 i915_gem_cleanup_hws(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004413 return -ENOMEM;
4414 }
4415 obj_priv = obj->driver_private;
4416
4417 ret = i915_gem_object_pin(obj, 4096);
4418 if (ret != 0) {
4419 drm_gem_object_unreference(obj);
Chris Wilson85a7bb92009-02-11 14:52:44 +00004420 i915_gem_cleanup_hws(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004421 return ret;
4422 }
4423
4424 /* Set up the kernel mapping for the ring. */
Jesse Barnes79e53942008-11-07 14:24:08 -08004425 ring->Size = obj->size;
Eric Anholt673a3942008-07-30 12:06:12 -07004426
Jesse Barnes79e53942008-11-07 14:24:08 -08004427 ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
4428 ring->map.size = obj->size;
4429 ring->map.type = 0;
4430 ring->map.flags = 0;
4431 ring->map.mtrr = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004432
Jesse Barnes79e53942008-11-07 14:24:08 -08004433 drm_core_ioremap_wc(&ring->map, dev);
4434 if (ring->map.handle == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07004435 DRM_ERROR("Failed to map ringbuffer.\n");
4436 memset(&dev_priv->ring, 0, sizeof(dev_priv->ring));
Chris Wilson47ed1852009-02-11 14:26:33 +00004437 i915_gem_object_unpin(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004438 drm_gem_object_unreference(obj);
Chris Wilson85a7bb92009-02-11 14:52:44 +00004439 i915_gem_cleanup_hws(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004440 return -EINVAL;
4441 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004442 ring->ring_obj = obj;
4443 ring->virtual_start = ring->map.handle;
Eric Anholt673a3942008-07-30 12:06:12 -07004444
4445 /* Stop the ring if it's running. */
4446 I915_WRITE(PRB0_CTL, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004447 I915_WRITE(PRB0_TAIL, 0);
Keith Packard50aa253d2008-10-14 17:20:35 -07004448 I915_WRITE(PRB0_HEAD, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004449
4450 /* Initialize the ring. */
4451 I915_WRITE(PRB0_START, obj_priv->gtt_offset);
Keith Packard50aa253d2008-10-14 17:20:35 -07004452 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
4453
4454 /* G45 ring initialization fails to reset head to zero */
4455 if (head != 0) {
4456 DRM_ERROR("Ring head not reset to zero "
4457 "ctl %08x head %08x tail %08x start %08x\n",
4458 I915_READ(PRB0_CTL),
4459 I915_READ(PRB0_HEAD),
4460 I915_READ(PRB0_TAIL),
4461 I915_READ(PRB0_START));
4462 I915_WRITE(PRB0_HEAD, 0);
4463
4464 DRM_ERROR("Ring head forced to zero "
4465 "ctl %08x head %08x tail %08x start %08x\n",
4466 I915_READ(PRB0_CTL),
4467 I915_READ(PRB0_HEAD),
4468 I915_READ(PRB0_TAIL),
4469 I915_READ(PRB0_START));
4470 }
4471
Eric Anholt673a3942008-07-30 12:06:12 -07004472 I915_WRITE(PRB0_CTL,
4473 ((obj->size - 4096) & RING_NR_PAGES) |
4474 RING_NO_REPORT |
4475 RING_VALID);
4476
Keith Packard50aa253d2008-10-14 17:20:35 -07004477 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
4478
4479 /* If the head is still not zero, the ring is dead */
4480 if (head != 0) {
4481 DRM_ERROR("Ring initialization failed "
4482 "ctl %08x head %08x tail %08x start %08x\n",
4483 I915_READ(PRB0_CTL),
4484 I915_READ(PRB0_HEAD),
4485 I915_READ(PRB0_TAIL),
4486 I915_READ(PRB0_START));
4487 return -EIO;
4488 }
4489
Eric Anholt673a3942008-07-30 12:06:12 -07004490 /* Update our cache of the ring state */
Jesse Barnes79e53942008-11-07 14:24:08 -08004491 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4492 i915_kernel_lost_context(dev);
4493 else {
4494 ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
4495 ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
4496 ring->space = ring->head - (ring->tail + 8);
4497 if (ring->space < 0)
4498 ring->space += ring->Size;
4499 }
Eric Anholt673a3942008-07-30 12:06:12 -07004500
4501 return 0;
4502}
4503
Jesse Barnes79e53942008-11-07 14:24:08 -08004504void
Eric Anholt673a3942008-07-30 12:06:12 -07004505i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4506{
4507 drm_i915_private_t *dev_priv = dev->dev_private;
4508
4509 if (dev_priv->ring.ring_obj == NULL)
4510 return;
4511
4512 drm_core_ioremapfree(&dev_priv->ring.map, dev);
4513
4514 i915_gem_object_unpin(dev_priv->ring.ring_obj);
4515 drm_gem_object_unreference(dev_priv->ring.ring_obj);
4516 dev_priv->ring.ring_obj = NULL;
4517 memset(&dev_priv->ring, 0, sizeof(dev_priv->ring));
4518
Chris Wilson85a7bb92009-02-11 14:52:44 +00004519 i915_gem_cleanup_hws(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004520}
4521
4522int
4523i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4524 struct drm_file *file_priv)
4525{
4526 drm_i915_private_t *dev_priv = dev->dev_private;
4527 int ret;
4528
Jesse Barnes79e53942008-11-07 14:24:08 -08004529 if (drm_core_check_feature(dev, DRIVER_MODESET))
4530 return 0;
4531
Ben Gamariba1234d2009-09-14 17:48:47 -04004532 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004533 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004534 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004535 }
4536
Eric Anholt673a3942008-07-30 12:06:12 -07004537 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004538 dev_priv->mm.suspended = 0;
4539
4540 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004541 if (ret != 0) {
4542 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004543 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004544 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004545
Carl Worth5e118f42009-03-20 11:54:25 -07004546 spin_lock(&dev_priv->mm.active_list_lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004547 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Carl Worth5e118f42009-03-20 11:54:25 -07004548 spin_unlock(&dev_priv->mm.active_list_lock);
4549
Eric Anholt673a3942008-07-30 12:06:12 -07004550 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4551 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
4552 BUG_ON(!list_empty(&dev_priv->mm.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004553 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004554
4555 drm_irq_install(dev);
4556
Eric Anholt673a3942008-07-30 12:06:12 -07004557 return 0;
4558}
4559
4560int
4561i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4562 struct drm_file *file_priv)
4563{
4564 int ret;
4565
Jesse Barnes79e53942008-11-07 14:24:08 -08004566 if (drm_core_check_feature(dev, DRIVER_MODESET))
4567 return 0;
4568
Eric Anholt673a3942008-07-30 12:06:12 -07004569 ret = i915_gem_idle(dev);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004570 drm_irq_uninstall(dev);
4571
Keith Packard6dbe2772008-10-14 21:41:13 -07004572 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004573}
4574
4575void
4576i915_gem_lastclose(struct drm_device *dev)
4577{
4578 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004579
Eric Anholte806b492009-01-22 09:56:58 -08004580 if (drm_core_check_feature(dev, DRIVER_MODESET))
4581 return;
4582
Keith Packard6dbe2772008-10-14 21:41:13 -07004583 ret = i915_gem_idle(dev);
4584 if (ret)
4585 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004586}
4587
4588void
4589i915_gem_load(struct drm_device *dev)
4590{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004591 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004592 drm_i915_private_t *dev_priv = dev->dev_private;
4593
Carl Worth5e118f42009-03-20 11:54:25 -07004594 spin_lock_init(&dev_priv->mm.active_list_lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004595 INIT_LIST_HEAD(&dev_priv->mm.active_list);
4596 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
4597 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
4598 INIT_LIST_HEAD(&dev_priv->mm.request_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004599 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004600 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4601 i915_gem_retire_work_handler);
Eric Anholt673a3942008-07-30 12:06:12 -07004602 dev_priv->mm.next_gem_seqno = 1;
4603
Chris Wilson31169712009-09-14 16:50:28 +01004604 spin_lock(&shrink_list_lock);
4605 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4606 spin_unlock(&shrink_list_lock);
4607
Jesse Barnesde151cf2008-11-12 10:03:55 -08004608 /* Old X drivers will take 0-2 for front, back, depth buffers */
4609 dev_priv->fence_reg_start = 3;
4610
Jesse Barnes0f973f22009-01-26 17:10:45 -08004611 if (IS_I965G(dev) || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004612 dev_priv->num_fence_regs = 16;
4613 else
4614 dev_priv->num_fence_regs = 8;
4615
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004616 /* Initialize fence registers to zero */
4617 if (IS_I965G(dev)) {
4618 for (i = 0; i < 16; i++)
4619 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
4620 } else {
4621 for (i = 0; i < 8; i++)
4622 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4623 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4624 for (i = 0; i < 8; i++)
4625 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
4626 }
4627
Eric Anholt673a3942008-07-30 12:06:12 -07004628 i915_gem_detect_bit_6_swizzle(dev);
4629}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004630
4631/*
4632 * Create a physically contiguous memory object for this object
4633 * e.g. for cursor + overlay regs
4634 */
4635int i915_gem_init_phys_object(struct drm_device *dev,
4636 int id, int size)
4637{
4638 drm_i915_private_t *dev_priv = dev->dev_private;
4639 struct drm_i915_gem_phys_object *phys_obj;
4640 int ret;
4641
4642 if (dev_priv->mm.phys_objs[id - 1] || !size)
4643 return 0;
4644
Eric Anholt9a298b22009-03-24 12:23:04 -07004645 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004646 if (!phys_obj)
4647 return -ENOMEM;
4648
4649 phys_obj->id = id;
4650
4651 phys_obj->handle = drm_pci_alloc(dev, size, 0, 0xffffffff);
4652 if (!phys_obj->handle) {
4653 ret = -ENOMEM;
4654 goto kfree_obj;
4655 }
4656#ifdef CONFIG_X86
4657 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4658#endif
4659
4660 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4661
4662 return 0;
4663kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004664 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004665 return ret;
4666}
4667
4668void i915_gem_free_phys_object(struct drm_device *dev, int id)
4669{
4670 drm_i915_private_t *dev_priv = dev->dev_private;
4671 struct drm_i915_gem_phys_object *phys_obj;
4672
4673 if (!dev_priv->mm.phys_objs[id - 1])
4674 return;
4675
4676 phys_obj = dev_priv->mm.phys_objs[id - 1];
4677 if (phys_obj->cur_obj) {
4678 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4679 }
4680
4681#ifdef CONFIG_X86
4682 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4683#endif
4684 drm_pci_free(dev, phys_obj->handle);
4685 kfree(phys_obj);
4686 dev_priv->mm.phys_objs[id - 1] = NULL;
4687}
4688
4689void i915_gem_free_all_phys_object(struct drm_device *dev)
4690{
4691 int i;
4692
Dave Airlie260883c2009-01-22 17:58:49 +10004693 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004694 i915_gem_free_phys_object(dev, i);
4695}
4696
4697void i915_gem_detach_phys_object(struct drm_device *dev,
4698 struct drm_gem_object *obj)
4699{
4700 struct drm_i915_gem_object *obj_priv;
4701 int i;
4702 int ret;
4703 int page_count;
4704
4705 obj_priv = obj->driver_private;
4706 if (!obj_priv->phys_obj)
4707 return;
4708
Eric Anholt856fa192009-03-19 14:10:50 -07004709 ret = i915_gem_object_get_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004710 if (ret)
4711 goto out;
4712
4713 page_count = obj->size / PAGE_SIZE;
4714
4715 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004716 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004717 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4718
4719 memcpy(dst, src, PAGE_SIZE);
4720 kunmap_atomic(dst, KM_USER0);
4721 }
Eric Anholt856fa192009-03-19 14:10:50 -07004722 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004723 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004724
4725 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004726out:
4727 obj_priv->phys_obj->cur_obj = NULL;
4728 obj_priv->phys_obj = NULL;
4729}
4730
4731int
4732i915_gem_attach_phys_object(struct drm_device *dev,
4733 struct drm_gem_object *obj, int id)
4734{
4735 drm_i915_private_t *dev_priv = dev->dev_private;
4736 struct drm_i915_gem_object *obj_priv;
4737 int ret = 0;
4738 int page_count;
4739 int i;
4740
4741 if (id > I915_MAX_PHYS_OBJECT)
4742 return -EINVAL;
4743
4744 obj_priv = obj->driver_private;
4745
4746 if (obj_priv->phys_obj) {
4747 if (obj_priv->phys_obj->id == id)
4748 return 0;
4749 i915_gem_detach_phys_object(dev, obj);
4750 }
4751
4752
4753 /* create a new object */
4754 if (!dev_priv->mm.phys_objs[id - 1]) {
4755 ret = i915_gem_init_phys_object(dev, id,
4756 obj->size);
4757 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004758 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004759 goto out;
4760 }
4761 }
4762
4763 /* bind to the object */
4764 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4765 obj_priv->phys_obj->cur_obj = obj;
4766
Eric Anholt856fa192009-03-19 14:10:50 -07004767 ret = i915_gem_object_get_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004768 if (ret) {
4769 DRM_ERROR("failed to get page list\n");
4770 goto out;
4771 }
4772
4773 page_count = obj->size / PAGE_SIZE;
4774
4775 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004776 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004777 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4778
4779 memcpy(dst, src, PAGE_SIZE);
4780 kunmap_atomic(src, KM_USER0);
4781 }
4782
Chris Wilsond78b47b2009-06-17 21:52:49 +01004783 i915_gem_object_put_pages(obj);
4784
Dave Airlie71acb5e2008-12-30 20:31:46 +10004785 return 0;
4786out:
4787 return ret;
4788}
4789
4790static int
4791i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4792 struct drm_i915_gem_pwrite *args,
4793 struct drm_file *file_priv)
4794{
4795 struct drm_i915_gem_object *obj_priv = obj->driver_private;
4796 void *obj_addr;
4797 int ret;
4798 char __user *user_data;
4799
4800 user_data = (char __user *) (uintptr_t) args->data_ptr;
4801 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4802
Dave Airliee08fb4f2009-02-25 14:52:30 +10004803 DRM_DEBUG("obj_addr %p, %lld\n", obj_addr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004804 ret = copy_from_user(obj_addr, user_data, args->size);
4805 if (ret)
4806 return -EFAULT;
4807
4808 drm_agp_chipset_flush(dev);
4809 return 0;
4810}
Eric Anholtb9624422009-06-03 07:27:35 +00004811
4812void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv)
4813{
4814 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
4815
4816 /* Clean up our request list when the client is going away, so that
4817 * later retire_requests won't dereference our soon-to-be-gone
4818 * file_priv.
4819 */
4820 mutex_lock(&dev->struct_mutex);
4821 while (!list_empty(&i915_file_priv->mm.request_list))
4822 list_del_init(i915_file_priv->mm.request_list.next);
4823 mutex_unlock(&dev->struct_mutex);
4824}
Chris Wilson31169712009-09-14 16:50:28 +01004825
Chris Wilson31169712009-09-14 16:50:28 +01004826static int
4827i915_gem_shrink(int nr_to_scan, gfp_t gfp_mask)
4828{
4829 drm_i915_private_t *dev_priv, *next_dev;
4830 struct drm_i915_gem_object *obj_priv, *next_obj;
4831 int cnt = 0;
4832 int would_deadlock = 1;
4833
4834 /* "fast-path" to count number of available objects */
4835 if (nr_to_scan == 0) {
4836 spin_lock(&shrink_list_lock);
4837 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4838 struct drm_device *dev = dev_priv->dev;
4839
4840 if (mutex_trylock(&dev->struct_mutex)) {
4841 list_for_each_entry(obj_priv,
4842 &dev_priv->mm.inactive_list,
4843 list)
4844 cnt++;
4845 mutex_unlock(&dev->struct_mutex);
4846 }
4847 }
4848 spin_unlock(&shrink_list_lock);
4849
4850 return (cnt / 100) * sysctl_vfs_cache_pressure;
4851 }
4852
4853 spin_lock(&shrink_list_lock);
4854
4855 /* first scan for clean buffers */
4856 list_for_each_entry_safe(dev_priv, next_dev,
4857 &shrink_list, mm.shrink_list) {
4858 struct drm_device *dev = dev_priv->dev;
4859
4860 if (! mutex_trylock(&dev->struct_mutex))
4861 continue;
4862
4863 spin_unlock(&shrink_list_lock);
4864
4865 i915_gem_retire_requests(dev);
4866
4867 list_for_each_entry_safe(obj_priv, next_obj,
4868 &dev_priv->mm.inactive_list,
4869 list) {
4870 if (i915_gem_object_is_purgeable(obj_priv)) {
Chris Wilson963b4832009-09-20 23:03:54 +01004871 i915_gem_object_unbind(obj_priv->obj);
Chris Wilson31169712009-09-14 16:50:28 +01004872 if (--nr_to_scan <= 0)
4873 break;
4874 }
4875 }
4876
4877 spin_lock(&shrink_list_lock);
4878 mutex_unlock(&dev->struct_mutex);
4879
Chris Wilson963b4832009-09-20 23:03:54 +01004880 would_deadlock = 0;
4881
Chris Wilson31169712009-09-14 16:50:28 +01004882 if (nr_to_scan <= 0)
4883 break;
4884 }
4885
4886 /* second pass, evict/count anything still on the inactive list */
4887 list_for_each_entry_safe(dev_priv, next_dev,
4888 &shrink_list, mm.shrink_list) {
4889 struct drm_device *dev = dev_priv->dev;
4890
4891 if (! mutex_trylock(&dev->struct_mutex))
4892 continue;
4893
4894 spin_unlock(&shrink_list_lock);
4895
4896 list_for_each_entry_safe(obj_priv, next_obj,
4897 &dev_priv->mm.inactive_list,
4898 list) {
4899 if (nr_to_scan > 0) {
Chris Wilson963b4832009-09-20 23:03:54 +01004900 i915_gem_object_unbind(obj_priv->obj);
Chris Wilson31169712009-09-14 16:50:28 +01004901 nr_to_scan--;
4902 } else
4903 cnt++;
4904 }
4905
4906 spin_lock(&shrink_list_lock);
4907 mutex_unlock(&dev->struct_mutex);
4908
4909 would_deadlock = 0;
4910 }
4911
4912 spin_unlock(&shrink_list_lock);
4913
4914 if (would_deadlock)
4915 return -1;
4916 else if (cnt > 0)
4917 return (cnt / 100) * sysctl_vfs_cache_pressure;
4918 else
4919 return 0;
4920}
4921
4922static struct shrinker shrinker = {
4923 .shrink = i915_gem_shrink,
4924 .seeks = DEFAULT_SEEKS,
4925};
4926
4927__init void
4928i915_gem_shrinker_init(void)
4929{
4930 register_shrinker(&shrinker);
4931}
4932
4933__exit void
4934i915_gem_shrinker_exit(void)
4935{
4936 unregister_shrinker(&shrinker);
4937}