blob: cd2c88e7a8f7557bfe299a7a6b364c395a969428 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001comment "Processor Type"
2
Linus Torvalds1da177e2005-04-16 15:20:36 -07003# Select CPU types depending on the architecture selected. This selects
4# which CPUs we support in the kernel image, and the compiler instruction
5# optimiser behaviour.
6
Hyok S. Choi07e0da72006-09-26 17:37:36 +09007# ARM7TDMI
8config CPU_ARM7TDMI
9 bool "Support ARM7TDMI processor"
Russell King6b237a32006-09-27 17:44:39 +010010 depends on !MMU
Hyok S. Choi07e0da72006-09-26 17:37:36 +090011 select CPU_32v4T
12 select CPU_ABRT_LV4T
13 select CPU_CACHE_V4
Russell Kingb1b3f492012-10-06 17:12:25 +010014 select CPU_PABRT_LEGACY
Hyok S. Choi07e0da72006-09-26 17:37:36 +090015 help
16 A 32-bit RISC microprocessor based on the ARM7 processor core
17 which has no memory control unit and cache.
18
19 Say Y if you want support for the ARM7TDMI processor.
20 Otherwise, say N.
21
Linus Torvalds1da177e2005-04-16 15:20:36 -070022# ARM720T
23config CPU_ARM720T
Russell Kingc7508152008-10-26 10:55:14 +000024 bool "Support ARM720T processor" if ARCH_INTEGRATOR
Lennert Buytenhek260e98e2006-08-28 12:51:20 +010025 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -070026 select CPU_ABRT_LV4T
27 select CPU_CACHE_V4
28 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +010029 select CPU_COPY_V4WT if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +010030 select CPU_CP15_MMU
31 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +010032 select CPU_TLB_V4WT if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -070033 help
34 A 32-bit RISC processor with 8kByte Cache, Write Buffer and
35 MMU built around an ARM7TDMI core.
36
37 Say Y if you want support for the ARM720T processor.
38 Otherwise, say N.
39
Hyok S. Choib731c312006-09-26 17:37:50 +090040# ARM740T
41config CPU_ARM740T
42 bool "Support ARM740T processor" if ARCH_INTEGRATOR
Russell King6b237a32006-09-27 17:44:39 +010043 depends on !MMU
Hyok S. Choib731c312006-09-26 17:37:50 +090044 select CPU_32v4T
45 select CPU_ABRT_LV4T
Will Deacon82d9b0d2013-01-15 12:07:40 +000046 select CPU_CACHE_V4
Hyok S. Choib731c312006-09-26 17:37:50 +090047 select CPU_CP15_MPU
Russell Kingb1b3f492012-10-06 17:12:25 +010048 select CPU_PABRT_LEGACY
Hyok S. Choib731c312006-09-26 17:37:50 +090049 help
50 A 32-bit RISC processor with 8KB cache or 4KB variants,
51 write buffer and MPU(Protection Unit) built around
52 an ARM7TDMI core.
53
54 Say Y if you want support for the ARM740T processor.
55 Otherwise, say N.
56
Hyok S. Choi43f5f012006-09-26 17:38:05 +090057# ARM9TDMI
58config CPU_ARM9TDMI
59 bool "Support ARM9TDMI processor"
Russell King6b237a32006-09-27 17:44:39 +010060 depends on !MMU
Hyok S. Choi43f5f012006-09-26 17:38:05 +090061 select CPU_32v4T
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +090062 select CPU_ABRT_NOMMU
Hyok S. Choi43f5f012006-09-26 17:38:05 +090063 select CPU_CACHE_V4
Russell Kingb1b3f492012-10-06 17:12:25 +010064 select CPU_PABRT_LEGACY
Hyok S. Choi43f5f012006-09-26 17:38:05 +090065 help
66 A 32-bit RISC microprocessor based on the ARM9 processor core
67 which has no memory control unit and cache.
68
69 Say Y if you want support for the ARM9TDMI processor.
70 Otherwise, say N.
71
Linus Torvalds1da177e2005-04-16 15:20:36 -070072# ARM920T
73config CPU_ARM920T
Russell Kingc7508152008-10-26 10:55:14 +000074 bool "Support ARM920T processor" if ARCH_INTEGRATOR
Lennert Buytenhek260e98e2006-08-28 12:51:20 +010075 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 select CPU_ABRT_EV4T
77 select CPU_CACHE_V4WT
78 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +010079 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +010080 select CPU_CP15_MMU
81 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +010082 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 help
84 The ARM920T is licensed to be produced by numerous vendors,
Hartley Sweetenc768e6762009-10-21 02:27:01 +010085 and is used in the Cirrus EP93xx and the Samsung S3C2410.
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
87 Say Y if you want support for the ARM920T processor.
88 Otherwise, say N.
89
90# ARM922T
91config CPU_ARM922T
92 bool "Support ARM922T processor" if ARCH_INTEGRATOR
Lennert Buytenhek260e98e2006-08-28 12:51:20 +010093 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 select CPU_ABRT_EV4T
95 select CPU_CACHE_V4WT
96 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +010097 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +010098 select CPU_CP15_MMU
99 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100100 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 help
102 The ARM922T is a version of the ARM920T, but with smaller
103 instruction and data caches. It is used in Altera's
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100104 Excalibur XA device family and Micrel's KS8695 Centaur.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106 Say Y if you want support for the ARM922T processor.
107 Otherwise, say N.
108
109# ARM925T
110config CPU_ARM925T
Tony Lindgrenb288f752005-07-10 19:58:08 +0100111 bool "Support ARM925T processor" if ARCH_OMAP1
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100112 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 select CPU_ABRT_EV4T
114 select CPU_CACHE_V4WT
115 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100116 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100117 select CPU_CP15_MMU
118 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100119 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 help
121 The ARM925T is a mix between the ARM920T and ARM926T, but with
122 different instruction and data caches. It is used in TI's OMAP
123 device family.
124
125 Say Y if you want support for the ARM925T processor.
126 Otherwise, say N.
127
128# ARM926T
129config CPU_ARM926T
Russell Kingc7508152008-10-26 10:55:14 +0000130 bool "Support ARM926T processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 select CPU_32v5
132 select CPU_ABRT_EV5TJ
133 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100134 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100135 select CPU_CP15_MMU
136 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100137 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 help
139 This is a variant of the ARM920. It has slightly different
140 instruction sequences for cache and TLB operations. Curiously,
141 there is no documentation on it at the ARM corporate website.
142
143 Say Y if you want support for the ARM926T processor.
144 Otherwise, say N.
145
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200146# FA526
147config CPU_FA526
148 bool
149 select CPU_32v4
150 select CPU_ABRT_EV4
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200151 select CPU_CACHE_FA
Russell Kingb1b3f492012-10-06 17:12:25 +0100152 select CPU_CACHE_VIVT
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200153 select CPU_COPY_FA if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100154 select CPU_CP15_MMU
155 select CPU_PABRT_LEGACY
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200156 select CPU_TLB_FA if MMU
157 help
158 The FA526 is a version of the ARMv4 compatible processor with
159 Branch Target Buffer, Unified TLB and cache line size 16.
160
161 Say Y if you want support for the FA526 processor.
162 Otherwise, say N.
163
Hyok S. Choid60674e2006-09-26 17:38:18 +0900164# ARM940T
165config CPU_ARM940T
166 bool "Support ARM940T processor" if ARCH_INTEGRATOR
Russell King6b237a32006-09-27 17:44:39 +0100167 depends on !MMU
Hyok S. Choid60674e2006-09-26 17:38:18 +0900168 select CPU_32v4T
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900169 select CPU_ABRT_NOMMU
Hyok S. Choid60674e2006-09-26 17:38:18 +0900170 select CPU_CACHE_VIVT
171 select CPU_CP15_MPU
Russell Kingb1b3f492012-10-06 17:12:25 +0100172 select CPU_PABRT_LEGACY
Hyok S. Choid60674e2006-09-26 17:38:18 +0900173 help
174 ARM940T is a member of the ARM9TDMI family of general-
Matt LaPlante3cb2fcc2006-11-30 05:22:59 +0100175 purpose microprocessors with MPU and separate 4KB
Hyok S. Choid60674e2006-09-26 17:38:18 +0900176 instruction and 4KB data cases, each with a 4-word line
177 length.
178
179 Say Y if you want support for the ARM940T processor.
180 Otherwise, say N.
181
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900182# ARM946E-S
183config CPU_ARM946E
184 bool "Support ARM946E-S processor" if ARCH_INTEGRATOR
Russell King6b237a32006-09-27 17:44:39 +0100185 depends on !MMU
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900186 select CPU_32v5
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900187 select CPU_ABRT_NOMMU
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900188 select CPU_CACHE_VIVT
189 select CPU_CP15_MPU
Russell Kingb1b3f492012-10-06 17:12:25 +0100190 select CPU_PABRT_LEGACY
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900191 help
192 ARM946E-S is a member of the ARM9E-S family of high-
193 performance, 32-bit system-on-chip processor solutions.
194 The TCM and ARMv5TE 32-bit instruction set is supported.
195
196 Say Y if you want support for the ARM946E-S processor.
197 Otherwise, say N.
198
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199# ARM1020 - needs validating
200config CPU_ARM1020
Russell Kingc7508152008-10-26 10:55:14 +0000201 bool "Support ARM1020T (rev 0) processor" if ARCH_INTEGRATOR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 select CPU_32v5
203 select CPU_ABRT_EV4T
204 select CPU_CACHE_V4WT
205 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100206 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100207 select CPU_CP15_MMU
208 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100209 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 help
211 The ARM1020 is the 32K cached version of the ARM10 processor,
212 with an addition of a floating-point unit.
213
214 Say Y if you want support for the ARM1020 processor.
215 Otherwise, say N.
216
217# ARM1020E - needs validating
218config CPU_ARM1020E
Russell Kingc7508152008-10-26 10:55:14 +0000219 bool "Support ARM1020E processor" if ARCH_INTEGRATOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100220 depends on n
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 select CPU_32v5
222 select CPU_ABRT_EV4T
223 select CPU_CACHE_V4WT
224 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100225 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100226 select CPU_CP15_MMU
227 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100228 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230# ARM1022E
231config CPU_ARM1022
Russell Kingc7508152008-10-26 10:55:14 +0000232 bool "Support ARM1022E processor" if ARCH_INTEGRATOR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 select CPU_32v5
234 select CPU_ABRT_EV4T
235 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100236 select CPU_COPY_V4WB if MMU # can probably do better
Russell Kingb1b3f492012-10-06 17:12:25 +0100237 select CPU_CP15_MMU
238 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100239 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 help
241 The ARM1022E is an implementation of the ARMv5TE architecture
242 based upon the ARM10 integer core with a 16KiB L1 Harvard cache,
243 embedded trace macrocell, and a floating-point unit.
244
245 Say Y if you want support for the ARM1022E processor.
246 Otherwise, say N.
247
248# ARM1026EJ-S
249config CPU_ARM1026
Russell Kingc7508152008-10-26 10:55:14 +0000250 bool "Support ARM1026EJ-S processor" if ARCH_INTEGRATOR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 select CPU_32v5
252 select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10
253 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100254 select CPU_COPY_V4WB if MMU # can probably do better
Russell Kingb1b3f492012-10-06 17:12:25 +0100255 select CPU_CP15_MMU
256 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100257 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 help
259 The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture
260 based upon the ARM10 integer core.
261
262 Say Y if you want support for the ARM1026EJ-S processor.
263 Otherwise, say N.
264
265# SA110
266config CPU_SA110
Russell Kingc7508152008-10-26 10:55:14 +0000267 bool "Support StrongARM(R) SA-110 processor" if ARCH_RPC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 select CPU_32v3 if ARCH_RPC
269 select CPU_32v4 if !ARCH_RPC
270 select CPU_ABRT_EV4
271 select CPU_CACHE_V4WB
272 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100273 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100274 select CPU_CP15_MMU
275 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100276 select CPU_TLB_V4WB if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 help
278 The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and
279 is available at five speeds ranging from 100 MHz to 233 MHz.
280 More information is available at
281 <http://developer.intel.com/design/strong/sa110.htm>.
282
283 Say Y if you want support for the SA-110 processor.
284 Otherwise, say N.
285
286# SA1100
287config CPU_SA1100
288 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 select CPU_32v4
290 select CPU_ABRT_EV4
291 select CPU_CACHE_V4WB
292 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900293 select CPU_CP15_MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100294 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100295 select CPU_TLB_V4WB if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
297# XScale
298config CPU_XSCALE
299 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 select CPU_32v5
301 select CPU_ABRT_EV5T
302 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900303 select CPU_CP15_MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100304 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100305 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100307# XScale Core Version 3
308config CPU_XSC3
309 bool
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100310 select CPU_32v5
311 select CPU_ABRT_EV5T
312 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900313 select CPU_CP15_MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100314 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100315 select CPU_TLB_V4WBI if MMU
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100316 select IO_36
317
Eric Miao49cbe782009-01-20 14:15:18 +0800318# Marvell PJ1 (Mohawk)
319config CPU_MOHAWK
320 bool
321 select CPU_32v5
322 select CPU_ABRT_EV5T
Eric Miao49cbe782009-01-20 14:15:18 +0800323 select CPU_CACHE_VIVT
Eric Miao49cbe782009-01-20 14:15:18 +0800324 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100325 select CPU_CP15_MMU
326 select CPU_PABRT_LEGACY
327 select CPU_TLB_V4WBI if MMU
Eric Miao49cbe782009-01-20 14:15:18 +0800328
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400329# Feroceon
330config CPU_FEROCEON
331 bool
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400332 select CPU_32v5
333 select CPU_ABRT_EV5T
334 select CPU_CACHE_VIVT
Lennert Buytenhek0ed15072008-04-24 01:31:45 -0400335 select CPU_COPY_FEROCEON if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100336 select CPU_CP15_MMU
337 select CPU_PABRT_LEGACY
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200338 select CPU_TLB_FEROCEON if MMU
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400339
Tzachi Perelsteind910a0a2007-11-06 10:35:40 +0200340config CPU_FEROCEON_OLD_ID
341 bool "Accept early Feroceon cores with an ARM926 ID"
342 depends on CPU_FEROCEON && !CPU_ARM926T
343 default y
344 help
345 This enables the usage of some old Feroceon cores
346 for which the CPU ID is equal to the ARM926 ID.
347 Relevant for Feroceon-1850 and early Feroceon-2850.
348
Haojian Zhuanga4553352010-11-24 11:54:19 +0800349# Marvell PJ4
350config CPU_PJ4
351 bool
Haojian Zhuanga4553352010-11-24 11:54:19 +0800352 select ARM_THUMBEE
Russell Kingb1b3f492012-10-06 17:12:25 +0100353 select CPU_V7
Haojian Zhuanga4553352010-11-24 11:54:19 +0800354
Gregory CLEMENTde490192012-10-03 11:58:07 +0200355config CPU_PJ4B
356 bool
357 select CPU_V7
358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359# ARMv6
360config CPU_V6
Russell Kingc7862822011-01-17 18:20:05 +0000361 bool "Support ARM V6 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 select CPU_32v6
363 select CPU_ABRT_EV6
364 select CPU_CACHE_V6
365 select CPU_CACHE_VIPT
Russell Kingb1b3f492012-10-06 17:12:25 +0100366 select CPU_COPY_V6 if MMU
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900367 select CPU_CP15_MMU
Catalin Marinas7b4c9652007-07-20 11:42:57 +0100368 select CPU_HAS_ASID if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100369 select CPU_PABRT_V6
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100370 select CPU_TLB_V6 if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
Russell King4a5f79e2005-11-03 15:48:21 +0000372# ARMv6k
Russell Kinge399b1a2011-01-17 15:08:32 +0000373config CPU_V6K
Russell Kingc7862822011-01-17 18:20:05 +0000374 bool "Support ARM V6K processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
Russell Kinge399b1a2011-01-17 15:08:32 +0000375 select CPU_32v6
Russell King60799c62011-01-15 16:25:04 +0000376 select CPU_32v6K
Russell Kinge399b1a2011-01-17 15:08:32 +0000377 select CPU_ABRT_EV6
Russell Kinge399b1a2011-01-17 15:08:32 +0000378 select CPU_CACHE_V6
379 select CPU_CACHE_VIPT
Russell Kingb1b3f492012-10-06 17:12:25 +0100380 select CPU_COPY_V6 if MMU
Russell Kinge399b1a2011-01-17 15:08:32 +0000381 select CPU_CP15_MMU
382 select CPU_HAS_ASID if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100383 select CPU_PABRT_V6
Russell Kinge399b1a2011-01-17 15:08:32 +0000384 select CPU_TLB_V6 if MMU
Russell King4a5f79e2005-11-03 15:48:21 +0000385
Catalin Marinas23688e92007-05-08 22:45:26 +0100386# ARMv7
387config CPU_V7
Colin Tuckley1b504bb2009-05-30 13:56:12 +0100388 bool "Support ARM V7 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
Russell King15490ef2011-02-09 16:33:46 +0000389 select CPU_32v6K
Catalin Marinas23688e92007-05-08 22:45:26 +0100390 select CPU_32v7
391 select CPU_ABRT_EV7
392 select CPU_CACHE_V7
393 select CPU_CACHE_VIPT
Russell Kingb1b3f492012-10-06 17:12:25 +0100394 select CPU_COPY_V6 if MMU
Jonathan Austin66567612012-07-12 14:38:46 +0100395 select CPU_CP15_MMU if MMU
396 select CPU_CP15_MPU if !MMU
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100397 select CPU_HAS_ASID if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100398 select CPU_PABRT_V7
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100399 select CPU_TLB_V7 if MMU
Catalin Marinas23688e92007-05-08 22:45:26 +0100400
Uwe Kleine-König4477ca42013-03-21 21:02:37 +0100401# ARMv7M
402config CPU_V7M
403 bool
404 select CPU_32v7M
405 select CPU_ABRT_NOMMU
406 select CPU_CACHE_NOP
407 select CPU_PABRT_LEGACY
408 select CPU_THUMBONLY
409
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +0100410config CPU_THUMBONLY
411 bool
412 # There are no CPUs available with MMU that don't implement an ARM ISA:
413 depends on !MMU
414 help
415 Select this if your CPU doesn't support the 32 bit ARM instructions.
416
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417# Figure out what processor architecture version we should be using.
418# This defines the compiler instruction set which depends on the machine type.
419config CPU_32v3
420 bool
Russell King8762df42011-01-17 15:53:56 +0000421 select CPU_USE_DOMAINS if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100422 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
423 select TLS_REG_EMUL if SMP || !MMU
Russell Kingf6f91b02013-07-23 18:37:00 +0100424 select NEED_KUSER_HELPERS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425
426config CPU_32v4
427 bool
Russell King8762df42011-01-17 15:53:56 +0000428 select CPU_USE_DOMAINS if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100429 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
430 select TLS_REG_EMUL if SMP || !MMU
Russell Kingf6f91b02013-07-23 18:37:00 +0100431 select NEED_KUSER_HELPERS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100433config CPU_32v4T
434 bool
Russell King8762df42011-01-17 15:53:56 +0000435 select CPU_USE_DOMAINS if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100436 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
437 select TLS_REG_EMUL if SMP || !MMU
Russell Kingf6f91b02013-07-23 18:37:00 +0100438 select NEED_KUSER_HELPERS
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100439
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440config CPU_32v5
441 bool
Russell King8762df42011-01-17 15:53:56 +0000442 select CPU_USE_DOMAINS if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100443 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
444 select TLS_REG_EMUL if SMP || !MMU
Russell Kingf6f91b02013-07-23 18:37:00 +0100445 select NEED_KUSER_HELPERS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447config CPU_32v6
448 bool
Russell King8762df42011-01-17 15:53:56 +0000449 select CPU_USE_DOMAINS if CPU_V6 && MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100450 select TLS_REG_EMUL if !CPU_32v6K && !MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451
Russell Kinge399b1a2011-01-17 15:08:32 +0000452config CPU_32v6K
Russell King60799c62011-01-15 16:25:04 +0000453 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
Catalin Marinas23688e92007-05-08 22:45:26 +0100455config CPU_32v7
456 bool
457
Uwe Kleine-König4477ca42013-03-21 21:02:37 +0100458config CPU_32v7M
459 bool
460
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461# The abort model
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900462config CPU_ABRT_NOMMU
463 bool
464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465config CPU_ABRT_EV4
466 bool
467
468config CPU_ABRT_EV4T
469 bool
470
471config CPU_ABRT_LV4T
472 bool
473
474config CPU_ABRT_EV5T
475 bool
476
477config CPU_ABRT_EV5TJ
478 bool
479
480config CPU_ABRT_EV6
481 bool
482
Catalin Marinas23688e92007-05-08 22:45:26 +0100483config CPU_ABRT_EV7
484 bool
485
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100486config CPU_PABRT_LEGACY
Paul Brook48d79272008-04-18 22:43:07 +0100487 bool
488
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100489config CPU_PABRT_V6
490 bool
491
492config CPU_PABRT_V7
Paul Brook48d79272008-04-18 22:43:07 +0100493 bool
494
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495# The cache model
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496config CPU_CACHE_V4
497 bool
498
499config CPU_CACHE_V4WT
500 bool
501
502config CPU_CACHE_V4WB
503 bool
504
505config CPU_CACHE_V6
506 bool
507
Catalin Marinas23688e92007-05-08 22:45:26 +0100508config CPU_CACHE_V7
509 bool
510
Uwe Kleine-König4477ca42013-03-21 21:02:37 +0100511config CPU_CACHE_NOP
512 bool
513
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514config CPU_CACHE_VIVT
515 bool
516
517config CPU_CACHE_VIPT
518 bool
519
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200520config CPU_CACHE_FA
521 bool
522
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100523if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524# The copy-page model
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525config CPU_COPY_V4WT
526 bool
527
528config CPU_COPY_V4WB
529 bool
530
Lennert Buytenhek0ed15072008-04-24 01:31:45 -0400531config CPU_COPY_FEROCEON
532 bool
533
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200534config CPU_COPY_FA
535 bool
536
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537config CPU_COPY_V6
538 bool
539
540# This selects the TLB model
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541config CPU_TLB_V4WT
542 bool
543 help
544 ARM Architecture Version 4 TLB with writethrough cache.
545
546config CPU_TLB_V4WB
547 bool
548 help
549 ARM Architecture Version 4 TLB with writeback cache.
550
551config CPU_TLB_V4WBI
552 bool
553 help
554 ARM Architecture Version 4 TLB with writeback cache and invalidate
555 instruction cache entry.
556
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200557config CPU_TLB_FEROCEON
558 bool
559 help
560 Feroceon TLB (v4wbi with non-outer-cachable page table walks).
561
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200562config CPU_TLB_FA
563 bool
564 help
565 Faraday ARM FA526 architecture, unified TLB with writeback cache
566 and invalidate instruction cache entry. Branch target buffer is
567 also supported.
568
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569config CPU_TLB_V6
570 bool
571
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100572config CPU_TLB_V7
573 bool
574
Dave Estese220ba62009-08-11 17:58:49 -0400575config VERIFY_PERMISSION_FAULT
576 bool
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100577endif
578
Russell King516793c2007-05-17 10:19:23 +0100579config CPU_HAS_ASID
580 bool
581 help
582 This indicates whether the CPU has the ASID register; used to
583 tag TLB and possibly cache entries.
584
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900585config CPU_CP15
586 bool
587 help
588 Processor has the CP15 register.
589
590config CPU_CP15_MMU
591 bool
592 select CPU_CP15
593 help
594 Processor has the CP15 register, which has MMU related registers.
595
596config CPU_CP15_MPU
597 bool
598 select CPU_CP15
599 help
600 Processor has the CP15 register, which has MPU related registers.
601
Catalin Marinas247055a2010-09-13 16:03:21 +0100602config CPU_USE_DOMAINS
603 bool
Catalin Marinas247055a2010-09-13 16:03:21 +0100604 help
605 This option enables or disables the use of domain switching
606 via the set_fs() function.
607
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100608#
609# CPU supports 36-bit I/O
610#
611config IO_36
612 bool
613
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614comment "Processor Features"
615
Catalin Marinas497b7e92011-11-22 17:30:32 +0000616config ARM_LPAE
617 bool "Support for the Large Physical Address Extension"
Catalin Marinas08a183f2012-02-14 16:33:27 +0100618 depends on MMU && CPU_32v7 && !CPU_32v6 && !CPU_32v5 && \
619 !CPU_32v4 && !CPU_32v3
Catalin Marinas497b7e92011-11-22 17:30:32 +0000620 help
621 Say Y if you have an ARMv7 processor supporting the LPAE page
622 table format and you would like to access memory beyond the
623 4GB limit. The resulting kernel image will not run on
624 processors without the LPA extension.
625
626 If unsure, say N.
627
628config ARCH_PHYS_ADDR_T_64BIT
629 def_bool ARM_LPAE
630
631config ARCH_DMA_ADDR_T_64BIT
632 bool
633
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634config ARM_THUMB
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +0100635 bool "Support Thumb user binaries" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +0100636 depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || \
637 CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || \
638 CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
639 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_V6 || CPU_V6K || \
640 CPU_V7 || CPU_FEROCEON || CPU_V7M
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 default y
642 help
643 Say Y if you want to include kernel support for running user space
644 Thumb binaries.
645
646 The Thumb instruction set is a compressed form of the standard ARM
647 instruction set resulting in smaller binaries at the expense of
648 slightly less efficient code.
649
650 If you don't know what this all is, saying Y is a safe choice.
651
Catalin Marinasd7f864b2008-04-18 22:43:06 +0100652config ARM_THUMBEE
653 bool "Enable ThumbEE CPU extension"
654 depends on CPU_V7
655 help
656 Say Y here if you have a CPU with the ThumbEE extension and code to
657 make use of it. Say N for code that can run on CPUs without ThumbEE.
658
Dave Martin5b6728d2012-02-17 16:54:28 +0000659config ARM_VIRT_EXT
Will Deacon651134b2013-01-09 14:29:33 +0000660 bool
661 depends on MMU
662 default y if CPU_V7
Dave Martin5b6728d2012-02-17 16:54:28 +0000663 help
664 Enable the kernel to make use of the ARM Virtualization
665 Extensions to install hypervisors without run-time firmware
666 assistance.
667
668 A compliant bootloader is required in order to make maximum
669 use of this feature. Refer to Documentation/arm/Booting for
670 details.
671
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100672config SWP_EMULATE
673 bool "Emulate SWP/SWPB instructions"
Russell Kingbd1274d2011-03-16 23:35:26 +0000674 depends on !CPU_USE_DOMAINS && CPU_V7
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100675 default y if SMP
Russell Kingb1b3f492012-10-06 17:12:25 +0100676 select HAVE_PROC_CPU if PROC_FS
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100677 help
678 ARMv6 architecture deprecates use of the SWP/SWPB instructions.
679 ARMv7 multiprocessing extensions introduce the ability to disable
680 these instructions, triggering an undefined instruction exception
681 when executed. Say Y here to enable software emulation of these
682 instructions for userspace (not kernel) using LDREX/STREX.
683 Also creates /proc/cpu/swp_emulation for statistics.
684
685 In some older versions of glibc [<=2.8] SWP is used during futex
686 trylock() operations with the assumption that the code will not
687 be preempted. This invalid assumption may be more likely to fail
688 with SWP emulation enabled, leading to deadlock of the user
689 application.
690
691 NOTE: when accessing uncached shared regions, LDREX/STREX rely
692 on an external transaction monitoring block called a global
693 monitor to maintain update atomicity. If your system does not
694 implement a global monitor, this option can cause programs that
695 perform SWP operations to uncached memory to deadlock.
696
697 If unsure, say Y.
698
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699config CPU_BIG_ENDIAN
700 bool "Build big-endian kernel"
701 depends on ARCH_SUPPORTS_BIG_ENDIAN
702 help
703 Say Y if you plan on running a kernel in big-endian mode.
704 Note that your board must be properly built and your board
705 port must properly enable any big-endian related features
706 of your chipset/board/processor.
707
Catalin Marinas26584852009-05-30 14:00:18 +0100708config CPU_ENDIAN_BE8
709 bool
710 depends on CPU_BIG_ENDIAN
Russell Kinge399b1a2011-01-17 15:08:32 +0000711 default CPU_V6 || CPU_V6K || CPU_V7
Catalin Marinas26584852009-05-30 14:00:18 +0100712 help
713 Support for the BE-8 (big-endian) mode on ARMv6 and ARMv7 processors.
714
715config CPU_ENDIAN_BE32
716 bool
717 depends on CPU_BIG_ENDIAN
718 default !CPU_ENDIAN_BE8
719 help
720 Support for the BE-32 (big-endian) mode on pre-ARMv6 processors.
721
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900722config CPU_HIGH_VECTOR
Robert P. J. Day6340aa62007-02-17 19:05:24 +0100723 depends on !MMU && CPU_CP15 && !CPU_ARM740T
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900724 bool "Select the High exception vector"
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900725 help
726 Say Y here to select high exception vector(0xFFFF0000~).
Will Deacon9b7333a2012-04-12 17:12:37 +0100727 The exception vector can vary depending on the platform
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900728 design in nommu mode. If your platform needs to select
729 high exception vector, say Y.
730 Otherwise or if you are unsure, say N, and the low exception
731 vector (0x00000000~) will be used.
732
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733config CPU_ICACHE_DISABLE
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900734 bool "Disable I-Cache (I-bit)"
Russell King357c9c12012-05-04 12:04:26 +0100735 depends on CPU_CP15 && !(CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 help
737 Say Y here to disable the processor instruction cache. Unless
738 you have a reason not to or are unsure, say N.
739
740config CPU_DCACHE_DISABLE
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900741 bool "Disable D-Cache (C-bit)"
742 depends on CPU_CP15
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 help
744 Say Y here to disable the processor data cache. Unless
745 you have a reason not to or are unsure, say N.
746
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900747config CPU_DCACHE_SIZE
748 hex
749 depends on CPU_ARM740T || CPU_ARM946E
750 default 0x00001000 if CPU_ARM740T
751 default 0x00002000 # default size for ARM946E-S
752 help
753 Some cores are synthesizable to have various sized cache. For
754 ARM946E-S case, it can vary from 0KB to 1MB.
755 To support such cache operations, it is efficient to know the size
756 before compile time.
757 If your SoC is configured to have a different size, define the value
758 here with proper conditions.
759
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760config CPU_DCACHE_WRITETHROUGH
761 bool "Force write through D-cache"
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200762 depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_FA526) && !CPU_DCACHE_DISABLE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 default y if CPU_ARM925T
764 help
765 Say Y here to use the data cache in writethrough mode. Unless you
766 specifically require this or are unsure, say N.
767
768config CPU_CACHE_ROUND_ROBIN
769 bool "Round robin I and D cache replacement algorithm"
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900770 depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 help
772 Say Y here to use the predictable round-robin cache replacement
773 policy. Unless you specifically require this or are unsure, say N.
774
775config CPU_BPREDICT_DISABLE
776 bool "Disable branch prediction"
Russell Kinge399b1a2011-01-17 15:08:32 +0000777 depends on CPU_ARM1020 || CPU_V6 || CPU_V6K || CPU_MOHAWK || CPU_XSC3 || CPU_V7 || CPU_FA526
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 help
779 Say Y here to disable branch prediction. If unsure, say N.
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100780
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100781config TLS_REG_EMUL
782 bool
Russell Kingf6f91b02013-07-23 18:37:00 +0100783 select NEED_KUSER_HELPERS
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100784 help
Nicolas Pitre70489c82005-05-12 19:27:12 +0100785 An SMP system using a pre-ARMv6 processor (there are apparently
786 a few prototypes like that in existence) and therefore access to
787 that required register must be emulated.
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100788
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100789config NEEDS_SYSCALL_FOR_CMPXCHG
790 bool
Russell Kingf6f91b02013-07-23 18:37:00 +0100791 select NEED_KUSER_HELPERS
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100792 help
793 SMP on a pre-ARMv6 processor? Well OK then.
794 Forget about fast user space cmpxchg support.
795 It is just not possible.
796
Russell Kingf6f91b02013-07-23 18:37:00 +0100797config NEED_KUSER_HELPERS
798 bool
799
800config KUSER_HELPERS
801 bool "Enable kuser helpers in vector page" if !NEED_KUSER_HELPERS
802 default y
803 help
804 Warning: disabling this option may break user programs.
805
806 Provide kuser helpers in the vector page. The kernel provides
807 helper code to userspace in read only form at a fixed location
808 in the high vector page to allow userspace to be independent of
809 the CPU type fitted to the system. This permits binaries to be
810 run on ARMv4 through to ARMv7 without modification.
811
Nicolas Pitreac124502013-08-14 22:36:32 +0100812 See Documentation/arm/kernel_user_helpers.txt for details.
813
Russell Kingf6f91b02013-07-23 18:37:00 +0100814 However, the fixed address nature of these helpers can be used
815 by ROP (return orientated programming) authors when creating
816 exploits.
817
818 If all of the binaries and libraries which run on your platform
819 are built specifically for your platform, and make no use of
Nicolas Pitreac124502013-08-14 22:36:32 +0100820 these helpers, then you can turn this option off to hinder
821 such exploits. However, in that case, if a binary or library
822 relying on those helpers is run, it will receive a SIGILL signal,
823 which will terminate the program.
Russell Kingf6f91b02013-07-23 18:37:00 +0100824
825 Say N here only if you are absolutely certain that you do not
826 need these helpers; otherwise, the safe option is to say Y.
827
Catalin Marinasad642d92010-06-21 15:10:07 +0100828config DMA_CACHE_RWFO
829 bool "Enable read/write for ownership DMA cache maintenance"
Russell King3bc28c82011-01-18 13:30:33 +0000830 depends on CPU_V6K && SMP
Catalin Marinasad642d92010-06-21 15:10:07 +0100831 default y
832 help
833 The Snoop Control Unit on ARM11MPCore does not detect the
834 cache maintenance operations and the dma_{map,unmap}_area()
835 functions may leave stale cache entries on other CPUs. By
836 enabling this option, Read or Write For Ownership in the ARMv6
837 DMA cache maintenance functions is performed. These LDR/STR
838 instructions change the cache line state to shared or modified
839 so that the cache operation has the desired effect.
840
841 Note that the workaround is only valid on processors that do
842 not perform speculative loads into the D-cache. For such
843 processors, if cache maintenance operations are not broadcast
844 in hardware, other workarounds are needed (e.g. cache
845 maintenance broadcasting in software via FIQ).
846
Catalin Marinas953233d2007-02-05 14:48:08 +0100847config OUTER_CACHE
848 bool
Catalin Marinas382266a2007-02-05 14:48:19 +0100849
Catalin Marinas319f5512010-03-24 16:47:53 +0100850config OUTER_CACHE_SYNC
851 bool
852 help
853 The outer cache has a outer_cache_fns.sync function pointer
854 that can be used to drain the write buffer of the outer cache.
855
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200856config CACHE_FEROCEON_L2
857 bool "Enable the Feroceon L2 cache controller"
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200858 depends on ARCH_KIRKWOOD || ARCH_MV78XX0
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200859 default y
Catalin Marinas382266a2007-02-05 14:48:19 +0100860 select OUTER_CACHE
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200861 help
862 This option enables the Feroceon L2 cache controller.
863
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300864config CACHE_FEROCEON_L2_WRITETHROUGH
865 bool "Force Feroceon L2 cache write through"
866 depends on CACHE_FEROCEON_L2
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300867 help
868 Say Y here to use the Feroceon L2 cache in writethrough mode.
869 Unless you specifically require this, say N for writeback mode.
870
Dave Martince5ea9f2011-11-29 15:56:19 +0000871config MIGHT_HAVE_CACHE_L2X0
872 bool
873 help
874 This option should be selected by machines which have a L2x0
875 or PL310 cache controller, but where its use is optional.
876
877 The only effect of this option is to make CACHE_L2X0 and
878 related options available to the user for configuration.
879
880 Boards or SoCs which always require the cache controller
881 support to be present should select CACHE_L2X0 directly
882 instead of this option, thus preventing the user from
883 inadvertently configuring a broken kernel.
884
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885config CACHE_L2X0
Dave Martince5ea9f2011-11-29 15:56:19 +0000886 bool "Enable the L2x0 outer cache controller" if MIGHT_HAVE_CACHE_L2X0
887 default MIGHT_HAVE_CACHE_L2X0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 select OUTER_CACHE
Catalin Marinas23107c52010-03-24 16:48:53 +0100889 select OUTER_CACHE_SYNC
Catalin Marinasba927952008-04-18 22:43:17 +0100890 help
891 This option enables the L2x0 PrimeCell.
Eric Miao905a09d2008-06-06 16:34:03 +0800892
Catalin Marinas9a6655e2010-08-31 13:05:22 +0100893config CACHE_PL310
894 bool
895 depends on CACHE_L2X0
Russell Kinge399b1a2011-01-17 15:08:32 +0000896 default y if CPU_V7 && !(CPU_V6 || CPU_V6K)
Catalin Marinas9a6655e2010-08-31 13:05:22 +0100897 help
898 This option enables optimisations for the PL310 cache
899 controller.
900
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200901config CACHE_TAUROS2
902 bool "Enable the Tauros2 L2 cache controller"
Haojian Zhuang3f408fa2010-11-24 11:54:21 +0800903 depends on (ARCH_DOVE || ARCH_MMP || CPU_PJ4)
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200904 default y
905 select OUTER_CACHE
906 help
907 This option enables the Tauros2 L2 cache controller (as
908 found on PJ1/PJ4).
909
Eric Miao905a09d2008-06-06 16:34:03 +0800910config CACHE_XSC3L2
911 bool "Enable the L2 cache on XScale3"
912 depends on CPU_XSC3
913 default y
914 select OUTER_CACHE
915 help
916 This option enables the L2 cache on XScale3.
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +0100917
Russell King5637a122011-02-14 15:55:45 +0000918config ARM_L1_CACHE_SHIFT_6
919 bool
Will Deacona092f2b2012-01-20 12:01:10 +0100920 default y if CPU_V7
Russell King5637a122011-02-14 15:55:45 +0000921 help
922 Setting ARM L1 cache line size to 64 Bytes.
923
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +0100924config ARM_L1_CACHE_SHIFT
925 int
Kukjin Kimd6d502f2010-02-22 00:02:59 +0100926 default 6 if ARM_L1_CACHE_SHIFT_6
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +0100927 default 5
Russell King47ab0de2010-05-15 11:02:43 +0100928
929config ARM_DMA_MEM_BUFFERABLE
Russell Kinge399b1a2011-01-17 15:08:32 +0000930 bool "Use non-cacheable memory for DMA" if (CPU_V6 || CPU_V6K) && !CPU_V7
Catalin Marinas42c4daf2010-07-01 13:22:48 +0100931 depends on !(MACH_REALVIEW_PB1176 || REALVIEW_EB_ARM11MP || \
932 MACH_REALVIEW_PB11MP)
Russell Kinge399b1a2011-01-17 15:08:32 +0000933 default y if CPU_V6 || CPU_V6K || CPU_V7
Russell King47ab0de2010-05-15 11:02:43 +0100934 help
935 Historically, the kernel has used strongly ordered mappings to
936 provide DMA coherent memory. With the advent of ARMv7, mapping
937 memory with differing types results in unpredictable behaviour,
938 so on these CPUs, this option is forced on.
939
940 Multiple mappings with differing attributes is also unpredictable
941 on ARMv6 CPUs, but since they do not have aggressive speculative
942 prefetch, no harm appears to occur.
943
944 However, drivers may be missing the necessary barriers for ARMv6,
945 and therefore turning this on may result in unpredictable driver
946 behaviour. Therefore, we offer this as an option.
947
948 You are recommended say 'Y' here and debug any affected drivers.
Russell Kingac1d4262010-05-17 17:24:04 +0100949
Catalin Marinase7c56502010-03-24 16:49:54 +0100950config ARCH_HAS_BARRIERS
951 bool
952 help
953 This option allows the use of custom mandatory barriers
954 included via the mach/barriers.h file.