blob: 45bb0fe5091762b6001c92ce47e43756f93653ca [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* starfire.c: Linux device driver for the Adaptec Starfire network adapter. */
2/*
3 Written 1998-2000 by Donald Becker.
4
Jeff Garzikfdecea62005-05-12 20:16:24 -04005 Current maintainer is Ion Badulescu <ionut ta badula tod org>. Please
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 send all bug reports to me, and not to Donald Becker, as this code
7 has been heavily modified from Donald's original version.
8
9 This software may be used and distributed according to the terms of
10 the GNU General Public License (GPL), incorporated herein by reference.
11 Drivers based on or derived from this code fall under the GPL and must
12 retain the authorship, copyright and license notice. This file is not
13 a complete program and may only be used when the entire operating
14 system is licensed under the GPL.
15
16 The information below comes from Donald Becker's original driver:
17
18 The author may be reached as becker@scyld.com, or C/O
19 Scyld Computing Corporation
20 410 Severn Ave., Suite 210
21 Annapolis MD 21403
22
23 Support and updates available at
24 http://www.scyld.com/network/starfire.html
Jeff Garzik03a8c662006-06-27 07:57:22 -040025 [link no longer provides useful info -jgarzik]
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Linus Torvalds1da177e2005-04-16 15:20:36 -070027*/
28
29#define DRV_NAME "starfire"
Francois Romieua6676012008-07-06 20:54:45 -070030#define DRV_VERSION "2.1"
31#define DRV_RELDATE "July 6, 2008"
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000033#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <linux/module.h>
35#include <linux/kernel.h>
36#include <linux/pci.h>
37#include <linux/netdevice.h>
38#include <linux/etherdevice.h>
39#include <linux/init.h>
40#include <linux/delay.h>
Jeff Garzikfdecea62005-05-12 20:16:24 -040041#include <linux/crc32.h>
42#include <linux/ethtool.h>
43#include <linux/mii.h>
44#include <linux/if_vlan.h>
Al Virod7fe0f22006-12-03 23:15:30 -050045#include <linux/mm.h>
Jaswinder Singh Rajputcfc3a442009-01-04 16:12:11 -080046#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/processor.h> /* Processor type for cache alignment. */
48#include <asm/uaccess.h>
49#include <asm/io.h>
50
Linus Torvalds1da177e2005-04-16 15:20:36 -070051/*
52 * The current frame processor firmware fails to checksum a fragment
53 * of length 1. If and when this is fixed, the #define below can be removed.
54 */
55#define HAS_BROKEN_FIRMWARE
Ion Badulescu67974232005-10-03 22:31:36 -040056
57/*
58 * If using the broken firmware, data must be padded to the next 32-bit boundary.
59 */
60#ifdef HAS_BROKEN_FIRMWARE
61#define PADDING_MASK 3
62#endif
63
Linus Torvalds1da177e2005-04-16 15:20:36 -070064/*
65 * Define this if using the driver with the zero-copy patch
66 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define ZEROCOPY
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Javier Martinez Canillas5a5ab162016-09-12 10:03:33 -040069#if IS_ENABLED(CONFIG_VLAN_8021Q)
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define VLAN_SUPPORT
71#endif
72
Linus Torvalds1da177e2005-04-16 15:20:36 -070073/* The user-configurable values.
74 These may be modified when a driver module is loaded.*/
75
76/* Used for tuning interrupt latency vs. overhead. */
77static int intr_latency;
78static int small_frames;
79
80static int debug = 1; /* 1 normal messages, 0 quiet .. 7 verbose. */
81static int max_interrupt_work = 20;
82static int mtu;
83/* Maximum number of multicast addresses to filter (vs. rx-all-multicast).
84 The Starfire has a 512 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050085static const int multicast_filter_limit = 512;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086/* Whether to do TCP/UDP checksums in hardware */
Linus Torvalds1da177e2005-04-16 15:20:36 -070087static int enable_hw_cksum = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
90/*
91 * Set the copy breakpoint for the copy-only-tiny-frames scheme.
92 * Setting to > 1518 effectively disables this feature.
93 *
94 * NOTE:
95 * The ia64 doesn't allow for unaligned loads even of integers being
96 * misaligned on a 2 byte boundary. Thus always force copying of
97 * packets as the starfire doesn't allow for misaligned DMAs ;-(
98 * 23/10/2000 - Jes
99 *
100 * The Alpha and the Sparc don't like unaligned loads, either. On Sparc64,
101 * at least, having unaligned frames leads to a rather serious performance
102 * penalty. -Ion
103 */
104#if defined(__ia64__) || defined(__alpha__) || defined(__sparc__)
105static int rx_copybreak = PKT_BUF_SZ;
106#else
107static int rx_copybreak /* = 0 */;
108#endif
109
110/* PCI DMA burst size -- on sparc64 we want to force it to 64 bytes, on the others the default of 128 is fine. */
111#ifdef __sparc__
112#define DMA_BURST_SIZE 64
113#else
114#define DMA_BURST_SIZE 128
115#endif
116
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117/* Operational parameters that are set at compile time. */
118
119/* The "native" ring sizes are either 256 or 2048.
120 However in some modes a descriptor may be marked to wrap the ring earlier.
121*/
122#define RX_RING_SIZE 256
123#define TX_RING_SIZE 32
124/* The completion queues are fixed at 1024 entries i.e. 4K or 8KB. */
125#define DONE_Q_SIZE 1024
126/* All queues must be aligned on a 256-byte boundary */
127#define QUEUE_ALIGN 256
128
129#if RX_RING_SIZE > 256
130#define RX_Q_ENTRIES Rx2048QEntries
131#else
132#define RX_Q_ENTRIES Rx256QEntries
133#endif
134
135/* Operational parameters that usually are not changed. */
136/* Time in jiffies before concluding the transmitter is hung. */
137#define TX_TIMEOUT (2 * HZ)
138
FUJITA Tomonori1591cb62011-04-01 05:27:51 +0000139#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140/* 64-bit dma_addr_t */
141#define ADDR_64BITS /* This chip uses 64 bit addresses. */
Al Viro88b19432007-08-23 02:29:45 -0400142#define netdrv_addr_t __le64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143#define cpu_to_dma(x) cpu_to_le64(x)
144#define dma_to_cpu(x) le64_to_cpu(x)
145#define RX_DESC_Q_ADDR_SIZE RxDescQAddr64bit
146#define TX_DESC_Q_ADDR_SIZE TxDescQAddr64bit
147#define RX_COMPL_Q_ADDR_SIZE RxComplQAddr64bit
148#define TX_COMPL_Q_ADDR_SIZE TxComplQAddr64bit
149#define RX_DESC_ADDR_SIZE RxDescAddr64bit
150#else /* 32-bit dma_addr_t */
Al Viro88b19432007-08-23 02:29:45 -0400151#define netdrv_addr_t __le32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152#define cpu_to_dma(x) cpu_to_le32(x)
153#define dma_to_cpu(x) le32_to_cpu(x)
154#define RX_DESC_Q_ADDR_SIZE RxDescQAddr32bit
155#define TX_DESC_Q_ADDR_SIZE TxDescQAddr32bit
156#define RX_COMPL_Q_ADDR_SIZE RxComplQAddr32bit
157#define TX_COMPL_Q_ADDR_SIZE TxComplQAddr32bit
158#define RX_DESC_ADDR_SIZE RxDescAddr32bit
159#endif
160
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161#define skb_first_frag_len(skb) skb_headlen(skb)
162#define skb_num_frags(skb) (skb_shinfo(skb)->nr_frags + 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
Jaswinder Singh Rajputcfc3a442009-01-04 16:12:11 -0800164/* Firmware names */
165#define FIRMWARE_RX "adaptec/starfire_rx.bin"
166#define FIRMWARE_TX "adaptec/starfire_tx.bin"
167
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168/* These identify the driver base version and may not be removed. */
Bill Pembertond3ace582012-12-03 09:22:53 -0500169static const char version[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170KERN_INFO "starfire.c:v1.03 7/26/2000 Written by Donald Becker <becker@scyld.com>\n"
Joe Perchesad361c92009-07-06 13:05:40 -0700171" (unofficial 2.2/2.4 kernel port, version " DRV_VERSION ", " DRV_RELDATE ")\n";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
173MODULE_AUTHOR("Donald Becker <becker@scyld.com>");
174MODULE_DESCRIPTION("Adaptec Starfire Ethernet driver");
175MODULE_LICENSE("GPL");
Jeff Garzikfdecea62005-05-12 20:16:24 -0400176MODULE_VERSION(DRV_VERSION);
Jaswinder Singh Rajputcfc3a442009-01-04 16:12:11 -0800177MODULE_FIRMWARE(FIRMWARE_RX);
178MODULE_FIRMWARE(FIRMWARE_TX);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
180module_param(max_interrupt_work, int, 0);
181module_param(mtu, int, 0);
182module_param(debug, int, 0);
183module_param(rx_copybreak, int, 0);
184module_param(intr_latency, int, 0);
185module_param(small_frames, int, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186module_param(enable_hw_cksum, int, 0);
187MODULE_PARM_DESC(max_interrupt_work, "Maximum events handled per interrupt");
188MODULE_PARM_DESC(mtu, "MTU (all boards)");
189MODULE_PARM_DESC(debug, "Debug level (0-6)");
190MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
191MODULE_PARM_DESC(intr_latency, "Maximum interrupt latency, in microseconds");
192MODULE_PARM_DESC(small_frames, "Maximum size of receive frames that bypass interrupt latency (0,64,128,256,512)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193MODULE_PARM_DESC(enable_hw_cksum, "Enable/disable hardware cksum support (0/1)");
194
195/*
196 Theory of Operation
197
198I. Board Compatibility
199
200This driver is for the Adaptec 6915 "Starfire" 64 bit PCI Ethernet adapter.
201
202II. Board-specific settings
203
204III. Driver operation
205
206IIIa. Ring buffers
207
208The Starfire hardware uses multiple fixed-size descriptor queues/rings. The
209ring sizes are set fixed by the hardware, but may optionally be wrapped
210earlier by the END bit in the descriptor.
211This driver uses that hardware queue size for the Rx ring, where a large
212number of entries has no ill effect beyond increases the potential backlog.
213The Tx ring is wrapped with the END bit, since a large hardware Tx queue
214disables the queue layer priority ordering and we have no mechanism to
215utilize the hardware two-level priority queue. When modifying the
216RX/TX_RING_SIZE pay close attention to page sizes and the ring-empty warning
217levels.
218
219IIIb/c. Transmit/Receive Structure
220
221See the Adaptec manual for the many possible structures, and options for
222each structure. There are far too many to document all of them here.
223
224For transmit this driver uses type 0/1 transmit descriptors (depending
225on the 32/64 bitness of the architecture), and relies on automatic
226minimum-length padding. It does not use the completion queue
227consumer index, but instead checks for non-zero status entries.
228
Jeff Garzikfdecea62005-05-12 20:16:24 -0400229For receive this driver uses type 2/3 receive descriptors. The driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230allocates full frame size skbuffs for the Rx ring buffers, so all frames
231should fit in a single descriptor. The driver does not use the completion
232queue consumer index, but instead checks for non-zero status entries.
233
234When an incoming frame is less than RX_COPYBREAK bytes long, a fresh skbuff
235is allocated and the frame is copied to the new skbuff. When the incoming
236frame is larger, the skbuff is passed directly up the protocol stack.
237Buffers consumed this way are replaced by newly allocated skbuffs in a later
238phase of receive.
239
240A notable aspect of operation is that unaligned buffers are not permitted by
241the Starfire hardware. Thus the IP header at offset 14 in an ethernet frame
242isn't longword aligned, which may cause problems on some machine
243e.g. Alphas and IA64. For these architectures, the driver is forced to copy
244the frame into a new skbuff unconditionally. Copied frames are put into the
245skbuff at an offset of "+2", thus 16-byte aligning the IP header.
246
247IIId. Synchronization
248
249The driver runs as two independent, single-threaded flows of control. One
250is the send-packet routine, which enforces single-threaded use by the
251dev->tbusy flag. The other thread is the interrupt handler, which is single
252threaded by the hardware and interrupt handling software.
253
254The send packet thread has partial control over the Tx ring and the netif_queue
255status. If the number of free Tx slots in the ring falls below a certain number
256(currently hardcoded to 4), it signals the upper layer to stop the queue.
257
258The interrupt handler has exclusive control over the Rx ring and records stats
259from the Tx ring. After reaping the stats, it marks the Tx queue entry as
260empty by incrementing the dirty_tx mark. Iff the netif_queue is stopped and the
261number of free Tx slow is above the threshold, it signals the upper layer to
262restart the queue.
263
264IV. Notes
265
266IVb. References
267
268The Adaptec Starfire manuals, available only from Adaptec.
269http://www.scyld.com/expert/100mbps.html
270http://www.scyld.com/expert/NWay.html
271
272IVc. Errata
273
274- StopOnPerr is broken, don't enable
275- Hardware ethernet padding exposes random data, perform software padding
276 instead (unverified -- works correctly for all the hardware I have)
277
278*/
279
Jeff Garzikfdecea62005-05-12 20:16:24 -0400280
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
282enum chip_capability_flags {CanHaveMII=1, };
283
284enum chipset {
285 CH_6915 = 0,
286};
287
Benoit Taine9baa3c32014-08-08 15:56:03 +0200288static const struct pci_device_id starfire_pci_tbl[] = {
Akinobu Mitad08336e2010-08-27 19:08:36 +0000289 { PCI_VDEVICE(ADAPTEC, 0x6915), CH_6915 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 { 0, }
291};
292MODULE_DEVICE_TABLE(pci, starfire_pci_tbl);
293
294/* A chip capabilities table, matching the CH_xxx entries in xxx_pci_tbl[] above. */
Arjan van de Venf71e1302006-03-03 21:33:57 -0500295static const struct chip_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 const char *name;
297 int drv_flags;
Bill Pembertond3ace582012-12-03 09:22:53 -0500298} netdrv_tbl[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 { "Adaptec Starfire 6915", CanHaveMII },
300};
301
302
303/* Offsets to the device registers.
304 Unlike software-only systems, device drivers interact with complex hardware.
305 It's not useful to define symbolic names for every register bit in the
306 device. The name can only partially document the semantics and make
307 the driver longer and more difficult to read.
308 In general, only the important configuration values or bits changed
309 multiple times should be defined symbolically.
310*/
311enum register_offsets {
312 PCIDeviceConfig=0x50040, GenCtrl=0x50070, IntrTimerCtrl=0x50074,
313 IntrClear=0x50080, IntrStatus=0x50084, IntrEnable=0x50088,
314 MIICtrl=0x52000, TxStationAddr=0x50120, EEPROMCtrl=0x51000,
315 GPIOCtrl=0x5008C, TxDescCtrl=0x50090,
316 TxRingPtr=0x50098, HiPriTxRingPtr=0x50094, /* Low and High priority. */
317 TxRingHiAddr=0x5009C, /* 64 bit address extension. */
318 TxProducerIdx=0x500A0, TxConsumerIdx=0x500A4,
319 TxThreshold=0x500B0,
320 CompletionHiAddr=0x500B4, TxCompletionAddr=0x500B8,
321 RxCompletionAddr=0x500BC, RxCompletionQ2Addr=0x500C0,
322 CompletionQConsumerIdx=0x500C4, RxDMACtrl=0x500D0,
323 RxDescQCtrl=0x500D4, RxDescQHiAddr=0x500DC, RxDescQAddr=0x500E0,
324 RxDescQIdx=0x500E8, RxDMAStatus=0x500F0, RxFilterMode=0x500F4,
325 TxMode=0x55000, VlanType=0x55064,
326 PerfFilterTable=0x56000, HashTable=0x56100,
327 TxGfpMem=0x58000, RxGfpMem=0x5a000,
328};
329
330/*
331 * Bits in the interrupt status/mask registers.
332 * Warning: setting Intr[Ab]NormalSummary in the IntrEnable register
333 * enables all the interrupt sources that are or'ed into those status bits.
334 */
335enum intr_status_bits {
336 IntrLinkChange=0xf0000000, IntrStatsMax=0x08000000,
337 IntrAbnormalSummary=0x02000000, IntrGeneralTimer=0x01000000,
338 IntrSoftware=0x800000, IntrRxComplQ1Low=0x400000,
339 IntrTxComplQLow=0x200000, IntrPCI=0x100000,
340 IntrDMAErr=0x080000, IntrTxDataLow=0x040000,
341 IntrRxComplQ2Low=0x020000, IntrRxDescQ1Low=0x010000,
342 IntrNormalSummary=0x8000, IntrTxDone=0x4000,
343 IntrTxDMADone=0x2000, IntrTxEmpty=0x1000,
344 IntrEarlyRxQ2=0x0800, IntrEarlyRxQ1=0x0400,
345 IntrRxQ2Done=0x0200, IntrRxQ1Done=0x0100,
346 IntrRxGFPDead=0x80, IntrRxDescQ2Low=0x40,
347 IntrNoTxCsum=0x20, IntrTxBadID=0x10,
348 IntrHiPriTxBadID=0x08, IntrRxGfp=0x04,
349 IntrTxGfp=0x02, IntrPCIPad=0x01,
350 /* not quite bits */
351 IntrRxDone=IntrRxQ2Done | IntrRxQ1Done,
352 IntrRxEmpty=IntrRxDescQ1Low | IntrRxDescQ2Low,
353 IntrNormalMask=0xff00, IntrAbnormalMask=0x3ff00fe,
354};
355
356/* Bits in the RxFilterMode register. */
357enum rx_mode_bits {
358 AcceptBroadcast=0x04, AcceptAllMulticast=0x02, AcceptAll=0x01,
359 AcceptMulticast=0x10, PerfectFilter=0x40, HashFilter=0x30,
360 PerfectFilterVlan=0x80, MinVLANPrio=0xE000, VlanMode=0x0200,
361 WakeupOnGFP=0x0800,
362};
363
364/* Bits in the TxMode register */
365enum tx_mode_bits {
366 MiiSoftReset=0x8000, MIILoopback=0x4000,
367 TxFlowEnable=0x0800, RxFlowEnable=0x0400,
368 PadEnable=0x04, FullDuplex=0x02, HugeFrame=0x01,
369};
370
371/* Bits in the TxDescCtrl register. */
372enum tx_ctrl_bits {
373 TxDescSpaceUnlim=0x00, TxDescSpace32=0x10, TxDescSpace64=0x20,
374 TxDescSpace128=0x30, TxDescSpace256=0x40,
375 TxDescType0=0x00, TxDescType1=0x01, TxDescType2=0x02,
376 TxDescType3=0x03, TxDescType4=0x04,
377 TxNoDMACompletion=0x08,
378 TxDescQAddr64bit=0x80, TxDescQAddr32bit=0,
379 TxHiPriFIFOThreshShift=24, TxPadLenShift=16,
380 TxDMABurstSizeShift=8,
381};
382
383/* Bits in the RxDescQCtrl register. */
384enum rx_ctrl_bits {
385 RxBufferLenShift=16, RxMinDescrThreshShift=0,
386 RxPrefetchMode=0x8000, RxVariableQ=0x2000,
387 Rx2048QEntries=0x4000, Rx256QEntries=0,
388 RxDescAddr64bit=0x1000, RxDescAddr32bit=0,
389 RxDescQAddr64bit=0x0100, RxDescQAddr32bit=0,
390 RxDescSpace4=0x000, RxDescSpace8=0x100,
391 RxDescSpace16=0x200, RxDescSpace32=0x300,
392 RxDescSpace64=0x400, RxDescSpace128=0x500,
393 RxConsumerWrEn=0x80,
394};
395
396/* Bits in the RxDMACtrl register. */
397enum rx_dmactrl_bits {
398 RxReportBadFrames=0x80000000, RxDMAShortFrames=0x40000000,
399 RxDMABadFrames=0x20000000, RxDMACrcErrorFrames=0x10000000,
400 RxDMAControlFrame=0x08000000, RxDMAPauseFrame=0x04000000,
401 RxChecksumIgnore=0, RxChecksumRejectTCPUDP=0x02000000,
402 RxChecksumRejectTCPOnly=0x01000000,
403 RxCompletionQ2Enable=0x800000,
404 RxDMAQ2Disable=0, RxDMAQ2FPOnly=0x100000,
405 RxDMAQ2SmallPkt=0x200000, RxDMAQ2HighPrio=0x300000,
406 RxDMAQ2NonIP=0x400000,
407 RxUseBackupQueue=0x080000, RxDMACRC=0x040000,
408 RxEarlyIntThreshShift=12, RxHighPrioThreshShift=8,
409 RxBurstSizeShift=0,
410};
411
412/* Bits in the RxCompletionAddr register */
413enum rx_compl_bits {
414 RxComplQAddr64bit=0x80, RxComplQAddr32bit=0,
415 RxComplProducerWrEn=0x40,
416 RxComplType0=0x00, RxComplType1=0x10,
417 RxComplType2=0x20, RxComplType3=0x30,
418 RxComplThreshShift=0,
419};
420
421/* Bits in the TxCompletionAddr register */
422enum tx_compl_bits {
423 TxComplQAddr64bit=0x80, TxComplQAddr32bit=0,
424 TxComplProducerWrEn=0x40,
425 TxComplIntrStatus=0x20,
426 CommonQueueMode=0x10,
427 TxComplThreshShift=0,
428};
429
430/* Bits in the GenCtrl register */
431enum gen_ctrl_bits {
432 RxEnable=0x05, TxEnable=0x0a,
433 RxGFPEnable=0x10, TxGFPEnable=0x20,
434};
435
436/* Bits in the IntrTimerCtrl register */
437enum intr_ctrl_bits {
438 Timer10X=0x800, EnableIntrMasking=0x60, SmallFrameBypass=0x100,
439 SmallFrame64=0, SmallFrame128=0x200, SmallFrame256=0x400, SmallFrame512=0x600,
440 IntrLatencyMask=0x1f,
441};
442
443/* The Rx and Tx buffer descriptors. */
444struct starfire_rx_desc {
Al Viro88b19432007-08-23 02:29:45 -0400445 netdrv_addr_t rxaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446};
447enum rx_desc_bits {
448 RxDescValid=1, RxDescEndRing=2,
449};
450
451/* Completion queue entry. */
452struct short_rx_done_desc {
Al Viro88b19432007-08-23 02:29:45 -0400453 __le32 status; /* Low 16 bits is length. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454};
455struct basic_rx_done_desc {
Al Viro88b19432007-08-23 02:29:45 -0400456 __le32 status; /* Low 16 bits is length. */
457 __le16 vlanid;
458 __le16 status2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459};
460struct csum_rx_done_desc {
Al Viro88b19432007-08-23 02:29:45 -0400461 __le32 status; /* Low 16 bits is length. */
462 __le16 csum; /* Partial checksum */
463 __le16 status2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464};
465struct full_rx_done_desc {
Al Viro88b19432007-08-23 02:29:45 -0400466 __le32 status; /* Low 16 bits is length. */
467 __le16 status3;
468 __le16 status2;
469 __le16 vlanid;
470 __le16 csum; /* partial checksum */
471 __le32 timestamp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472};
473/* XXX: this is ugly and I'm not sure it's worth the trouble -Ion */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474#ifdef VLAN_SUPPORT
475typedef struct full_rx_done_desc rx_done_desc;
476#define RxComplType RxComplType3
477#else /* not VLAN_SUPPORT */
478typedef struct csum_rx_done_desc rx_done_desc;
479#define RxComplType RxComplType2
480#endif /* not VLAN_SUPPORT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482enum rx_done_bits {
483 RxOK=0x20000000, RxFIFOErr=0x10000000, RxBufQ2=0x08000000,
484};
485
486/* Type 1 Tx descriptor. */
487struct starfire_tx_desc_1 {
Al Viro88b19432007-08-23 02:29:45 -0400488 __le32 status; /* Upper bits are status, lower 16 length. */
489 __le32 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490};
491
492/* Type 2 Tx descriptor. */
493struct starfire_tx_desc_2 {
Al Viro88b19432007-08-23 02:29:45 -0400494 __le32 status; /* Upper bits are status, lower 16 length. */
495 __le32 reserved;
496 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497};
498
499#ifdef ADDR_64BITS
500typedef struct starfire_tx_desc_2 starfire_tx_desc;
501#define TX_DESC_TYPE TxDescType2
502#else /* not ADDR_64BITS */
503typedef struct starfire_tx_desc_1 starfire_tx_desc;
504#define TX_DESC_TYPE TxDescType1
505#endif /* not ADDR_64BITS */
506#define TX_DESC_SPACING TxDescSpaceUnlim
507
508enum tx_desc_bits {
509 TxDescID=0xB0000000,
510 TxCRCEn=0x01000000, TxDescIntr=0x08000000,
511 TxRingWrap=0x04000000, TxCalTCP=0x02000000,
512};
513struct tx_done_desc {
Al Viro88b19432007-08-23 02:29:45 -0400514 __le32 status; /* timestamp, index. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515#if 0
Al Viro88b19432007-08-23 02:29:45 -0400516 __le32 intrstatus; /* interrupt status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517#endif
518};
519
520struct rx_ring_info {
521 struct sk_buff *skb;
522 dma_addr_t mapping;
523};
524struct tx_ring_info {
525 struct sk_buff *skb;
526 dma_addr_t mapping;
527 unsigned int used_slots;
528};
529
530#define PHY_CNT 2
531struct netdev_private {
532 /* Descriptor rings first for alignment. */
533 struct starfire_rx_desc *rx_ring;
534 starfire_tx_desc *tx_ring;
535 dma_addr_t rx_ring_dma;
536 dma_addr_t tx_ring_dma;
537 /* The addresses of rx/tx-in-place skbuffs. */
538 struct rx_ring_info rx_info[RX_RING_SIZE];
539 struct tx_ring_info tx_info[TX_RING_SIZE];
540 /* Pointers to completion queues (full pages). */
541 rx_done_desc *rx_done_q;
542 dma_addr_t rx_done_q_dma;
543 unsigned int rx_done;
544 struct tx_done_desc *tx_done_q;
545 dma_addr_t tx_done_q_dma;
546 unsigned int tx_done;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700547 struct napi_struct napi;
548 struct net_device *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 struct pci_dev *pci_dev;
550#ifdef VLAN_SUPPORT
Jiri Pirko5da96be2011-07-20 04:54:31 +0000551 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552#endif
553 void *queue_mem;
554 dma_addr_t queue_mem_dma;
555 size_t queue_mem_size;
556
557 /* Frequently used values: keep some adjacent for cache effect. */
558 spinlock_t lock;
559 unsigned int cur_rx, dirty_rx; /* Producer/consumer ring indices */
560 unsigned int cur_tx, dirty_tx, reap_tx;
561 unsigned int rx_buf_sz; /* Based on MTU+slack. */
562 /* These values keep track of the transceiver/media in use. */
563 int speed100; /* Set if speed == 100MBit. */
564 u32 tx_mode;
565 u32 intr_timer_ctrl;
566 u8 tx_threshold;
567 /* MII transceiver section. */
568 struct mii_if_info mii_if; /* MII lib hooks/info */
569 int phy_cnt; /* MII device addresses. */
570 unsigned char phys[PHY_CNT]; /* MII device addresses. */
571 void __iomem *base;
572};
573
574
575static int mdio_read(struct net_device *dev, int phy_id, int location);
576static void mdio_write(struct net_device *dev, int phy_id, int location, int value);
577static int netdev_open(struct net_device *dev);
578static void check_duplex(struct net_device *dev);
579static void tx_timeout(struct net_device *dev);
580static void init_ring(struct net_device *dev);
Stephen Hemminger613573252009-08-31 19:50:58 +0000581static netdev_tx_t start_tx(struct sk_buff *skb, struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100582static irqreturn_t intr_handler(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583static void netdev_error(struct net_device *dev, int intr_status);
584static int __netdev_rx(struct net_device *dev, int *quota);
Francois Romieua6676012008-07-06 20:54:45 -0700585static int netdev_poll(struct napi_struct *napi, int budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586static void refill_rx_ring(struct net_device *dev);
587static void netdev_error(struct net_device *dev, int intr_status);
588static void set_rx_mode(struct net_device *dev);
589static struct net_device_stats *get_stats(struct net_device *dev);
590static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
591static int netdev_close(struct net_device *dev);
592static void netdev_media_change(struct net_device *dev);
Jeff Garzik7282d492006-09-13 14:30:00 -0400593static const struct ethtool_ops ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
595
596#ifdef VLAN_SUPPORT
Patrick McHardy80d5c362013-04-19 02:04:28 +0000597static int netdev_vlan_rx_add_vid(struct net_device *dev,
598 __be16 proto, u16 vid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599{
600 struct netdev_private *np = netdev_priv(dev);
601
602 spin_lock(&np->lock);
603 if (debug > 1)
604 printk("%s: Adding vlanid %d to vlan filter\n", dev->name, vid);
Jiri Pirko5da96be2011-07-20 04:54:31 +0000605 set_bit(vid, np->active_vlans);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 set_rx_mode(dev);
607 spin_unlock(&np->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -0500608
609 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610}
611
Patrick McHardy80d5c362013-04-19 02:04:28 +0000612static int netdev_vlan_rx_kill_vid(struct net_device *dev,
613 __be16 proto, u16 vid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614{
615 struct netdev_private *np = netdev_priv(dev);
616
617 spin_lock(&np->lock);
618 if (debug > 1)
619 printk("%s: removing vlanid %d from vlan filter\n", dev->name, vid);
Jiri Pirko5da96be2011-07-20 04:54:31 +0000620 clear_bit(vid, np->active_vlans);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 set_rx_mode(dev);
622 spin_unlock(&np->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -0500623
624 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625}
626#endif /* VLAN_SUPPORT */
627
628
Stephen Hemminger4fc80062009-01-07 17:58:17 -0800629static const struct net_device_ops netdev_ops = {
630 .ndo_open = netdev_open,
631 .ndo_stop = netdev_close,
632 .ndo_start_xmit = start_tx,
Jiri Pirko5da96be2011-07-20 04:54:31 +0000633 .ndo_tx_timeout = tx_timeout,
634 .ndo_get_stats = get_stats,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000635 .ndo_set_rx_mode = set_rx_mode,
Jiri Pirko5da96be2011-07-20 04:54:31 +0000636 .ndo_do_ioctl = netdev_ioctl,
Stephen Hemminger4fc80062009-01-07 17:58:17 -0800637 .ndo_change_mtu = eth_change_mtu,
Jiri Pirko5da96be2011-07-20 04:54:31 +0000638 .ndo_set_mac_address = eth_mac_addr,
Stephen Hemminger4fc80062009-01-07 17:58:17 -0800639 .ndo_validate_addr = eth_validate_addr,
640#ifdef VLAN_SUPPORT
Stephen Hemminger4fc80062009-01-07 17:58:17 -0800641 .ndo_vlan_rx_add_vid = netdev_vlan_rx_add_vid,
642 .ndo_vlan_rx_kill_vid = netdev_vlan_rx_kill_vid,
643#endif
644};
645
Bill Pembertond3ace582012-12-03 09:22:53 -0500646static int starfire_init_one(struct pci_dev *pdev,
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +0000647 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648{
Francois Romieu2d5fb622012-03-13 19:22:18 +0100649 struct device *d = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 struct netdev_private *np;
Francois Romieu2d5fb622012-03-13 19:22:18 +0100651 int i, irq, chip_idx = ent->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 struct net_device *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 long ioaddr;
654 void __iomem *base;
655 int drv_flags, io_size;
656 int boguscnt;
657
658/* when built into the kernel, we only print version if device is found */
659#ifndef MODULE
660 static int printed_version;
661 if (!printed_version++)
662 printk(version);
663#endif
664
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 if (pci_enable_device (pdev))
666 return -EIO;
667
668 ioaddr = pci_resource_start(pdev, 0);
669 io_size = pci_resource_len(pdev, 0);
670 if (!ioaddr || ((pci_resource_flags(pdev, 0) & IORESOURCE_MEM) == 0)) {
Francois Romieu2d5fb622012-03-13 19:22:18 +0100671 dev_err(d, "no PCI MEM resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 return -ENODEV;
673 }
674
675 dev = alloc_etherdev(sizeof(*np));
Joe Perches41de8d42012-01-29 13:47:52 +0000676 if (!dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 return -ENOMEM;
Joe Perches41de8d42012-01-29 13:47:52 +0000678
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 SET_NETDEV_DEV(dev, &pdev->dev);
680
681 irq = pdev->irq;
682
683 if (pci_request_regions (pdev, DRV_NAME)) {
Francois Romieu2d5fb622012-03-13 19:22:18 +0100684 dev_err(d, "cannot reserve PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 goto err_out_free_netdev;
686 }
687
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 base = ioremap(ioaddr, io_size);
689 if (!base) {
Francois Romieu2d5fb622012-03-13 19:22:18 +0100690 dev_err(d, "cannot remap %#x @ %#lx, aborting\n",
691 io_size, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 goto err_out_free_res;
693 }
694
695 pci_set_master(pdev);
696
697 /* enable MWI -- it vastly improves Rx performance on sparc64 */
Randy Dunlap694625c2007-07-09 11:55:54 -0700698 pci_try_set_mwi(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700#ifdef ZEROCOPY
701 /* Starfire can do TCP/UDP checksumming */
702 if (enable_hw_cksum)
Jeff Garzikfdecea62005-05-12 20:16:24 -0400703 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704#endif /* ZEROCOPY */
Stephen Hemminger4fc80062009-01-07 17:58:17 -0800705
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706#ifdef VLAN_SUPPORT
Patrick McHardyf6469682013-04-19 02:04:27 +0000707 dev->features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_FILTER;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708#endif /* VLAN_RX_KILL_VID */
709#ifdef ADDR_64BITS
710 dev->features |= NETIF_F_HIGHDMA;
711#endif /* ADDR_64BITS */
712
713 /* Serial EEPROM reads are hidden by the hardware. */
714 for (i = 0; i < 6; i++)
715 dev->dev_addr[i] = readb(base + EEPROMCtrl + 20 - i);
716
717#if ! defined(final_version) /* Dump the EEPROM contents during development. */
718 if (debug > 4)
719 for (i = 0; i < 0x20; i++)
720 printk("%2.2x%s",
721 (unsigned int)readb(base + EEPROMCtrl + i),
722 i % 16 != 15 ? " " : "\n");
723#endif
724
725 /* Issue soft reset */
726 writel(MiiSoftReset, base + TxMode);
727 udelay(1000);
728 writel(0, base + TxMode);
729
730 /* Reset the chip to erase previous misconfiguration. */
731 writel(1, base + PCIDeviceConfig);
732 boguscnt = 1000;
733 while (--boguscnt > 0) {
734 udelay(10);
735 if ((readl(base + PCIDeviceConfig) & 1) == 0)
736 break;
737 }
738 if (boguscnt == 0)
739 printk("%s: chipset reset never completed!\n", dev->name);
740 /* wait a little longer */
741 udelay(1000);
742
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 np = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700744 np->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 np->base = base;
746 spin_lock_init(&np->lock);
747 pci_set_drvdata(pdev, dev);
748
749 np->pci_dev = pdev;
750
751 np->mii_if.dev = dev;
752 np->mii_if.mdio_read = mdio_read;
753 np->mii_if.mdio_write = mdio_write;
754 np->mii_if.phy_id_mask = 0x1f;
755 np->mii_if.reg_num_mask = 0x1f;
756
757 drv_flags = netdrv_tbl[chip_idx].drv_flags;
758
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 np->speed100 = 1;
760
761 /* timer resolution is 128 * 0.8us */
762 np->intr_timer_ctrl = (((intr_latency * 10) / 1024) & IntrLatencyMask) |
763 Timer10X | EnableIntrMasking;
764
765 if (small_frames > 0) {
766 np->intr_timer_ctrl |= SmallFrameBypass;
767 switch (small_frames) {
768 case 1 ... 64:
769 np->intr_timer_ctrl |= SmallFrame64;
770 break;
771 case 65 ... 128:
772 np->intr_timer_ctrl |= SmallFrame128;
773 break;
774 case 129 ... 256:
775 np->intr_timer_ctrl |= SmallFrame256;
776 break;
777 default:
778 np->intr_timer_ctrl |= SmallFrame512;
779 if (small_frames > 512)
780 printk("Adjusting small_frames down to 512\n");
781 break;
782 }
783 }
784
Stephen Hemminger4fc80062009-01-07 17:58:17 -0800785 dev->netdev_ops = &netdev_ops;
Jeff Garzikfdecea62005-05-12 20:16:24 -0400786 dev->watchdog_timeo = TX_TIMEOUT;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +0000787 dev->ethtool_ops = &ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788
Stephen Hemminger4fc80062009-01-07 17:58:17 -0800789 netif_napi_add(dev, &np->napi, netdev_poll, max_interrupt_work);
790
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 if (mtu)
792 dev->mtu = mtu;
793
794 if (register_netdev(dev))
795 goto err_out_cleardev;
796
Johannes Berge1749612008-10-27 15:59:26 -0700797 printk(KERN_INFO "%s: %s at %p, %pM, IRQ %d.\n",
Joe Perches0795af52007-10-03 17:59:30 -0700798 dev->name, netdrv_tbl[chip_idx].name, base,
Johannes Berge1749612008-10-27 15:59:26 -0700799 dev->dev_addr, irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
801 if (drv_flags & CanHaveMII) {
802 int phy, phy_idx = 0;
803 int mii_status;
804 for (phy = 0; phy < 32 && phy_idx < PHY_CNT; phy++) {
805 mdio_write(dev, phy, MII_BMCR, BMCR_RESET);
806 mdelay(100);
807 boguscnt = 1000;
808 while (--boguscnt > 0)
809 if ((mdio_read(dev, phy, MII_BMCR) & BMCR_RESET) == 0)
810 break;
811 if (boguscnt == 0) {
Jeff Garzikfdecea62005-05-12 20:16:24 -0400812 printk("%s: PHY#%d reset never completed!\n", dev->name, phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 continue;
814 }
815 mii_status = mdio_read(dev, phy, MII_BMSR);
816 if (mii_status != 0) {
817 np->phys[phy_idx++] = phy;
818 np->mii_if.advertising = mdio_read(dev, phy, MII_ADVERTISE);
819 printk(KERN_INFO "%s: MII PHY found at address %d, status "
820 "%#4.4x advertising %#4.4x.\n",
821 dev->name, phy, mii_status, np->mii_if.advertising);
822 /* there can be only one PHY on-board */
823 break;
824 }
825 }
826 np->phy_cnt = phy_idx;
827 if (np->phy_cnt > 0)
828 np->mii_if.phy_id = np->phys[0];
829 else
830 memset(&np->mii_if, 0, sizeof(np->mii_if));
831 }
832
833 printk(KERN_INFO "%s: scatter-gather and hardware TCP cksumming %s.\n",
834 dev->name, enable_hw_cksum ? "enabled" : "disabled");
835 return 0;
836
837err_out_cleardev:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 iounmap(base);
839err_out_free_res:
840 pci_release_regions (pdev);
841err_out_free_netdev:
842 free_netdev(dev);
843 return -ENODEV;
844}
845
846
847/* Read the MII Management Data I/O (MDIO) interfaces. */
848static int mdio_read(struct net_device *dev, int phy_id, int location)
849{
850 struct netdev_private *np = netdev_priv(dev);
851 void __iomem *mdio_addr = np->base + MIICtrl + (phy_id<<7) + (location<<2);
852 int result, boguscnt=1000;
853 /* ??? Should we add a busy-wait here? */
Hannes Edere4c3c132008-12-25 23:55:35 -0800854 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 result = readl(mdio_addr);
Hannes Edere4c3c132008-12-25 23:55:35 -0800856 } while ((result & 0xC0000000) != 0x80000000 && --boguscnt > 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 if (boguscnt == 0)
858 return 0;
859 if ((result & 0xffff) == 0xffff)
860 return 0;
861 return result & 0xffff;
862}
863
864
865static void mdio_write(struct net_device *dev, int phy_id, int location, int value)
866{
867 struct netdev_private *np = netdev_priv(dev);
868 void __iomem *mdio_addr = np->base + MIICtrl + (phy_id<<7) + (location<<2);
869 writel(value, mdio_addr);
870 /* The busy-wait will occur before a read. */
871}
872
873
874static int netdev_open(struct net_device *dev)
875{
Jaswinder Singh Rajputcfc3a442009-01-04 16:12:11 -0800876 const struct firmware *fw_rx, *fw_tx;
877 const __be32 *fw_rx_data, *fw_tx_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 struct netdev_private *np = netdev_priv(dev);
879 void __iomem *ioaddr = np->base;
Francois Romieuea8f2ed2012-03-09 11:53:42 +0100880 const int irq = np->pci_dev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 int i, retval;
Jaswinder Singh Rajputcfc3a442009-01-04 16:12:11 -0800882 size_t tx_size, rx_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 size_t tx_done_q_size, rx_done_q_size, tx_ring_size, rx_ring_size;
884
885 /* Do we ever need to reset the chip??? */
Jeff Garzikfdecea62005-05-12 20:16:24 -0400886
Francois Romieuea8f2ed2012-03-09 11:53:42 +0100887 retval = request_irq(irq, intr_handler, IRQF_SHARED, dev->name, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 if (retval)
889 return retval;
890
891 /* Disable the Rx and Tx, and reset the chip. */
892 writel(0, ioaddr + GenCtrl);
893 writel(1, ioaddr + PCIDeviceConfig);
894 if (debug > 1)
895 printk(KERN_DEBUG "%s: netdev_open() irq %d.\n",
Francois Romieuea8f2ed2012-03-09 11:53:42 +0100896 dev->name, irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897
898 /* Allocate the various queues. */
Al Viro88b19432007-08-23 02:29:45 -0400899 if (!np->queue_mem) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 tx_done_q_size = ((sizeof(struct tx_done_desc) * DONE_Q_SIZE + QUEUE_ALIGN - 1) / QUEUE_ALIGN) * QUEUE_ALIGN;
901 rx_done_q_size = ((sizeof(rx_done_desc) * DONE_Q_SIZE + QUEUE_ALIGN - 1) / QUEUE_ALIGN) * QUEUE_ALIGN;
902 tx_ring_size = ((sizeof(starfire_tx_desc) * TX_RING_SIZE + QUEUE_ALIGN - 1) / QUEUE_ALIGN) * QUEUE_ALIGN;
903 rx_ring_size = sizeof(struct starfire_rx_desc) * RX_RING_SIZE;
904 np->queue_mem_size = tx_done_q_size + rx_done_q_size + tx_ring_size + rx_ring_size;
905 np->queue_mem = pci_alloc_consistent(np->pci_dev, np->queue_mem_size, &np->queue_mem_dma);
Alexey Dobriyand8840ac2005-10-07 02:05:23 +0400906 if (np->queue_mem == NULL) {
Francois Romieuea8f2ed2012-03-09 11:53:42 +0100907 free_irq(irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 return -ENOMEM;
Alexey Dobriyand8840ac2005-10-07 02:05:23 +0400909 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910
911 np->tx_done_q = np->queue_mem;
912 np->tx_done_q_dma = np->queue_mem_dma;
913 np->rx_done_q = (void *) np->tx_done_q + tx_done_q_size;
914 np->rx_done_q_dma = np->tx_done_q_dma + tx_done_q_size;
915 np->tx_ring = (void *) np->rx_done_q + rx_done_q_size;
916 np->tx_ring_dma = np->rx_done_q_dma + rx_done_q_size;
917 np->rx_ring = (void *) np->tx_ring + tx_ring_size;
918 np->rx_ring_dma = np->tx_ring_dma + tx_ring_size;
919 }
920
921 /* Start with no carrier, it gets adjusted later */
922 netif_carrier_off(dev);
923 init_ring(dev);
924 /* Set the size of the Rx buffers. */
925 writel((np->rx_buf_sz << RxBufferLenShift) |
926 (0 << RxMinDescrThreshShift) |
927 RxPrefetchMode | RxVariableQ |
928 RX_Q_ENTRIES |
929 RX_DESC_Q_ADDR_SIZE | RX_DESC_ADDR_SIZE |
930 RxDescSpace4,
931 ioaddr + RxDescQCtrl);
932
933 /* Set up the Rx DMA controller. */
934 writel(RxChecksumIgnore |
935 (0 << RxEarlyIntThreshShift) |
936 (6 << RxHighPrioThreshShift) |
937 ((DMA_BURST_SIZE / 32) << RxBurstSizeShift),
938 ioaddr + RxDMACtrl);
939
940 /* Set Tx descriptor */
941 writel((2 << TxHiPriFIFOThreshShift) |
942 (0 << TxPadLenShift) |
943 ((DMA_BURST_SIZE / 32) << TxDMABurstSizeShift) |
944 TX_DESC_Q_ADDR_SIZE |
945 TX_DESC_SPACING | TX_DESC_TYPE,
946 ioaddr + TxDescCtrl);
947
948 writel( (np->queue_mem_dma >> 16) >> 16, ioaddr + RxDescQHiAddr);
949 writel( (np->queue_mem_dma >> 16) >> 16, ioaddr + TxRingHiAddr);
950 writel( (np->queue_mem_dma >> 16) >> 16, ioaddr + CompletionHiAddr);
951 writel(np->rx_ring_dma, ioaddr + RxDescQAddr);
952 writel(np->tx_ring_dma, ioaddr + TxRingPtr);
953
954 writel(np->tx_done_q_dma, ioaddr + TxCompletionAddr);
955 writel(np->rx_done_q_dma |
956 RxComplType |
957 (0 << RxComplThreshShift),
958 ioaddr + RxCompletionAddr);
959
960 if (debug > 1)
961 printk(KERN_DEBUG "%s: Filling in the station address.\n", dev->name);
962
963 /* Fill both the Tx SA register and the Rx perfect filter. */
964 for (i = 0; i < 6; i++)
965 writeb(dev->dev_addr[i], ioaddr + TxStationAddr + 5 - i);
966 /* The first entry is special because it bypasses the VLAN filter.
967 Don't use it. */
968 writew(0, ioaddr + PerfFilterTable);
969 writew(0, ioaddr + PerfFilterTable + 4);
970 writew(0, ioaddr + PerfFilterTable + 8);
971 for (i = 1; i < 16; i++) {
Al Viro88b19432007-08-23 02:29:45 -0400972 __be16 *eaddrs = (__be16 *)dev->dev_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 void __iomem *setup_frm = ioaddr + PerfFilterTable + i * 16;
Al Viro88b19432007-08-23 02:29:45 -0400974 writew(be16_to_cpu(eaddrs[2]), setup_frm); setup_frm += 4;
975 writew(be16_to_cpu(eaddrs[1]), setup_frm); setup_frm += 4;
976 writew(be16_to_cpu(eaddrs[0]), setup_frm); setup_frm += 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 }
978
979 /* Initialize other registers. */
980 /* Configure the PCI bus bursts and FIFO thresholds. */
981 np->tx_mode = TxFlowEnable|RxFlowEnable|PadEnable; /* modified when link is up. */
982 writel(MiiSoftReset | np->tx_mode, ioaddr + TxMode);
983 udelay(1000);
984 writel(np->tx_mode, ioaddr + TxMode);
985 np->tx_threshold = 4;
986 writel(np->tx_threshold, ioaddr + TxThreshold);
987
988 writel(np->intr_timer_ctrl, ioaddr + IntrTimerCtrl);
989
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700990 napi_enable(&np->napi);
Francois Romieua6676012008-07-06 20:54:45 -0700991
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 netif_start_queue(dev);
993
994 if (debug > 1)
995 printk(KERN_DEBUG "%s: Setting the Rx and Tx modes.\n", dev->name);
996 set_rx_mode(dev);
997
998 np->mii_if.advertising = mdio_read(dev, np->phys[0], MII_ADVERTISE);
999 check_duplex(dev);
1000
1001 /* Enable GPIO interrupts on link change */
1002 writel(0x0f00ff00, ioaddr + GPIOCtrl);
1003
1004 /* Set the interrupt mask */
1005 writel(IntrRxDone | IntrRxEmpty | IntrDMAErr |
1006 IntrTxDMADone | IntrStatsMax | IntrLinkChange |
1007 IntrRxGFPDead | IntrNoTxCsum | IntrTxBadID,
1008 ioaddr + IntrEnable);
1009 /* Enable PCI interrupts. */
1010 writel(0x00800000 | readl(ioaddr + PCIDeviceConfig),
1011 ioaddr + PCIDeviceConfig);
1012
1013#ifdef VLAN_SUPPORT
1014 /* Set VLAN type to 802.1q */
1015 writel(ETH_P_8021Q, ioaddr + VlanType);
1016#endif /* VLAN_SUPPORT */
1017
Jaswinder Singh Rajputcfc3a442009-01-04 16:12:11 -08001018 retval = request_firmware(&fw_rx, FIRMWARE_RX, &np->pci_dev->dev);
1019 if (retval) {
1020 printk(KERN_ERR "starfire: Failed to load firmware \"%s\"\n",
1021 FIRMWARE_RX);
Ben Hutchingsc928feb2010-01-26 18:27:09 +00001022 goto out_init;
Jaswinder Singh Rajputcfc3a442009-01-04 16:12:11 -08001023 }
1024 if (fw_rx->size % 4) {
1025 printk(KERN_ERR "starfire: bogus length %zu in \"%s\"\n",
1026 fw_rx->size, FIRMWARE_RX);
1027 retval = -EINVAL;
1028 goto out_rx;
1029 }
1030 retval = request_firmware(&fw_tx, FIRMWARE_TX, &np->pci_dev->dev);
1031 if (retval) {
1032 printk(KERN_ERR "starfire: Failed to load firmware \"%s\"\n",
1033 FIRMWARE_TX);
1034 goto out_rx;
1035 }
1036 if (fw_tx->size % 4) {
1037 printk(KERN_ERR "starfire: bogus length %zu in \"%s\"\n",
1038 fw_tx->size, FIRMWARE_TX);
1039 retval = -EINVAL;
1040 goto out_tx;
1041 }
1042 fw_rx_data = (const __be32 *)&fw_rx->data[0];
1043 fw_tx_data = (const __be32 *)&fw_tx->data[0];
1044 rx_size = fw_rx->size / 4;
1045 tx_size = fw_tx->size / 4;
1046
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 /* Load Rx/Tx firmware into the frame processors */
Jaswinder Singh Rajputcfc3a442009-01-04 16:12:11 -08001048 for (i = 0; i < rx_size; i++)
1049 writel(be32_to_cpup(&fw_rx_data[i]), ioaddr + RxGfpMem + i * 4);
1050 for (i = 0; i < tx_size; i++)
1051 writel(be32_to_cpup(&fw_tx_data[i]), ioaddr + TxGfpMem + i * 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 if (enable_hw_cksum)
1053 /* Enable the Rx and Tx units, and the Rx/Tx frame processors. */
1054 writel(TxEnable|TxGFPEnable|RxEnable|RxGFPEnable, ioaddr + GenCtrl);
1055 else
1056 /* Enable the Rx and Tx units only. */
1057 writel(TxEnable|RxEnable, ioaddr + GenCtrl);
1058
1059 if (debug > 1)
1060 printk(KERN_DEBUG "%s: Done netdev_open().\n",
1061 dev->name);
1062
Jaswinder Singh Rajputcfc3a442009-01-04 16:12:11 -08001063out_tx:
1064 release_firmware(fw_tx);
1065out_rx:
1066 release_firmware(fw_rx);
Ben Hutchingsc928feb2010-01-26 18:27:09 +00001067out_init:
1068 if (retval)
1069 netdev_close(dev);
Jaswinder Singh Rajputcfc3a442009-01-04 16:12:11 -08001070 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071}
1072
1073
1074static void check_duplex(struct net_device *dev)
1075{
1076 struct netdev_private *np = netdev_priv(dev);
1077 u16 reg0;
1078 int silly_count = 1000;
1079
1080 mdio_write(dev, np->phys[0], MII_ADVERTISE, np->mii_if.advertising);
1081 mdio_write(dev, np->phys[0], MII_BMCR, BMCR_RESET);
1082 udelay(500);
1083 while (--silly_count && mdio_read(dev, np->phys[0], MII_BMCR) & BMCR_RESET)
1084 /* do nothing */;
1085 if (!silly_count) {
1086 printk("%s: MII reset failed!\n", dev->name);
1087 return;
1088 }
1089
1090 reg0 = mdio_read(dev, np->phys[0], MII_BMCR);
1091
1092 if (!np->mii_if.force_media) {
1093 reg0 |= BMCR_ANENABLE | BMCR_ANRESTART;
1094 } else {
1095 reg0 &= ~(BMCR_ANENABLE | BMCR_ANRESTART);
1096 if (np->speed100)
1097 reg0 |= BMCR_SPEED100;
1098 if (np->mii_if.full_duplex)
1099 reg0 |= BMCR_FULLDPLX;
1100 printk(KERN_DEBUG "%s: Link forced to %sMbit %s-duplex\n",
1101 dev->name,
1102 np->speed100 ? "100" : "10",
1103 np->mii_if.full_duplex ? "full" : "half");
1104 }
1105 mdio_write(dev, np->phys[0], MII_BMCR, reg0);
1106}
1107
1108
1109static void tx_timeout(struct net_device *dev)
1110{
1111 struct netdev_private *np = netdev_priv(dev);
1112 void __iomem *ioaddr = np->base;
1113 int old_debug;
1114
1115 printk(KERN_WARNING "%s: Transmit timed out, status %#8.8x, "
1116 "resetting...\n", dev->name, (int) readl(ioaddr + IntrStatus));
1117
1118 /* Perhaps we should reinitialize the hardware here. */
1119
1120 /*
1121 * Stop and restart the interface.
1122 * Cheat and increase the debug level temporarily.
1123 */
1124 old_debug = debug;
1125 debug = 2;
1126 netdev_close(dev);
1127 netdev_open(dev);
1128 debug = old_debug;
1129
1130 /* Trigger an immediate transmit demand. */
1131
Florian Westphal860e9532016-05-03 16:33:13 +02001132 netif_trans_update(dev); /* prevent tx timeout */
Kulikov Vasiliy86678a22010-07-05 02:14:34 +00001133 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 netif_wake_queue(dev);
1135}
1136
1137
1138/* Initialize the Rx and Tx rings, along with various 'dev' bits. */
1139static void init_ring(struct net_device *dev)
1140{
1141 struct netdev_private *np = netdev_priv(dev);
1142 int i;
1143
1144 np->cur_rx = np->cur_tx = np->reap_tx = 0;
1145 np->dirty_rx = np->dirty_tx = np->rx_done = np->tx_done = 0;
1146
1147 np->rx_buf_sz = (dev->mtu <= 1500 ? PKT_BUF_SZ : dev->mtu + 32);
1148
1149 /* Fill in the Rx buffers. Handle allocation failure gracefully. */
1150 for (i = 0; i < RX_RING_SIZE; i++) {
Pradeep A Dalvi1d266432012-02-05 02:49:09 +00001151 struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 np->rx_info[i].skb = skb;
1153 if (skb == NULL)
1154 break;
David S. Miller689be432005-06-28 15:25:31 -07001155 np->rx_info[i].mapping = pci_map_single(np->pci_dev, skb->data, np->rx_buf_sz, PCI_DMA_FROMDEVICE);
Alexey Khoroshilove6549f32017-01-28 01:07:30 +03001156 if (pci_dma_mapping_error(np->pci_dev,
1157 np->rx_info[i].mapping)) {
1158 dev_kfree_skb(skb);
1159 np->rx_info[i].skb = NULL;
1160 break;
1161 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 /* Grrr, we cannot offset to correctly align the IP header. */
1163 np->rx_ring[i].rxaddr = cpu_to_dma(np->rx_info[i].mapping | RxDescValid);
1164 }
1165 writew(i - 1, np->base + RxDescQIdx);
1166 np->dirty_rx = (unsigned int)(i - RX_RING_SIZE);
1167
1168 /* Clear the remainder of the Rx buffer ring. */
1169 for ( ; i < RX_RING_SIZE; i++) {
1170 np->rx_ring[i].rxaddr = 0;
1171 np->rx_info[i].skb = NULL;
1172 np->rx_info[i].mapping = 0;
1173 }
1174 /* Mark the last entry as wrapping the ring. */
1175 np->rx_ring[RX_RING_SIZE - 1].rxaddr |= cpu_to_dma(RxDescEndRing);
1176
1177 /* Clear the completion rings. */
1178 for (i = 0; i < DONE_Q_SIZE; i++) {
1179 np->rx_done_q[i].status = 0;
1180 np->tx_done_q[i].status = 0;
1181 }
1182
1183 for (i = 0; i < TX_RING_SIZE; i++)
1184 memset(&np->tx_info[i], 0, sizeof(np->tx_info[i]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185}
1186
1187
Stephen Hemminger613573252009-08-31 19:50:58 +00001188static netdev_tx_t start_tx(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189{
1190 struct netdev_private *np = netdev_priv(dev);
1191 unsigned int entry;
Alexey Khoroshilove6549f32017-01-28 01:07:30 +03001192 unsigned int prev_tx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 u32 status;
Alexey Khoroshilove6549f32017-01-28 01:07:30 +03001194 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 /*
1197 * be cautious here, wrapping the queue has weird semantics
1198 * and we may not have enough slots even when it seems we do.
1199 */
1200 if ((np->cur_tx - np->dirty_tx) + skb_num_frags(skb) * 2 > TX_RING_SIZE) {
1201 netif_stop_queue(dev);
Patrick McHardy5b548142009-06-12 06:22:29 +00001202 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203 }
1204
1205#if defined(ZEROCOPY) && defined(HAS_BROKEN_FIRMWARE)
Patrick McHardy84fa7932006-08-29 16:44:56 -07001206 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Herbert Xu5b057c62006-06-23 02:06:41 -07001207 if (skb_padto(skb, (skb->len + PADDING_MASK) & ~PADDING_MASK))
Ion Badulescu67974232005-10-03 22:31:36 -04001208 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 }
1210#endif /* ZEROCOPY && HAS_BROKEN_FIRMWARE */
1211
Alexey Khoroshilove6549f32017-01-28 01:07:30 +03001212 prev_tx = np->cur_tx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 entry = np->cur_tx % TX_RING_SIZE;
1214 for (i = 0; i < skb_num_frags(skb); i++) {
1215 int wrap_ring = 0;
1216 status = TxDescID;
1217
1218 if (i == 0) {
1219 np->tx_info[entry].skb = skb;
1220 status |= TxCRCEn;
1221 if (entry >= TX_RING_SIZE - skb_num_frags(skb)) {
1222 status |= TxRingWrap;
1223 wrap_ring = 1;
1224 }
1225 if (np->reap_tx) {
1226 status |= TxDescIntr;
1227 np->reap_tx = 0;
1228 }
Patrick McHardy84fa7932006-08-29 16:44:56 -07001229 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 status |= TxCalTCP;
Kulikov Vasiliy86678a22010-07-05 02:14:34 +00001231 dev->stats.tx_compressed++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 }
1233 status |= skb_first_frag_len(skb) | (skb_num_frags(skb) << 16);
1234
1235 np->tx_info[entry].mapping =
1236 pci_map_single(np->pci_dev, skb->data, skb_first_frag_len(skb), PCI_DMA_TODEVICE);
1237 } else {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001238 const skb_frag_t *this_frag = &skb_shinfo(skb)->frags[i - 1];
1239 status |= skb_frag_size(this_frag);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 np->tx_info[entry].mapping =
Ian Campbell0cd83cc2011-09-21 21:53:19 +00001241 pci_map_single(np->pci_dev,
1242 skb_frag_address(this_frag),
Eric Dumazet9e903e02011-10-18 21:00:24 +00001243 skb_frag_size(this_frag),
Ian Campbell0cd83cc2011-09-21 21:53:19 +00001244 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 }
Alexey Khoroshilove6549f32017-01-28 01:07:30 +03001246 if (pci_dma_mapping_error(np->pci_dev,
1247 np->tx_info[entry].mapping)) {
1248 dev->stats.tx_dropped++;
1249 goto err_out;
1250 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251
1252 np->tx_ring[entry].addr = cpu_to_dma(np->tx_info[entry].mapping);
1253 np->tx_ring[entry].status = cpu_to_le32(status);
1254 if (debug > 3)
1255 printk(KERN_DEBUG "%s: Tx #%d/#%d slot %d status %#8.8x.\n",
1256 dev->name, np->cur_tx, np->dirty_tx,
1257 entry, status);
1258 if (wrap_ring) {
1259 np->tx_info[entry].used_slots = TX_RING_SIZE - entry;
1260 np->cur_tx += np->tx_info[entry].used_slots;
1261 entry = 0;
1262 } else {
1263 np->tx_info[entry].used_slots = 1;
1264 np->cur_tx += np->tx_info[entry].used_slots;
1265 entry++;
1266 }
1267 /* scavenge the tx descriptors twice per TX_RING_SIZE */
1268 if (np->cur_tx % (TX_RING_SIZE / 2) == 0)
1269 np->reap_tx = 1;
1270 }
1271
1272 /* Non-x86: explicitly flush descriptor cache lines here. */
1273 /* Ensure all descriptors are written back before the transmit is
1274 initiated. - Jes */
1275 wmb();
1276
1277 /* Update the producer index. */
1278 writel(entry * (sizeof(starfire_tx_desc) / 8), np->base + TxProducerIdx);
1279
1280 /* 4 is arbitrary, but should be ok */
1281 if ((np->cur_tx - np->dirty_tx) + 4 > TX_RING_SIZE)
1282 netif_stop_queue(dev);
1283
Patrick McHardy6ed10652009-06-23 06:03:08 +00001284 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285
Alexey Khoroshilove6549f32017-01-28 01:07:30 +03001286err_out:
1287 entry = prev_tx % TX_RING_SIZE;
1288 np->tx_info[entry].skb = NULL;
1289 if (i > 0) {
1290 pci_unmap_single(np->pci_dev,
1291 np->tx_info[entry].mapping,
1292 skb_first_frag_len(skb),
1293 PCI_DMA_TODEVICE);
1294 np->tx_info[entry].mapping = 0;
1295 entry = (entry + np->tx_info[entry].used_slots) % TX_RING_SIZE;
1296 for (j = 1; j < i; j++) {
1297 pci_unmap_single(np->pci_dev,
1298 np->tx_info[entry].mapping,
1299 skb_frag_size(
1300 &skb_shinfo(skb)->frags[j-1]),
1301 PCI_DMA_TODEVICE);
1302 entry++;
1303 }
1304 }
1305 dev_kfree_skb_any(skb);
1306 np->cur_tx = prev_tx;
1307 return NETDEV_TX_OK;
1308}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309
1310/* The interrupt handler does all of the Rx thread work and cleans up
1311 after the Tx thread. */
David Howells7d12e782006-10-05 14:55:46 +01001312static irqreturn_t intr_handler(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313{
1314 struct net_device *dev = dev_instance;
1315 struct netdev_private *np = netdev_priv(dev);
1316 void __iomem *ioaddr = np->base;
1317 int boguscnt = max_interrupt_work;
1318 int consumer;
1319 int tx_status;
1320 int handled = 0;
1321
1322 do {
1323 u32 intr_status = readl(ioaddr + IntrClear);
1324
1325 if (debug > 4)
1326 printk(KERN_DEBUG "%s: Interrupt status %#8.8x.\n",
1327 dev->name, intr_status);
1328
1329 if (intr_status == 0 || intr_status == (u32) -1)
1330 break;
1331
1332 handled = 1;
1333
Francois Romieua6676012008-07-06 20:54:45 -07001334 if (intr_status & (IntrRxDone | IntrRxEmpty)) {
1335 u32 enable;
1336
Ben Hutchings288379f2009-01-19 16:43:59 -08001337 if (likely(napi_schedule_prep(&np->napi))) {
1338 __napi_schedule(&np->napi);
Francois Romieua6676012008-07-06 20:54:45 -07001339 enable = readl(ioaddr + IntrEnable);
1340 enable &= ~(IntrRxDone | IntrRxEmpty);
1341 writel(enable, ioaddr + IntrEnable);
1342 /* flush PCI posting buffers */
1343 readl(ioaddr + IntrEnable);
1344 } else {
1345 /* Paranoia check */
1346 enable = readl(ioaddr + IntrEnable);
1347 if (enable & (IntrRxDone | IntrRxEmpty)) {
1348 printk(KERN_INFO
1349 "%s: interrupt while in poll!\n",
1350 dev->name);
1351 enable &= ~(IntrRxDone | IntrRxEmpty);
1352 writel(enable, ioaddr + IntrEnable);
1353 }
1354 }
1355 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356
1357 /* Scavenge the skbuff list based on the Tx-done queue.
1358 There are redundant checks here that may be cleaned up
1359 after the driver has proven to be reliable. */
1360 consumer = readl(ioaddr + TxConsumerIdx);
1361 if (debug > 3)
1362 printk(KERN_DEBUG "%s: Tx Consumer index is %d.\n",
1363 dev->name, consumer);
1364
1365 while ((tx_status = le32_to_cpu(np->tx_done_q[np->tx_done].status)) != 0) {
1366 if (debug > 3)
1367 printk(KERN_DEBUG "%s: Tx completion #%d entry %d is %#8.8x.\n",
1368 dev->name, np->dirty_tx, np->tx_done, tx_status);
1369 if ((tx_status & 0xe0000000) == 0xa0000000) {
Kulikov Vasiliy86678a22010-07-05 02:14:34 +00001370 dev->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371 } else if ((tx_status & 0xe0000000) == 0x80000000) {
1372 u16 entry = (tx_status & 0x7fff) / sizeof(starfire_tx_desc);
1373 struct sk_buff *skb = np->tx_info[entry].skb;
1374 np->tx_info[entry].skb = NULL;
1375 pci_unmap_single(np->pci_dev,
1376 np->tx_info[entry].mapping,
1377 skb_first_frag_len(skb),
1378 PCI_DMA_TODEVICE);
1379 np->tx_info[entry].mapping = 0;
1380 np->dirty_tx += np->tx_info[entry].used_slots;
1381 entry = (entry + np->tx_info[entry].used_slots) % TX_RING_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382 {
1383 int i;
1384 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1385 pci_unmap_single(np->pci_dev,
1386 np->tx_info[entry].mapping,
Eric Dumazet9e903e02011-10-18 21:00:24 +00001387 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388 PCI_DMA_TODEVICE);
1389 np->dirty_tx++;
1390 entry++;
1391 }
1392 }
Jeff Garzikfdecea62005-05-12 20:16:24 -04001393
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 dev_kfree_skb_irq(skb);
1395 }
1396 np->tx_done_q[np->tx_done].status = 0;
1397 np->tx_done = (np->tx_done + 1) % DONE_Q_SIZE;
1398 }
1399 writew(np->tx_done, ioaddr + CompletionQConsumerIdx + 2);
1400
1401 if (netif_queue_stopped(dev) &&
1402 (np->cur_tx - np->dirty_tx + 4 < TX_RING_SIZE)) {
1403 /* The ring is no longer full, wake the queue. */
1404 netif_wake_queue(dev);
1405 }
1406
1407 /* Stats overflow */
1408 if (intr_status & IntrStatsMax)
1409 get_stats(dev);
1410
1411 /* Media change interrupt. */
1412 if (intr_status & IntrLinkChange)
1413 netdev_media_change(dev);
1414
1415 /* Abnormal error summary/uncommon events handlers. */
1416 if (intr_status & IntrAbnormalSummary)
1417 netdev_error(dev, intr_status);
1418
1419 if (--boguscnt < 0) {
1420 if (debug > 1)
1421 printk(KERN_WARNING "%s: Too much work at interrupt, "
1422 "status=%#8.8x.\n",
1423 dev->name, intr_status);
1424 break;
1425 }
1426 } while (1);
1427
1428 if (debug > 4)
1429 printk(KERN_DEBUG "%s: exiting interrupt, status=%#8.8x.\n",
1430 dev->name, (int) readl(ioaddr + IntrStatus));
1431 return IRQ_RETVAL(handled);
1432}
1433
1434
Francois Romieua6676012008-07-06 20:54:45 -07001435/*
1436 * This routine is logically part of the interrupt/poll handler, but separated
1437 * for clarity and better register allocation.
1438 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439static int __netdev_rx(struct net_device *dev, int *quota)
1440{
1441 struct netdev_private *np = netdev_priv(dev);
1442 u32 desc_status;
1443 int retcode = 0;
1444
1445 /* If EOP is set on the next entry, it's a new packet. Send it up. */
1446 while ((desc_status = le32_to_cpu(np->rx_done_q[np->rx_done].status)) != 0) {
1447 struct sk_buff *skb;
1448 u16 pkt_len;
1449 int entry;
1450 rx_done_desc *desc = &np->rx_done_q[np->rx_done];
1451
1452 if (debug > 4)
1453 printk(KERN_DEBUG " netdev_rx() status of %d was %#8.8x.\n", np->rx_done, desc_status);
1454 if (!(desc_status & RxOK)) {
Jeff Garzikfdecea62005-05-12 20:16:24 -04001455 /* There was an error. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 if (debug > 2)
1457 printk(KERN_DEBUG " netdev_rx() Rx error was %#8.8x.\n", desc_status);
Kulikov Vasiliy86678a22010-07-05 02:14:34 +00001458 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459 if (desc_status & RxFIFOErr)
Kulikov Vasiliy86678a22010-07-05 02:14:34 +00001460 dev->stats.rx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 goto next_rx;
1462 }
1463
1464 if (*quota <= 0) { /* out of rx quota */
1465 retcode = 1;
1466 goto out;
1467 }
1468 (*quota)--;
1469
1470 pkt_len = desc_status; /* Implicitly Truncate */
1471 entry = (desc_status >> 16) & 0x7ff;
1472
1473 if (debug > 4)
1474 printk(KERN_DEBUG " netdev_rx() normal Rx pkt length %d, quota %d.\n", pkt_len, *quota);
1475 /* Check if the packet is long enough to accept without copying
1476 to a minimally-sized skbuff. */
Joe Perches8e95a202009-12-03 07:58:21 +00001477 if (pkt_len < rx_copybreak &&
Pradeep A Dalvi1d266432012-02-05 02:49:09 +00001478 (skb = netdev_alloc_skb(dev, pkt_len + 2)) != NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479 skb_reserve(skb, 2); /* 16 byte align the IP header */
1480 pci_dma_sync_single_for_cpu(np->pci_dev,
1481 np->rx_info[entry].mapping,
1482 pkt_len, PCI_DMA_FROMDEVICE);
David S. Miller8c7b7fa2007-07-10 22:08:12 -07001483 skb_copy_to_linear_data(skb, np->rx_info[entry].skb->data, pkt_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 pci_dma_sync_single_for_device(np->pci_dev,
1485 np->rx_info[entry].mapping,
1486 pkt_len, PCI_DMA_FROMDEVICE);
1487 skb_put(skb, pkt_len);
1488 } else {
1489 pci_unmap_single(np->pci_dev, np->rx_info[entry].mapping, np->rx_buf_sz, PCI_DMA_FROMDEVICE);
1490 skb = np->rx_info[entry].skb;
1491 skb_put(skb, pkt_len);
1492 np->rx_info[entry].skb = NULL;
1493 np->rx_info[entry].mapping = 0;
1494 }
1495#ifndef final_version /* Remove after testing. */
1496 /* You will want this info for the initial debug. */
Joe Perches0795af52007-10-03 17:59:30 -07001497 if (debug > 5) {
Johannes Berge1749612008-10-27 15:59:26 -07001498 printk(KERN_DEBUG " Rx data %pM %pM %2.2x%2.2x.\n",
1499 skb->data, skb->data + 6,
Joe Perches0795af52007-10-03 17:59:30 -07001500 skb->data[12], skb->data[13]);
1501 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502#endif
1503
1504 skb->protocol = eth_type_trans(skb, dev);
Jeff Garzikfdecea62005-05-12 20:16:24 -04001505#ifdef VLAN_SUPPORT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 if (debug > 4)
1507 printk(KERN_DEBUG " netdev_rx() status2 of %d was %#4.4x.\n", np->rx_done, le16_to_cpu(desc->status2));
1508#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509 if (le16_to_cpu(desc->status2) & 0x0100) {
1510 skb->ip_summed = CHECKSUM_UNNECESSARY;
Kulikov Vasiliy86678a22010-07-05 02:14:34 +00001511 dev->stats.rx_compressed++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 }
1513 /*
1514 * This feature doesn't seem to be working, at least
1515 * with the two firmware versions I have. If the GFP sees
1516 * an IP fragment, it either ignores it completely, or reports
1517 * "bad checksum" on it.
1518 *
1519 * Maybe I missed something -- corrections are welcome.
1520 * Until then, the printk stays. :-) -Ion
1521 */
1522 else if (le16_to_cpu(desc->status2) & 0x0040) {
Patrick McHardy84fa7932006-08-29 16:44:56 -07001523 skb->ip_summed = CHECKSUM_COMPLETE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524 skb->csum = le16_to_cpu(desc->csum);
1525 printk(KERN_DEBUG "%s: checksum_hw, status2 = %#x\n", dev->name, le16_to_cpu(desc->status2));
1526 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527#ifdef VLAN_SUPPORT
Jiri Pirko5da96be2011-07-20 04:54:31 +00001528 if (le16_to_cpu(desc->status2) & 0x0200) {
Francois Romieua6676012008-07-06 20:54:45 -07001529 u16 vlid = le16_to_cpu(desc->vlanid);
1530
1531 if (debug > 4) {
1532 printk(KERN_DEBUG " netdev_rx() vlanid = %d\n",
1533 vlid);
1534 }
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001535 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlid);
Jiri Pirko5da96be2011-07-20 04:54:31 +00001536 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537#endif /* VLAN_SUPPORT */
Jiri Pirko5da96be2011-07-20 04:54:31 +00001538 netif_receive_skb(skb);
Kulikov Vasiliy86678a22010-07-05 02:14:34 +00001539 dev->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540
1541 next_rx:
1542 np->cur_rx++;
1543 desc->status = 0;
1544 np->rx_done = (np->rx_done + 1) % DONE_Q_SIZE;
1545 }
Jarek Poplawski9a3de252008-12-16 15:42:20 -08001546
1547 if (*quota == 0) { /* out of rx quota */
1548 retcode = 1;
1549 goto out;
1550 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 writew(np->rx_done, np->base + CompletionQConsumerIdx);
1552
1553 out:
1554 refill_rx_ring(dev);
1555 if (debug > 5)
1556 printk(KERN_DEBUG " exiting netdev_rx(): %d, status of %d was %#8.8x.\n",
1557 retcode, np->rx_done, desc_status);
1558 return retcode;
1559}
1560
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001561static int netdev_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001563 struct netdev_private *np = container_of(napi, struct netdev_private, napi);
1564 struct net_device *dev = np->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565 u32 intr_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 void __iomem *ioaddr = np->base;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001567 int quota = budget;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568
1569 do {
1570 writel(IntrRxDone | IntrRxEmpty, ioaddr + IntrClear);
1571
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001572 if (__netdev_rx(dev, &quota))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 goto out;
1574
1575 intr_status = readl(ioaddr + IntrStatus);
1576 } while (intr_status & (IntrRxDone | IntrRxEmpty));
1577
Ben Hutchings288379f2009-01-19 16:43:59 -08001578 napi_complete(napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579 intr_status = readl(ioaddr + IntrEnable);
1580 intr_status |= IntrRxDone | IntrRxEmpty;
1581 writel(intr_status, ioaddr + IntrEnable);
1582
1583 out:
1584 if (debug > 5)
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001585 printk(KERN_DEBUG " exiting netdev_poll(): %d.\n",
1586 budget - quota);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587
1588 /* Restart Rx engine if stopped. */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001589 return budget - quota;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591
1592static void refill_rx_ring(struct net_device *dev)
1593{
1594 struct netdev_private *np = netdev_priv(dev);
1595 struct sk_buff *skb;
1596 int entry = -1;
1597
1598 /* Refill the Rx ring buffers. */
1599 for (; np->cur_rx - np->dirty_rx > 0; np->dirty_rx++) {
1600 entry = np->dirty_rx % RX_RING_SIZE;
1601 if (np->rx_info[entry].skb == NULL) {
Pradeep A Dalvi1d266432012-02-05 02:49:09 +00001602 skb = netdev_alloc_skb(dev, np->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 np->rx_info[entry].skb = skb;
1604 if (skb == NULL)
1605 break; /* Better luck next round. */
1606 np->rx_info[entry].mapping =
David S. Miller689be432005-06-28 15:25:31 -07001607 pci_map_single(np->pci_dev, skb->data, np->rx_buf_sz, PCI_DMA_FROMDEVICE);
Alexey Khoroshilove6549f32017-01-28 01:07:30 +03001608 if (pci_dma_mapping_error(np->pci_dev,
1609 np->rx_info[entry].mapping)) {
1610 dev_kfree_skb(skb);
1611 np->rx_info[entry].skb = NULL;
1612 break;
1613 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614 np->rx_ring[entry].rxaddr =
1615 cpu_to_dma(np->rx_info[entry].mapping | RxDescValid);
1616 }
1617 if (entry == RX_RING_SIZE - 1)
1618 np->rx_ring[entry].rxaddr |= cpu_to_dma(RxDescEndRing);
1619 }
1620 if (entry >= 0)
1621 writew(entry, np->base + RxDescQIdx);
1622}
1623
1624
1625static void netdev_media_change(struct net_device *dev)
1626{
1627 struct netdev_private *np = netdev_priv(dev);
1628 void __iomem *ioaddr = np->base;
1629 u16 reg0, reg1, reg4, reg5;
1630 u32 new_tx_mode;
1631 u32 new_intr_timer_ctrl;
1632
1633 /* reset status first */
1634 mdio_read(dev, np->phys[0], MII_BMCR);
1635 mdio_read(dev, np->phys[0], MII_BMSR);
1636
1637 reg0 = mdio_read(dev, np->phys[0], MII_BMCR);
1638 reg1 = mdio_read(dev, np->phys[0], MII_BMSR);
1639
1640 if (reg1 & BMSR_LSTATUS) {
1641 /* link is up */
1642 if (reg0 & BMCR_ANENABLE) {
1643 /* autonegotiation is enabled */
1644 reg4 = mdio_read(dev, np->phys[0], MII_ADVERTISE);
1645 reg5 = mdio_read(dev, np->phys[0], MII_LPA);
1646 if (reg4 & ADVERTISE_100FULL && reg5 & LPA_100FULL) {
1647 np->speed100 = 1;
1648 np->mii_if.full_duplex = 1;
1649 } else if (reg4 & ADVERTISE_100HALF && reg5 & LPA_100HALF) {
1650 np->speed100 = 1;
1651 np->mii_if.full_duplex = 0;
1652 } else if (reg4 & ADVERTISE_10FULL && reg5 & LPA_10FULL) {
1653 np->speed100 = 0;
1654 np->mii_if.full_duplex = 1;
1655 } else {
1656 np->speed100 = 0;
1657 np->mii_if.full_duplex = 0;
1658 }
1659 } else {
1660 /* autonegotiation is disabled */
1661 if (reg0 & BMCR_SPEED100)
1662 np->speed100 = 1;
1663 else
1664 np->speed100 = 0;
1665 if (reg0 & BMCR_FULLDPLX)
1666 np->mii_if.full_duplex = 1;
1667 else
1668 np->mii_if.full_duplex = 0;
1669 }
1670 netif_carrier_on(dev);
1671 printk(KERN_DEBUG "%s: Link is up, running at %sMbit %s-duplex\n",
1672 dev->name,
1673 np->speed100 ? "100" : "10",
1674 np->mii_if.full_duplex ? "full" : "half");
1675
1676 new_tx_mode = np->tx_mode & ~FullDuplex; /* duplex setting */
1677 if (np->mii_if.full_duplex)
1678 new_tx_mode |= FullDuplex;
1679 if (np->tx_mode != new_tx_mode) {
1680 np->tx_mode = new_tx_mode;
1681 writel(np->tx_mode | MiiSoftReset, ioaddr + TxMode);
1682 udelay(1000);
1683 writel(np->tx_mode, ioaddr + TxMode);
1684 }
1685
1686 new_intr_timer_ctrl = np->intr_timer_ctrl & ~Timer10X;
1687 if (np->speed100)
1688 new_intr_timer_ctrl |= Timer10X;
1689 if (np->intr_timer_ctrl != new_intr_timer_ctrl) {
1690 np->intr_timer_ctrl = new_intr_timer_ctrl;
1691 writel(new_intr_timer_ctrl, ioaddr + IntrTimerCtrl);
1692 }
1693 } else {
1694 netif_carrier_off(dev);
1695 printk(KERN_DEBUG "%s: Link is down\n", dev->name);
1696 }
1697}
1698
1699
1700static void netdev_error(struct net_device *dev, int intr_status)
1701{
1702 struct netdev_private *np = netdev_priv(dev);
1703
1704 /* Came close to underrunning the Tx FIFO, increase threshold. */
1705 if (intr_status & IntrTxDataLow) {
1706 if (np->tx_threshold <= PKT_BUF_SZ / 16) {
1707 writel(++np->tx_threshold, np->base + TxThreshold);
1708 printk(KERN_NOTICE "%s: PCI bus congestion, increasing Tx FIFO threshold to %d bytes\n",
1709 dev->name, np->tx_threshold * 16);
1710 } else
1711 printk(KERN_WARNING "%s: PCI Tx underflow -- adapter is probably malfunctioning\n", dev->name);
1712 }
1713 if (intr_status & IntrRxGFPDead) {
Kulikov Vasiliy86678a22010-07-05 02:14:34 +00001714 dev->stats.rx_fifo_errors++;
1715 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 }
1717 if (intr_status & (IntrNoTxCsum | IntrDMAErr)) {
Kulikov Vasiliy86678a22010-07-05 02:14:34 +00001718 dev->stats.tx_fifo_errors++;
1719 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720 }
1721 if ((intr_status & ~(IntrNormalMask | IntrAbnormalSummary | IntrLinkChange | IntrStatsMax | IntrTxDataLow | IntrRxGFPDead | IntrNoTxCsum | IntrPCIPad)) && debug)
1722 printk(KERN_ERR "%s: Something Wicked happened! %#8.8x.\n",
1723 dev->name, intr_status);
1724}
1725
1726
1727static struct net_device_stats *get_stats(struct net_device *dev)
1728{
1729 struct netdev_private *np = netdev_priv(dev);
1730 void __iomem *ioaddr = np->base;
1731
1732 /* This adapter architecture needs no SMP locks. */
Kulikov Vasiliy86678a22010-07-05 02:14:34 +00001733 dev->stats.tx_bytes = readl(ioaddr + 0x57010);
1734 dev->stats.rx_bytes = readl(ioaddr + 0x57044);
1735 dev->stats.tx_packets = readl(ioaddr + 0x57000);
1736 dev->stats.tx_aborted_errors =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 readl(ioaddr + 0x57024) + readl(ioaddr + 0x57028);
Kulikov Vasiliy86678a22010-07-05 02:14:34 +00001738 dev->stats.tx_window_errors = readl(ioaddr + 0x57018);
1739 dev->stats.collisions =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 readl(ioaddr + 0x57004) + readl(ioaddr + 0x57008);
1741
1742 /* The chip only need report frame silently dropped. */
Kulikov Vasiliy86678a22010-07-05 02:14:34 +00001743 dev->stats.rx_dropped += readw(ioaddr + RxDMAStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744 writew(0, ioaddr + RxDMAStatus);
Kulikov Vasiliy86678a22010-07-05 02:14:34 +00001745 dev->stats.rx_crc_errors = readl(ioaddr + 0x5703C);
1746 dev->stats.rx_frame_errors = readl(ioaddr + 0x57040);
1747 dev->stats.rx_length_errors = readl(ioaddr + 0x57058);
1748 dev->stats.rx_missed_errors = readl(ioaddr + 0x5707C);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749
Kulikov Vasiliy86678a22010-07-05 02:14:34 +00001750 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751}
1752
Jiri Pirko5da96be2011-07-20 04:54:31 +00001753#ifdef VLAN_SUPPORT
1754static u32 set_vlan_mode(struct netdev_private *np)
1755{
1756 u32 ret = VlanMode;
1757 u16 vid;
1758 void __iomem *filter_addr = np->base + HashTable + 8;
1759 int vlan_count = 0;
1760
1761 for_each_set_bit(vid, np->active_vlans, VLAN_N_VID) {
1762 if (vlan_count == 32)
1763 break;
1764 writew(vid, filter_addr);
1765 filter_addr += 16;
1766 vlan_count++;
1767 }
1768 if (vlan_count == 32) {
1769 ret |= PerfectFilterVlan;
1770 while (vlan_count < 32) {
1771 writew(0, filter_addr);
1772 filter_addr += 16;
1773 vlan_count++;
1774 }
1775 }
1776 return ret;
1777}
1778#endif /* VLAN_SUPPORT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780static void set_rx_mode(struct net_device *dev)
1781{
1782 struct netdev_private *np = netdev_priv(dev);
1783 void __iomem *ioaddr = np->base;
1784 u32 rx_mode = MinVLANPrio;
Jiri Pirko22bedad32010-04-01 21:22:57 +00001785 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787
Jiri Pirko5da96be2011-07-20 04:54:31 +00001788#ifdef VLAN_SUPPORT
1789 rx_mode |= set_vlan_mode(np);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790#endif /* VLAN_SUPPORT */
1791
1792 if (dev->flags & IFF_PROMISC) { /* Set promiscuous. */
1793 rx_mode |= AcceptAll;
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00001794 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +00001795 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796 /* Too many to match, or accept all multicasts. */
1797 rx_mode |= AcceptBroadcast|AcceptAllMulticast|PerfectFilter;
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00001798 } else if (netdev_mc_count(dev) <= 14) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799 /* Use the 16 element perfect filter, skip first two entries. */
1800 void __iomem *filter_addr = ioaddr + PerfFilterTable + 2 * 16;
Al Viro88b19432007-08-23 02:29:45 -04001801 __be16 *eaddrs;
Jiri Pirko22bedad32010-04-01 21:22:57 +00001802 netdev_for_each_mc_addr(ha, dev) {
1803 eaddrs = (__be16 *) ha->addr;
Al Viro88b19432007-08-23 02:29:45 -04001804 writew(be16_to_cpu(eaddrs[2]), filter_addr); filter_addr += 4;
1805 writew(be16_to_cpu(eaddrs[1]), filter_addr); filter_addr += 4;
1806 writew(be16_to_cpu(eaddrs[0]), filter_addr); filter_addr += 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807 }
Al Viro88b19432007-08-23 02:29:45 -04001808 eaddrs = (__be16 *)dev->dev_addr;
Jiri Pirko55085902010-02-18 00:42:54 +00001809 i = netdev_mc_count(dev) + 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810 while (i++ < 16) {
Al Viro88b19432007-08-23 02:29:45 -04001811 writew(be16_to_cpu(eaddrs[0]), filter_addr); filter_addr += 4;
1812 writew(be16_to_cpu(eaddrs[1]), filter_addr); filter_addr += 4;
1813 writew(be16_to_cpu(eaddrs[2]), filter_addr); filter_addr += 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814 }
1815 rx_mode |= AcceptBroadcast|PerfectFilter;
1816 } else {
1817 /* Must use a multicast hash table. */
1818 void __iomem *filter_addr;
Al Viro88b19432007-08-23 02:29:45 -04001819 __be16 *eaddrs;
1820 __le16 mc_filter[32] __attribute__ ((aligned(sizeof(long)))); /* Multicast hash filter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821
1822 memset(mc_filter, 0, sizeof(mc_filter));
Jiri Pirko22bedad32010-04-01 21:22:57 +00001823 netdev_for_each_mc_addr(ha, dev) {
Jeff Garzikfdecea62005-05-12 20:16:24 -04001824 /* The chip uses the upper 9 CRC bits
1825 as index into the hash table */
Jiri Pirko22bedad32010-04-01 21:22:57 +00001826 int bit_nr = ether_crc_le(ETH_ALEN, ha->addr) >> 23;
Al Viro88b19432007-08-23 02:29:45 -04001827 __le32 *fptr = (__le32 *) &mc_filter[(bit_nr >> 4) & ~1];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828
1829 *fptr |= cpu_to_le32(1 << (bit_nr & 31));
1830 }
1831 /* Clear the perfect filter list, skip first two entries. */
1832 filter_addr = ioaddr + PerfFilterTable + 2 * 16;
Al Viro88b19432007-08-23 02:29:45 -04001833 eaddrs = (__be16 *)dev->dev_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 for (i = 2; i < 16; i++) {
Al Viro88b19432007-08-23 02:29:45 -04001835 writew(be16_to_cpu(eaddrs[0]), filter_addr); filter_addr += 4;
1836 writew(be16_to_cpu(eaddrs[1]), filter_addr); filter_addr += 4;
1837 writew(be16_to_cpu(eaddrs[2]), filter_addr); filter_addr += 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 }
1839 for (filter_addr = ioaddr + HashTable, i = 0; i < 32; filter_addr+= 16, i++)
1840 writew(mc_filter[i], filter_addr);
1841 rx_mode |= AcceptBroadcast|PerfectFilter|HashFilter;
1842 }
1843 writel(rx_mode, ioaddr + RxFilterMode);
1844}
1845
1846static int check_if_running(struct net_device *dev)
1847{
1848 if (!netif_running(dev))
1849 return -EINVAL;
1850 return 0;
1851}
1852
1853static void get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
1854{
1855 struct netdev_private *np = netdev_priv(dev);
Rick Jones68aad782011-11-07 13:29:27 +00001856 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
1857 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1858 strlcpy(info->bus_info, pci_name(np->pci_dev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859}
1860
1861static int get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
1862{
1863 struct netdev_private *np = netdev_priv(dev);
1864 spin_lock_irq(&np->lock);
1865 mii_ethtool_gset(&np->mii_if, ecmd);
1866 spin_unlock_irq(&np->lock);
1867 return 0;
1868}
1869
1870static int set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
1871{
1872 struct netdev_private *np = netdev_priv(dev);
1873 int res;
1874 spin_lock_irq(&np->lock);
1875 res = mii_ethtool_sset(&np->mii_if, ecmd);
1876 spin_unlock_irq(&np->lock);
1877 check_duplex(dev);
1878 return res;
1879}
1880
1881static int nway_reset(struct net_device *dev)
1882{
1883 struct netdev_private *np = netdev_priv(dev);
1884 return mii_nway_restart(&np->mii_if);
1885}
1886
1887static u32 get_link(struct net_device *dev)
1888{
1889 struct netdev_private *np = netdev_priv(dev);
1890 return mii_link_ok(&np->mii_if);
1891}
1892
1893static u32 get_msglevel(struct net_device *dev)
1894{
1895 return debug;
1896}
1897
1898static void set_msglevel(struct net_device *dev, u32 val)
1899{
1900 debug = val;
1901}
1902
Jeff Garzik7282d492006-09-13 14:30:00 -04001903static const struct ethtool_ops ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 .begin = check_if_running,
1905 .get_drvinfo = get_drvinfo,
1906 .get_settings = get_settings,
1907 .set_settings = set_settings,
1908 .nway_reset = nway_reset,
1909 .get_link = get_link,
1910 .get_msglevel = get_msglevel,
1911 .set_msglevel = set_msglevel,
1912};
1913
1914static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1915{
1916 struct netdev_private *np = netdev_priv(dev);
1917 struct mii_ioctl_data *data = if_mii(rq);
1918 int rc;
1919
1920 if (!netif_running(dev))
1921 return -EINVAL;
1922
1923 spin_lock_irq(&np->lock);
1924 rc = generic_mii_ioctl(&np->mii_if, data, cmd, NULL);
1925 spin_unlock_irq(&np->lock);
1926
1927 if ((cmd == SIOCSMIIREG) && (data->phy_id == np->phys[0]))
1928 check_duplex(dev);
1929
1930 return rc;
1931}
1932
1933static int netdev_close(struct net_device *dev)
1934{
1935 struct netdev_private *np = netdev_priv(dev);
1936 void __iomem *ioaddr = np->base;
1937 int i;
1938
1939 netif_stop_queue(dev);
Francois Romieua6676012008-07-06 20:54:45 -07001940
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001941 napi_disable(&np->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942
1943 if (debug > 1) {
1944 printk(KERN_DEBUG "%s: Shutting down ethercard, Intr status %#8.8x.\n",
1945 dev->name, (int) readl(ioaddr + IntrStatus));
1946 printk(KERN_DEBUG "%s: Queue pointers were Tx %d / %d, Rx %d / %d.\n",
1947 dev->name, np->cur_tx, np->dirty_tx,
1948 np->cur_rx, np->dirty_rx);
1949 }
1950
1951 /* Disable interrupts by clearing the interrupt mask. */
1952 writel(0, ioaddr + IntrEnable);
1953
1954 /* Stop the chip's Tx and Rx processes. */
1955 writel(0, ioaddr + GenCtrl);
1956 readl(ioaddr + GenCtrl);
1957
1958 if (debug > 5) {
1959 printk(KERN_DEBUG" Tx ring at %#llx:\n",
1960 (long long) np->tx_ring_dma);
1961 for (i = 0; i < 8 /* TX_RING_SIZE is huge! */; i++)
1962 printk(KERN_DEBUG " #%d desc. %#8.8x %#llx -> %#8.8x.\n",
1963 i, le32_to_cpu(np->tx_ring[i].status),
1964 (long long) dma_to_cpu(np->tx_ring[i].addr),
1965 le32_to_cpu(np->tx_done_q[i].status));
1966 printk(KERN_DEBUG " Rx ring at %#llx -> %p:\n",
1967 (long long) np->rx_ring_dma, np->rx_done_q);
1968 if (np->rx_done_q)
1969 for (i = 0; i < 8 /* RX_RING_SIZE */; i++) {
1970 printk(KERN_DEBUG " #%d desc. %#llx -> %#8.8x\n",
1971 i, (long long) dma_to_cpu(np->rx_ring[i].rxaddr), le32_to_cpu(np->rx_done_q[i].status));
1972 }
1973 }
1974
Francois Romieuea8f2ed2012-03-09 11:53:42 +01001975 free_irq(np->pci_dev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976
1977 /* Free all the skbuffs in the Rx queue. */
1978 for (i = 0; i < RX_RING_SIZE; i++) {
1979 np->rx_ring[i].rxaddr = cpu_to_dma(0xBADF00D0); /* An invalid address. */
1980 if (np->rx_info[i].skb != NULL) {
1981 pci_unmap_single(np->pci_dev, np->rx_info[i].mapping, np->rx_buf_sz, PCI_DMA_FROMDEVICE);
1982 dev_kfree_skb(np->rx_info[i].skb);
1983 }
1984 np->rx_info[i].skb = NULL;
1985 np->rx_info[i].mapping = 0;
1986 }
1987 for (i = 0; i < TX_RING_SIZE; i++) {
1988 struct sk_buff *skb = np->tx_info[i].skb;
1989 if (skb == NULL)
1990 continue;
1991 pci_unmap_single(np->pci_dev,
1992 np->tx_info[i].mapping,
1993 skb_first_frag_len(skb), PCI_DMA_TODEVICE);
1994 np->tx_info[i].mapping = 0;
1995 dev_kfree_skb(skb);
1996 np->tx_info[i].skb = NULL;
1997 }
1998
1999 return 0;
2000}
2001
Stefan Rompfd4fbeab2006-01-17 22:52:51 +01002002#ifdef CONFIG_PM
2003static int starfire_suspend(struct pci_dev *pdev, pm_message_t state)
2004{
2005 struct net_device *dev = pci_get_drvdata(pdev);
2006
2007 if (netif_running(dev)) {
2008 netif_device_detach(dev);
2009 netdev_close(dev);
2010 }
2011
2012 pci_save_state(pdev);
2013 pci_set_power_state(pdev, pci_choose_state(pdev,state));
2014
2015 return 0;
2016}
2017
2018static int starfire_resume(struct pci_dev *pdev)
2019{
2020 struct net_device *dev = pci_get_drvdata(pdev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002021
Stefan Rompfd4fbeab2006-01-17 22:52:51 +01002022 pci_set_power_state(pdev, PCI_D0);
2023 pci_restore_state(pdev);
2024
2025 if (netif_running(dev)) {
2026 netdev_open(dev);
2027 netif_device_attach(dev);
2028 }
2029
2030 return 0;
2031}
2032#endif /* CONFIG_PM */
2033
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034
Bill Pembertond3ace582012-12-03 09:22:53 -05002035static void starfire_remove_one(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036{
2037 struct net_device *dev = pci_get_drvdata(pdev);
2038 struct netdev_private *np = netdev_priv(dev);
2039
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +02002040 BUG_ON(!dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041
2042 unregister_netdev(dev);
2043
2044 if (np->queue_mem)
2045 pci_free_consistent(pdev, np->queue_mem_size, np->queue_mem, np->queue_mem_dma);
2046
2047
2048 /* XXX: add wakeup code -- requires firmware for MagicPacket */
2049 pci_set_power_state(pdev, PCI_D3hot); /* go to sleep in D3 mode */
2050 pci_disable_device(pdev);
2051
2052 iounmap(np->base);
2053 pci_release_regions(pdev);
2054
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055 free_netdev(dev); /* Will also free np!! */
2056}
2057
2058
2059static struct pci_driver starfire_driver = {
2060 .name = DRV_NAME,
2061 .probe = starfire_init_one,
Bill Pembertond3ace582012-12-03 09:22:53 -05002062 .remove = starfire_remove_one,
Stefan Rompfd4fbeab2006-01-17 22:52:51 +01002063#ifdef CONFIG_PM
2064 .suspend = starfire_suspend,
2065 .resume = starfire_resume,
2066#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067 .id_table = starfire_pci_tbl,
2068};
2069
2070
2071static int __init starfire_init (void)
2072{
2073/* when a module, this is printed whether or not devices are found in probe */
2074#ifdef MODULE
2075 printk(version);
Francois Romieua6676012008-07-06 20:54:45 -07002076
Jeff Garzikfdecea62005-05-12 20:16:24 -04002077 printk(KERN_INFO DRV_NAME ": polling (NAPI) enabled\n");
Jeff Garzikfdecea62005-05-12 20:16:24 -04002078#endif
2079
Akinobu Mita56543af2010-08-27 19:08:45 +00002080 BUILD_BUG_ON(sizeof(dma_addr_t) != sizeof(netdrv_addr_t));
Ion Badulescu67974232005-10-03 22:31:36 -04002081
Jeff Garzik29917622006-08-19 17:48:59 -04002082 return pci_register_driver(&starfire_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083}
2084
2085
2086static void __exit starfire_cleanup (void)
2087{
2088 pci_unregister_driver (&starfire_driver);
2089}
2090
2091
2092module_init(starfire_init);
2093module_exit(starfire_cleanup);
2094
2095
2096/*
2097 * Local variables:
2098 * c-basic-offset: 8
2099 * tab-width: 8
2100 * End:
2101 */