blob: dbc81acb7e93375775f23e0fb86d2afbab996259 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_IRQ_VECTORS_H
2#define _ASM_X86_IRQ_VECTORS_H
Thomas Gleixner9b7dc562008-05-02 20:10:09 +02003
Ingo Molnar9fc2e792009-01-31 02:48:17 +01004/*
5 * Linux IRQ vector layout.
6 *
7 * There are 256 IDT entries (per CPU - each entry is 8 bytes) which can
8 * be defined by Linux. They are used as a jump table by the CPU when a
9 * given vector is triggered - by a CPU-external, CPU-internal or
10 * software-triggered event.
11 *
12 * Linux sets the kernel code address each entry jumps to early during
13 * bootup, and never changes them. This is the general layout of the
14 * IDT entries:
15 *
16 * Vectors 0 ... 31 : system traps and exceptions - hardcoded events
17 * Vectors 32 ... 127 : device interrupts
18 * Vector 128 : legacy int80 syscall interface
19 * Vectors 129 ... 237 : device interrupts
20 * Vectors 238 ... 255 : special interrupts
21 *
22 * 64-bit x86 has per CPU IDT tables, 32-bit has one shared IDT table.
23 *
24 * This file enumerates the exact layout of them:
25 */
26
27#define NMI_VECTOR 0x02
Andi Kleen8fa8dd92009-05-27 21:56:58 +020028#define MCE_VECTOR 0x12
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020029
30/*
31 * IDT vectors usable for external interrupt sources start
32 * at 0x20:
H. Peter Anvin99d113b2010-01-04 16:16:06 -080033 * hpa said we can start from 0x1f.
34 * 0x1f is documented as reserved. However, the ability for the APIC
35 * to generate vectors starting at 0x10 is documented, as is the
36 * ability for the CPU to receive any vector number as an interrupt.
37 * 0x1f is used for IRQ_MOVE_CLEANUP_VECTOR since that vector needs
38 * an entire privilege level (16 vectors) all by itself at a higher
39 * priority than any actual device vector. Thus, by placing it in the
40 * otherwise-unusable 0x10 privilege level, we avoid wasting a full
41 * 16-vector block.
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020042 */
H. Peter Anvin99d113b2010-01-04 16:16:06 -080043#define FIRST_EXTERNAL_VECTOR 0x1f
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020044
H. Peter Anvin99d113b2010-01-04 16:16:06 -080045#define IA32_SYSCALL_VECTOR 0x80
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020046#ifdef CONFIG_X86_32
Ingo Molnar9fc2e792009-01-31 02:48:17 +010047# define SYSCALL_VECTOR 0x80
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020048#endif
49
50/*
H. Peter Anvin99d113b2010-01-04 16:16:06 -080051 * Reserve the lowest usable priority level 0x10 - 0x1f for triggering
Yinghai Lu497c9a12008-08-19 20:50:28 -070052 * cleanup after irq migration.
H. Peter Anvin99d113b2010-01-04 16:16:06 -080053 * this overlaps with the reserved range for cpu exceptions so this
54 * will need to be changed to 0x20 - 0x2f if the last cpu exception is
55 * ever allocated.
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020056 */
H. Peter Anvin99d113b2010-01-04 16:16:06 -080057
Ingo Molnar9fc2e792009-01-31 02:48:17 +010058#define IRQ_MOVE_CLEANUP_VECTOR FIRST_EXTERNAL_VECTOR
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020059
60/*
H. Peter Anvin99d113b2010-01-04 16:16:06 -080061 * Vectors 0x20-0x2f are used for ISA interrupts.
62 * round up to the next 16-vector boundary
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020063 */
H. Peter Anvin99d113b2010-01-04 16:16:06 -080064#define IRQ0_VECTOR ((FIRST_EXTERNAL_VECTOR + 16) & ~15)
Ingo Molnar9fc2e792009-01-31 02:48:17 +010065
66#define IRQ1_VECTOR (IRQ0_VECTOR + 1)
67#define IRQ2_VECTOR (IRQ0_VECTOR + 2)
68#define IRQ3_VECTOR (IRQ0_VECTOR + 3)
69#define IRQ4_VECTOR (IRQ0_VECTOR + 4)
70#define IRQ5_VECTOR (IRQ0_VECTOR + 5)
71#define IRQ6_VECTOR (IRQ0_VECTOR + 6)
72#define IRQ7_VECTOR (IRQ0_VECTOR + 7)
73#define IRQ8_VECTOR (IRQ0_VECTOR + 8)
74#define IRQ9_VECTOR (IRQ0_VECTOR + 9)
75#define IRQ10_VECTOR (IRQ0_VECTOR + 10)
76#define IRQ11_VECTOR (IRQ0_VECTOR + 11)
77#define IRQ12_VECTOR (IRQ0_VECTOR + 12)
78#define IRQ13_VECTOR (IRQ0_VECTOR + 13)
79#define IRQ14_VECTOR (IRQ0_VECTOR + 14)
80#define IRQ15_VECTOR (IRQ0_VECTOR + 15)
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020081
82/*
83 * Special IRQ vectors used by the SMP architecture, 0xf0-0xff
84 *
85 * some of the following vectors are 'rare', they are merged
86 * into a single vector (CALL_FUNCTION_VECTOR) to save vector space.
87 * TLB, reschedule and local APIC vectors are performance-critical.
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020088 */
Ingo Molnar5da690d2009-01-31 02:10:03 +010089
90#define SPURIOUS_APIC_VECTOR 0xff
Ingo Molnar647ad942009-01-31 02:06:50 +010091/*
92 * Sanity check
93 */
94#if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
95# error SPURIOUS_APIC_VECTOR definition error
96#endif
97
Ingo Molnar5da690d2009-01-31 02:10:03 +010098#define ERROR_APIC_VECTOR 0xfe
99#define RESCHEDULE_VECTOR 0xfd
100#define CALL_FUNCTION_VECTOR 0xfc
101#define CALL_FUNCTION_SINGLE_VECTOR 0xfb
102#define THERMAL_APIC_VECTOR 0xfa
Andi Kleen7856f6c2009-04-28 23:32:56 +0200103#define THRESHOLD_APIC_VECTOR 0xf9
Andi Kleen4ef702c2009-05-27 21:56:52 +0200104#define REBOOT_VECTOR 0xf8
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200105
Ingo Molnar5da690d2009-01-31 02:10:03 +0100106/* f0-f7 used for spreading out TLB flushes: */
107#define INVALIDATE_TLB_VECTOR_END 0xf7
108#define INVALIDATE_TLB_VECTOR_START 0xf0
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100109#define NUM_INVALIDATE_TLB_VECTORS 8
Ingo Molnar5da690d2009-01-31 02:10:03 +0100110
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200111/*
112 * Local APIC timer IRQ vector is on a different priority level,
113 * to work around the 'lost local interrupt if more than 2 IRQ
114 * sources per level' errata.
115 */
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100116#define LOCAL_TIMER_VECTOR 0xef
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200117
118/*
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600119 * Generic system vector for platform specific use
120 */
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500121#define X86_PLATFORM_IPI_VECTOR 0xed
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600122
123/*
Peter Zijlstrab6276f32009-04-06 11:45:03 +0200124 * Performance monitoring pending work vector:
125 */
126#define LOCAL_PENDING_VECTOR 0xec
127
Cliff Wickman1d865fb2009-12-11 11:36:18 -0600128#define UV_BAU_MESSAGE 0xea
Andi Kleen4ef702c2009-05-27 21:56:52 +0200129
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100130/*
Andi Kleenccc3c312009-05-27 21:56:54 +0200131 * Self IPI vector for machine checks
132 */
133#define MCE_SELF_VECTOR 0xeb
134
135/*
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200136 * First APIC vector available to drivers: (vectors 0x30-0xee) we
H. Peter Anvin99d113b2010-01-04 16:16:06 -0800137 * start at 0x31 to spread out vectors evenly between priority
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200138 * levels. (0x80 is the syscall vector)
139 */
Yinghai Lu497c9a12008-08-19 20:50:28 -0700140#define FIRST_DEVICE_VECTOR (IRQ15_VECTOR + 2)
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200141
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100142#define NR_VECTORS 256
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200143
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100144#define FPU_IRQ 13
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200145
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100146#define FIRST_VM86_IRQ 3
147#define LAST_VM86_IRQ 15
Ingo Molnard8106d22009-01-31 03:06:17 +0100148
149#ifndef __ASSEMBLY__
150static inline int invalid_vm86_irq(int irq)
151{
Cyrill Gorcunov57e37292009-02-23 22:56:59 +0300152 return irq < FIRST_VM86_IRQ || irq > LAST_VM86_IRQ;
Ingo Molnard8106d22009-01-31 03:06:17 +0100153}
154#endif
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200155
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100156/*
157 * Size the maximum number of interrupts.
158 *
159 * If the irq_desc[] array has a sparse layout, we can size things
160 * generously - it scales up linearly with the maximum number of CPUs,
161 * and the maximum number of IO-APICs, whichever is higher.
162 *
163 * In other cases we size more conservatively, to not create too large
164 * static arrays.
165 */
166
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100167#define NR_IRQS_LEGACY 16
Yinghai Lu99d093d2008-12-05 18:58:32 -0800168
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100169#define IO_APIC_VECTOR_LIMIT ( 32 * MAX_IO_APICS )
170
Ingo Molnar3e92ab32009-01-31 02:21:42 +0100171#ifdef CONFIG_X86_IO_APIC
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100172# ifdef CONFIG_SPARSE_IRQ
Yinghai Lu9959c882009-12-28 21:08:29 -0800173# define CPU_VECTOR_LIMIT (64 * NR_CPUS)
Ingo Molnarc3796982009-01-31 02:50:46 +0100174# define NR_IRQS \
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100175 (CPU_VECTOR_LIMIT > IO_APIC_VECTOR_LIMIT ? \
176 (NR_VECTORS + CPU_VECTOR_LIMIT) : \
177 (NR_VECTORS + IO_APIC_VECTOR_LIMIT))
178# else
Yinghai Lu9959c882009-12-28 21:08:29 -0800179# define CPU_VECTOR_LIMIT (32 * NR_CPUS)
180# define NR_IRQS \
181 (CPU_VECTOR_LIMIT < IO_APIC_VECTOR_LIMIT ? \
182 (NR_VECTORS + CPU_VECTOR_LIMIT) : \
183 (NR_VECTORS + IO_APIC_VECTOR_LIMIT))
Ingo Molnarc3796982009-01-31 02:50:46 +0100184# endif
Ingo Molnar3e92ab32009-01-31 02:21:42 +0100185#else /* !CONFIG_X86_IO_APIC: */
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100186# define NR_IRQS NR_IRQS_LEGACY
Yinghai Lu1b489762008-11-04 14:10:13 -0800187#endif
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200188
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700189#endif /* _ASM_X86_IRQ_VECTORS_H */