Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 1 | /* |
| 2 | * driver/mfd/asic3.c |
| 3 | * |
| 4 | * Compaq ASIC3 support. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * Copyright 2001 Compaq Computer Corporation. |
| 11 | * Copyright 2004-2005 Phil Blundell |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 12 | * Copyright 2007-2008 OpenedHand Ltd. |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 13 | * |
| 14 | * Authors: Phil Blundell <pb@handhelds.org>, |
| 15 | * Samuel Ortiz <sameo@openedhand.com> |
| 16 | * |
| 17 | */ |
| 18 | |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 19 | #include <linux/kernel.h> |
Philipp Zabel | 9461f65 | 2009-06-15 12:10:24 +0200 | [diff] [blame] | 20 | #include <linux/delay.h> |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 21 | #include <linux/irq.h> |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 22 | #include <linux/gpio.h> |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 23 | #include <linux/io.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 24 | #include <linux/slab.h> |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 25 | #include <linux/spinlock.h> |
| 26 | #include <linux/platform_device.h> |
| 27 | |
| 28 | #include <linux/mfd/asic3.h> |
Philipp Zabel | 9461f65 | 2009-06-15 12:10:24 +0200 | [diff] [blame] | 29 | #include <linux/mfd/core.h> |
| 30 | #include <linux/mfd/ds1wm.h> |
Philipp Zabel | 09f05ce | 2009-06-15 12:10:25 +0200 | [diff] [blame] | 31 | #include <linux/mfd/tmio.h> |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 32 | |
Philipp Zabel | e956a2a | 2009-06-05 18:31:02 +0200 | [diff] [blame] | 33 | enum { |
| 34 | ASIC3_CLOCK_SPI, |
| 35 | ASIC3_CLOCK_OWM, |
| 36 | ASIC3_CLOCK_PWM0, |
| 37 | ASIC3_CLOCK_PWM1, |
| 38 | ASIC3_CLOCK_LED0, |
| 39 | ASIC3_CLOCK_LED1, |
| 40 | ASIC3_CLOCK_LED2, |
| 41 | ASIC3_CLOCK_SD_HOST, |
| 42 | ASIC3_CLOCK_SD_BUS, |
| 43 | ASIC3_CLOCK_SMBUS, |
| 44 | ASIC3_CLOCK_EX0, |
| 45 | ASIC3_CLOCK_EX1, |
| 46 | }; |
| 47 | |
| 48 | struct asic3_clk { |
| 49 | int enabled; |
| 50 | unsigned int cdex; |
| 51 | unsigned long rate; |
| 52 | }; |
| 53 | |
| 54 | #define INIT_CDEX(_name, _rate) \ |
| 55 | [ASIC3_CLOCK_##_name] = { \ |
| 56 | .cdex = CLOCK_CDEX_##_name, \ |
| 57 | .rate = _rate, \ |
| 58 | } |
| 59 | |
Mark Brown | 59f2ad2 | 2010-12-11 12:59:35 +0000 | [diff] [blame] | 60 | static struct asic3_clk asic3_clk_init[] __initdata = { |
Philipp Zabel | e956a2a | 2009-06-05 18:31:02 +0200 | [diff] [blame] | 61 | INIT_CDEX(SPI, 0), |
| 62 | INIT_CDEX(OWM, 5000000), |
| 63 | INIT_CDEX(PWM0, 0), |
| 64 | INIT_CDEX(PWM1, 0), |
| 65 | INIT_CDEX(LED0, 0), |
| 66 | INIT_CDEX(LED1, 0), |
| 67 | INIT_CDEX(LED2, 0), |
| 68 | INIT_CDEX(SD_HOST, 24576000), |
| 69 | INIT_CDEX(SD_BUS, 12288000), |
| 70 | INIT_CDEX(SMBUS, 0), |
| 71 | INIT_CDEX(EX0, 32768), |
| 72 | INIT_CDEX(EX1, 24576000), |
| 73 | }; |
| 74 | |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 75 | struct asic3 { |
| 76 | void __iomem *mapping; |
| 77 | unsigned int bus_shift; |
| 78 | unsigned int irq_nr; |
| 79 | unsigned int irq_base; |
| 80 | spinlock_t lock; |
| 81 | u16 irq_bothedge[4]; |
| 82 | struct gpio_chip gpio; |
| 83 | struct device *dev; |
Ian Molton | 64e8867 | 2010-01-06 13:51:48 +0100 | [diff] [blame] | 84 | void __iomem *tmio_cnf; |
Philipp Zabel | e956a2a | 2009-06-05 18:31:02 +0200 | [diff] [blame] | 85 | |
| 86 | struct asic3_clk clocks[ARRAY_SIZE(asic3_clk_init)]; |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 87 | }; |
| 88 | |
| 89 | static int asic3_gpio_get(struct gpio_chip *chip, unsigned offset); |
| 90 | |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 91 | static inline void asic3_write_register(struct asic3 *asic, |
| 92 | unsigned int reg, u32 value) |
| 93 | { |
Al Viro | b32661e | 2008-03-29 03:10:58 +0000 | [diff] [blame] | 94 | iowrite16(value, asic->mapping + |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 95 | (reg >> asic->bus_shift)); |
| 96 | } |
| 97 | |
| 98 | static inline u32 asic3_read_register(struct asic3 *asic, |
| 99 | unsigned int reg) |
| 100 | { |
Al Viro | b32661e | 2008-03-29 03:10:58 +0000 | [diff] [blame] | 101 | return ioread16(asic->mapping + |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 102 | (reg >> asic->bus_shift)); |
| 103 | } |
| 104 | |
Mark Brown | 59f2ad2 | 2010-12-11 12:59:35 +0000 | [diff] [blame] | 105 | static void asic3_set_register(struct asic3 *asic, u32 reg, u32 bits, bool set) |
Philipp Zabel | 6483c1b | 2009-06-05 18:31:01 +0200 | [diff] [blame] | 106 | { |
| 107 | unsigned long flags; |
| 108 | u32 val; |
| 109 | |
| 110 | spin_lock_irqsave(&asic->lock, flags); |
| 111 | val = asic3_read_register(asic, reg); |
| 112 | if (set) |
| 113 | val |= bits; |
| 114 | else |
| 115 | val &= ~bits; |
| 116 | asic3_write_register(asic, reg, val); |
| 117 | spin_unlock_irqrestore(&asic->lock, flags); |
| 118 | } |
| 119 | |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 120 | /* IRQs */ |
| 121 | #define MAX_ASIC_ISR_LOOPS 20 |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 122 | #define ASIC3_GPIO_BASE_INCR \ |
| 123 | (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE) |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 124 | |
| 125 | static void asic3_irq_flip_edge(struct asic3 *asic, |
| 126 | u32 base, int bit) |
| 127 | { |
| 128 | u16 edge; |
| 129 | unsigned long flags; |
| 130 | |
| 131 | spin_lock_irqsave(&asic->lock, flags); |
| 132 | edge = asic3_read_register(asic, |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 133 | base + ASIC3_GPIO_EDGE_TRIGGER); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 134 | edge ^= bit; |
| 135 | asic3_write_register(asic, |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 136 | base + ASIC3_GPIO_EDGE_TRIGGER, edge); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 137 | spin_unlock_irqrestore(&asic->lock, flags); |
| 138 | } |
| 139 | |
| 140 | static void asic3_irq_demux(unsigned int irq, struct irq_desc *desc) |
| 141 | { |
Thomas Gleixner | 52a7d60 | 2011-03-25 11:12:26 +0000 | [diff] [blame] | 142 | struct asic3 *asic = irq_desc_get_handler_data(desc); |
| 143 | struct irq_data *data = irq_desc_get_irq_data(desc); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 144 | int iter, i; |
| 145 | unsigned long flags; |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 146 | |
Thomas Gleixner | 52a7d60 | 2011-03-25 11:12:26 +0000 | [diff] [blame] | 147 | data->chip->irq_ack(irq_data); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 148 | |
| 149 | for (iter = 0 ; iter < MAX_ASIC_ISR_LOOPS; iter++) { |
| 150 | u32 status; |
| 151 | int bank; |
| 152 | |
| 153 | spin_lock_irqsave(&asic->lock, flags); |
| 154 | status = asic3_read_register(asic, |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 155 | ASIC3_OFFSET(INTR, P_INT_STAT)); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 156 | spin_unlock_irqrestore(&asic->lock, flags); |
| 157 | |
| 158 | /* Check all ten register bits */ |
| 159 | if ((status & 0x3ff) == 0) |
| 160 | break; |
| 161 | |
| 162 | /* Handle GPIO IRQs */ |
| 163 | for (bank = 0; bank < ASIC3_NUM_GPIO_BANKS; bank++) { |
| 164 | if (status & (1 << bank)) { |
| 165 | unsigned long base, istat; |
| 166 | |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 167 | base = ASIC3_GPIO_A_BASE |
| 168 | + bank * ASIC3_GPIO_BASE_INCR; |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 169 | |
| 170 | spin_lock_irqsave(&asic->lock, flags); |
| 171 | istat = asic3_read_register(asic, |
| 172 | base + |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 173 | ASIC3_GPIO_INT_STATUS); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 174 | /* Clearing IntStatus */ |
| 175 | asic3_write_register(asic, |
| 176 | base + |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 177 | ASIC3_GPIO_INT_STATUS, 0); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 178 | spin_unlock_irqrestore(&asic->lock, flags); |
| 179 | |
| 180 | for (i = 0; i < ASIC3_GPIOS_PER_BANK; i++) { |
| 181 | int bit = (1 << i); |
| 182 | unsigned int irqnr; |
| 183 | |
| 184 | if (!(istat & bit)) |
| 185 | continue; |
| 186 | |
| 187 | irqnr = asic->irq_base + |
| 188 | (ASIC3_GPIOS_PER_BANK * bank) |
| 189 | + i; |
Thomas Gleixner | 52a7d60 | 2011-03-25 11:12:26 +0000 | [diff] [blame] | 190 | generic_handle_irq(irqnr); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 191 | if (asic->irq_bothedge[bank] & bit) |
| 192 | asic3_irq_flip_edge(asic, base, |
| 193 | bit); |
| 194 | } |
| 195 | } |
| 196 | } |
| 197 | |
| 198 | /* Handle remaining IRQs in the status register */ |
| 199 | for (i = ASIC3_NUM_GPIOS; i < ASIC3_NR_IRQS; i++) { |
| 200 | /* They start at bit 4 and go up */ |
Thomas Gleixner | 52a7d60 | 2011-03-25 11:12:26 +0000 | [diff] [blame] | 201 | if (status & (1 << (i - ASIC3_NUM_GPIOS + 4))) |
| 202 | generic_handle_irq(asic->irq_base + i); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 203 | } |
| 204 | } |
| 205 | |
| 206 | if (iter >= MAX_ASIC_ISR_LOOPS) |
Samuel Ortiz | 24f4f2e | 2008-06-20 11:11:19 +0200 | [diff] [blame] | 207 | dev_err(asic->dev, "interrupt processing overrun\n"); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 208 | } |
| 209 | |
| 210 | static inline int asic3_irq_to_bank(struct asic3 *asic, int irq) |
| 211 | { |
| 212 | int n; |
| 213 | |
| 214 | n = (irq - asic->irq_base) >> 4; |
| 215 | |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 216 | return (n * (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE)); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 217 | } |
| 218 | |
| 219 | static inline int asic3_irq_to_index(struct asic3 *asic, int irq) |
| 220 | { |
| 221 | return (irq - asic->irq_base) & 0xf; |
| 222 | } |
| 223 | |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 224 | static void asic3_mask_gpio_irq(struct irq_data *data) |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 225 | { |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 226 | struct asic3 *asic = irq_data_get_irq_chip_data(data); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 227 | u32 val, bank, index; |
| 228 | unsigned long flags; |
| 229 | |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 230 | bank = asic3_irq_to_bank(asic, data->irq); |
| 231 | index = asic3_irq_to_index(asic, data->irq); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 232 | |
| 233 | spin_lock_irqsave(&asic->lock, flags); |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 234 | val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 235 | val |= 1 << index; |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 236 | asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 237 | spin_unlock_irqrestore(&asic->lock, flags); |
| 238 | } |
| 239 | |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 240 | static void asic3_mask_irq(struct irq_data *data) |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 241 | { |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 242 | struct asic3 *asic = irq_data_get_irq_chip_data(data); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 243 | int regval; |
| 244 | unsigned long flags; |
| 245 | |
| 246 | spin_lock_irqsave(&asic->lock, flags); |
| 247 | regval = asic3_read_register(asic, |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 248 | ASIC3_INTR_BASE + |
| 249 | ASIC3_INTR_INT_MASK); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 250 | |
| 251 | regval &= ~(ASIC3_INTMASK_MASK0 << |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 252 | (data->irq - (asic->irq_base + ASIC3_NUM_GPIOS))); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 253 | |
| 254 | asic3_write_register(asic, |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 255 | ASIC3_INTR_BASE + |
| 256 | ASIC3_INTR_INT_MASK, |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 257 | regval); |
| 258 | spin_unlock_irqrestore(&asic->lock, flags); |
| 259 | } |
| 260 | |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 261 | static void asic3_unmask_gpio_irq(struct irq_data *data) |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 262 | { |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 263 | struct asic3 *asic = irq_data_get_irq_chip_data(data); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 264 | u32 val, bank, index; |
| 265 | unsigned long flags; |
| 266 | |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 267 | bank = asic3_irq_to_bank(asic, data->irq); |
| 268 | index = asic3_irq_to_index(asic, data->irq); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 269 | |
| 270 | spin_lock_irqsave(&asic->lock, flags); |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 271 | val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 272 | val &= ~(1 << index); |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 273 | asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 274 | spin_unlock_irqrestore(&asic->lock, flags); |
| 275 | } |
| 276 | |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 277 | static void asic3_unmask_irq(struct irq_data *data) |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 278 | { |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 279 | struct asic3 *asic = irq_data_get_irq_chip_data(data); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 280 | int regval; |
| 281 | unsigned long flags; |
| 282 | |
| 283 | spin_lock_irqsave(&asic->lock, flags); |
| 284 | regval = asic3_read_register(asic, |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 285 | ASIC3_INTR_BASE + |
| 286 | ASIC3_INTR_INT_MASK); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 287 | |
| 288 | regval |= (ASIC3_INTMASK_MASK0 << |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 289 | (data->irq - (asic->irq_base + ASIC3_NUM_GPIOS))); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 290 | |
| 291 | asic3_write_register(asic, |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 292 | ASIC3_INTR_BASE + |
| 293 | ASIC3_INTR_INT_MASK, |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 294 | regval); |
| 295 | spin_unlock_irqrestore(&asic->lock, flags); |
| 296 | } |
| 297 | |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 298 | static int asic3_gpio_irq_type(struct irq_data *data, unsigned int type) |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 299 | { |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 300 | struct asic3 *asic = irq_data_get_irq_chip_data(data); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 301 | u32 bank, index; |
| 302 | u16 trigger, level, edge, bit; |
| 303 | unsigned long flags; |
| 304 | |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 305 | bank = asic3_irq_to_bank(asic, data->irq); |
| 306 | index = asic3_irq_to_index(asic, data->irq); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 307 | bit = 1<<index; |
| 308 | |
| 309 | spin_lock_irqsave(&asic->lock, flags); |
| 310 | level = asic3_read_register(asic, |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 311 | bank + ASIC3_GPIO_LEVEL_TRIGGER); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 312 | edge = asic3_read_register(asic, |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 313 | bank + ASIC3_GPIO_EDGE_TRIGGER); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 314 | trigger = asic3_read_register(asic, |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 315 | bank + ASIC3_GPIO_TRIGGER_TYPE); |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 316 | asic->irq_bothedge[(data->irq - asic->irq_base) >> 4] &= ~bit; |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 317 | |
Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 318 | if (type == IRQ_TYPE_EDGE_RISING) { |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 319 | trigger |= bit; |
| 320 | edge |= bit; |
Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 321 | } else if (type == IRQ_TYPE_EDGE_FALLING) { |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 322 | trigger |= bit; |
| 323 | edge &= ~bit; |
Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 324 | } else if (type == IRQ_TYPE_EDGE_BOTH) { |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 325 | trigger |= bit; |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 326 | if (asic3_gpio_get(&asic->gpio, data->irq - asic->irq_base)) |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 327 | edge &= ~bit; |
| 328 | else |
| 329 | edge |= bit; |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 330 | asic->irq_bothedge[(data->irq - asic->irq_base) >> 4] |= bit; |
Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 331 | } else if (type == IRQ_TYPE_LEVEL_LOW) { |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 332 | trigger &= ~bit; |
| 333 | level &= ~bit; |
Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 334 | } else if (type == IRQ_TYPE_LEVEL_HIGH) { |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 335 | trigger &= ~bit; |
| 336 | level |= bit; |
| 337 | } else { |
| 338 | /* |
Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 339 | * if type == IRQ_TYPE_NONE, we should mask interrupts, but |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 340 | * be careful to not unmask them if mask was also called. |
| 341 | * Probably need internal state for mask. |
| 342 | */ |
Samuel Ortiz | 24f4f2e | 2008-06-20 11:11:19 +0200 | [diff] [blame] | 343 | dev_notice(asic->dev, "irq type not changed\n"); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 344 | } |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 345 | asic3_write_register(asic, bank + ASIC3_GPIO_LEVEL_TRIGGER, |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 346 | level); |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 347 | asic3_write_register(asic, bank + ASIC3_GPIO_EDGE_TRIGGER, |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 348 | edge); |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 349 | asic3_write_register(asic, bank + ASIC3_GPIO_TRIGGER_TYPE, |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 350 | trigger); |
| 351 | spin_unlock_irqrestore(&asic->lock, flags); |
| 352 | return 0; |
| 353 | } |
| 354 | |
| 355 | static struct irq_chip asic3_gpio_irq_chip = { |
| 356 | .name = "ASIC3-GPIO", |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 357 | .irq_ack = asic3_mask_gpio_irq, |
| 358 | .irq_mask = asic3_mask_gpio_irq, |
| 359 | .irq_unmask = asic3_unmask_gpio_irq, |
| 360 | .irq_set_type = asic3_gpio_irq_type, |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 361 | }; |
| 362 | |
| 363 | static struct irq_chip asic3_irq_chip = { |
| 364 | .name = "ASIC3", |
Mark Brown | 0f76aae | 2010-12-11 13:08:57 +0000 | [diff] [blame] | 365 | .irq_ack = asic3_mask_irq, |
| 366 | .irq_mask = asic3_mask_irq, |
| 367 | .irq_unmask = asic3_unmask_irq, |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 368 | }; |
| 369 | |
Philipp Zabel | 065032f | 2008-06-21 00:51:38 +0200 | [diff] [blame] | 370 | static int __init asic3_irq_probe(struct platform_device *pdev) |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 371 | { |
| 372 | struct asic3 *asic = platform_get_drvdata(pdev); |
| 373 | unsigned long clksel = 0; |
| 374 | unsigned int irq, irq_base; |
Roel Kluin | c491b2f | 2008-07-25 19:44:41 -0700 | [diff] [blame] | 375 | int ret; |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 376 | |
Roel Kluin | c491b2f | 2008-07-25 19:44:41 -0700 | [diff] [blame] | 377 | ret = platform_get_irq(pdev, 0); |
| 378 | if (ret < 0) |
| 379 | return ret; |
| 380 | asic->irq_nr = ret; |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 381 | |
| 382 | /* turn on clock to IRQ controller */ |
| 383 | clksel |= CLOCK_SEL_CX; |
| 384 | asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), |
| 385 | clksel); |
| 386 | |
| 387 | irq_base = asic->irq_base; |
| 388 | |
| 389 | for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) { |
| 390 | if (irq < asic->irq_base + ASIC3_NUM_GPIOS) |
Thomas Gleixner | d5bb122 | 2011-03-25 11:12:32 +0000 | [diff] [blame] | 391 | irq_set_chip(irq, &asic3_gpio_irq_chip); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 392 | else |
Thomas Gleixner | d5bb122 | 2011-03-25 11:12:32 +0000 | [diff] [blame] | 393 | irq_set_chip(irq, &asic3_irq_chip); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 394 | |
Thomas Gleixner | d5bb122 | 2011-03-25 11:12:32 +0000 | [diff] [blame] | 395 | irq_set_chip_data(irq, asic); |
| 396 | irq_set_handler(irq, handle_level_irq); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 397 | set_irq_flags(irq, IRQF_VALID | IRQF_PROBE); |
| 398 | } |
| 399 | |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 400 | asic3_write_register(asic, ASIC3_OFFSET(INTR, INT_MASK), |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 401 | ASIC3_INTMASK_GINTMASK); |
| 402 | |
Thomas Gleixner | d5bb122 | 2011-03-25 11:12:32 +0000 | [diff] [blame] | 403 | irq_set_chained_handler(asic->irq_nr, asic3_irq_demux); |
| 404 | irq_set_irq_type(asic->irq_nr, IRQ_TYPE_EDGE_RISING); |
| 405 | irq_set_handler_data(asic->irq_nr, asic); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 406 | |
| 407 | return 0; |
| 408 | } |
| 409 | |
| 410 | static void asic3_irq_remove(struct platform_device *pdev) |
| 411 | { |
| 412 | struct asic3 *asic = platform_get_drvdata(pdev); |
| 413 | unsigned int irq, irq_base; |
| 414 | |
| 415 | irq_base = asic->irq_base; |
| 416 | |
| 417 | for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) { |
| 418 | set_irq_flags(irq, 0); |
Thomas Gleixner | d6f7ce9f | 2011-03-25 11:12:35 +0000 | [diff] [blame] | 419 | irq_set_chip_and_handler(irq, NULL, NULL); |
Thomas Gleixner | d5bb122 | 2011-03-25 11:12:32 +0000 | [diff] [blame] | 420 | irq_set_chip_data(irq, NULL); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 421 | } |
Thomas Gleixner | d5bb122 | 2011-03-25 11:12:32 +0000 | [diff] [blame] | 422 | irq_set_chained_handler(asic->irq_nr, NULL); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 423 | } |
| 424 | |
| 425 | /* GPIOs */ |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 426 | static int asic3_gpio_direction(struct gpio_chip *chip, |
| 427 | unsigned offset, int out) |
| 428 | { |
| 429 | u32 mask = ASIC3_GPIO_TO_MASK(offset), out_reg; |
| 430 | unsigned int gpio_base; |
| 431 | unsigned long flags; |
| 432 | struct asic3 *asic; |
| 433 | |
| 434 | asic = container_of(chip, struct asic3, gpio); |
| 435 | gpio_base = ASIC3_GPIO_TO_BASE(offset); |
| 436 | |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 437 | if (gpio_base > ASIC3_GPIO_D_BASE) { |
Samuel Ortiz | 24f4f2e | 2008-06-20 11:11:19 +0200 | [diff] [blame] | 438 | dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n", |
| 439 | gpio_base, offset); |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 440 | return -EINVAL; |
| 441 | } |
| 442 | |
| 443 | spin_lock_irqsave(&asic->lock, flags); |
| 444 | |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 445 | out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_DIRECTION); |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 446 | |
| 447 | /* Input is 0, Output is 1 */ |
| 448 | if (out) |
| 449 | out_reg |= mask; |
| 450 | else |
| 451 | out_reg &= ~mask; |
| 452 | |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 453 | asic3_write_register(asic, gpio_base + ASIC3_GPIO_DIRECTION, out_reg); |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 454 | |
| 455 | spin_unlock_irqrestore(&asic->lock, flags); |
| 456 | |
| 457 | return 0; |
| 458 | |
| 459 | } |
| 460 | |
| 461 | static int asic3_gpio_direction_input(struct gpio_chip *chip, |
| 462 | unsigned offset) |
| 463 | { |
| 464 | return asic3_gpio_direction(chip, offset, 0); |
| 465 | } |
| 466 | |
| 467 | static int asic3_gpio_direction_output(struct gpio_chip *chip, |
| 468 | unsigned offset, int value) |
| 469 | { |
| 470 | return asic3_gpio_direction(chip, offset, 1); |
| 471 | } |
| 472 | |
| 473 | static int asic3_gpio_get(struct gpio_chip *chip, |
| 474 | unsigned offset) |
| 475 | { |
| 476 | unsigned int gpio_base; |
| 477 | u32 mask = ASIC3_GPIO_TO_MASK(offset); |
| 478 | struct asic3 *asic; |
| 479 | |
| 480 | asic = container_of(chip, struct asic3, gpio); |
| 481 | gpio_base = ASIC3_GPIO_TO_BASE(offset); |
| 482 | |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 483 | if (gpio_base > ASIC3_GPIO_D_BASE) { |
Samuel Ortiz | 24f4f2e | 2008-06-20 11:11:19 +0200 | [diff] [blame] | 484 | dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n", |
| 485 | gpio_base, offset); |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 486 | return -EINVAL; |
| 487 | } |
| 488 | |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 489 | return asic3_read_register(asic, gpio_base + ASIC3_GPIO_STATUS) & mask; |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 490 | } |
| 491 | |
| 492 | static void asic3_gpio_set(struct gpio_chip *chip, |
| 493 | unsigned offset, int value) |
| 494 | { |
| 495 | u32 mask, out_reg; |
| 496 | unsigned int gpio_base; |
| 497 | unsigned long flags; |
| 498 | struct asic3 *asic; |
| 499 | |
| 500 | asic = container_of(chip, struct asic3, gpio); |
| 501 | gpio_base = ASIC3_GPIO_TO_BASE(offset); |
| 502 | |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 503 | if (gpio_base > ASIC3_GPIO_D_BASE) { |
Samuel Ortiz | 24f4f2e | 2008-06-20 11:11:19 +0200 | [diff] [blame] | 504 | dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n", |
| 505 | gpio_base, offset); |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 506 | return; |
| 507 | } |
| 508 | |
| 509 | mask = ASIC3_GPIO_TO_MASK(offset); |
| 510 | |
| 511 | spin_lock_irqsave(&asic->lock, flags); |
| 512 | |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 513 | out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_OUT); |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 514 | |
| 515 | if (value) |
| 516 | out_reg |= mask; |
| 517 | else |
| 518 | out_reg &= ~mask; |
| 519 | |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 520 | asic3_write_register(asic, gpio_base + ASIC3_GPIO_OUT, out_reg); |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 521 | |
| 522 | spin_unlock_irqrestore(&asic->lock, flags); |
| 523 | |
| 524 | return; |
| 525 | } |
| 526 | |
Philipp Zabel | 065032f | 2008-06-21 00:51:38 +0200 | [diff] [blame] | 527 | static __init int asic3_gpio_probe(struct platform_device *pdev, |
| 528 | u16 *gpio_config, int num) |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 529 | { |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 530 | struct asic3 *asic = platform_get_drvdata(pdev); |
Samuel Ortiz | 3b26bf1 | 2008-06-20 11:09:51 +0200 | [diff] [blame] | 531 | u16 alt_reg[ASIC3_NUM_GPIO_BANKS]; |
| 532 | u16 out_reg[ASIC3_NUM_GPIO_BANKS]; |
| 533 | u16 dir_reg[ASIC3_NUM_GPIO_BANKS]; |
| 534 | int i; |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 535 | |
Russell King | 59f0cb0 | 2008-10-27 11:24:09 +0000 | [diff] [blame] | 536 | memset(alt_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16)); |
| 537 | memset(out_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16)); |
| 538 | memset(dir_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16)); |
Samuel Ortiz | 3b26bf1 | 2008-06-20 11:09:51 +0200 | [diff] [blame] | 539 | |
| 540 | /* Enable all GPIOs */ |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 541 | asic3_write_register(asic, ASIC3_GPIO_OFFSET(A, MASK), 0xffff); |
| 542 | asic3_write_register(asic, ASIC3_GPIO_OFFSET(B, MASK), 0xffff); |
| 543 | asic3_write_register(asic, ASIC3_GPIO_OFFSET(C, MASK), 0xffff); |
| 544 | asic3_write_register(asic, ASIC3_GPIO_OFFSET(D, MASK), 0xffff); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 545 | |
Samuel Ortiz | 3b26bf1 | 2008-06-20 11:09:51 +0200 | [diff] [blame] | 546 | for (i = 0; i < num; i++) { |
| 547 | u8 alt, pin, dir, init, bank_num, bit_num; |
| 548 | u16 config = gpio_config[i]; |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 549 | |
Samuel Ortiz | 3b26bf1 | 2008-06-20 11:09:51 +0200 | [diff] [blame] | 550 | pin = ASIC3_CONFIG_GPIO_PIN(config); |
| 551 | alt = ASIC3_CONFIG_GPIO_ALT(config); |
| 552 | dir = ASIC3_CONFIG_GPIO_DIR(config); |
| 553 | init = ASIC3_CONFIG_GPIO_INIT(config); |
| 554 | |
| 555 | bank_num = ASIC3_GPIO_TO_BANK(pin); |
| 556 | bit_num = ASIC3_GPIO_TO_BIT(pin); |
| 557 | |
| 558 | alt_reg[bank_num] |= (alt << bit_num); |
| 559 | out_reg[bank_num] |= (init << bit_num); |
| 560 | dir_reg[bank_num] |= (dir << bit_num); |
| 561 | } |
| 562 | |
| 563 | for (i = 0; i < ASIC3_NUM_GPIO_BANKS; i++) { |
| 564 | asic3_write_register(asic, |
| 565 | ASIC3_BANK_TO_BASE(i) + |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 566 | ASIC3_GPIO_DIRECTION, |
Samuel Ortiz | 3b26bf1 | 2008-06-20 11:09:51 +0200 | [diff] [blame] | 567 | dir_reg[i]); |
| 568 | asic3_write_register(asic, |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 569 | ASIC3_BANK_TO_BASE(i) + ASIC3_GPIO_OUT, |
Samuel Ortiz | 3b26bf1 | 2008-06-20 11:09:51 +0200 | [diff] [blame] | 570 | out_reg[i]); |
| 571 | asic3_write_register(asic, |
| 572 | ASIC3_BANK_TO_BASE(i) + |
Samuel Ortiz | 3b8139f | 2008-06-20 11:12:21 +0200 | [diff] [blame] | 573 | ASIC3_GPIO_ALT_FUNCTION, |
Samuel Ortiz | 3b26bf1 | 2008-06-20 11:09:51 +0200 | [diff] [blame] | 574 | alt_reg[i]); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 575 | } |
| 576 | |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 577 | return gpiochip_add(&asic->gpio); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 578 | } |
| 579 | |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 580 | static int asic3_gpio_remove(struct platform_device *pdev) |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 581 | { |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 582 | struct asic3 *asic = platform_get_drvdata(pdev); |
| 583 | |
| 584 | return gpiochip_remove(&asic->gpio); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 585 | } |
| 586 | |
Philipp Zabel | e956a2a | 2009-06-05 18:31:02 +0200 | [diff] [blame] | 587 | static int asic3_clk_enable(struct asic3 *asic, struct asic3_clk *clk) |
| 588 | { |
| 589 | unsigned long flags; |
| 590 | u32 cdex; |
| 591 | |
| 592 | spin_lock_irqsave(&asic->lock, flags); |
| 593 | if (clk->enabled++ == 0) { |
| 594 | cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX)); |
| 595 | cdex |= clk->cdex; |
| 596 | asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex); |
| 597 | } |
| 598 | spin_unlock_irqrestore(&asic->lock, flags); |
| 599 | |
| 600 | return 0; |
| 601 | } |
| 602 | |
| 603 | static void asic3_clk_disable(struct asic3 *asic, struct asic3_clk *clk) |
| 604 | { |
| 605 | unsigned long flags; |
| 606 | u32 cdex; |
| 607 | |
| 608 | WARN_ON(clk->enabled == 0); |
| 609 | |
| 610 | spin_lock_irqsave(&asic->lock, flags); |
| 611 | if (--clk->enabled == 0) { |
| 612 | cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX)); |
| 613 | cdex &= ~clk->cdex; |
| 614 | asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex); |
| 615 | } |
| 616 | spin_unlock_irqrestore(&asic->lock, flags); |
| 617 | } |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 618 | |
Philipp Zabel | 9461f65 | 2009-06-15 12:10:24 +0200 | [diff] [blame] | 619 | /* MFD cells (SPI, PWM, LED, DS1WM, MMC) */ |
| 620 | static struct ds1wm_driver_data ds1wm_pdata = { |
| 621 | .active_high = 1, |
| 622 | }; |
| 623 | |
| 624 | static struct resource ds1wm_resources[] = { |
| 625 | { |
| 626 | .start = ASIC3_OWM_BASE, |
| 627 | .end = ASIC3_OWM_BASE + 0x13, |
| 628 | .flags = IORESOURCE_MEM, |
| 629 | }, |
| 630 | { |
| 631 | .start = ASIC3_IRQ_OWM, |
Mark Brown | fe42142 | 2010-12-11 13:00:34 +0000 | [diff] [blame] | 632 | .end = ASIC3_IRQ_OWM, |
Philipp Zabel | 9461f65 | 2009-06-15 12:10:24 +0200 | [diff] [blame] | 633 | .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHEDGE, |
| 634 | }, |
| 635 | }; |
| 636 | |
| 637 | static int ds1wm_enable(struct platform_device *pdev) |
| 638 | { |
| 639 | struct asic3 *asic = dev_get_drvdata(pdev->dev.parent); |
| 640 | |
| 641 | /* Turn on external clocks and the OWM clock */ |
| 642 | asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX0]); |
| 643 | asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX1]); |
| 644 | asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_OWM]); |
| 645 | msleep(1); |
| 646 | |
| 647 | /* Reset and enable DS1WM */ |
| 648 | asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET), |
| 649 | ASIC3_EXTCF_OWM_RESET, 1); |
| 650 | msleep(1); |
| 651 | asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET), |
| 652 | ASIC3_EXTCF_OWM_RESET, 0); |
| 653 | msleep(1); |
| 654 | asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT), |
| 655 | ASIC3_EXTCF_OWM_EN, 1); |
| 656 | msleep(1); |
| 657 | |
| 658 | return 0; |
| 659 | } |
| 660 | |
| 661 | static int ds1wm_disable(struct platform_device *pdev) |
| 662 | { |
| 663 | struct asic3 *asic = dev_get_drvdata(pdev->dev.parent); |
| 664 | |
| 665 | asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT), |
| 666 | ASIC3_EXTCF_OWM_EN, 0); |
| 667 | |
| 668 | asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_OWM]); |
| 669 | asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX0]); |
| 670 | asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX1]); |
| 671 | |
| 672 | return 0; |
| 673 | } |
| 674 | |
| 675 | static struct mfd_cell asic3_cell_ds1wm = { |
| 676 | .name = "ds1wm", |
| 677 | .enable = ds1wm_enable, |
| 678 | .disable = ds1wm_disable, |
Andres Salomon | fcd6797 | 2011-02-17 19:07:28 -0800 | [diff] [blame] | 679 | .mfd_data = &ds1wm_pdata, |
Philipp Zabel | 9461f65 | 2009-06-15 12:10:24 +0200 | [diff] [blame] | 680 | .num_resources = ARRAY_SIZE(ds1wm_resources), |
| 681 | .resources = ds1wm_resources, |
| 682 | }; |
| 683 | |
Ian Molton | 64e8867 | 2010-01-06 13:51:48 +0100 | [diff] [blame] | 684 | static void asic3_mmc_pwr(struct platform_device *pdev, int state) |
| 685 | { |
| 686 | struct asic3 *asic = dev_get_drvdata(pdev->dev.parent); |
| 687 | |
| 688 | tmio_core_mmc_pwr(asic->tmio_cnf, 1 - asic->bus_shift, state); |
| 689 | } |
| 690 | |
| 691 | static void asic3_mmc_clk_div(struct platform_device *pdev, int state) |
| 692 | { |
| 693 | struct asic3 *asic = dev_get_drvdata(pdev->dev.parent); |
| 694 | |
| 695 | tmio_core_mmc_clk_div(asic->tmio_cnf, 1 - asic->bus_shift, state); |
| 696 | } |
| 697 | |
Philipp Zabel | 09f05ce | 2009-06-15 12:10:25 +0200 | [diff] [blame] | 698 | static struct tmio_mmc_data asic3_mmc_data = { |
Ian Molton | 64e8867 | 2010-01-06 13:51:48 +0100 | [diff] [blame] | 699 | .hclk = 24576000, |
| 700 | .set_pwr = asic3_mmc_pwr, |
| 701 | .set_clk_div = asic3_mmc_clk_div, |
Philipp Zabel | 09f05ce | 2009-06-15 12:10:25 +0200 | [diff] [blame] | 702 | }; |
| 703 | |
| 704 | static struct resource asic3_mmc_resources[] = { |
| 705 | { |
| 706 | .start = ASIC3_SD_CTRL_BASE, |
| 707 | .end = ASIC3_SD_CTRL_BASE + 0x3ff, |
| 708 | .flags = IORESOURCE_MEM, |
| 709 | }, |
| 710 | { |
Philipp Zabel | 09f05ce | 2009-06-15 12:10:25 +0200 | [diff] [blame] | 711 | .start = 0, |
| 712 | .end = 0, |
| 713 | .flags = IORESOURCE_IRQ, |
| 714 | }, |
| 715 | }; |
| 716 | |
| 717 | static int asic3_mmc_enable(struct platform_device *pdev) |
| 718 | { |
| 719 | struct asic3 *asic = dev_get_drvdata(pdev->dev.parent); |
| 720 | |
| 721 | /* Not sure if it must be done bit by bit, but leaving as-is */ |
| 722 | asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF), |
| 723 | ASIC3_SDHWCTRL_LEVCD, 1); |
| 724 | asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF), |
| 725 | ASIC3_SDHWCTRL_LEVWP, 1); |
| 726 | asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF), |
| 727 | ASIC3_SDHWCTRL_SUSPEND, 0); |
| 728 | asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF), |
| 729 | ASIC3_SDHWCTRL_PCLR, 0); |
| 730 | |
| 731 | asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX0]); |
| 732 | /* CLK32 used for card detection and for interruption detection |
| 733 | * when HCLK is stopped. |
| 734 | */ |
| 735 | asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX1]); |
| 736 | msleep(1); |
| 737 | |
| 738 | /* HCLK 24.576 MHz, BCLK 12.288 MHz: */ |
| 739 | asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), |
| 740 | CLOCK_SEL_CX | CLOCK_SEL_SD_HCLK_SEL); |
| 741 | |
| 742 | asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_SD_HOST]); |
| 743 | asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_SD_BUS]); |
| 744 | msleep(1); |
| 745 | |
| 746 | asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT), |
| 747 | ASIC3_EXTCF_SD_MEM_ENABLE, 1); |
| 748 | |
| 749 | /* Enable SD card slot 3.3V power supply */ |
| 750 | asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF), |
| 751 | ASIC3_SDHWCTRL_SDPWR, 1); |
| 752 | |
Ian Molton | 64e8867 | 2010-01-06 13:51:48 +0100 | [diff] [blame] | 753 | /* ASIC3_SD_CTRL_BASE assumes 32-bit addressing, TMIO is 16-bit */ |
| 754 | tmio_core_mmc_enable(asic->tmio_cnf, 1 - asic->bus_shift, |
| 755 | ASIC3_SD_CTRL_BASE >> 1); |
| 756 | |
Philipp Zabel | 09f05ce | 2009-06-15 12:10:25 +0200 | [diff] [blame] | 757 | return 0; |
| 758 | } |
| 759 | |
| 760 | static int asic3_mmc_disable(struct platform_device *pdev) |
| 761 | { |
| 762 | struct asic3 *asic = dev_get_drvdata(pdev->dev.parent); |
| 763 | |
| 764 | /* Put in suspend mode */ |
| 765 | asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF), |
| 766 | ASIC3_SDHWCTRL_SUSPEND, 1); |
| 767 | |
| 768 | /* Disable clocks */ |
| 769 | asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_SD_HOST]); |
| 770 | asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_SD_BUS]); |
| 771 | asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX0]); |
| 772 | asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX1]); |
| 773 | return 0; |
| 774 | } |
| 775 | |
| 776 | static struct mfd_cell asic3_cell_mmc = { |
| 777 | .name = "tmio-mmc", |
| 778 | .enable = asic3_mmc_enable, |
| 779 | .disable = asic3_mmc_disable, |
Andres Salomon | 4f95bf4 | 2011-02-17 19:07:29 -0800 | [diff] [blame] | 780 | .mfd_data = &asic3_mmc_data, |
Philipp Zabel | 09f05ce | 2009-06-15 12:10:25 +0200 | [diff] [blame] | 781 | .num_resources = ARRAY_SIZE(asic3_mmc_resources), |
| 782 | .resources = asic3_mmc_resources, |
| 783 | }; |
| 784 | |
Philipp Zabel | 9461f65 | 2009-06-15 12:10:24 +0200 | [diff] [blame] | 785 | static int __init asic3_mfd_probe(struct platform_device *pdev, |
| 786 | struct resource *mem) |
| 787 | { |
| 788 | struct asic3 *asic = platform_get_drvdata(pdev); |
Philipp Zabel | 09f05ce | 2009-06-15 12:10:25 +0200 | [diff] [blame] | 789 | struct resource *mem_sdio; |
| 790 | int irq, ret; |
| 791 | |
| 792 | mem_sdio = platform_get_resource(pdev, IORESOURCE_MEM, 1); |
| 793 | if (!mem_sdio) |
| 794 | dev_dbg(asic->dev, "no SDIO MEM resource\n"); |
| 795 | |
| 796 | irq = platform_get_irq(pdev, 1); |
| 797 | if (irq < 0) |
| 798 | dev_dbg(asic->dev, "no SDIO IRQ resource\n"); |
Philipp Zabel | 9461f65 | 2009-06-15 12:10:24 +0200 | [diff] [blame] | 799 | |
| 800 | /* DS1WM */ |
| 801 | asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT), |
| 802 | ASIC3_EXTCF_OWM_SMB, 0); |
| 803 | |
| 804 | ds1wm_resources[0].start >>= asic->bus_shift; |
| 805 | ds1wm_resources[0].end >>= asic->bus_shift; |
| 806 | |
Philipp Zabel | 09f05ce | 2009-06-15 12:10:25 +0200 | [diff] [blame] | 807 | /* MMC */ |
Ian Molton | 64e8867 | 2010-01-06 13:51:48 +0100 | [diff] [blame] | 808 | asic->tmio_cnf = ioremap((ASIC3_SD_CONFIG_BASE >> asic->bus_shift) + |
| 809 | mem_sdio->start, 0x400 >> asic->bus_shift); |
| 810 | if (!asic->tmio_cnf) { |
| 811 | ret = -ENOMEM; |
| 812 | dev_dbg(asic->dev, "Couldn't ioremap SD_CONFIG\n"); |
| 813 | goto out; |
| 814 | } |
Philipp Zabel | 09f05ce | 2009-06-15 12:10:25 +0200 | [diff] [blame] | 815 | asic3_mmc_resources[0].start >>= asic->bus_shift; |
| 816 | asic3_mmc_resources[0].end >>= asic->bus_shift; |
Philipp Zabel | 09f05ce | 2009-06-15 12:10:25 +0200 | [diff] [blame] | 817 | |
Philipp Zabel | 9461f65 | 2009-06-15 12:10:24 +0200 | [diff] [blame] | 818 | ret = mfd_add_devices(&pdev->dev, pdev->id, |
| 819 | &asic3_cell_ds1wm, 1, mem, asic->irq_base); |
Philipp Zabel | 09f05ce | 2009-06-15 12:10:25 +0200 | [diff] [blame] | 820 | if (ret < 0) |
| 821 | goto out; |
Philipp Zabel | 9461f65 | 2009-06-15 12:10:24 +0200 | [diff] [blame] | 822 | |
Philipp Zabel | 09f05ce | 2009-06-15 12:10:25 +0200 | [diff] [blame] | 823 | if (mem_sdio && (irq >= 0)) |
| 824 | ret = mfd_add_devices(&pdev->dev, pdev->id, |
| 825 | &asic3_cell_mmc, 1, mem_sdio, irq); |
| 826 | |
| 827 | out: |
Philipp Zabel | 9461f65 | 2009-06-15 12:10:24 +0200 | [diff] [blame] | 828 | return ret; |
| 829 | } |
| 830 | |
| 831 | static void asic3_mfd_remove(struct platform_device *pdev) |
| 832 | { |
Ian Molton | 64e8867 | 2010-01-06 13:51:48 +0100 | [diff] [blame] | 833 | struct asic3 *asic = platform_get_drvdata(pdev); |
| 834 | |
Philipp Zabel | 9461f65 | 2009-06-15 12:10:24 +0200 | [diff] [blame] | 835 | mfd_remove_devices(&pdev->dev); |
Ian Molton | 64e8867 | 2010-01-06 13:51:48 +0100 | [diff] [blame] | 836 | iounmap(asic->tmio_cnf); |
Philipp Zabel | 9461f65 | 2009-06-15 12:10:24 +0200 | [diff] [blame] | 837 | } |
| 838 | |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 839 | /* Core */ |
Philipp Zabel | 065032f | 2008-06-21 00:51:38 +0200 | [diff] [blame] | 840 | static int __init asic3_probe(struct platform_device *pdev) |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 841 | { |
| 842 | struct asic3_platform_data *pdata = pdev->dev.platform_data; |
| 843 | struct asic3 *asic; |
| 844 | struct resource *mem; |
| 845 | unsigned long clksel; |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 846 | int ret = 0; |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 847 | |
| 848 | asic = kzalloc(sizeof(struct asic3), GFP_KERNEL); |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 849 | if (asic == NULL) { |
| 850 | printk(KERN_ERR "kzalloc failed\n"); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 851 | return -ENOMEM; |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 852 | } |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 853 | |
| 854 | spin_lock_init(&asic->lock); |
| 855 | platform_set_drvdata(pdev, asic); |
| 856 | asic->dev = &pdev->dev; |
| 857 | |
| 858 | mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 859 | if (!mem) { |
| 860 | ret = -ENOMEM; |
Samuel Ortiz | 24f4f2e | 2008-06-20 11:11:19 +0200 | [diff] [blame] | 861 | dev_err(asic->dev, "no MEM resource\n"); |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 862 | goto out_free; |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 863 | } |
| 864 | |
Philipp Zabel | be584bd | 2009-06-05 18:31:04 +0200 | [diff] [blame] | 865 | asic->mapping = ioremap(mem->start, resource_size(mem)); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 866 | if (!asic->mapping) { |
| 867 | ret = -ENOMEM; |
Samuel Ortiz | 24f4f2e | 2008-06-20 11:11:19 +0200 | [diff] [blame] | 868 | dev_err(asic->dev, "Couldn't ioremap\n"); |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 869 | goto out_free; |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 870 | } |
| 871 | |
| 872 | asic->irq_base = pdata->irq_base; |
| 873 | |
Philipp Zabel | 99cdb0c | 2008-07-10 02:17:02 +0200 | [diff] [blame] | 874 | /* calculate bus shift from mem resource */ |
Philipp Zabel | be584bd | 2009-06-05 18:31:04 +0200 | [diff] [blame] | 875 | asic->bus_shift = 2 - (resource_size(mem) >> 12); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 876 | |
| 877 | clksel = 0; |
| 878 | asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), clksel); |
| 879 | |
| 880 | ret = asic3_irq_probe(pdev); |
| 881 | if (ret < 0) { |
Samuel Ortiz | 24f4f2e | 2008-06-20 11:11:19 +0200 | [diff] [blame] | 882 | dev_err(asic->dev, "Couldn't probe IRQs\n"); |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 883 | goto out_unmap; |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 884 | } |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 885 | |
| 886 | asic->gpio.base = pdata->gpio_base; |
| 887 | asic->gpio.ngpio = ASIC3_NUM_GPIOS; |
| 888 | asic->gpio.get = asic3_gpio_get; |
| 889 | asic->gpio.set = asic3_gpio_set; |
| 890 | asic->gpio.direction_input = asic3_gpio_direction_input; |
| 891 | asic->gpio.direction_output = asic3_gpio_direction_output; |
| 892 | |
Samuel Ortiz | 3b26bf1 | 2008-06-20 11:09:51 +0200 | [diff] [blame] | 893 | ret = asic3_gpio_probe(pdev, |
| 894 | pdata->gpio_config, |
| 895 | pdata->gpio_config_num); |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 896 | if (ret < 0) { |
Samuel Ortiz | 24f4f2e | 2008-06-20 11:11:19 +0200 | [diff] [blame] | 897 | dev_err(asic->dev, "GPIO probe failed\n"); |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 898 | goto out_irq; |
| 899 | } |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 900 | |
Philipp Zabel | e956a2a | 2009-06-05 18:31:02 +0200 | [diff] [blame] | 901 | /* Making a per-device copy is only needed for the |
| 902 | * theoretical case of multiple ASIC3s on one board: |
| 903 | */ |
| 904 | memcpy(asic->clocks, asic3_clk_init, sizeof(asic3_clk_init)); |
| 905 | |
Philipp Zabel | 9461f65 | 2009-06-15 12:10:24 +0200 | [diff] [blame] | 906 | asic3_mfd_probe(pdev, mem); |
| 907 | |
Samuel Ortiz | 24f4f2e | 2008-06-20 11:11:19 +0200 | [diff] [blame] | 908 | dev_info(asic->dev, "ASIC3 Core driver\n"); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 909 | |
| 910 | return 0; |
| 911 | |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 912 | out_irq: |
| 913 | asic3_irq_remove(pdev); |
| 914 | |
| 915 | out_unmap: |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 916 | iounmap(asic->mapping); |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 917 | |
| 918 | out_free: |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 919 | kfree(asic); |
| 920 | |
| 921 | return ret; |
| 922 | } |
| 923 | |
Uwe Kleine-König | 1e3edaf | 2009-10-01 10:28:05 +0200 | [diff] [blame] | 924 | static int __devexit asic3_remove(struct platform_device *pdev) |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 925 | { |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 926 | int ret; |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 927 | struct asic3 *asic = platform_get_drvdata(pdev); |
| 928 | |
Philipp Zabel | 9461f65 | 2009-06-15 12:10:24 +0200 | [diff] [blame] | 929 | asic3_mfd_remove(pdev); |
| 930 | |
Samuel Ortiz | 6f2384c | 2008-06-20 11:02:19 +0200 | [diff] [blame] | 931 | ret = asic3_gpio_remove(pdev); |
| 932 | if (ret < 0) |
| 933 | return ret; |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 934 | asic3_irq_remove(pdev); |
| 935 | |
| 936 | asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), 0); |
| 937 | |
| 938 | iounmap(asic->mapping); |
| 939 | |
| 940 | kfree(asic); |
| 941 | |
| 942 | return 0; |
| 943 | } |
| 944 | |
| 945 | static void asic3_shutdown(struct platform_device *pdev) |
| 946 | { |
| 947 | } |
| 948 | |
| 949 | static struct platform_driver asic3_device_driver = { |
| 950 | .driver = { |
| 951 | .name = "asic3", |
| 952 | }, |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 953 | .remove = __devexit_p(asic3_remove), |
| 954 | .shutdown = asic3_shutdown, |
| 955 | }; |
| 956 | |
| 957 | static int __init asic3_init(void) |
| 958 | { |
| 959 | int retval = 0; |
Philipp Zabel | 065032f | 2008-06-21 00:51:38 +0200 | [diff] [blame] | 960 | retval = platform_driver_probe(&asic3_device_driver, asic3_probe); |
Samuel Ortiz | fa9ff4b | 2008-02-07 00:14:49 -0800 | [diff] [blame] | 961 | return retval; |
| 962 | } |
| 963 | |
| 964 | subsys_initcall(asic3_init); |