blob: f1138e48b24b9b514d6508fbed6b19fb942cd64d [file] [log] [blame]
Benoit Cousson55d2cb02010-05-12 17:54:36 +02001/*
2 * Hardware modules present on the OMAP44xx chips
3 *
Benoit Coussond63bd742011-01-27 11:17:03 +00004 * Copyright (C) 2009-2011 Texas Instruments, Inc.
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005 * Copyright (C) 2009-2010 Nokia Corporation
6 *
7 * Paul Walmsley
8 * Benoit Cousson
9 *
10 * This file is automatically generated from the OMAP hardware databases.
11 * We respectfully ask that any modifications to this file be coordinated
12 * with the public linux-omap@vger.kernel.org mailing list and the
13 * authors above to ensure that the autogeneration scripts are kept
14 * up-to-date with the file contents.
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/io.h>
22
23#include <plat/omap_hwmod.h>
24#include <plat/cpu.h>
Benoit Cousson9780a9c2010-12-07 16:26:57 -080025#include <plat/gpio.h>
Benoit Cousson531ce0d2010-12-20 18:27:19 -080026#include <plat/dma.h>
Benoit Cousson905a74d2011-02-18 14:01:06 +010027#include <plat/mcspi.h>
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +053028#include <plat/mcbsp.h>
Kishore Kadiyala6ab89462011-03-01 13:12:56 -080029#include <plat/mmc.h>
Benoit Cousson55d2cb02010-05-12 17:54:36 +020030
31#include "omap_hwmod_common_data.h"
32
Paul Walmsleyd198b512010-12-21 15:30:54 -070033#include "cm1_44xx.h"
34#include "cm2_44xx.h"
35#include "prm44xx.h"
Benoit Cousson55d2cb02010-05-12 17:54:36 +020036#include "prm-regbits-44xx.h"
Paul Walmsleyff2516f2010-12-21 15:39:15 -070037#include "wd_timer.h"
Benoit Cousson55d2cb02010-05-12 17:54:36 +020038
39/* Base offset for all OMAP4 interrupts external to MPUSS */
40#define OMAP44XX_IRQ_GIC_START 32
41
42/* Base offset for all OMAP4 dma requests */
43#define OMAP44XX_DMA_REQ_START 1
44
45/* Backward references (IPs with Bus Master capability) */
Benoit Cousson407a6882011-02-15 22:39:48 +010046static struct omap_hwmod omap44xx_aess_hwmod;
Benoit Cousson531ce0d2010-12-20 18:27:19 -080047static struct omap_hwmod omap44xx_dma_system_hwmod;
Benoit Cousson55d2cb02010-05-12 17:54:36 +020048static struct omap_hwmod omap44xx_dmm_hwmod;
Benoit Cousson8f25bdc2010-12-21 21:08:34 -070049static struct omap_hwmod omap44xx_dsp_hwmod;
Benoit Coussond63bd742011-01-27 11:17:03 +000050static struct omap_hwmod omap44xx_dss_hwmod;
Benoit Cousson55d2cb02010-05-12 17:54:36 +020051static struct omap_hwmod omap44xx_emif_fw_hwmod;
Benoit Cousson407a6882011-02-15 22:39:48 +010052static struct omap_hwmod omap44xx_hsi_hwmod;
53static struct omap_hwmod omap44xx_ipu_hwmod;
54static struct omap_hwmod omap44xx_iss_hwmod;
Benoit Cousson8f25bdc2010-12-21 21:08:34 -070055static struct omap_hwmod omap44xx_iva_hwmod;
Benoit Cousson55d2cb02010-05-12 17:54:36 +020056static struct omap_hwmod omap44xx_l3_instr_hwmod;
57static struct omap_hwmod omap44xx_l3_main_1_hwmod;
58static struct omap_hwmod omap44xx_l3_main_2_hwmod;
59static struct omap_hwmod omap44xx_l3_main_3_hwmod;
60static struct omap_hwmod omap44xx_l4_abe_hwmod;
61static struct omap_hwmod omap44xx_l4_cfg_hwmod;
62static struct omap_hwmod omap44xx_l4_per_hwmod;
63static struct omap_hwmod omap44xx_l4_wkup_hwmod;
Benoit Cousson407a6882011-02-15 22:39:48 +010064static struct omap_hwmod omap44xx_mmc1_hwmod;
65static struct omap_hwmod omap44xx_mmc2_hwmod;
Benoit Cousson55d2cb02010-05-12 17:54:36 +020066static struct omap_hwmod omap44xx_mpu_hwmod;
67static struct omap_hwmod omap44xx_mpu_private_hwmod;
Benoit Cousson5844c4e2011-02-17 12:41:05 +000068static struct omap_hwmod omap44xx_usb_otg_hs_hwmod;
Benoit Cousson55d2cb02010-05-12 17:54:36 +020069
70/*
71 * Interconnects omap_hwmod structures
72 * hwmods that compose the global OMAP interconnect
73 */
74
75/*
76 * 'dmm' class
77 * instance(s): dmm
78 */
79static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +000080 .name = "dmm",
Benoit Cousson55d2cb02010-05-12 17:54:36 +020081};
82
83/* dmm interface data */
84/* l3_main_1 -> dmm */
85static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
86 .master = &omap44xx_l3_main_1_hwmod,
87 .slave = &omap44xx_dmm_hwmod,
88 .clk = "l3_div_ck",
Benoit Cousson659fa822010-12-21 21:08:34 -070089 .user = OCP_USER_SDMA,
90};
91
92static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
93 {
94 .pa_start = 0x4e000000,
95 .pa_end = 0x4e0007ff,
96 .flags = ADDR_TYPE_RT
97 },
Paul Walmsley78183f32011-07-09 19:14:05 -060098 { }
Benoit Cousson55d2cb02010-05-12 17:54:36 +020099};
100
101/* mpu -> dmm */
102static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
103 .master = &omap44xx_mpu_hwmod,
104 .slave = &omap44xx_dmm_hwmod,
105 .clk = "l3_div_ck",
Benoit Cousson659fa822010-12-21 21:08:34 -0700106 .addr = omap44xx_dmm_addrs,
Benoit Cousson659fa822010-12-21 21:08:34 -0700107 .user = OCP_USER_MPU,
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200108};
109
110/* dmm slave ports */
111static struct omap_hwmod_ocp_if *omap44xx_dmm_slaves[] = {
112 &omap44xx_l3_main_1__dmm,
113 &omap44xx_mpu__dmm,
114};
115
116static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
117 { .irq = 113 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600118 { .irq = -1 }
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200119};
120
121static struct omap_hwmod omap44xx_dmm_hwmod = {
122 .name = "dmm",
123 .class = &omap44xx_dmm_hwmod_class,
124 .slaves = omap44xx_dmm_slaves,
125 .slaves_cnt = ARRAY_SIZE(omap44xx_dmm_slaves),
126 .mpu_irqs = omap44xx_dmm_irqs,
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200127 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
128};
129
130/*
131 * 'emif_fw' class
132 * instance(s): emif_fw
133 */
134static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +0000135 .name = "emif_fw",
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200136};
137
138/* emif_fw interface data */
139/* dmm -> emif_fw */
140static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
141 .master = &omap44xx_dmm_hwmod,
142 .slave = &omap44xx_emif_fw_hwmod,
143 .clk = "l3_div_ck",
144 .user = OCP_USER_MPU | OCP_USER_SDMA,
145};
146
Benoit Cousson659fa822010-12-21 21:08:34 -0700147static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
148 {
149 .pa_start = 0x4a20c000,
150 .pa_end = 0x4a20c0ff,
151 .flags = ADDR_TYPE_RT
152 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600153 { }
Benoit Cousson659fa822010-12-21 21:08:34 -0700154};
155
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200156/* l4_cfg -> emif_fw */
157static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
158 .master = &omap44xx_l4_cfg_hwmod,
159 .slave = &omap44xx_emif_fw_hwmod,
160 .clk = "l4_div_ck",
Benoit Cousson659fa822010-12-21 21:08:34 -0700161 .addr = omap44xx_emif_fw_addrs,
Benoit Cousson659fa822010-12-21 21:08:34 -0700162 .user = OCP_USER_MPU,
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200163};
164
165/* emif_fw slave ports */
166static struct omap_hwmod_ocp_if *omap44xx_emif_fw_slaves[] = {
167 &omap44xx_dmm__emif_fw,
168 &omap44xx_l4_cfg__emif_fw,
169};
170
171static struct omap_hwmod omap44xx_emif_fw_hwmod = {
172 .name = "emif_fw",
173 .class = &omap44xx_emif_fw_hwmod_class,
174 .slaves = omap44xx_emif_fw_slaves,
175 .slaves_cnt = ARRAY_SIZE(omap44xx_emif_fw_slaves),
176 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
177};
178
179/*
180 * 'l3' class
181 * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
182 */
183static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +0000184 .name = "l3",
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200185};
186
187/* l3_instr interface data */
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700188/* iva -> l3_instr */
189static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
190 .master = &omap44xx_iva_hwmod,
191 .slave = &omap44xx_l3_instr_hwmod,
192 .clk = "l3_div_ck",
193 .user = OCP_USER_MPU | OCP_USER_SDMA,
194};
195
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200196/* l3_main_3 -> l3_instr */
197static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
198 .master = &omap44xx_l3_main_3_hwmod,
199 .slave = &omap44xx_l3_instr_hwmod,
200 .clk = "l3_div_ck",
201 .user = OCP_USER_MPU | OCP_USER_SDMA,
202};
203
204/* l3_instr slave ports */
205static struct omap_hwmod_ocp_if *omap44xx_l3_instr_slaves[] = {
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700206 &omap44xx_iva__l3_instr,
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200207 &omap44xx_l3_main_3__l3_instr,
208};
209
210static struct omap_hwmod omap44xx_l3_instr_hwmod = {
211 .name = "l3_instr",
212 .class = &omap44xx_l3_hwmod_class,
213 .slaves = omap44xx_l3_instr_slaves,
214 .slaves_cnt = ARRAY_SIZE(omap44xx_l3_instr_slaves),
215 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
216};
217
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700218/* l3_main_1 interface data */
Benoit Cousson9b4021b2011-07-09 19:14:27 -0600219static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
220 { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
221 { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
222 { .irq = -1 }
223};
224
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700225/* dsp -> l3_main_1 */
226static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
227 .master = &omap44xx_dsp_hwmod,
228 .slave = &omap44xx_l3_main_1_hwmod,
229 .clk = "l3_div_ck",
230 .user = OCP_USER_MPU | OCP_USER_SDMA,
231};
232
Benoit Coussond63bd742011-01-27 11:17:03 +0000233/* dss -> l3_main_1 */
234static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
235 .master = &omap44xx_dss_hwmod,
236 .slave = &omap44xx_l3_main_1_hwmod,
237 .clk = "l3_div_ck",
238 .user = OCP_USER_MPU | OCP_USER_SDMA,
239};
240
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200241/* l3_main_2 -> l3_main_1 */
242static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
243 .master = &omap44xx_l3_main_2_hwmod,
244 .slave = &omap44xx_l3_main_1_hwmod,
245 .clk = "l3_div_ck",
246 .user = OCP_USER_MPU | OCP_USER_SDMA,
247};
248
249/* l4_cfg -> l3_main_1 */
250static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
251 .master = &omap44xx_l4_cfg_hwmod,
252 .slave = &omap44xx_l3_main_1_hwmod,
253 .clk = "l4_div_ck",
254 .user = OCP_USER_MPU | OCP_USER_SDMA,
255};
256
Benoit Cousson407a6882011-02-15 22:39:48 +0100257/* mmc1 -> l3_main_1 */
258static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
259 .master = &omap44xx_mmc1_hwmod,
260 .slave = &omap44xx_l3_main_1_hwmod,
261 .clk = "l3_div_ck",
262 .user = OCP_USER_MPU | OCP_USER_SDMA,
263};
264
265/* mmc2 -> l3_main_1 */
266static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
267 .master = &omap44xx_mmc2_hwmod,
268 .slave = &omap44xx_l3_main_1_hwmod,
269 .clk = "l3_div_ck",
270 .user = OCP_USER_MPU | OCP_USER_SDMA,
271};
272
sricharanc4645232011-02-07 21:12:11 +0530273static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
274 {
275 .pa_start = 0x44000000,
276 .pa_end = 0x44000fff,
Benoit Cousson9b4021b2011-07-09 19:14:27 -0600277 .flags = ADDR_TYPE_RT
sricharanc4645232011-02-07 21:12:11 +0530278 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600279 { }
sricharanc4645232011-02-07 21:12:11 +0530280};
281
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200282/* mpu -> l3_main_1 */
283static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
284 .master = &omap44xx_mpu_hwmod,
285 .slave = &omap44xx_l3_main_1_hwmod,
286 .clk = "l3_div_ck",
sricharanc4645232011-02-07 21:12:11 +0530287 .addr = omap44xx_l3_main_1_addrs,
Benoit Cousson9b4021b2011-07-09 19:14:27 -0600288 .user = OCP_USER_MPU,
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200289};
290
291/* l3_main_1 slave ports */
292static struct omap_hwmod_ocp_if *omap44xx_l3_main_1_slaves[] = {
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700293 &omap44xx_dsp__l3_main_1,
Benoit Coussond63bd742011-01-27 11:17:03 +0000294 &omap44xx_dss__l3_main_1,
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200295 &omap44xx_l3_main_2__l3_main_1,
296 &omap44xx_l4_cfg__l3_main_1,
Benoit Cousson407a6882011-02-15 22:39:48 +0100297 &omap44xx_mmc1__l3_main_1,
298 &omap44xx_mmc2__l3_main_1,
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200299 &omap44xx_mpu__l3_main_1,
300};
301
302static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
303 .name = "l3_main_1",
304 .class = &omap44xx_l3_hwmod_class,
305 .slaves = omap44xx_l3_main_1_slaves,
306 .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_1_slaves),
Benoit Cousson9b4021b2011-07-09 19:14:27 -0600307 .mpu_irqs = omap44xx_l3_main_1_irqs,
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200308 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
309};
310
311/* l3_main_2 interface data */
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000312/* dma_system -> l3_main_2 */
313static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
314 .master = &omap44xx_dma_system_hwmod,
315 .slave = &omap44xx_l3_main_2_hwmod,
316 .clk = "l3_div_ck",
317 .user = OCP_USER_MPU | OCP_USER_SDMA,
318};
319
Benoit Cousson407a6882011-02-15 22:39:48 +0100320/* hsi -> l3_main_2 */
321static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
322 .master = &omap44xx_hsi_hwmod,
323 .slave = &omap44xx_l3_main_2_hwmod,
324 .clk = "l3_div_ck",
325 .user = OCP_USER_MPU | OCP_USER_SDMA,
326};
327
328/* ipu -> l3_main_2 */
329static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
330 .master = &omap44xx_ipu_hwmod,
331 .slave = &omap44xx_l3_main_2_hwmod,
332 .clk = "l3_div_ck",
333 .user = OCP_USER_MPU | OCP_USER_SDMA,
334};
335
336/* iss -> l3_main_2 */
337static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
338 .master = &omap44xx_iss_hwmod,
339 .slave = &omap44xx_l3_main_2_hwmod,
340 .clk = "l3_div_ck",
341 .user = OCP_USER_MPU | OCP_USER_SDMA,
342};
343
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700344/* iva -> l3_main_2 */
345static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
346 .master = &omap44xx_iva_hwmod,
347 .slave = &omap44xx_l3_main_2_hwmod,
348 .clk = "l3_div_ck",
349 .user = OCP_USER_MPU | OCP_USER_SDMA,
350};
351
sricharanc4645232011-02-07 21:12:11 +0530352static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
353 {
354 .pa_start = 0x44800000,
355 .pa_end = 0x44801fff,
Benoit Cousson9b4021b2011-07-09 19:14:27 -0600356 .flags = ADDR_TYPE_RT
sricharanc4645232011-02-07 21:12:11 +0530357 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600358 { }
sricharanc4645232011-02-07 21:12:11 +0530359};
360
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200361/* l3_main_1 -> l3_main_2 */
362static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
363 .master = &omap44xx_l3_main_1_hwmod,
364 .slave = &omap44xx_l3_main_2_hwmod,
365 .clk = "l3_div_ck",
sricharanc4645232011-02-07 21:12:11 +0530366 .addr = omap44xx_l3_main_2_addrs,
Benoit Cousson9b4021b2011-07-09 19:14:27 -0600367 .user = OCP_USER_MPU,
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200368};
369
370/* l4_cfg -> l3_main_2 */
371static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
372 .master = &omap44xx_l4_cfg_hwmod,
373 .slave = &omap44xx_l3_main_2_hwmod,
374 .clk = "l4_div_ck",
375 .user = OCP_USER_MPU | OCP_USER_SDMA,
376};
377
Benoit Cousson5844c4e2011-02-17 12:41:05 +0000378/* usb_otg_hs -> l3_main_2 */
379static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
380 .master = &omap44xx_usb_otg_hs_hwmod,
381 .slave = &omap44xx_l3_main_2_hwmod,
382 .clk = "l3_div_ck",
383 .user = OCP_USER_MPU | OCP_USER_SDMA,
384};
385
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200386/* l3_main_2 slave ports */
387static struct omap_hwmod_ocp_if *omap44xx_l3_main_2_slaves[] = {
Benoit Cousson531ce0d2010-12-20 18:27:19 -0800388 &omap44xx_dma_system__l3_main_2,
Benoit Cousson407a6882011-02-15 22:39:48 +0100389 &omap44xx_hsi__l3_main_2,
390 &omap44xx_ipu__l3_main_2,
391 &omap44xx_iss__l3_main_2,
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700392 &omap44xx_iva__l3_main_2,
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200393 &omap44xx_l3_main_1__l3_main_2,
394 &omap44xx_l4_cfg__l3_main_2,
Benoit Cousson5844c4e2011-02-17 12:41:05 +0000395 &omap44xx_usb_otg_hs__l3_main_2,
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200396};
397
398static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
399 .name = "l3_main_2",
400 .class = &omap44xx_l3_hwmod_class,
401 .slaves = omap44xx_l3_main_2_slaves,
402 .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_2_slaves),
403 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
404};
405
406/* l3_main_3 interface data */
sricharanc4645232011-02-07 21:12:11 +0530407static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
408 {
409 .pa_start = 0x45000000,
410 .pa_end = 0x45000fff,
Benoit Cousson9b4021b2011-07-09 19:14:27 -0600411 .flags = ADDR_TYPE_RT
sricharanc4645232011-02-07 21:12:11 +0530412 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600413 { }
sricharanc4645232011-02-07 21:12:11 +0530414};
415
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200416/* l3_main_1 -> l3_main_3 */
417static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
418 .master = &omap44xx_l3_main_1_hwmod,
419 .slave = &omap44xx_l3_main_3_hwmod,
420 .clk = "l3_div_ck",
sricharanc4645232011-02-07 21:12:11 +0530421 .addr = omap44xx_l3_main_3_addrs,
Benoit Cousson9b4021b2011-07-09 19:14:27 -0600422 .user = OCP_USER_MPU,
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200423};
424
425/* l3_main_2 -> l3_main_3 */
426static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
427 .master = &omap44xx_l3_main_2_hwmod,
428 .slave = &omap44xx_l3_main_3_hwmod,
429 .clk = "l3_div_ck",
430 .user = OCP_USER_MPU | OCP_USER_SDMA,
431};
432
433/* l4_cfg -> l3_main_3 */
434static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
435 .master = &omap44xx_l4_cfg_hwmod,
436 .slave = &omap44xx_l3_main_3_hwmod,
437 .clk = "l4_div_ck",
438 .user = OCP_USER_MPU | OCP_USER_SDMA,
439};
440
441/* l3_main_3 slave ports */
442static struct omap_hwmod_ocp_if *omap44xx_l3_main_3_slaves[] = {
443 &omap44xx_l3_main_1__l3_main_3,
444 &omap44xx_l3_main_2__l3_main_3,
445 &omap44xx_l4_cfg__l3_main_3,
446};
447
448static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
449 .name = "l3_main_3",
450 .class = &omap44xx_l3_hwmod_class,
451 .slaves = omap44xx_l3_main_3_slaves,
452 .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_3_slaves),
453 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
454};
455
456/*
457 * 'l4' class
458 * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
459 */
460static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +0000461 .name = "l4",
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200462};
463
464/* l4_abe interface data */
Benoit Cousson407a6882011-02-15 22:39:48 +0100465/* aess -> l4_abe */
466static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
467 .master = &omap44xx_aess_hwmod,
468 .slave = &omap44xx_l4_abe_hwmod,
469 .clk = "ocp_abe_iclk",
470 .user = OCP_USER_MPU | OCP_USER_SDMA,
471};
472
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700473/* dsp -> l4_abe */
474static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
475 .master = &omap44xx_dsp_hwmod,
476 .slave = &omap44xx_l4_abe_hwmod,
477 .clk = "ocp_abe_iclk",
478 .user = OCP_USER_MPU | OCP_USER_SDMA,
479};
480
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200481/* l3_main_1 -> l4_abe */
482static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
483 .master = &omap44xx_l3_main_1_hwmod,
484 .slave = &omap44xx_l4_abe_hwmod,
485 .clk = "l3_div_ck",
486 .user = OCP_USER_MPU | OCP_USER_SDMA,
487};
488
489/* mpu -> l4_abe */
490static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
491 .master = &omap44xx_mpu_hwmod,
492 .slave = &omap44xx_l4_abe_hwmod,
493 .clk = "ocp_abe_iclk",
494 .user = OCP_USER_MPU | OCP_USER_SDMA,
495};
496
497/* l4_abe slave ports */
498static struct omap_hwmod_ocp_if *omap44xx_l4_abe_slaves[] = {
Benoit Cousson407a6882011-02-15 22:39:48 +0100499 &omap44xx_aess__l4_abe,
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700500 &omap44xx_dsp__l4_abe,
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200501 &omap44xx_l3_main_1__l4_abe,
502 &omap44xx_mpu__l4_abe,
503};
504
505static struct omap_hwmod omap44xx_l4_abe_hwmod = {
506 .name = "l4_abe",
507 .class = &omap44xx_l4_hwmod_class,
508 .slaves = omap44xx_l4_abe_slaves,
509 .slaves_cnt = ARRAY_SIZE(omap44xx_l4_abe_slaves),
510 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
511};
512
513/* l4_cfg interface data */
514/* l3_main_1 -> l4_cfg */
515static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
516 .master = &omap44xx_l3_main_1_hwmod,
517 .slave = &omap44xx_l4_cfg_hwmod,
518 .clk = "l3_div_ck",
519 .user = OCP_USER_MPU | OCP_USER_SDMA,
520};
521
522/* l4_cfg slave ports */
523static struct omap_hwmod_ocp_if *omap44xx_l4_cfg_slaves[] = {
524 &omap44xx_l3_main_1__l4_cfg,
525};
526
527static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
528 .name = "l4_cfg",
529 .class = &omap44xx_l4_hwmod_class,
530 .slaves = omap44xx_l4_cfg_slaves,
531 .slaves_cnt = ARRAY_SIZE(omap44xx_l4_cfg_slaves),
532 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
533};
534
535/* l4_per interface data */
536/* l3_main_2 -> l4_per */
537static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
538 .master = &omap44xx_l3_main_2_hwmod,
539 .slave = &omap44xx_l4_per_hwmod,
540 .clk = "l3_div_ck",
541 .user = OCP_USER_MPU | OCP_USER_SDMA,
542};
543
544/* l4_per slave ports */
545static struct omap_hwmod_ocp_if *omap44xx_l4_per_slaves[] = {
546 &omap44xx_l3_main_2__l4_per,
547};
548
549static struct omap_hwmod omap44xx_l4_per_hwmod = {
550 .name = "l4_per",
551 .class = &omap44xx_l4_hwmod_class,
552 .slaves = omap44xx_l4_per_slaves,
553 .slaves_cnt = ARRAY_SIZE(omap44xx_l4_per_slaves),
554 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
555};
556
557/* l4_wkup interface data */
558/* l4_cfg -> l4_wkup */
559static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
560 .master = &omap44xx_l4_cfg_hwmod,
561 .slave = &omap44xx_l4_wkup_hwmod,
562 .clk = "l4_div_ck",
563 .user = OCP_USER_MPU | OCP_USER_SDMA,
564};
565
566/* l4_wkup slave ports */
567static struct omap_hwmod_ocp_if *omap44xx_l4_wkup_slaves[] = {
568 &omap44xx_l4_cfg__l4_wkup,
569};
570
571static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
572 .name = "l4_wkup",
573 .class = &omap44xx_l4_hwmod_class,
574 .slaves = omap44xx_l4_wkup_slaves,
575 .slaves_cnt = ARRAY_SIZE(omap44xx_l4_wkup_slaves),
576 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
577};
578
579/*
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700580 * 'mpu_bus' class
581 * instance(s): mpu_private
582 */
583static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +0000584 .name = "mpu_bus",
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700585};
586
587/* mpu_private interface data */
588/* mpu -> mpu_private */
589static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
590 .master = &omap44xx_mpu_hwmod,
591 .slave = &omap44xx_mpu_private_hwmod,
592 .clk = "l3_div_ck",
593 .user = OCP_USER_MPU | OCP_USER_SDMA,
594};
595
596/* mpu_private slave ports */
597static struct omap_hwmod_ocp_if *omap44xx_mpu_private_slaves[] = {
598 &omap44xx_mpu__mpu_private,
599};
600
601static struct omap_hwmod omap44xx_mpu_private_hwmod = {
602 .name = "mpu_private",
603 .class = &omap44xx_mpu_bus_hwmod_class,
604 .slaves = omap44xx_mpu_private_slaves,
605 .slaves_cnt = ARRAY_SIZE(omap44xx_mpu_private_slaves),
606 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
607};
608
609/*
610 * Modules omap_hwmod structures
611 *
612 * The following IPs are excluded for the moment because:
613 * - They do not need an explicit SW control using omap_hwmod API.
614 * - They still need to be validated with the driver
615 * properly adapted to omap_hwmod / omap_device
616 *
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700617 * c2c
618 * c2c_target_fw
619 * cm_core
620 * cm_core_aon
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700621 * ctrl_module_core
622 * ctrl_module_pad_core
623 * ctrl_module_pad_wkup
624 * ctrl_module_wkup
625 * debugss
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700626 * efuse_ctrl_cust
627 * efuse_ctrl_std
628 * elm
629 * emif1
630 * emif2
631 * fdif
632 * gpmc
633 * gpu
634 * hdq1w
635 * hsi
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700636 * ocmc_ram
637 * ocp2scp_usb_phy
638 * ocp_wp_noc
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700639 * prcm_mpu
640 * prm
641 * scrm
642 * sl2if
643 * slimbus1
644 * slimbus2
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700645 * usb_host_fs
646 * usb_host_hs
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700647 * usb_phy_cm
648 * usb_tll_hs
649 * usim
650 */
651
652/*
Benoit Cousson407a6882011-02-15 22:39:48 +0100653 * 'aess' class
654 * audio engine sub system
655 */
656
657static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
658 .rev_offs = 0x0000,
659 .sysc_offs = 0x0010,
660 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
661 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
662 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
663 .sysc_fields = &omap_hwmod_sysc_type2,
664};
665
666static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
667 .name = "aess",
668 .sysc = &omap44xx_aess_sysc,
669};
670
671/* aess */
672static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
673 { .irq = 99 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600674 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +0100675};
676
677static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
678 { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
679 { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
680 { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
681 { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
682 { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
683 { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
684 { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
685 { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -0600686 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +0100687};
688
689/* aess master ports */
690static struct omap_hwmod_ocp_if *omap44xx_aess_masters[] = {
691 &omap44xx_aess__l4_abe,
692};
693
694static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
695 {
696 .pa_start = 0x401f1000,
697 .pa_end = 0x401f13ff,
698 .flags = ADDR_TYPE_RT
699 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600700 { }
Benoit Cousson407a6882011-02-15 22:39:48 +0100701};
702
703/* l4_abe -> aess */
704static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
705 .master = &omap44xx_l4_abe_hwmod,
706 .slave = &omap44xx_aess_hwmod,
707 .clk = "ocp_abe_iclk",
708 .addr = omap44xx_aess_addrs,
Benoit Cousson407a6882011-02-15 22:39:48 +0100709 .user = OCP_USER_MPU,
710};
711
712static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
713 {
714 .pa_start = 0x490f1000,
715 .pa_end = 0x490f13ff,
716 .flags = ADDR_TYPE_RT
717 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600718 { }
Benoit Cousson407a6882011-02-15 22:39:48 +0100719};
720
721/* l4_abe -> aess (dma) */
722static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
723 .master = &omap44xx_l4_abe_hwmod,
724 .slave = &omap44xx_aess_hwmod,
725 .clk = "ocp_abe_iclk",
726 .addr = omap44xx_aess_dma_addrs,
Benoit Cousson407a6882011-02-15 22:39:48 +0100727 .user = OCP_USER_SDMA,
728};
729
730/* aess slave ports */
731static struct omap_hwmod_ocp_if *omap44xx_aess_slaves[] = {
732 &omap44xx_l4_abe__aess,
733 &omap44xx_l4_abe__aess_dma,
734};
735
736static struct omap_hwmod omap44xx_aess_hwmod = {
737 .name = "aess",
738 .class = &omap44xx_aess_hwmod_class,
739 .mpu_irqs = omap44xx_aess_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +0100740 .sdma_reqs = omap44xx_aess_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +0100741 .main_clk = "aess_fck",
742 .prcm = {
743 .omap4 = {
744 .clkctrl_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
745 },
746 },
747 .slaves = omap44xx_aess_slaves,
748 .slaves_cnt = ARRAY_SIZE(omap44xx_aess_slaves),
749 .masters = omap44xx_aess_masters,
750 .masters_cnt = ARRAY_SIZE(omap44xx_aess_masters),
751 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
752};
753
754/*
755 * 'bandgap' class
756 * bangap reference for ldo regulators
757 */
758
759static struct omap_hwmod_class omap44xx_bandgap_hwmod_class = {
760 .name = "bandgap",
761};
762
763/* bandgap */
764static struct omap_hwmod_opt_clk bandgap_opt_clks[] = {
765 { .role = "fclk", .clk = "bandgap_fclk" },
766};
767
768static struct omap_hwmod omap44xx_bandgap_hwmod = {
769 .name = "bandgap",
770 .class = &omap44xx_bandgap_hwmod_class,
771 .prcm = {
772 .omap4 = {
773 .clkctrl_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
774 },
775 },
776 .opt_clks = bandgap_opt_clks,
777 .opt_clks_cnt = ARRAY_SIZE(bandgap_opt_clks),
778 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
779};
780
781/*
782 * 'counter' class
783 * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
784 */
785
786static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
787 .rev_offs = 0x0000,
788 .sysc_offs = 0x0004,
789 .sysc_flags = SYSC_HAS_SIDLEMODE,
790 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
791 SIDLE_SMART_WKUP),
792 .sysc_fields = &omap_hwmod_sysc_type1,
793};
794
795static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
796 .name = "counter",
797 .sysc = &omap44xx_counter_sysc,
798};
799
800/* counter_32k */
801static struct omap_hwmod omap44xx_counter_32k_hwmod;
802static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
803 {
804 .pa_start = 0x4a304000,
805 .pa_end = 0x4a30401f,
806 .flags = ADDR_TYPE_RT
807 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600808 { }
Benoit Cousson407a6882011-02-15 22:39:48 +0100809};
810
811/* l4_wkup -> counter_32k */
812static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
813 .master = &omap44xx_l4_wkup_hwmod,
814 .slave = &omap44xx_counter_32k_hwmod,
815 .clk = "l4_wkup_clk_mux_ck",
816 .addr = omap44xx_counter_32k_addrs,
Benoit Cousson407a6882011-02-15 22:39:48 +0100817 .user = OCP_USER_MPU | OCP_USER_SDMA,
818};
819
820/* counter_32k slave ports */
821static struct omap_hwmod_ocp_if *omap44xx_counter_32k_slaves[] = {
822 &omap44xx_l4_wkup__counter_32k,
823};
824
825static struct omap_hwmod omap44xx_counter_32k_hwmod = {
826 .name = "counter_32k",
827 .class = &omap44xx_counter_hwmod_class,
828 .flags = HWMOD_SWSUP_SIDLE,
829 .main_clk = "sys_32k_ck",
830 .prcm = {
831 .omap4 = {
832 .clkctrl_reg = OMAP4430_CM_WKUP_SYNCTIMER_CLKCTRL,
833 },
834 },
835 .slaves = omap44xx_counter_32k_slaves,
836 .slaves_cnt = ARRAY_SIZE(omap44xx_counter_32k_slaves),
837 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
838};
839
840/*
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000841 * 'dma' class
842 * dma controller for data exchange between memory to memory (i.e. internal or
843 * external memory) and gp peripherals to memory or memory to gp peripherals
844 */
845
846static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
847 .rev_offs = 0x0000,
848 .sysc_offs = 0x002c,
849 .syss_offs = 0x0028,
850 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
851 SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
852 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
853 SYSS_HAS_RESET_STATUS),
854 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
855 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
856 .sysc_fields = &omap_hwmod_sysc_type1,
857};
858
859static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
860 .name = "dma",
861 .sysc = &omap44xx_dma_sysc,
862};
863
864/* dma dev_attr */
865static struct omap_dma_dev_attr dma_dev_attr = {
866 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
867 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
868 .lch_count = 32,
869};
870
871/* dma_system */
872static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
873 { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
874 { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
875 { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
876 { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600877 { .irq = -1 }
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000878};
879
880/* dma_system master ports */
881static struct omap_hwmod_ocp_if *omap44xx_dma_system_masters[] = {
882 &omap44xx_dma_system__l3_main_2,
883};
884
885static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
886 {
887 .pa_start = 0x4a056000,
Benoit Cousson1286eeb2011-04-19 10:15:36 -0600888 .pa_end = 0x4a056fff,
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000889 .flags = ADDR_TYPE_RT
890 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600891 { }
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000892};
893
894/* l4_cfg -> dma_system */
895static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
896 .master = &omap44xx_l4_cfg_hwmod,
897 .slave = &omap44xx_dma_system_hwmod,
898 .clk = "l4_div_ck",
899 .addr = omap44xx_dma_system_addrs,
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000900 .user = OCP_USER_MPU | OCP_USER_SDMA,
901};
902
903/* dma_system slave ports */
904static struct omap_hwmod_ocp_if *omap44xx_dma_system_slaves[] = {
905 &omap44xx_l4_cfg__dma_system,
906};
907
908static struct omap_hwmod omap44xx_dma_system_hwmod = {
909 .name = "dma_system",
910 .class = &omap44xx_dma_hwmod_class,
911 .mpu_irqs = omap44xx_dma_system_irqs,
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000912 .main_clk = "l3_div_ck",
913 .prcm = {
914 .omap4 = {
915 .clkctrl_reg = OMAP4430_CM_SDMA_SDMA_CLKCTRL,
916 },
917 },
918 .dev_attr = &dma_dev_attr,
919 .slaves = omap44xx_dma_system_slaves,
920 .slaves_cnt = ARRAY_SIZE(omap44xx_dma_system_slaves),
921 .masters = omap44xx_dma_system_masters,
922 .masters_cnt = ARRAY_SIZE(omap44xx_dma_system_masters),
923 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
924};
925
926/*
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000927 * 'dmic' class
928 * digital microphone controller
929 */
930
931static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
932 .rev_offs = 0x0000,
933 .sysc_offs = 0x0010,
934 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
935 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
936 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
937 SIDLE_SMART_WKUP),
938 .sysc_fields = &omap_hwmod_sysc_type2,
939};
940
941static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
942 .name = "dmic",
943 .sysc = &omap44xx_dmic_sysc,
944};
945
946/* dmic */
947static struct omap_hwmod omap44xx_dmic_hwmod;
948static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
949 { .irq = 114 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600950 { .irq = -1 }
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000951};
952
953static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
954 { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -0600955 { .dma_req = -1 }
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000956};
957
958static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
959 {
960 .pa_start = 0x4012e000,
961 .pa_end = 0x4012e07f,
962 .flags = ADDR_TYPE_RT
963 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600964 { }
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000965};
966
967/* l4_abe -> dmic */
968static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
969 .master = &omap44xx_l4_abe_hwmod,
970 .slave = &omap44xx_dmic_hwmod,
971 .clk = "ocp_abe_iclk",
972 .addr = omap44xx_dmic_addrs,
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000973 .user = OCP_USER_MPU,
974};
975
976static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
977 {
978 .pa_start = 0x4902e000,
979 .pa_end = 0x4902e07f,
980 .flags = ADDR_TYPE_RT
981 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600982 { }
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000983};
984
985/* l4_abe -> dmic (dma) */
986static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
987 .master = &omap44xx_l4_abe_hwmod,
988 .slave = &omap44xx_dmic_hwmod,
989 .clk = "ocp_abe_iclk",
990 .addr = omap44xx_dmic_dma_addrs,
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000991 .user = OCP_USER_SDMA,
992};
993
994/* dmic slave ports */
995static struct omap_hwmod_ocp_if *omap44xx_dmic_slaves[] = {
996 &omap44xx_l4_abe__dmic,
997 &omap44xx_l4_abe__dmic_dma,
998};
999
1000static struct omap_hwmod omap44xx_dmic_hwmod = {
1001 .name = "dmic",
1002 .class = &omap44xx_dmic_hwmod_class,
1003 .mpu_irqs = omap44xx_dmic_irqs,
Benoit Cousson8ca476d2011-01-25 22:01:00 +00001004 .sdma_reqs = omap44xx_dmic_sdma_reqs,
Benoit Cousson8ca476d2011-01-25 22:01:00 +00001005 .main_clk = "dmic_fck",
1006 .prcm = {
1007 .omap4 = {
1008 .clkctrl_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
1009 },
1010 },
1011 .slaves = omap44xx_dmic_slaves,
1012 .slaves_cnt = ARRAY_SIZE(omap44xx_dmic_slaves),
1013 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1014};
1015
1016/*
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001017 * 'dsp' class
1018 * dsp sub-system
1019 */
1020
1021static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00001022 .name = "dsp",
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001023};
1024
1025/* dsp */
1026static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
1027 { .irq = 28 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001028 { .irq = -1 }
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001029};
1030
1031static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
1032 { .name = "mmu_cache", .rst_shift = 1 },
1033};
1034
1035static struct omap_hwmod_rst_info omap44xx_dsp_c0_resets[] = {
1036 { .name = "dsp", .rst_shift = 0 },
1037};
1038
1039/* dsp -> iva */
1040static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
1041 .master = &omap44xx_dsp_hwmod,
1042 .slave = &omap44xx_iva_hwmod,
1043 .clk = "dpll_iva_m5x2_ck",
1044};
1045
1046/* dsp master ports */
1047static struct omap_hwmod_ocp_if *omap44xx_dsp_masters[] = {
1048 &omap44xx_dsp__l3_main_1,
1049 &omap44xx_dsp__l4_abe,
1050 &omap44xx_dsp__iva,
1051};
1052
1053/* l4_cfg -> dsp */
1054static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
1055 .master = &omap44xx_l4_cfg_hwmod,
1056 .slave = &omap44xx_dsp_hwmod,
1057 .clk = "l4_div_ck",
1058 .user = OCP_USER_MPU | OCP_USER_SDMA,
1059};
1060
1061/* dsp slave ports */
1062static struct omap_hwmod_ocp_if *omap44xx_dsp_slaves[] = {
1063 &omap44xx_l4_cfg__dsp,
1064};
1065
1066/* Pseudo hwmod for reset control purpose only */
1067static struct omap_hwmod omap44xx_dsp_c0_hwmod = {
1068 .name = "dsp_c0",
1069 .class = &omap44xx_dsp_hwmod_class,
1070 .flags = HWMOD_INIT_NO_RESET,
1071 .rst_lines = omap44xx_dsp_c0_resets,
1072 .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_c0_resets),
1073 .prcm = {
1074 .omap4 = {
1075 .rstctrl_reg = OMAP4430_RM_TESLA_RSTCTRL,
1076 },
1077 },
1078 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1079};
1080
1081static struct omap_hwmod omap44xx_dsp_hwmod = {
1082 .name = "dsp",
1083 .class = &omap44xx_dsp_hwmod_class,
1084 .mpu_irqs = omap44xx_dsp_irqs,
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001085 .rst_lines = omap44xx_dsp_resets,
1086 .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
1087 .main_clk = "dsp_fck",
1088 .prcm = {
1089 .omap4 = {
1090 .clkctrl_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
1091 .rstctrl_reg = OMAP4430_RM_TESLA_RSTCTRL,
1092 },
1093 },
1094 .slaves = omap44xx_dsp_slaves,
1095 .slaves_cnt = ARRAY_SIZE(omap44xx_dsp_slaves),
1096 .masters = omap44xx_dsp_masters,
1097 .masters_cnt = ARRAY_SIZE(omap44xx_dsp_masters),
1098 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1099};
1100
1101/*
Benoit Coussond63bd742011-01-27 11:17:03 +00001102 * 'dss' class
1103 * display sub-system
1104 */
1105
1106static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
1107 .rev_offs = 0x0000,
1108 .syss_offs = 0x0014,
1109 .sysc_flags = SYSS_HAS_RESET_STATUS,
1110};
1111
1112static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
1113 .name = "dss",
1114 .sysc = &omap44xx_dss_sysc,
1115};
1116
1117/* dss */
1118/* dss master ports */
1119static struct omap_hwmod_ocp_if *omap44xx_dss_masters[] = {
1120 &omap44xx_dss__l3_main_1,
1121};
1122
1123static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
1124 {
1125 .pa_start = 0x58000000,
1126 .pa_end = 0x5800007f,
1127 .flags = ADDR_TYPE_RT
1128 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001129 { }
Benoit Coussond63bd742011-01-27 11:17:03 +00001130};
1131
1132/* l3_main_2 -> dss */
1133static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
1134 .master = &omap44xx_l3_main_2_hwmod,
1135 .slave = &omap44xx_dss_hwmod,
1136 .clk = "l3_div_ck",
1137 .addr = omap44xx_dss_dma_addrs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001138 .user = OCP_USER_SDMA,
1139};
1140
1141static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
1142 {
1143 .pa_start = 0x48040000,
1144 .pa_end = 0x4804007f,
1145 .flags = ADDR_TYPE_RT
1146 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001147 { }
Benoit Coussond63bd742011-01-27 11:17:03 +00001148};
1149
1150/* l4_per -> dss */
1151static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
1152 .master = &omap44xx_l4_per_hwmod,
1153 .slave = &omap44xx_dss_hwmod,
1154 .clk = "l4_div_ck",
1155 .addr = omap44xx_dss_addrs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001156 .user = OCP_USER_MPU,
1157};
1158
1159/* dss slave ports */
1160static struct omap_hwmod_ocp_if *omap44xx_dss_slaves[] = {
1161 &omap44xx_l3_main_2__dss,
1162 &omap44xx_l4_per__dss,
1163};
1164
1165static struct omap_hwmod_opt_clk dss_opt_clks[] = {
1166 { .role = "sys_clk", .clk = "dss_sys_clk" },
1167 { .role = "tv_clk", .clk = "dss_tv_clk" },
1168 { .role = "dss_clk", .clk = "dss_dss_clk" },
1169 { .role = "video_clk", .clk = "dss_48mhz_clk" },
1170};
1171
1172static struct omap_hwmod omap44xx_dss_hwmod = {
1173 .name = "dss_core",
1174 .class = &omap44xx_dss_hwmod_class,
1175 .main_clk = "dss_fck",
1176 .prcm = {
1177 .omap4 = {
1178 .clkctrl_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1179 },
1180 },
1181 .opt_clks = dss_opt_clks,
1182 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
1183 .slaves = omap44xx_dss_slaves,
1184 .slaves_cnt = ARRAY_SIZE(omap44xx_dss_slaves),
1185 .masters = omap44xx_dss_masters,
1186 .masters_cnt = ARRAY_SIZE(omap44xx_dss_masters),
1187 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1188};
1189
1190/*
1191 * 'dispc' class
1192 * display controller
1193 */
1194
1195static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
1196 .rev_offs = 0x0000,
1197 .sysc_offs = 0x0010,
1198 .syss_offs = 0x0014,
1199 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1200 SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
1201 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1202 SYSS_HAS_RESET_STATUS),
1203 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1204 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1205 .sysc_fields = &omap_hwmod_sysc_type1,
1206};
1207
1208static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
1209 .name = "dispc",
1210 .sysc = &omap44xx_dispc_sysc,
1211};
1212
1213/* dss_dispc */
1214static struct omap_hwmod omap44xx_dss_dispc_hwmod;
1215static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
1216 { .irq = 25 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001217 { .irq = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +00001218};
1219
1220static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
1221 { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001222 { .dma_req = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +00001223};
1224
1225static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
1226 {
1227 .pa_start = 0x58001000,
1228 .pa_end = 0x58001fff,
1229 .flags = ADDR_TYPE_RT
1230 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001231 { }
Benoit Coussond63bd742011-01-27 11:17:03 +00001232};
1233
1234/* l3_main_2 -> dss_dispc */
1235static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
1236 .master = &omap44xx_l3_main_2_hwmod,
1237 .slave = &omap44xx_dss_dispc_hwmod,
1238 .clk = "l3_div_ck",
1239 .addr = omap44xx_dss_dispc_dma_addrs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001240 .user = OCP_USER_SDMA,
1241};
1242
1243static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
1244 {
1245 .pa_start = 0x48041000,
1246 .pa_end = 0x48041fff,
1247 .flags = ADDR_TYPE_RT
1248 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001249 { }
Benoit Coussond63bd742011-01-27 11:17:03 +00001250};
1251
1252/* l4_per -> dss_dispc */
1253static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
1254 .master = &omap44xx_l4_per_hwmod,
1255 .slave = &omap44xx_dss_dispc_hwmod,
1256 .clk = "l4_div_ck",
1257 .addr = omap44xx_dss_dispc_addrs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001258 .user = OCP_USER_MPU,
1259};
1260
1261/* dss_dispc slave ports */
1262static struct omap_hwmod_ocp_if *omap44xx_dss_dispc_slaves[] = {
1263 &omap44xx_l3_main_2__dss_dispc,
1264 &omap44xx_l4_per__dss_dispc,
1265};
1266
1267static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
1268 .name = "dss_dispc",
1269 .class = &omap44xx_dispc_hwmod_class,
1270 .mpu_irqs = omap44xx_dss_dispc_irqs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001271 .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001272 .main_clk = "dss_fck",
1273 .prcm = {
1274 .omap4 = {
1275 .clkctrl_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1276 },
1277 },
1278 .slaves = omap44xx_dss_dispc_slaves,
1279 .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dispc_slaves),
1280 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1281};
1282
1283/*
1284 * 'dsi' class
1285 * display serial interface controller
1286 */
1287
1288static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
1289 .rev_offs = 0x0000,
1290 .sysc_offs = 0x0010,
1291 .syss_offs = 0x0014,
1292 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1293 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
1294 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1295 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1296 .sysc_fields = &omap_hwmod_sysc_type1,
1297};
1298
1299static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
1300 .name = "dsi",
1301 .sysc = &omap44xx_dsi_sysc,
1302};
1303
1304/* dss_dsi1 */
1305static struct omap_hwmod omap44xx_dss_dsi1_hwmod;
1306static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
1307 { .irq = 53 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001308 { .irq = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +00001309};
1310
1311static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
1312 { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001313 { .dma_req = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +00001314};
1315
1316static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
1317 {
1318 .pa_start = 0x58004000,
1319 .pa_end = 0x580041ff,
1320 .flags = ADDR_TYPE_RT
1321 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001322 { }
Benoit Coussond63bd742011-01-27 11:17:03 +00001323};
1324
1325/* l3_main_2 -> dss_dsi1 */
1326static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
1327 .master = &omap44xx_l3_main_2_hwmod,
1328 .slave = &omap44xx_dss_dsi1_hwmod,
1329 .clk = "l3_div_ck",
1330 .addr = omap44xx_dss_dsi1_dma_addrs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001331 .user = OCP_USER_SDMA,
1332};
1333
1334static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
1335 {
1336 .pa_start = 0x48044000,
1337 .pa_end = 0x480441ff,
1338 .flags = ADDR_TYPE_RT
1339 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001340 { }
Benoit Coussond63bd742011-01-27 11:17:03 +00001341};
1342
1343/* l4_per -> dss_dsi1 */
1344static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
1345 .master = &omap44xx_l4_per_hwmod,
1346 .slave = &omap44xx_dss_dsi1_hwmod,
1347 .clk = "l4_div_ck",
1348 .addr = omap44xx_dss_dsi1_addrs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001349 .user = OCP_USER_MPU,
1350};
1351
1352/* dss_dsi1 slave ports */
1353static struct omap_hwmod_ocp_if *omap44xx_dss_dsi1_slaves[] = {
1354 &omap44xx_l3_main_2__dss_dsi1,
1355 &omap44xx_l4_per__dss_dsi1,
1356};
1357
1358static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
1359 .name = "dss_dsi1",
1360 .class = &omap44xx_dsi_hwmod_class,
1361 .mpu_irqs = omap44xx_dss_dsi1_irqs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001362 .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001363 .main_clk = "dss_fck",
1364 .prcm = {
1365 .omap4 = {
1366 .clkctrl_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1367 },
1368 },
1369 .slaves = omap44xx_dss_dsi1_slaves,
1370 .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi1_slaves),
1371 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1372};
1373
1374/* dss_dsi2 */
1375static struct omap_hwmod omap44xx_dss_dsi2_hwmod;
1376static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
1377 { .irq = 84 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001378 { .irq = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +00001379};
1380
1381static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
1382 { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001383 { .dma_req = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +00001384};
1385
1386static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
1387 {
1388 .pa_start = 0x58005000,
1389 .pa_end = 0x580051ff,
1390 .flags = ADDR_TYPE_RT
1391 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001392 { }
Benoit Coussond63bd742011-01-27 11:17:03 +00001393};
1394
1395/* l3_main_2 -> dss_dsi2 */
1396static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
1397 .master = &omap44xx_l3_main_2_hwmod,
1398 .slave = &omap44xx_dss_dsi2_hwmod,
1399 .clk = "l3_div_ck",
1400 .addr = omap44xx_dss_dsi2_dma_addrs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001401 .user = OCP_USER_SDMA,
1402};
1403
1404static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
1405 {
1406 .pa_start = 0x48045000,
1407 .pa_end = 0x480451ff,
1408 .flags = ADDR_TYPE_RT
1409 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001410 { }
Benoit Coussond63bd742011-01-27 11:17:03 +00001411};
1412
1413/* l4_per -> dss_dsi2 */
1414static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
1415 .master = &omap44xx_l4_per_hwmod,
1416 .slave = &omap44xx_dss_dsi2_hwmod,
1417 .clk = "l4_div_ck",
1418 .addr = omap44xx_dss_dsi2_addrs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001419 .user = OCP_USER_MPU,
1420};
1421
1422/* dss_dsi2 slave ports */
1423static struct omap_hwmod_ocp_if *omap44xx_dss_dsi2_slaves[] = {
1424 &omap44xx_l3_main_2__dss_dsi2,
1425 &omap44xx_l4_per__dss_dsi2,
1426};
1427
1428static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
1429 .name = "dss_dsi2",
1430 .class = &omap44xx_dsi_hwmod_class,
1431 .mpu_irqs = omap44xx_dss_dsi2_irqs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001432 .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001433 .main_clk = "dss_fck",
1434 .prcm = {
1435 .omap4 = {
1436 .clkctrl_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1437 },
1438 },
1439 .slaves = omap44xx_dss_dsi2_slaves,
1440 .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi2_slaves),
1441 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1442};
1443
1444/*
1445 * 'hdmi' class
1446 * hdmi controller
1447 */
1448
1449static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
1450 .rev_offs = 0x0000,
1451 .sysc_offs = 0x0010,
1452 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
1453 SYSC_HAS_SOFTRESET),
1454 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1455 SIDLE_SMART_WKUP),
1456 .sysc_fields = &omap_hwmod_sysc_type2,
1457};
1458
1459static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
1460 .name = "hdmi",
1461 .sysc = &omap44xx_hdmi_sysc,
1462};
1463
1464/* dss_hdmi */
1465static struct omap_hwmod omap44xx_dss_hdmi_hwmod;
1466static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
1467 { .irq = 101 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001468 { .irq = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +00001469};
1470
1471static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
1472 { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001473 { .dma_req = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +00001474};
1475
1476static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
1477 {
1478 .pa_start = 0x58006000,
1479 .pa_end = 0x58006fff,
1480 .flags = ADDR_TYPE_RT
1481 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001482 { }
Benoit Coussond63bd742011-01-27 11:17:03 +00001483};
1484
1485/* l3_main_2 -> dss_hdmi */
1486static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
1487 .master = &omap44xx_l3_main_2_hwmod,
1488 .slave = &omap44xx_dss_hdmi_hwmod,
1489 .clk = "l3_div_ck",
1490 .addr = omap44xx_dss_hdmi_dma_addrs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001491 .user = OCP_USER_SDMA,
1492};
1493
1494static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
1495 {
1496 .pa_start = 0x48046000,
1497 .pa_end = 0x48046fff,
1498 .flags = ADDR_TYPE_RT
1499 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001500 { }
Benoit Coussond63bd742011-01-27 11:17:03 +00001501};
1502
1503/* l4_per -> dss_hdmi */
1504static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
1505 .master = &omap44xx_l4_per_hwmod,
1506 .slave = &omap44xx_dss_hdmi_hwmod,
1507 .clk = "l4_div_ck",
1508 .addr = omap44xx_dss_hdmi_addrs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001509 .user = OCP_USER_MPU,
1510};
1511
1512/* dss_hdmi slave ports */
1513static struct omap_hwmod_ocp_if *omap44xx_dss_hdmi_slaves[] = {
1514 &omap44xx_l3_main_2__dss_hdmi,
1515 &omap44xx_l4_per__dss_hdmi,
1516};
1517
1518static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
1519 .name = "dss_hdmi",
1520 .class = &omap44xx_hdmi_hwmod_class,
1521 .mpu_irqs = omap44xx_dss_hdmi_irqs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001522 .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001523 .main_clk = "dss_fck",
1524 .prcm = {
1525 .omap4 = {
1526 .clkctrl_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1527 },
1528 },
1529 .slaves = omap44xx_dss_hdmi_slaves,
1530 .slaves_cnt = ARRAY_SIZE(omap44xx_dss_hdmi_slaves),
1531 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1532};
1533
1534/*
1535 * 'rfbi' class
1536 * remote frame buffer interface
1537 */
1538
1539static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
1540 .rev_offs = 0x0000,
1541 .sysc_offs = 0x0010,
1542 .syss_offs = 0x0014,
1543 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
1544 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1545 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1546 .sysc_fields = &omap_hwmod_sysc_type1,
1547};
1548
1549static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
1550 .name = "rfbi",
1551 .sysc = &omap44xx_rfbi_sysc,
1552};
1553
1554/* dss_rfbi */
1555static struct omap_hwmod omap44xx_dss_rfbi_hwmod;
1556static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
1557 { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001558 { .dma_req = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +00001559};
1560
1561static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
1562 {
1563 .pa_start = 0x58002000,
1564 .pa_end = 0x580020ff,
1565 .flags = ADDR_TYPE_RT
1566 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001567 { }
Benoit Coussond63bd742011-01-27 11:17:03 +00001568};
1569
1570/* l3_main_2 -> dss_rfbi */
1571static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
1572 .master = &omap44xx_l3_main_2_hwmod,
1573 .slave = &omap44xx_dss_rfbi_hwmod,
1574 .clk = "l3_div_ck",
1575 .addr = omap44xx_dss_rfbi_dma_addrs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001576 .user = OCP_USER_SDMA,
1577};
1578
1579static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
1580 {
1581 .pa_start = 0x48042000,
1582 .pa_end = 0x480420ff,
1583 .flags = ADDR_TYPE_RT
1584 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001585 { }
Benoit Coussond63bd742011-01-27 11:17:03 +00001586};
1587
1588/* l4_per -> dss_rfbi */
1589static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
1590 .master = &omap44xx_l4_per_hwmod,
1591 .slave = &omap44xx_dss_rfbi_hwmod,
1592 .clk = "l4_div_ck",
1593 .addr = omap44xx_dss_rfbi_addrs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001594 .user = OCP_USER_MPU,
1595};
1596
1597/* dss_rfbi slave ports */
1598static struct omap_hwmod_ocp_if *omap44xx_dss_rfbi_slaves[] = {
1599 &omap44xx_l3_main_2__dss_rfbi,
1600 &omap44xx_l4_per__dss_rfbi,
1601};
1602
1603static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
1604 .name = "dss_rfbi",
1605 .class = &omap44xx_rfbi_hwmod_class,
1606 .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001607 .main_clk = "dss_fck",
1608 .prcm = {
1609 .omap4 = {
1610 .clkctrl_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1611 },
1612 },
1613 .slaves = omap44xx_dss_rfbi_slaves,
1614 .slaves_cnt = ARRAY_SIZE(omap44xx_dss_rfbi_slaves),
1615 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1616};
1617
1618/*
1619 * 'venc' class
1620 * video encoder
1621 */
1622
1623static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
1624 .name = "venc",
1625};
1626
1627/* dss_venc */
1628static struct omap_hwmod omap44xx_dss_venc_hwmod;
1629static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
1630 {
1631 .pa_start = 0x58003000,
1632 .pa_end = 0x580030ff,
1633 .flags = ADDR_TYPE_RT
1634 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001635 { }
Benoit Coussond63bd742011-01-27 11:17:03 +00001636};
1637
1638/* l3_main_2 -> dss_venc */
1639static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
1640 .master = &omap44xx_l3_main_2_hwmod,
1641 .slave = &omap44xx_dss_venc_hwmod,
1642 .clk = "l3_div_ck",
1643 .addr = omap44xx_dss_venc_dma_addrs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001644 .user = OCP_USER_SDMA,
1645};
1646
1647static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
1648 {
1649 .pa_start = 0x48043000,
1650 .pa_end = 0x480430ff,
1651 .flags = ADDR_TYPE_RT
1652 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001653 { }
Benoit Coussond63bd742011-01-27 11:17:03 +00001654};
1655
1656/* l4_per -> dss_venc */
1657static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
1658 .master = &omap44xx_l4_per_hwmod,
1659 .slave = &omap44xx_dss_venc_hwmod,
1660 .clk = "l4_div_ck",
1661 .addr = omap44xx_dss_venc_addrs,
Benoit Coussond63bd742011-01-27 11:17:03 +00001662 .user = OCP_USER_MPU,
1663};
1664
1665/* dss_venc slave ports */
1666static struct omap_hwmod_ocp_if *omap44xx_dss_venc_slaves[] = {
1667 &omap44xx_l3_main_2__dss_venc,
1668 &omap44xx_l4_per__dss_venc,
1669};
1670
1671static struct omap_hwmod omap44xx_dss_venc_hwmod = {
1672 .name = "dss_venc",
1673 .class = &omap44xx_venc_hwmod_class,
1674 .main_clk = "dss_fck",
1675 .prcm = {
1676 .omap4 = {
1677 .clkctrl_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1678 },
1679 },
1680 .slaves = omap44xx_dss_venc_slaves,
1681 .slaves_cnt = ARRAY_SIZE(omap44xx_dss_venc_slaves),
1682 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1683};
1684
1685/*
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001686 * 'gpio' class
1687 * general purpose io module
1688 */
1689
1690static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
1691 .rev_offs = 0x0000,
1692 .sysc_offs = 0x0010,
1693 .syss_offs = 0x0114,
Benoit Cousson0cfe8752010-12-21 21:08:33 -07001694 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
1695 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1696 SYSS_HAS_RESET_STATUS),
Benoit Cousson7cffa6b2010-12-21 21:31:28 -07001697 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1698 SIDLE_SMART_WKUP),
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001699 .sysc_fields = &omap_hwmod_sysc_type1,
1700};
1701
1702static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00001703 .name = "gpio",
1704 .sysc = &omap44xx_gpio_sysc,
1705 .rev = 2,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001706};
1707
1708/* gpio dev_attr */
1709static struct omap_gpio_dev_attr gpio_dev_attr = {
Benoit Coussonfe134712010-12-23 22:30:32 +00001710 .bank_width = 32,
1711 .dbck_flag = true,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001712};
1713
1714/* gpio1 */
1715static struct omap_hwmod omap44xx_gpio1_hwmod;
1716static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
1717 { .irq = 29 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001718 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001719};
1720
1721static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
1722 {
1723 .pa_start = 0x4a310000,
1724 .pa_end = 0x4a3101ff,
1725 .flags = ADDR_TYPE_RT
1726 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001727 { }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001728};
1729
1730/* l4_wkup -> gpio1 */
1731static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
1732 .master = &omap44xx_l4_wkup_hwmod,
1733 .slave = &omap44xx_gpio1_hwmod,
Benoit Coussonb399bca2010-12-21 21:08:34 -07001734 .clk = "l4_wkup_clk_mux_ck",
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001735 .addr = omap44xx_gpio1_addrs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001736 .user = OCP_USER_MPU | OCP_USER_SDMA,
1737};
1738
1739/* gpio1 slave ports */
1740static struct omap_hwmod_ocp_if *omap44xx_gpio1_slaves[] = {
1741 &omap44xx_l4_wkup__gpio1,
1742};
1743
1744static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001745 { .role = "dbclk", .clk = "gpio1_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001746};
1747
1748static struct omap_hwmod omap44xx_gpio1_hwmod = {
1749 .name = "gpio1",
1750 .class = &omap44xx_gpio_hwmod_class,
1751 .mpu_irqs = omap44xx_gpio1_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001752 .main_clk = "gpio1_ick",
1753 .prcm = {
1754 .omap4 = {
1755 .clkctrl_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
1756 },
1757 },
1758 .opt_clks = gpio1_opt_clks,
1759 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
1760 .dev_attr = &gpio_dev_attr,
1761 .slaves = omap44xx_gpio1_slaves,
1762 .slaves_cnt = ARRAY_SIZE(omap44xx_gpio1_slaves),
1763 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1764};
1765
1766/* gpio2 */
1767static struct omap_hwmod omap44xx_gpio2_hwmod;
1768static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
1769 { .irq = 30 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001770 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001771};
1772
1773static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
1774 {
1775 .pa_start = 0x48055000,
1776 .pa_end = 0x480551ff,
1777 .flags = ADDR_TYPE_RT
1778 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001779 { }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001780};
1781
1782/* l4_per -> gpio2 */
1783static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
1784 .master = &omap44xx_l4_per_hwmod,
1785 .slave = &omap44xx_gpio2_hwmod,
Benoit Coussonb399bca2010-12-21 21:08:34 -07001786 .clk = "l4_div_ck",
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001787 .addr = omap44xx_gpio2_addrs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001788 .user = OCP_USER_MPU | OCP_USER_SDMA,
1789};
1790
1791/* gpio2 slave ports */
1792static struct omap_hwmod_ocp_if *omap44xx_gpio2_slaves[] = {
1793 &omap44xx_l4_per__gpio2,
1794};
1795
1796static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001797 { .role = "dbclk", .clk = "gpio2_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001798};
1799
1800static struct omap_hwmod omap44xx_gpio2_hwmod = {
1801 .name = "gpio2",
1802 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussonb399bca2010-12-21 21:08:34 -07001803 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001804 .mpu_irqs = omap44xx_gpio2_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001805 .main_clk = "gpio2_ick",
1806 .prcm = {
1807 .omap4 = {
1808 .clkctrl_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
1809 },
1810 },
1811 .opt_clks = gpio2_opt_clks,
1812 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
1813 .dev_attr = &gpio_dev_attr,
1814 .slaves = omap44xx_gpio2_slaves,
1815 .slaves_cnt = ARRAY_SIZE(omap44xx_gpio2_slaves),
1816 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1817};
1818
1819/* gpio3 */
1820static struct omap_hwmod omap44xx_gpio3_hwmod;
1821static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
1822 { .irq = 31 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001823 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001824};
1825
1826static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
1827 {
1828 .pa_start = 0x48057000,
1829 .pa_end = 0x480571ff,
1830 .flags = ADDR_TYPE_RT
1831 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001832 { }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001833};
1834
1835/* l4_per -> gpio3 */
1836static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
1837 .master = &omap44xx_l4_per_hwmod,
1838 .slave = &omap44xx_gpio3_hwmod,
Benoit Coussonb399bca2010-12-21 21:08:34 -07001839 .clk = "l4_div_ck",
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001840 .addr = omap44xx_gpio3_addrs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001841 .user = OCP_USER_MPU | OCP_USER_SDMA,
1842};
1843
1844/* gpio3 slave ports */
1845static struct omap_hwmod_ocp_if *omap44xx_gpio3_slaves[] = {
1846 &omap44xx_l4_per__gpio3,
1847};
1848
1849static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001850 { .role = "dbclk", .clk = "gpio3_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001851};
1852
1853static struct omap_hwmod omap44xx_gpio3_hwmod = {
1854 .name = "gpio3",
1855 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussonb399bca2010-12-21 21:08:34 -07001856 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001857 .mpu_irqs = omap44xx_gpio3_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001858 .main_clk = "gpio3_ick",
1859 .prcm = {
1860 .omap4 = {
1861 .clkctrl_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
1862 },
1863 },
1864 .opt_clks = gpio3_opt_clks,
1865 .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
1866 .dev_attr = &gpio_dev_attr,
1867 .slaves = omap44xx_gpio3_slaves,
1868 .slaves_cnt = ARRAY_SIZE(omap44xx_gpio3_slaves),
1869 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1870};
1871
1872/* gpio4 */
1873static struct omap_hwmod omap44xx_gpio4_hwmod;
1874static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
1875 { .irq = 32 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001876 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001877};
1878
1879static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
1880 {
1881 .pa_start = 0x48059000,
1882 .pa_end = 0x480591ff,
1883 .flags = ADDR_TYPE_RT
1884 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001885 { }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001886};
1887
1888/* l4_per -> gpio4 */
1889static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
1890 .master = &omap44xx_l4_per_hwmod,
1891 .slave = &omap44xx_gpio4_hwmod,
Benoit Coussonb399bca2010-12-21 21:08:34 -07001892 .clk = "l4_div_ck",
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001893 .addr = omap44xx_gpio4_addrs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001894 .user = OCP_USER_MPU | OCP_USER_SDMA,
1895};
1896
1897/* gpio4 slave ports */
1898static struct omap_hwmod_ocp_if *omap44xx_gpio4_slaves[] = {
1899 &omap44xx_l4_per__gpio4,
1900};
1901
1902static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001903 { .role = "dbclk", .clk = "gpio4_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001904};
1905
1906static struct omap_hwmod omap44xx_gpio4_hwmod = {
1907 .name = "gpio4",
1908 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussonb399bca2010-12-21 21:08:34 -07001909 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001910 .mpu_irqs = omap44xx_gpio4_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001911 .main_clk = "gpio4_ick",
1912 .prcm = {
1913 .omap4 = {
1914 .clkctrl_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
1915 },
1916 },
1917 .opt_clks = gpio4_opt_clks,
1918 .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
1919 .dev_attr = &gpio_dev_attr,
1920 .slaves = omap44xx_gpio4_slaves,
1921 .slaves_cnt = ARRAY_SIZE(omap44xx_gpio4_slaves),
1922 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1923};
1924
1925/* gpio5 */
1926static struct omap_hwmod omap44xx_gpio5_hwmod;
1927static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
1928 { .irq = 33 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001929 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001930};
1931
1932static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
1933 {
1934 .pa_start = 0x4805b000,
1935 .pa_end = 0x4805b1ff,
1936 .flags = ADDR_TYPE_RT
1937 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001938 { }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001939};
1940
1941/* l4_per -> gpio5 */
1942static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
1943 .master = &omap44xx_l4_per_hwmod,
1944 .slave = &omap44xx_gpio5_hwmod,
Benoit Coussonb399bca2010-12-21 21:08:34 -07001945 .clk = "l4_div_ck",
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001946 .addr = omap44xx_gpio5_addrs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001947 .user = OCP_USER_MPU | OCP_USER_SDMA,
1948};
1949
1950/* gpio5 slave ports */
1951static struct omap_hwmod_ocp_if *omap44xx_gpio5_slaves[] = {
1952 &omap44xx_l4_per__gpio5,
1953};
1954
1955static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001956 { .role = "dbclk", .clk = "gpio5_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001957};
1958
1959static struct omap_hwmod omap44xx_gpio5_hwmod = {
1960 .name = "gpio5",
1961 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussonb399bca2010-12-21 21:08:34 -07001962 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001963 .mpu_irqs = omap44xx_gpio5_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001964 .main_clk = "gpio5_ick",
1965 .prcm = {
1966 .omap4 = {
1967 .clkctrl_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
1968 },
1969 },
1970 .opt_clks = gpio5_opt_clks,
1971 .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
1972 .dev_attr = &gpio_dev_attr,
1973 .slaves = omap44xx_gpio5_slaves,
1974 .slaves_cnt = ARRAY_SIZE(omap44xx_gpio5_slaves),
1975 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
1976};
1977
1978/* gpio6 */
1979static struct omap_hwmod omap44xx_gpio6_hwmod;
1980static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
1981 { .irq = 34 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001982 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001983};
1984
1985static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
1986 {
1987 .pa_start = 0x4805d000,
1988 .pa_end = 0x4805d1ff,
1989 .flags = ADDR_TYPE_RT
1990 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001991 { }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001992};
1993
1994/* l4_per -> gpio6 */
1995static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
1996 .master = &omap44xx_l4_per_hwmod,
1997 .slave = &omap44xx_gpio6_hwmod,
Benoit Coussonb399bca2010-12-21 21:08:34 -07001998 .clk = "l4_div_ck",
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001999 .addr = omap44xx_gpio6_addrs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07002000 .user = OCP_USER_MPU | OCP_USER_SDMA,
2001};
2002
2003/* gpio6 slave ports */
2004static struct omap_hwmod_ocp_if *omap44xx_gpio6_slaves[] = {
2005 &omap44xx_l4_per__gpio6,
2006};
2007
2008static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07002009 { .role = "dbclk", .clk = "gpio6_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07002010};
2011
2012static struct omap_hwmod omap44xx_gpio6_hwmod = {
2013 .name = "gpio6",
2014 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussonb399bca2010-12-21 21:08:34 -07002015 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07002016 .mpu_irqs = omap44xx_gpio6_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07002017 .main_clk = "gpio6_ick",
2018 .prcm = {
2019 .omap4 = {
2020 .clkctrl_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
2021 },
2022 },
2023 .opt_clks = gpio6_opt_clks,
2024 .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
2025 .dev_attr = &gpio_dev_attr,
2026 .slaves = omap44xx_gpio6_slaves,
2027 .slaves_cnt = ARRAY_SIZE(omap44xx_gpio6_slaves),
2028 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2029};
2030
2031/*
Benoit Cousson407a6882011-02-15 22:39:48 +01002032 * 'hsi' class
2033 * mipi high-speed synchronous serial interface (multichannel and full-duplex
2034 * serial if)
2035 */
2036
2037static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
2038 .rev_offs = 0x0000,
2039 .sysc_offs = 0x0010,
2040 .syss_offs = 0x0014,
2041 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
2042 SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
2043 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
2044 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2045 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
2046 MSTANDBY_SMART),
2047 .sysc_fields = &omap_hwmod_sysc_type1,
2048};
2049
2050static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
2051 .name = "hsi",
2052 .sysc = &omap44xx_hsi_sysc,
2053};
2054
2055/* hsi */
2056static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
2057 { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
2058 { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
2059 { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002060 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002061};
2062
2063/* hsi master ports */
2064static struct omap_hwmod_ocp_if *omap44xx_hsi_masters[] = {
2065 &omap44xx_hsi__l3_main_2,
2066};
2067
2068static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
2069 {
2070 .pa_start = 0x4a058000,
2071 .pa_end = 0x4a05bfff,
2072 .flags = ADDR_TYPE_RT
2073 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002074 { }
Benoit Cousson407a6882011-02-15 22:39:48 +01002075};
2076
2077/* l4_cfg -> hsi */
2078static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
2079 .master = &omap44xx_l4_cfg_hwmod,
2080 .slave = &omap44xx_hsi_hwmod,
2081 .clk = "l4_div_ck",
2082 .addr = omap44xx_hsi_addrs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002083 .user = OCP_USER_MPU | OCP_USER_SDMA,
2084};
2085
2086/* hsi slave ports */
2087static struct omap_hwmod_ocp_if *omap44xx_hsi_slaves[] = {
2088 &omap44xx_l4_cfg__hsi,
2089};
2090
2091static struct omap_hwmod omap44xx_hsi_hwmod = {
2092 .name = "hsi",
2093 .class = &omap44xx_hsi_hwmod_class,
2094 .mpu_irqs = omap44xx_hsi_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002095 .main_clk = "hsi_fck",
2096 .prcm = {
2097 .omap4 = {
2098 .clkctrl_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
2099 },
2100 },
2101 .slaves = omap44xx_hsi_slaves,
2102 .slaves_cnt = ARRAY_SIZE(omap44xx_hsi_slaves),
2103 .masters = omap44xx_hsi_masters,
2104 .masters_cnt = ARRAY_SIZE(omap44xx_hsi_masters),
2105 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2106};
2107
2108/*
Benoit Coussonf7764712010-09-21 19:37:14 +05302109 * 'i2c' class
2110 * multimaster high-speed i2c controller
2111 */
2112
2113static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
2114 .sysc_offs = 0x0010,
2115 .syss_offs = 0x0090,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07002116 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
2117 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
Benoit Cousson0cfe8752010-12-21 21:08:33 -07002118 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
Benoit Cousson7cffa6b2010-12-21 21:31:28 -07002119 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2120 SIDLE_SMART_WKUP),
Benoit Coussonf7764712010-09-21 19:37:14 +05302121 .sysc_fields = &omap_hwmod_sysc_type1,
2122};
2123
2124static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00002125 .name = "i2c",
2126 .sysc = &omap44xx_i2c_sysc,
Benoit Coussonf7764712010-09-21 19:37:14 +05302127};
2128
2129/* i2c1 */
2130static struct omap_hwmod omap44xx_i2c1_hwmod;
2131static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
2132 { .irq = 56 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002133 { .irq = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05302134};
2135
2136static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
2137 { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
2138 { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002139 { .dma_req = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05302140};
2141
2142static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
2143 {
2144 .pa_start = 0x48070000,
2145 .pa_end = 0x480700ff,
2146 .flags = ADDR_TYPE_RT
2147 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002148 { }
Benoit Coussonf7764712010-09-21 19:37:14 +05302149};
2150
2151/* l4_per -> i2c1 */
2152static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
2153 .master = &omap44xx_l4_per_hwmod,
2154 .slave = &omap44xx_i2c1_hwmod,
2155 .clk = "l4_div_ck",
2156 .addr = omap44xx_i2c1_addrs,
Benoit Coussonf7764712010-09-21 19:37:14 +05302157 .user = OCP_USER_MPU | OCP_USER_SDMA,
2158};
2159
2160/* i2c1 slave ports */
2161static struct omap_hwmod_ocp_if *omap44xx_i2c1_slaves[] = {
2162 &omap44xx_l4_per__i2c1,
2163};
2164
2165static struct omap_hwmod omap44xx_i2c1_hwmod = {
2166 .name = "i2c1",
2167 .class = &omap44xx_i2c_hwmod_class,
2168 .flags = HWMOD_INIT_NO_RESET,
2169 .mpu_irqs = omap44xx_i2c1_irqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05302170 .sdma_reqs = omap44xx_i2c1_sdma_reqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05302171 .main_clk = "i2c1_fck",
2172 .prcm = {
2173 .omap4 = {
2174 .clkctrl_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
2175 },
2176 },
2177 .slaves = omap44xx_i2c1_slaves,
2178 .slaves_cnt = ARRAY_SIZE(omap44xx_i2c1_slaves),
2179 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2180};
2181
2182/* i2c2 */
2183static struct omap_hwmod omap44xx_i2c2_hwmod;
2184static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
2185 { .irq = 57 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002186 { .irq = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05302187};
2188
2189static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
2190 { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
2191 { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002192 { .dma_req = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05302193};
2194
2195static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
2196 {
2197 .pa_start = 0x48072000,
2198 .pa_end = 0x480720ff,
2199 .flags = ADDR_TYPE_RT
2200 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002201 { }
Benoit Coussonf7764712010-09-21 19:37:14 +05302202};
2203
2204/* l4_per -> i2c2 */
2205static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
2206 .master = &omap44xx_l4_per_hwmod,
2207 .slave = &omap44xx_i2c2_hwmod,
2208 .clk = "l4_div_ck",
2209 .addr = omap44xx_i2c2_addrs,
Benoit Coussonf7764712010-09-21 19:37:14 +05302210 .user = OCP_USER_MPU | OCP_USER_SDMA,
2211};
2212
2213/* i2c2 slave ports */
2214static struct omap_hwmod_ocp_if *omap44xx_i2c2_slaves[] = {
2215 &omap44xx_l4_per__i2c2,
2216};
2217
2218static struct omap_hwmod omap44xx_i2c2_hwmod = {
2219 .name = "i2c2",
2220 .class = &omap44xx_i2c_hwmod_class,
2221 .flags = HWMOD_INIT_NO_RESET,
2222 .mpu_irqs = omap44xx_i2c2_irqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05302223 .sdma_reqs = omap44xx_i2c2_sdma_reqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05302224 .main_clk = "i2c2_fck",
2225 .prcm = {
2226 .omap4 = {
2227 .clkctrl_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
2228 },
2229 },
2230 .slaves = omap44xx_i2c2_slaves,
2231 .slaves_cnt = ARRAY_SIZE(omap44xx_i2c2_slaves),
2232 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2233};
2234
2235/* i2c3 */
2236static struct omap_hwmod omap44xx_i2c3_hwmod;
2237static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
2238 { .irq = 61 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002239 { .irq = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05302240};
2241
2242static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
2243 { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
2244 { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002245 { .dma_req = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05302246};
2247
2248static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
2249 {
2250 .pa_start = 0x48060000,
2251 .pa_end = 0x480600ff,
2252 .flags = ADDR_TYPE_RT
2253 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002254 { }
Benoit Coussonf7764712010-09-21 19:37:14 +05302255};
2256
2257/* l4_per -> i2c3 */
2258static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
2259 .master = &omap44xx_l4_per_hwmod,
2260 .slave = &omap44xx_i2c3_hwmod,
2261 .clk = "l4_div_ck",
2262 .addr = omap44xx_i2c3_addrs,
Benoit Coussonf7764712010-09-21 19:37:14 +05302263 .user = OCP_USER_MPU | OCP_USER_SDMA,
2264};
2265
2266/* i2c3 slave ports */
2267static struct omap_hwmod_ocp_if *omap44xx_i2c3_slaves[] = {
2268 &omap44xx_l4_per__i2c3,
2269};
2270
2271static struct omap_hwmod omap44xx_i2c3_hwmod = {
2272 .name = "i2c3",
2273 .class = &omap44xx_i2c_hwmod_class,
2274 .flags = HWMOD_INIT_NO_RESET,
2275 .mpu_irqs = omap44xx_i2c3_irqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05302276 .sdma_reqs = omap44xx_i2c3_sdma_reqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05302277 .main_clk = "i2c3_fck",
2278 .prcm = {
2279 .omap4 = {
2280 .clkctrl_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
2281 },
2282 },
2283 .slaves = omap44xx_i2c3_slaves,
2284 .slaves_cnt = ARRAY_SIZE(omap44xx_i2c3_slaves),
2285 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2286};
2287
2288/* i2c4 */
2289static struct omap_hwmod omap44xx_i2c4_hwmod;
2290static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
2291 { .irq = 62 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002292 { .irq = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05302293};
2294
2295static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
2296 { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
2297 { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002298 { .dma_req = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05302299};
2300
2301static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
2302 {
2303 .pa_start = 0x48350000,
2304 .pa_end = 0x483500ff,
2305 .flags = ADDR_TYPE_RT
2306 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002307 { }
Benoit Coussonf7764712010-09-21 19:37:14 +05302308};
2309
2310/* l4_per -> i2c4 */
2311static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
2312 .master = &omap44xx_l4_per_hwmod,
2313 .slave = &omap44xx_i2c4_hwmod,
2314 .clk = "l4_div_ck",
2315 .addr = omap44xx_i2c4_addrs,
Benoit Coussonf7764712010-09-21 19:37:14 +05302316 .user = OCP_USER_MPU | OCP_USER_SDMA,
2317};
2318
2319/* i2c4 slave ports */
2320static struct omap_hwmod_ocp_if *omap44xx_i2c4_slaves[] = {
2321 &omap44xx_l4_per__i2c4,
2322};
2323
2324static struct omap_hwmod omap44xx_i2c4_hwmod = {
2325 .name = "i2c4",
2326 .class = &omap44xx_i2c_hwmod_class,
2327 .flags = HWMOD_INIT_NO_RESET,
2328 .mpu_irqs = omap44xx_i2c4_irqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05302329 .sdma_reqs = omap44xx_i2c4_sdma_reqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05302330 .main_clk = "i2c4_fck",
2331 .prcm = {
2332 .omap4 = {
2333 .clkctrl_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
2334 },
2335 },
2336 .slaves = omap44xx_i2c4_slaves,
2337 .slaves_cnt = ARRAY_SIZE(omap44xx_i2c4_slaves),
2338 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2339};
2340
2341/*
Benoit Cousson407a6882011-02-15 22:39:48 +01002342 * 'ipu' class
2343 * imaging processor unit
2344 */
2345
2346static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
2347 .name = "ipu",
2348};
2349
2350/* ipu */
2351static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
2352 { .irq = 100 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002353 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002354};
2355
2356static struct omap_hwmod_rst_info omap44xx_ipu_c0_resets[] = {
2357 { .name = "cpu0", .rst_shift = 0 },
2358};
2359
2360static struct omap_hwmod_rst_info omap44xx_ipu_c1_resets[] = {
2361 { .name = "cpu1", .rst_shift = 1 },
2362};
2363
2364static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
2365 { .name = "mmu_cache", .rst_shift = 2 },
2366};
2367
2368/* ipu master ports */
2369static struct omap_hwmod_ocp_if *omap44xx_ipu_masters[] = {
2370 &omap44xx_ipu__l3_main_2,
2371};
2372
2373/* l3_main_2 -> ipu */
2374static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
2375 .master = &omap44xx_l3_main_2_hwmod,
2376 .slave = &omap44xx_ipu_hwmod,
2377 .clk = "l3_div_ck",
2378 .user = OCP_USER_MPU | OCP_USER_SDMA,
2379};
2380
2381/* ipu slave ports */
2382static struct omap_hwmod_ocp_if *omap44xx_ipu_slaves[] = {
2383 &omap44xx_l3_main_2__ipu,
2384};
2385
2386/* Pseudo hwmod for reset control purpose only */
2387static struct omap_hwmod omap44xx_ipu_c0_hwmod = {
2388 .name = "ipu_c0",
2389 .class = &omap44xx_ipu_hwmod_class,
2390 .flags = HWMOD_INIT_NO_RESET,
2391 .rst_lines = omap44xx_ipu_c0_resets,
2392 .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c0_resets),
2393 .prcm = {
2394 .omap4 = {
2395 .rstctrl_reg = OMAP4430_RM_DUCATI_RSTCTRL,
2396 },
2397 },
2398 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2399};
2400
2401/* Pseudo hwmod for reset control purpose only */
2402static struct omap_hwmod omap44xx_ipu_c1_hwmod = {
2403 .name = "ipu_c1",
2404 .class = &omap44xx_ipu_hwmod_class,
2405 .flags = HWMOD_INIT_NO_RESET,
2406 .rst_lines = omap44xx_ipu_c1_resets,
2407 .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c1_resets),
2408 .prcm = {
2409 .omap4 = {
2410 .rstctrl_reg = OMAP4430_RM_DUCATI_RSTCTRL,
2411 },
2412 },
2413 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2414};
2415
2416static struct omap_hwmod omap44xx_ipu_hwmod = {
2417 .name = "ipu",
2418 .class = &omap44xx_ipu_hwmod_class,
2419 .mpu_irqs = omap44xx_ipu_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002420 .rst_lines = omap44xx_ipu_resets,
2421 .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
2422 .main_clk = "ipu_fck",
2423 .prcm = {
2424 .omap4 = {
2425 .clkctrl_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
2426 .rstctrl_reg = OMAP4430_RM_DUCATI_RSTCTRL,
2427 },
2428 },
2429 .slaves = omap44xx_ipu_slaves,
2430 .slaves_cnt = ARRAY_SIZE(omap44xx_ipu_slaves),
2431 .masters = omap44xx_ipu_masters,
2432 .masters_cnt = ARRAY_SIZE(omap44xx_ipu_masters),
2433 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2434};
2435
2436/*
2437 * 'iss' class
2438 * external images sensor pixel data processor
2439 */
2440
2441static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
2442 .rev_offs = 0x0000,
2443 .sysc_offs = 0x0010,
2444 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
2445 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2446 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2447 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
2448 MSTANDBY_SMART),
2449 .sysc_fields = &omap_hwmod_sysc_type2,
2450};
2451
2452static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
2453 .name = "iss",
2454 .sysc = &omap44xx_iss_sysc,
2455};
2456
2457/* iss */
2458static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
2459 { .irq = 24 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002460 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002461};
2462
2463static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
2464 { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
2465 { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
2466 { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
2467 { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002468 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002469};
2470
2471/* iss master ports */
2472static struct omap_hwmod_ocp_if *omap44xx_iss_masters[] = {
2473 &omap44xx_iss__l3_main_2,
2474};
2475
2476static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
2477 {
2478 .pa_start = 0x52000000,
2479 .pa_end = 0x520000ff,
2480 .flags = ADDR_TYPE_RT
2481 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002482 { }
Benoit Cousson407a6882011-02-15 22:39:48 +01002483};
2484
2485/* l3_main_2 -> iss */
2486static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
2487 .master = &omap44xx_l3_main_2_hwmod,
2488 .slave = &omap44xx_iss_hwmod,
2489 .clk = "l3_div_ck",
2490 .addr = omap44xx_iss_addrs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002491 .user = OCP_USER_MPU | OCP_USER_SDMA,
2492};
2493
2494/* iss slave ports */
2495static struct omap_hwmod_ocp_if *omap44xx_iss_slaves[] = {
2496 &omap44xx_l3_main_2__iss,
2497};
2498
2499static struct omap_hwmod_opt_clk iss_opt_clks[] = {
2500 { .role = "ctrlclk", .clk = "iss_ctrlclk" },
2501};
2502
2503static struct omap_hwmod omap44xx_iss_hwmod = {
2504 .name = "iss",
2505 .class = &omap44xx_iss_hwmod_class,
2506 .mpu_irqs = omap44xx_iss_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002507 .sdma_reqs = omap44xx_iss_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002508 .main_clk = "iss_fck",
2509 .prcm = {
2510 .omap4 = {
2511 .clkctrl_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
2512 },
2513 },
2514 .opt_clks = iss_opt_clks,
2515 .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
2516 .slaves = omap44xx_iss_slaves,
2517 .slaves_cnt = ARRAY_SIZE(omap44xx_iss_slaves),
2518 .masters = omap44xx_iss_masters,
2519 .masters_cnt = ARRAY_SIZE(omap44xx_iss_masters),
2520 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2521};
2522
2523/*
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07002524 * 'iva' class
2525 * multi-standard video encoder/decoder hardware accelerator
2526 */
2527
2528static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00002529 .name = "iva",
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07002530};
2531
2532/* iva */
2533static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
2534 { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
2535 { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
2536 { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002537 { .irq = -1 }
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07002538};
2539
2540static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
2541 { .name = "logic", .rst_shift = 2 },
2542};
2543
2544static struct omap_hwmod_rst_info omap44xx_iva_seq0_resets[] = {
2545 { .name = "seq0", .rst_shift = 0 },
2546};
2547
2548static struct omap_hwmod_rst_info omap44xx_iva_seq1_resets[] = {
2549 { .name = "seq1", .rst_shift = 1 },
2550};
2551
2552/* iva master ports */
2553static struct omap_hwmod_ocp_if *omap44xx_iva_masters[] = {
2554 &omap44xx_iva__l3_main_2,
2555 &omap44xx_iva__l3_instr,
2556};
2557
2558static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
2559 {
2560 .pa_start = 0x5a000000,
2561 .pa_end = 0x5a07ffff,
2562 .flags = ADDR_TYPE_RT
2563 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002564 { }
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07002565};
2566
2567/* l3_main_2 -> iva */
2568static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
2569 .master = &omap44xx_l3_main_2_hwmod,
2570 .slave = &omap44xx_iva_hwmod,
2571 .clk = "l3_div_ck",
2572 .addr = omap44xx_iva_addrs,
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07002573 .user = OCP_USER_MPU,
2574};
2575
2576/* iva slave ports */
2577static struct omap_hwmod_ocp_if *omap44xx_iva_slaves[] = {
2578 &omap44xx_dsp__iva,
2579 &omap44xx_l3_main_2__iva,
2580};
2581
2582/* Pseudo hwmod for reset control purpose only */
2583static struct omap_hwmod omap44xx_iva_seq0_hwmod = {
2584 .name = "iva_seq0",
2585 .class = &omap44xx_iva_hwmod_class,
2586 .flags = HWMOD_INIT_NO_RESET,
2587 .rst_lines = omap44xx_iva_seq0_resets,
2588 .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq0_resets),
2589 .prcm = {
2590 .omap4 = {
2591 .rstctrl_reg = OMAP4430_RM_IVAHD_RSTCTRL,
2592 },
2593 },
2594 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2595};
2596
2597/* Pseudo hwmod for reset control purpose only */
2598static struct omap_hwmod omap44xx_iva_seq1_hwmod = {
2599 .name = "iva_seq1",
2600 .class = &omap44xx_iva_hwmod_class,
2601 .flags = HWMOD_INIT_NO_RESET,
2602 .rst_lines = omap44xx_iva_seq1_resets,
2603 .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq1_resets),
2604 .prcm = {
2605 .omap4 = {
2606 .rstctrl_reg = OMAP4430_RM_IVAHD_RSTCTRL,
2607 },
2608 },
2609 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2610};
2611
2612static struct omap_hwmod omap44xx_iva_hwmod = {
2613 .name = "iva",
2614 .class = &omap44xx_iva_hwmod_class,
2615 .mpu_irqs = omap44xx_iva_irqs,
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07002616 .rst_lines = omap44xx_iva_resets,
2617 .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
2618 .main_clk = "iva_fck",
2619 .prcm = {
2620 .omap4 = {
2621 .clkctrl_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
2622 .rstctrl_reg = OMAP4430_RM_IVAHD_RSTCTRL,
2623 },
2624 },
2625 .slaves = omap44xx_iva_slaves,
2626 .slaves_cnt = ARRAY_SIZE(omap44xx_iva_slaves),
2627 .masters = omap44xx_iva_masters,
2628 .masters_cnt = ARRAY_SIZE(omap44xx_iva_masters),
2629 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2630};
2631
2632/*
Benoit Cousson407a6882011-02-15 22:39:48 +01002633 * 'kbd' class
2634 * keyboard controller
2635 */
2636
2637static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
2638 .rev_offs = 0x0000,
2639 .sysc_offs = 0x0010,
2640 .syss_offs = 0x0014,
2641 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
2642 SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
2643 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
2644 SYSS_HAS_RESET_STATUS),
2645 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2646 .sysc_fields = &omap_hwmod_sysc_type1,
2647};
2648
2649static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
2650 .name = "kbd",
2651 .sysc = &omap44xx_kbd_sysc,
2652};
2653
2654/* kbd */
2655static struct omap_hwmod omap44xx_kbd_hwmod;
2656static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
2657 { .irq = 120 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002658 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002659};
2660
2661static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
2662 {
2663 .pa_start = 0x4a31c000,
2664 .pa_end = 0x4a31c07f,
2665 .flags = ADDR_TYPE_RT
2666 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002667 { }
Benoit Cousson407a6882011-02-15 22:39:48 +01002668};
2669
2670/* l4_wkup -> kbd */
2671static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
2672 .master = &omap44xx_l4_wkup_hwmod,
2673 .slave = &omap44xx_kbd_hwmod,
2674 .clk = "l4_wkup_clk_mux_ck",
2675 .addr = omap44xx_kbd_addrs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002676 .user = OCP_USER_MPU | OCP_USER_SDMA,
2677};
2678
2679/* kbd slave ports */
2680static struct omap_hwmod_ocp_if *omap44xx_kbd_slaves[] = {
2681 &omap44xx_l4_wkup__kbd,
2682};
2683
2684static struct omap_hwmod omap44xx_kbd_hwmod = {
2685 .name = "kbd",
2686 .class = &omap44xx_kbd_hwmod_class,
2687 .mpu_irqs = omap44xx_kbd_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002688 .main_clk = "kbd_fck",
2689 .prcm = {
2690 .omap4 = {
2691 .clkctrl_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
2692 },
2693 },
2694 .slaves = omap44xx_kbd_slaves,
2695 .slaves_cnt = ARRAY_SIZE(omap44xx_kbd_slaves),
2696 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2697};
2698
2699/*
Benoit Coussonec5df922011-02-02 19:27:21 +00002700 * 'mailbox' class
2701 * mailbox module allowing communication between the on-chip processors using a
2702 * queued mailbox-interrupt mechanism.
2703 */
2704
2705static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
2706 .rev_offs = 0x0000,
2707 .sysc_offs = 0x0010,
2708 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
2709 SYSC_HAS_SOFTRESET),
2710 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2711 .sysc_fields = &omap_hwmod_sysc_type2,
2712};
2713
2714static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
2715 .name = "mailbox",
2716 .sysc = &omap44xx_mailbox_sysc,
2717};
2718
2719/* mailbox */
2720static struct omap_hwmod omap44xx_mailbox_hwmod;
2721static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
2722 { .irq = 26 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002723 { .irq = -1 }
Benoit Coussonec5df922011-02-02 19:27:21 +00002724};
2725
2726static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
2727 {
2728 .pa_start = 0x4a0f4000,
2729 .pa_end = 0x4a0f41ff,
2730 .flags = ADDR_TYPE_RT
2731 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002732 { }
Benoit Coussonec5df922011-02-02 19:27:21 +00002733};
2734
2735/* l4_cfg -> mailbox */
2736static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
2737 .master = &omap44xx_l4_cfg_hwmod,
2738 .slave = &omap44xx_mailbox_hwmod,
2739 .clk = "l4_div_ck",
2740 .addr = omap44xx_mailbox_addrs,
Benoit Coussonec5df922011-02-02 19:27:21 +00002741 .user = OCP_USER_MPU | OCP_USER_SDMA,
2742};
2743
2744/* mailbox slave ports */
2745static struct omap_hwmod_ocp_if *omap44xx_mailbox_slaves[] = {
2746 &omap44xx_l4_cfg__mailbox,
2747};
2748
2749static struct omap_hwmod omap44xx_mailbox_hwmod = {
2750 .name = "mailbox",
2751 .class = &omap44xx_mailbox_hwmod_class,
2752 .mpu_irqs = omap44xx_mailbox_irqs,
Benoit Coussonec5df922011-02-02 19:27:21 +00002753 .prcm = {
2754 .omap4 = {
2755 .clkctrl_reg = OMAP4430_CM_L4CFG_MAILBOX_CLKCTRL,
2756 },
2757 },
2758 .slaves = omap44xx_mailbox_slaves,
2759 .slaves_cnt = ARRAY_SIZE(omap44xx_mailbox_slaves),
2760 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2761};
2762
2763/*
Benoit Cousson4ddff492011-01-31 14:50:30 +00002764 * 'mcbsp' class
2765 * multi channel buffered serial port controller
2766 */
2767
2768static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
2769 .sysc_offs = 0x008c,
2770 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
2771 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2772 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2773 .sysc_fields = &omap_hwmod_sysc_type1,
2774};
2775
2776static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
2777 .name = "mcbsp",
2778 .sysc = &omap44xx_mcbsp_sysc,
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +05302779 .rev = MCBSP_CONFIG_TYPE4,
Benoit Cousson4ddff492011-01-31 14:50:30 +00002780};
2781
2782/* mcbsp1 */
2783static struct omap_hwmod omap44xx_mcbsp1_hwmod;
2784static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
2785 { .irq = 17 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002786 { .irq = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00002787};
2788
2789static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
2790 { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
2791 { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002792 { .dma_req = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00002793};
2794
2795static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
2796 {
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +05302797 .name = "mpu",
Benoit Cousson4ddff492011-01-31 14:50:30 +00002798 .pa_start = 0x40122000,
2799 .pa_end = 0x401220ff,
2800 .flags = ADDR_TYPE_RT
2801 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002802 { }
Benoit Cousson4ddff492011-01-31 14:50:30 +00002803};
2804
2805/* l4_abe -> mcbsp1 */
2806static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
2807 .master = &omap44xx_l4_abe_hwmod,
2808 .slave = &omap44xx_mcbsp1_hwmod,
2809 .clk = "ocp_abe_iclk",
2810 .addr = omap44xx_mcbsp1_addrs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00002811 .user = OCP_USER_MPU,
2812};
2813
2814static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
2815 {
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +05302816 .name = "dma",
Benoit Cousson4ddff492011-01-31 14:50:30 +00002817 .pa_start = 0x49022000,
2818 .pa_end = 0x490220ff,
2819 .flags = ADDR_TYPE_RT
2820 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002821 { }
Benoit Cousson4ddff492011-01-31 14:50:30 +00002822};
2823
2824/* l4_abe -> mcbsp1 (dma) */
2825static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
2826 .master = &omap44xx_l4_abe_hwmod,
2827 .slave = &omap44xx_mcbsp1_hwmod,
2828 .clk = "ocp_abe_iclk",
2829 .addr = omap44xx_mcbsp1_dma_addrs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00002830 .user = OCP_USER_SDMA,
2831};
2832
2833/* mcbsp1 slave ports */
2834static struct omap_hwmod_ocp_if *omap44xx_mcbsp1_slaves[] = {
2835 &omap44xx_l4_abe__mcbsp1,
2836 &omap44xx_l4_abe__mcbsp1_dma,
2837};
2838
2839static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
2840 .name = "mcbsp1",
2841 .class = &omap44xx_mcbsp_hwmod_class,
2842 .mpu_irqs = omap44xx_mcbsp1_irqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00002843 .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00002844 .main_clk = "mcbsp1_fck",
2845 .prcm = {
2846 .omap4 = {
2847 .clkctrl_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
2848 },
2849 },
2850 .slaves = omap44xx_mcbsp1_slaves,
2851 .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp1_slaves),
2852 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2853};
2854
2855/* mcbsp2 */
2856static struct omap_hwmod omap44xx_mcbsp2_hwmod;
2857static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
2858 { .irq = 22 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002859 { .irq = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00002860};
2861
2862static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
2863 { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
2864 { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002865 { .dma_req = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00002866};
2867
2868static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
2869 {
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +05302870 .name = "mpu",
Benoit Cousson4ddff492011-01-31 14:50:30 +00002871 .pa_start = 0x40124000,
2872 .pa_end = 0x401240ff,
2873 .flags = ADDR_TYPE_RT
2874 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002875 { }
Benoit Cousson4ddff492011-01-31 14:50:30 +00002876};
2877
2878/* l4_abe -> mcbsp2 */
2879static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
2880 .master = &omap44xx_l4_abe_hwmod,
2881 .slave = &omap44xx_mcbsp2_hwmod,
2882 .clk = "ocp_abe_iclk",
2883 .addr = omap44xx_mcbsp2_addrs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00002884 .user = OCP_USER_MPU,
2885};
2886
2887static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
2888 {
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +05302889 .name = "dma",
Benoit Cousson4ddff492011-01-31 14:50:30 +00002890 .pa_start = 0x49024000,
2891 .pa_end = 0x490240ff,
2892 .flags = ADDR_TYPE_RT
2893 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002894 { }
Benoit Cousson4ddff492011-01-31 14:50:30 +00002895};
2896
2897/* l4_abe -> mcbsp2 (dma) */
2898static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
2899 .master = &omap44xx_l4_abe_hwmod,
2900 .slave = &omap44xx_mcbsp2_hwmod,
2901 .clk = "ocp_abe_iclk",
2902 .addr = omap44xx_mcbsp2_dma_addrs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00002903 .user = OCP_USER_SDMA,
2904};
2905
2906/* mcbsp2 slave ports */
2907static struct omap_hwmod_ocp_if *omap44xx_mcbsp2_slaves[] = {
2908 &omap44xx_l4_abe__mcbsp2,
2909 &omap44xx_l4_abe__mcbsp2_dma,
2910};
2911
2912static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
2913 .name = "mcbsp2",
2914 .class = &omap44xx_mcbsp_hwmod_class,
2915 .mpu_irqs = omap44xx_mcbsp2_irqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00002916 .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00002917 .main_clk = "mcbsp2_fck",
2918 .prcm = {
2919 .omap4 = {
2920 .clkctrl_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
2921 },
2922 },
2923 .slaves = omap44xx_mcbsp2_slaves,
2924 .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp2_slaves),
2925 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2926};
2927
2928/* mcbsp3 */
2929static struct omap_hwmod omap44xx_mcbsp3_hwmod;
2930static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
2931 { .irq = 23 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002932 { .irq = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00002933};
2934
2935static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
2936 { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
2937 { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002938 { .dma_req = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00002939};
2940
2941static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
2942 {
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +05302943 .name = "mpu",
Benoit Cousson4ddff492011-01-31 14:50:30 +00002944 .pa_start = 0x40126000,
2945 .pa_end = 0x401260ff,
2946 .flags = ADDR_TYPE_RT
2947 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002948 { }
Benoit Cousson4ddff492011-01-31 14:50:30 +00002949};
2950
2951/* l4_abe -> mcbsp3 */
2952static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
2953 .master = &omap44xx_l4_abe_hwmod,
2954 .slave = &omap44xx_mcbsp3_hwmod,
2955 .clk = "ocp_abe_iclk",
2956 .addr = omap44xx_mcbsp3_addrs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00002957 .user = OCP_USER_MPU,
2958};
2959
2960static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
2961 {
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +05302962 .name = "dma",
Benoit Cousson4ddff492011-01-31 14:50:30 +00002963 .pa_start = 0x49026000,
2964 .pa_end = 0x490260ff,
2965 .flags = ADDR_TYPE_RT
2966 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002967 { }
Benoit Cousson4ddff492011-01-31 14:50:30 +00002968};
2969
2970/* l4_abe -> mcbsp3 (dma) */
2971static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
2972 .master = &omap44xx_l4_abe_hwmod,
2973 .slave = &omap44xx_mcbsp3_hwmod,
2974 .clk = "ocp_abe_iclk",
2975 .addr = omap44xx_mcbsp3_dma_addrs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00002976 .user = OCP_USER_SDMA,
2977};
2978
2979/* mcbsp3 slave ports */
2980static struct omap_hwmod_ocp_if *omap44xx_mcbsp3_slaves[] = {
2981 &omap44xx_l4_abe__mcbsp3,
2982 &omap44xx_l4_abe__mcbsp3_dma,
2983};
2984
2985static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
2986 .name = "mcbsp3",
2987 .class = &omap44xx_mcbsp_hwmod_class,
2988 .mpu_irqs = omap44xx_mcbsp3_irqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00002989 .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00002990 .main_clk = "mcbsp3_fck",
2991 .prcm = {
2992 .omap4 = {
2993 .clkctrl_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
2994 },
2995 },
2996 .slaves = omap44xx_mcbsp3_slaves,
2997 .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp3_slaves),
2998 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
2999};
3000
3001/* mcbsp4 */
3002static struct omap_hwmod omap44xx_mcbsp4_hwmod;
3003static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
3004 { .irq = 16 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003005 { .irq = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00003006};
3007
3008static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
3009 { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
3010 { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003011 { .dma_req = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00003012};
3013
3014static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
3015 {
3016 .pa_start = 0x48096000,
3017 .pa_end = 0x480960ff,
3018 .flags = ADDR_TYPE_RT
3019 },
Paul Walmsley78183f32011-07-09 19:14:05 -06003020 { }
Benoit Cousson4ddff492011-01-31 14:50:30 +00003021};
3022
3023/* l4_per -> mcbsp4 */
3024static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
3025 .master = &omap44xx_l4_per_hwmod,
3026 .slave = &omap44xx_mcbsp4_hwmod,
3027 .clk = "l4_div_ck",
3028 .addr = omap44xx_mcbsp4_addrs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00003029 .user = OCP_USER_MPU | OCP_USER_SDMA,
3030};
3031
3032/* mcbsp4 slave ports */
3033static struct omap_hwmod_ocp_if *omap44xx_mcbsp4_slaves[] = {
3034 &omap44xx_l4_per__mcbsp4,
3035};
3036
3037static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
3038 .name = "mcbsp4",
3039 .class = &omap44xx_mcbsp_hwmod_class,
3040 .mpu_irqs = omap44xx_mcbsp4_irqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00003041 .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00003042 .main_clk = "mcbsp4_fck",
3043 .prcm = {
3044 .omap4 = {
3045 .clkctrl_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
3046 },
3047 },
3048 .slaves = omap44xx_mcbsp4_slaves,
3049 .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp4_slaves),
3050 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
3051};
3052
3053/*
Benoit Cousson407a6882011-02-15 22:39:48 +01003054 * 'mcpdm' class
3055 * multi channel pdm controller (proprietary interface with phoenix power
3056 * ic)
3057 */
3058
3059static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
3060 .rev_offs = 0x0000,
3061 .sysc_offs = 0x0010,
3062 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
3063 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
3064 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3065 SIDLE_SMART_WKUP),
3066 .sysc_fields = &omap_hwmod_sysc_type2,
3067};
3068
3069static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
3070 .name = "mcpdm",
3071 .sysc = &omap44xx_mcpdm_sysc,
3072};
3073
3074/* mcpdm */
3075static struct omap_hwmod omap44xx_mcpdm_hwmod;
3076static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
3077 { .irq = 112 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003078 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01003079};
3080
3081static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
3082 { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
3083 { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003084 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01003085};
3086
3087static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
3088 {
3089 .pa_start = 0x40132000,
3090 .pa_end = 0x4013207f,
3091 .flags = ADDR_TYPE_RT
3092 },
Paul Walmsley78183f32011-07-09 19:14:05 -06003093 { }
Benoit Cousson407a6882011-02-15 22:39:48 +01003094};
3095
3096/* l4_abe -> mcpdm */
3097static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
3098 .master = &omap44xx_l4_abe_hwmod,
3099 .slave = &omap44xx_mcpdm_hwmod,
3100 .clk = "ocp_abe_iclk",
3101 .addr = omap44xx_mcpdm_addrs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003102 .user = OCP_USER_MPU,
3103};
3104
3105static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
3106 {
3107 .pa_start = 0x49032000,
3108 .pa_end = 0x4903207f,
3109 .flags = ADDR_TYPE_RT
3110 },
Paul Walmsley78183f32011-07-09 19:14:05 -06003111 { }
Benoit Cousson407a6882011-02-15 22:39:48 +01003112};
3113
3114/* l4_abe -> mcpdm (dma) */
3115static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
3116 .master = &omap44xx_l4_abe_hwmod,
3117 .slave = &omap44xx_mcpdm_hwmod,
3118 .clk = "ocp_abe_iclk",
3119 .addr = omap44xx_mcpdm_dma_addrs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003120 .user = OCP_USER_SDMA,
3121};
3122
3123/* mcpdm slave ports */
3124static struct omap_hwmod_ocp_if *omap44xx_mcpdm_slaves[] = {
3125 &omap44xx_l4_abe__mcpdm,
3126 &omap44xx_l4_abe__mcpdm_dma,
3127};
3128
3129static struct omap_hwmod omap44xx_mcpdm_hwmod = {
3130 .name = "mcpdm",
3131 .class = &omap44xx_mcpdm_hwmod_class,
3132 .mpu_irqs = omap44xx_mcpdm_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003133 .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003134 .main_clk = "mcpdm_fck",
3135 .prcm = {
3136 .omap4 = {
3137 .clkctrl_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
3138 },
3139 },
3140 .slaves = omap44xx_mcpdm_slaves,
3141 .slaves_cnt = ARRAY_SIZE(omap44xx_mcpdm_slaves),
3142 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
3143};
3144
3145/*
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303146 * 'mcspi' class
3147 * multichannel serial port interface (mcspi) / master/slave synchronous serial
3148 * bus
3149 */
3150
3151static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
3152 .rev_offs = 0x0000,
3153 .sysc_offs = 0x0010,
3154 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
3155 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
3156 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3157 SIDLE_SMART_WKUP),
3158 .sysc_fields = &omap_hwmod_sysc_type2,
3159};
3160
3161static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
3162 .name = "mcspi",
3163 .sysc = &omap44xx_mcspi_sysc,
Benoit Cousson905a74d2011-02-18 14:01:06 +01003164 .rev = OMAP4_MCSPI_REV,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303165};
3166
3167/* mcspi1 */
3168static struct omap_hwmod omap44xx_mcspi1_hwmod;
3169static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
3170 { .irq = 65 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003171 { .irq = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303172};
3173
3174static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
3175 { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
3176 { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
3177 { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
3178 { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
3179 { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
3180 { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
3181 { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
3182 { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003183 { .dma_req = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303184};
3185
3186static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
3187 {
3188 .pa_start = 0x48098000,
3189 .pa_end = 0x480981ff,
3190 .flags = ADDR_TYPE_RT
3191 },
Paul Walmsley78183f32011-07-09 19:14:05 -06003192 { }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303193};
3194
3195/* l4_per -> mcspi1 */
3196static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
3197 .master = &omap44xx_l4_per_hwmod,
3198 .slave = &omap44xx_mcspi1_hwmod,
3199 .clk = "l4_div_ck",
3200 .addr = omap44xx_mcspi1_addrs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303201 .user = OCP_USER_MPU | OCP_USER_SDMA,
3202};
3203
3204/* mcspi1 slave ports */
3205static struct omap_hwmod_ocp_if *omap44xx_mcspi1_slaves[] = {
3206 &omap44xx_l4_per__mcspi1,
3207};
3208
Benoit Cousson905a74d2011-02-18 14:01:06 +01003209/* mcspi1 dev_attr */
3210static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
3211 .num_chipselect = 4,
3212};
3213
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303214static struct omap_hwmod omap44xx_mcspi1_hwmod = {
3215 .name = "mcspi1",
3216 .class = &omap44xx_mcspi_hwmod_class,
3217 .mpu_irqs = omap44xx_mcspi1_irqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303218 .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303219 .main_clk = "mcspi1_fck",
3220 .prcm = {
3221 .omap4 = {
3222 .clkctrl_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
3223 },
3224 },
Benoit Cousson905a74d2011-02-18 14:01:06 +01003225 .dev_attr = &mcspi1_dev_attr,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303226 .slaves = omap44xx_mcspi1_slaves,
3227 .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi1_slaves),
3228 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
3229};
3230
3231/* mcspi2 */
3232static struct omap_hwmod omap44xx_mcspi2_hwmod;
3233static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
3234 { .irq = 66 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003235 { .irq = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303236};
3237
3238static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
3239 { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
3240 { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
3241 { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
3242 { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003243 { .dma_req = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303244};
3245
3246static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
3247 {
3248 .pa_start = 0x4809a000,
3249 .pa_end = 0x4809a1ff,
3250 .flags = ADDR_TYPE_RT
3251 },
Paul Walmsley78183f32011-07-09 19:14:05 -06003252 { }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303253};
3254
3255/* l4_per -> mcspi2 */
3256static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
3257 .master = &omap44xx_l4_per_hwmod,
3258 .slave = &omap44xx_mcspi2_hwmod,
3259 .clk = "l4_div_ck",
3260 .addr = omap44xx_mcspi2_addrs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303261 .user = OCP_USER_MPU | OCP_USER_SDMA,
3262};
3263
3264/* mcspi2 slave ports */
3265static struct omap_hwmod_ocp_if *omap44xx_mcspi2_slaves[] = {
3266 &omap44xx_l4_per__mcspi2,
3267};
3268
Benoit Cousson905a74d2011-02-18 14:01:06 +01003269/* mcspi2 dev_attr */
3270static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
3271 .num_chipselect = 2,
3272};
3273
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303274static struct omap_hwmod omap44xx_mcspi2_hwmod = {
3275 .name = "mcspi2",
3276 .class = &omap44xx_mcspi_hwmod_class,
3277 .mpu_irqs = omap44xx_mcspi2_irqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303278 .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303279 .main_clk = "mcspi2_fck",
3280 .prcm = {
3281 .omap4 = {
3282 .clkctrl_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
3283 },
3284 },
Benoit Cousson905a74d2011-02-18 14:01:06 +01003285 .dev_attr = &mcspi2_dev_attr,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303286 .slaves = omap44xx_mcspi2_slaves,
3287 .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi2_slaves),
3288 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
3289};
3290
3291/* mcspi3 */
3292static struct omap_hwmod omap44xx_mcspi3_hwmod;
3293static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
3294 { .irq = 91 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003295 { .irq = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303296};
3297
3298static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
3299 { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
3300 { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
3301 { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
3302 { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003303 { .dma_req = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303304};
3305
3306static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
3307 {
3308 .pa_start = 0x480b8000,
3309 .pa_end = 0x480b81ff,
3310 .flags = ADDR_TYPE_RT
3311 },
Paul Walmsley78183f32011-07-09 19:14:05 -06003312 { }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303313};
3314
3315/* l4_per -> mcspi3 */
3316static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
3317 .master = &omap44xx_l4_per_hwmod,
3318 .slave = &omap44xx_mcspi3_hwmod,
3319 .clk = "l4_div_ck",
3320 .addr = omap44xx_mcspi3_addrs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303321 .user = OCP_USER_MPU | OCP_USER_SDMA,
3322};
3323
3324/* mcspi3 slave ports */
3325static struct omap_hwmod_ocp_if *omap44xx_mcspi3_slaves[] = {
3326 &omap44xx_l4_per__mcspi3,
3327};
3328
Benoit Cousson905a74d2011-02-18 14:01:06 +01003329/* mcspi3 dev_attr */
3330static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
3331 .num_chipselect = 2,
3332};
3333
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303334static struct omap_hwmod omap44xx_mcspi3_hwmod = {
3335 .name = "mcspi3",
3336 .class = &omap44xx_mcspi_hwmod_class,
3337 .mpu_irqs = omap44xx_mcspi3_irqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303338 .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303339 .main_clk = "mcspi3_fck",
3340 .prcm = {
3341 .omap4 = {
3342 .clkctrl_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
3343 },
3344 },
Benoit Cousson905a74d2011-02-18 14:01:06 +01003345 .dev_attr = &mcspi3_dev_attr,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303346 .slaves = omap44xx_mcspi3_slaves,
3347 .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi3_slaves),
3348 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
3349};
3350
3351/* mcspi4 */
3352static struct omap_hwmod omap44xx_mcspi4_hwmod;
3353static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
3354 { .irq = 48 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003355 { .irq = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303356};
3357
3358static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
3359 { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
3360 { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003361 { .dma_req = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303362};
3363
3364static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
3365 {
3366 .pa_start = 0x480ba000,
3367 .pa_end = 0x480ba1ff,
3368 .flags = ADDR_TYPE_RT
3369 },
Paul Walmsley78183f32011-07-09 19:14:05 -06003370 { }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303371};
3372
3373/* l4_per -> mcspi4 */
3374static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
3375 .master = &omap44xx_l4_per_hwmod,
3376 .slave = &omap44xx_mcspi4_hwmod,
3377 .clk = "l4_div_ck",
3378 .addr = omap44xx_mcspi4_addrs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303379 .user = OCP_USER_MPU | OCP_USER_SDMA,
3380};
3381
3382/* mcspi4 slave ports */
3383static struct omap_hwmod_ocp_if *omap44xx_mcspi4_slaves[] = {
3384 &omap44xx_l4_per__mcspi4,
3385};
3386
Benoit Cousson905a74d2011-02-18 14:01:06 +01003387/* mcspi4 dev_attr */
3388static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
3389 .num_chipselect = 1,
3390};
3391
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303392static struct omap_hwmod omap44xx_mcspi4_hwmod = {
3393 .name = "mcspi4",
3394 .class = &omap44xx_mcspi_hwmod_class,
3395 .mpu_irqs = omap44xx_mcspi4_irqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303396 .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303397 .main_clk = "mcspi4_fck",
3398 .prcm = {
3399 .omap4 = {
3400 .clkctrl_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
3401 },
3402 },
Benoit Cousson905a74d2011-02-18 14:01:06 +01003403 .dev_attr = &mcspi4_dev_attr,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05303404 .slaves = omap44xx_mcspi4_slaves,
3405 .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi4_slaves),
3406 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
3407};
3408
3409/*
Benoit Cousson407a6882011-02-15 22:39:48 +01003410 * 'mmc' class
3411 * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
3412 */
3413
3414static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
3415 .rev_offs = 0x0000,
3416 .sysc_offs = 0x0010,
3417 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
3418 SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
3419 SYSC_HAS_SOFTRESET),
3420 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3421 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
3422 MSTANDBY_SMART),
3423 .sysc_fields = &omap_hwmod_sysc_type2,
3424};
3425
3426static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
3427 .name = "mmc",
3428 .sysc = &omap44xx_mmc_sysc,
3429};
3430
3431/* mmc1 */
Kishore Kadiyala6ab89462011-03-01 13:12:56 -08003432
Benoit Cousson407a6882011-02-15 22:39:48 +01003433static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
3434 { .irq = 83 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003435 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01003436};
3437
3438static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
3439 { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
3440 { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003441 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01003442};
3443
3444/* mmc1 master ports */
3445static struct omap_hwmod_ocp_if *omap44xx_mmc1_masters[] = {
3446 &omap44xx_mmc1__l3_main_1,
3447};
3448
3449static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
3450 {
3451 .pa_start = 0x4809c000,
3452 .pa_end = 0x4809c3ff,
3453 .flags = ADDR_TYPE_RT
3454 },
Paul Walmsley78183f32011-07-09 19:14:05 -06003455 { }
Benoit Cousson407a6882011-02-15 22:39:48 +01003456};
3457
3458/* l4_per -> mmc1 */
3459static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
3460 .master = &omap44xx_l4_per_hwmod,
3461 .slave = &omap44xx_mmc1_hwmod,
3462 .clk = "l4_div_ck",
3463 .addr = omap44xx_mmc1_addrs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003464 .user = OCP_USER_MPU | OCP_USER_SDMA,
3465};
3466
3467/* mmc1 slave ports */
3468static struct omap_hwmod_ocp_if *omap44xx_mmc1_slaves[] = {
3469 &omap44xx_l4_per__mmc1,
3470};
3471
Kishore Kadiyala6ab89462011-03-01 13:12:56 -08003472/* mmc1 dev_attr */
3473static struct omap_mmc_dev_attr mmc1_dev_attr = {
3474 .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
3475};
3476
Benoit Cousson407a6882011-02-15 22:39:48 +01003477static struct omap_hwmod omap44xx_mmc1_hwmod = {
3478 .name = "mmc1",
3479 .class = &omap44xx_mmc_hwmod_class,
3480 .mpu_irqs = omap44xx_mmc1_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003481 .sdma_reqs = omap44xx_mmc1_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003482 .main_clk = "mmc1_fck",
3483 .prcm = {
3484 .omap4 = {
3485 .clkctrl_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
3486 },
3487 },
Kishore Kadiyala6ab89462011-03-01 13:12:56 -08003488 .dev_attr = &mmc1_dev_attr,
Benoit Cousson407a6882011-02-15 22:39:48 +01003489 .slaves = omap44xx_mmc1_slaves,
3490 .slaves_cnt = ARRAY_SIZE(omap44xx_mmc1_slaves),
3491 .masters = omap44xx_mmc1_masters,
3492 .masters_cnt = ARRAY_SIZE(omap44xx_mmc1_masters),
3493 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
3494};
3495
3496/* mmc2 */
3497static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
3498 { .irq = 86 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003499 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01003500};
3501
3502static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
3503 { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
3504 { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003505 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01003506};
3507
3508/* mmc2 master ports */
3509static struct omap_hwmod_ocp_if *omap44xx_mmc2_masters[] = {
3510 &omap44xx_mmc2__l3_main_1,
3511};
3512
3513static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
3514 {
3515 .pa_start = 0x480b4000,
3516 .pa_end = 0x480b43ff,
3517 .flags = ADDR_TYPE_RT
3518 },
Paul Walmsley78183f32011-07-09 19:14:05 -06003519 { }
Benoit Cousson407a6882011-02-15 22:39:48 +01003520};
3521
3522/* l4_per -> mmc2 */
3523static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
3524 .master = &omap44xx_l4_per_hwmod,
3525 .slave = &omap44xx_mmc2_hwmod,
3526 .clk = "l4_div_ck",
3527 .addr = omap44xx_mmc2_addrs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003528 .user = OCP_USER_MPU | OCP_USER_SDMA,
3529};
3530
3531/* mmc2 slave ports */
3532static struct omap_hwmod_ocp_if *omap44xx_mmc2_slaves[] = {
3533 &omap44xx_l4_per__mmc2,
3534};
3535
3536static struct omap_hwmod omap44xx_mmc2_hwmod = {
3537 .name = "mmc2",
3538 .class = &omap44xx_mmc_hwmod_class,
3539 .mpu_irqs = omap44xx_mmc2_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003540 .sdma_reqs = omap44xx_mmc2_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003541 .main_clk = "mmc2_fck",
3542 .prcm = {
3543 .omap4 = {
3544 .clkctrl_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
3545 },
3546 },
3547 .slaves = omap44xx_mmc2_slaves,
3548 .slaves_cnt = ARRAY_SIZE(omap44xx_mmc2_slaves),
3549 .masters = omap44xx_mmc2_masters,
3550 .masters_cnt = ARRAY_SIZE(omap44xx_mmc2_masters),
3551 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
3552};
3553
3554/* mmc3 */
3555static struct omap_hwmod omap44xx_mmc3_hwmod;
3556static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
3557 { .irq = 94 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003558 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01003559};
3560
3561static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
3562 { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
3563 { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003564 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01003565};
3566
3567static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
3568 {
3569 .pa_start = 0x480ad000,
3570 .pa_end = 0x480ad3ff,
3571 .flags = ADDR_TYPE_RT
3572 },
Paul Walmsley78183f32011-07-09 19:14:05 -06003573 { }
Benoit Cousson407a6882011-02-15 22:39:48 +01003574};
3575
3576/* l4_per -> mmc3 */
3577static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
3578 .master = &omap44xx_l4_per_hwmod,
3579 .slave = &omap44xx_mmc3_hwmod,
3580 .clk = "l4_div_ck",
3581 .addr = omap44xx_mmc3_addrs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003582 .user = OCP_USER_MPU | OCP_USER_SDMA,
3583};
3584
3585/* mmc3 slave ports */
3586static struct omap_hwmod_ocp_if *omap44xx_mmc3_slaves[] = {
3587 &omap44xx_l4_per__mmc3,
3588};
3589
3590static struct omap_hwmod omap44xx_mmc3_hwmod = {
3591 .name = "mmc3",
3592 .class = &omap44xx_mmc_hwmod_class,
3593 .mpu_irqs = omap44xx_mmc3_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003594 .sdma_reqs = omap44xx_mmc3_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003595 .main_clk = "mmc3_fck",
3596 .prcm = {
3597 .omap4 = {
3598 .clkctrl_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
3599 },
3600 },
3601 .slaves = omap44xx_mmc3_slaves,
3602 .slaves_cnt = ARRAY_SIZE(omap44xx_mmc3_slaves),
3603 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
3604};
3605
3606/* mmc4 */
3607static struct omap_hwmod omap44xx_mmc4_hwmod;
3608static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
3609 { .irq = 96 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003610 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01003611};
3612
3613static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
3614 { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
3615 { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003616 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01003617};
3618
3619static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
3620 {
3621 .pa_start = 0x480d1000,
3622 .pa_end = 0x480d13ff,
3623 .flags = ADDR_TYPE_RT
3624 },
Paul Walmsley78183f32011-07-09 19:14:05 -06003625 { }
Benoit Cousson407a6882011-02-15 22:39:48 +01003626};
3627
3628/* l4_per -> mmc4 */
3629static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
3630 .master = &omap44xx_l4_per_hwmod,
3631 .slave = &omap44xx_mmc4_hwmod,
3632 .clk = "l4_div_ck",
3633 .addr = omap44xx_mmc4_addrs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003634 .user = OCP_USER_MPU | OCP_USER_SDMA,
3635};
3636
3637/* mmc4 slave ports */
3638static struct omap_hwmod_ocp_if *omap44xx_mmc4_slaves[] = {
3639 &omap44xx_l4_per__mmc4,
3640};
3641
3642static struct omap_hwmod omap44xx_mmc4_hwmod = {
3643 .name = "mmc4",
3644 .class = &omap44xx_mmc_hwmod_class,
3645 .mpu_irqs = omap44xx_mmc4_irqs,
Paul Walmsley212738a2011-07-09 19:14:06 -06003646
Benoit Cousson407a6882011-02-15 22:39:48 +01003647 .sdma_reqs = omap44xx_mmc4_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003648 .main_clk = "mmc4_fck",
3649 .prcm = {
3650 .omap4 = {
3651 .clkctrl_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
3652 },
3653 },
3654 .slaves = omap44xx_mmc4_slaves,
3655 .slaves_cnt = ARRAY_SIZE(omap44xx_mmc4_slaves),
3656 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
3657};
3658
3659/* mmc5 */
3660static struct omap_hwmod omap44xx_mmc5_hwmod;
3661static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
3662 { .irq = 59 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003663 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01003664};
3665
3666static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
3667 { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
3668 { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003669 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01003670};
3671
3672static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
3673 {
3674 .pa_start = 0x480d5000,
3675 .pa_end = 0x480d53ff,
3676 .flags = ADDR_TYPE_RT
3677 },
Paul Walmsley78183f32011-07-09 19:14:05 -06003678 { }
Benoit Cousson407a6882011-02-15 22:39:48 +01003679};
3680
3681/* l4_per -> mmc5 */
3682static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
3683 .master = &omap44xx_l4_per_hwmod,
3684 .slave = &omap44xx_mmc5_hwmod,
3685 .clk = "l4_div_ck",
3686 .addr = omap44xx_mmc5_addrs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003687 .user = OCP_USER_MPU | OCP_USER_SDMA,
3688};
3689
3690/* mmc5 slave ports */
3691static struct omap_hwmod_ocp_if *omap44xx_mmc5_slaves[] = {
3692 &omap44xx_l4_per__mmc5,
3693};
3694
3695static struct omap_hwmod omap44xx_mmc5_hwmod = {
3696 .name = "mmc5",
3697 .class = &omap44xx_mmc_hwmod_class,
3698 .mpu_irqs = omap44xx_mmc5_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003699 .sdma_reqs = omap44xx_mmc5_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01003700 .main_clk = "mmc5_fck",
3701 .prcm = {
3702 .omap4 = {
3703 .clkctrl_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
3704 },
3705 },
3706 .slaves = omap44xx_mmc5_slaves,
3707 .slaves_cnt = ARRAY_SIZE(omap44xx_mmc5_slaves),
3708 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
3709};
3710
3711/*
Benoit Cousson55d2cb02010-05-12 17:54:36 +02003712 * 'mpu' class
3713 * mpu sub-system
3714 */
3715
3716static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00003717 .name = "mpu",
Benoit Cousson55d2cb02010-05-12 17:54:36 +02003718};
3719
3720/* mpu */
3721static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
3722 { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
3723 { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
3724 { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003725 { .irq = -1 }
Benoit Cousson55d2cb02010-05-12 17:54:36 +02003726};
3727
3728/* mpu master ports */
3729static struct omap_hwmod_ocp_if *omap44xx_mpu_masters[] = {
3730 &omap44xx_mpu__l3_main_1,
3731 &omap44xx_mpu__l4_abe,
3732 &omap44xx_mpu__dmm,
3733};
3734
3735static struct omap_hwmod omap44xx_mpu_hwmod = {
3736 .name = "mpu",
3737 .class = &omap44xx_mpu_hwmod_class,
3738 .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
3739 .mpu_irqs = omap44xx_mpu_irqs,
Benoit Cousson55d2cb02010-05-12 17:54:36 +02003740 .main_clk = "dpll_mpu_m2_ck",
3741 .prcm = {
3742 .omap4 = {
3743 .clkctrl_reg = OMAP4430_CM_MPU_MPU_CLKCTRL,
3744 },
3745 },
3746 .masters = omap44xx_mpu_masters,
3747 .masters_cnt = ARRAY_SIZE(omap44xx_mpu_masters),
3748 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
3749};
3750
Benoit Cousson92b18d12010-09-23 20:02:41 +05303751/*
Benoit Cousson1f6a7172010-12-23 22:30:30 +00003752 * 'smartreflex' class
3753 * smartreflex module (monitor silicon performance and outputs a measure of
3754 * performance error)
3755 */
3756
3757/* The IP is not compliant to type1 / type2 scheme */
3758static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
3759 .sidle_shift = 24,
3760 .enwkup_shift = 26,
3761};
3762
3763static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
3764 .sysc_offs = 0x0038,
3765 .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
3766 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3767 SIDLE_SMART_WKUP),
3768 .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
3769};
3770
3771static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00003772 .name = "smartreflex",
3773 .sysc = &omap44xx_smartreflex_sysc,
3774 .rev = 2,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00003775};
3776
3777/* smartreflex_core */
3778static struct omap_hwmod omap44xx_smartreflex_core_hwmod;
3779static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
3780 { .irq = 19 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003781 { .irq = -1 }
Benoit Cousson1f6a7172010-12-23 22:30:30 +00003782};
3783
3784static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
3785 {
3786 .pa_start = 0x4a0dd000,
3787 .pa_end = 0x4a0dd03f,
3788 .flags = ADDR_TYPE_RT
3789 },
Paul Walmsley78183f32011-07-09 19:14:05 -06003790 { }
Benoit Cousson1f6a7172010-12-23 22:30:30 +00003791};
3792
3793/* l4_cfg -> smartreflex_core */
3794static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
3795 .master = &omap44xx_l4_cfg_hwmod,
3796 .slave = &omap44xx_smartreflex_core_hwmod,
3797 .clk = "l4_div_ck",
3798 .addr = omap44xx_smartreflex_core_addrs,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00003799 .user = OCP_USER_MPU | OCP_USER_SDMA,
3800};
3801
3802/* smartreflex_core slave ports */
3803static struct omap_hwmod_ocp_if *omap44xx_smartreflex_core_slaves[] = {
3804 &omap44xx_l4_cfg__smartreflex_core,
3805};
3806
3807static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
3808 .name = "smartreflex_core",
3809 .class = &omap44xx_smartreflex_hwmod_class,
3810 .mpu_irqs = omap44xx_smartreflex_core_irqs,
Paul Walmsley212738a2011-07-09 19:14:06 -06003811
Benoit Cousson1f6a7172010-12-23 22:30:30 +00003812 .main_clk = "smartreflex_core_fck",
3813 .vdd_name = "core",
3814 .prcm = {
3815 .omap4 = {
3816 .clkctrl_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
3817 },
3818 },
3819 .slaves = omap44xx_smartreflex_core_slaves,
3820 .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_core_slaves),
3821 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
3822};
3823
3824/* smartreflex_iva */
3825static struct omap_hwmod omap44xx_smartreflex_iva_hwmod;
3826static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
3827 { .irq = 102 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003828 { .irq = -1 }
Benoit Cousson1f6a7172010-12-23 22:30:30 +00003829};
3830
3831static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
3832 {
3833 .pa_start = 0x4a0db000,
3834 .pa_end = 0x4a0db03f,
3835 .flags = ADDR_TYPE_RT
3836 },
Paul Walmsley78183f32011-07-09 19:14:05 -06003837 { }
Benoit Cousson1f6a7172010-12-23 22:30:30 +00003838};
3839
3840/* l4_cfg -> smartreflex_iva */
3841static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
3842 .master = &omap44xx_l4_cfg_hwmod,
3843 .slave = &omap44xx_smartreflex_iva_hwmod,
3844 .clk = "l4_div_ck",
3845 .addr = omap44xx_smartreflex_iva_addrs,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00003846 .user = OCP_USER_MPU | OCP_USER_SDMA,
3847};
3848
3849/* smartreflex_iva slave ports */
3850static struct omap_hwmod_ocp_if *omap44xx_smartreflex_iva_slaves[] = {
3851 &omap44xx_l4_cfg__smartreflex_iva,
3852};
3853
3854static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
3855 .name = "smartreflex_iva",
3856 .class = &omap44xx_smartreflex_hwmod_class,
3857 .mpu_irqs = omap44xx_smartreflex_iva_irqs,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00003858 .main_clk = "smartreflex_iva_fck",
3859 .vdd_name = "iva",
3860 .prcm = {
3861 .omap4 = {
3862 .clkctrl_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
3863 },
3864 },
3865 .slaves = omap44xx_smartreflex_iva_slaves,
3866 .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_iva_slaves),
3867 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
3868};
3869
3870/* smartreflex_mpu */
3871static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod;
3872static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
3873 { .irq = 18 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003874 { .irq = -1 }
Benoit Cousson1f6a7172010-12-23 22:30:30 +00003875};
3876
3877static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
3878 {
3879 .pa_start = 0x4a0d9000,
3880 .pa_end = 0x4a0d903f,
3881 .flags = ADDR_TYPE_RT
3882 },
Paul Walmsley78183f32011-07-09 19:14:05 -06003883 { }
Benoit Cousson1f6a7172010-12-23 22:30:30 +00003884};
3885
3886/* l4_cfg -> smartreflex_mpu */
3887static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
3888 .master = &omap44xx_l4_cfg_hwmod,
3889 .slave = &omap44xx_smartreflex_mpu_hwmod,
3890 .clk = "l4_div_ck",
3891 .addr = omap44xx_smartreflex_mpu_addrs,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00003892 .user = OCP_USER_MPU | OCP_USER_SDMA,
3893};
3894
3895/* smartreflex_mpu slave ports */
3896static struct omap_hwmod_ocp_if *omap44xx_smartreflex_mpu_slaves[] = {
3897 &omap44xx_l4_cfg__smartreflex_mpu,
3898};
3899
3900static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
3901 .name = "smartreflex_mpu",
3902 .class = &omap44xx_smartreflex_hwmod_class,
3903 .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00003904 .main_clk = "smartreflex_mpu_fck",
3905 .vdd_name = "mpu",
3906 .prcm = {
3907 .omap4 = {
3908 .clkctrl_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
3909 },
3910 },
3911 .slaves = omap44xx_smartreflex_mpu_slaves,
3912 .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_mpu_slaves),
3913 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
3914};
3915
3916/*
Benoit Coussond11c2172011-02-02 12:04:36 +00003917 * 'spinlock' class
3918 * spinlock provides hardware assistance for synchronizing the processes
3919 * running on multiple processors
3920 */
3921
3922static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
3923 .rev_offs = 0x0000,
3924 .sysc_offs = 0x0010,
3925 .syss_offs = 0x0014,
3926 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
3927 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
3928 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
3929 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3930 SIDLE_SMART_WKUP),
3931 .sysc_fields = &omap_hwmod_sysc_type1,
3932};
3933
3934static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
3935 .name = "spinlock",
3936 .sysc = &omap44xx_spinlock_sysc,
3937};
3938
3939/* spinlock */
3940static struct omap_hwmod omap44xx_spinlock_hwmod;
3941static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
3942 {
3943 .pa_start = 0x4a0f6000,
3944 .pa_end = 0x4a0f6fff,
3945 .flags = ADDR_TYPE_RT
3946 },
Paul Walmsley78183f32011-07-09 19:14:05 -06003947 { }
Benoit Coussond11c2172011-02-02 12:04:36 +00003948};
3949
3950/* l4_cfg -> spinlock */
3951static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
3952 .master = &omap44xx_l4_cfg_hwmod,
3953 .slave = &omap44xx_spinlock_hwmod,
3954 .clk = "l4_div_ck",
3955 .addr = omap44xx_spinlock_addrs,
Benoit Coussond11c2172011-02-02 12:04:36 +00003956 .user = OCP_USER_MPU | OCP_USER_SDMA,
3957};
3958
3959/* spinlock slave ports */
3960static struct omap_hwmod_ocp_if *omap44xx_spinlock_slaves[] = {
3961 &omap44xx_l4_cfg__spinlock,
3962};
3963
3964static struct omap_hwmod omap44xx_spinlock_hwmod = {
3965 .name = "spinlock",
3966 .class = &omap44xx_spinlock_hwmod_class,
3967 .prcm = {
3968 .omap4 = {
3969 .clkctrl_reg = OMAP4430_CM_L4CFG_HW_SEM_CLKCTRL,
3970 },
3971 },
3972 .slaves = omap44xx_spinlock_slaves,
3973 .slaves_cnt = ARRAY_SIZE(omap44xx_spinlock_slaves),
3974 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
3975};
3976
3977/*
Benoit Cousson35d1a662011-02-11 11:17:14 +00003978 * 'timer' class
3979 * general purpose timer module with accurate 1ms tick
3980 * This class contains several variants: ['timer_1ms', 'timer']
3981 */
3982
3983static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
3984 .rev_offs = 0x0000,
3985 .sysc_offs = 0x0010,
3986 .syss_offs = 0x0014,
3987 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
3988 SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
3989 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
3990 SYSS_HAS_RESET_STATUS),
3991 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
3992 .sysc_fields = &omap_hwmod_sysc_type1,
3993};
3994
3995static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
3996 .name = "timer",
3997 .sysc = &omap44xx_timer_1ms_sysc,
3998};
3999
4000static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
4001 .rev_offs = 0x0000,
4002 .sysc_offs = 0x0010,
4003 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
4004 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
4005 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
4006 SIDLE_SMART_WKUP),
4007 .sysc_fields = &omap_hwmod_sysc_type2,
4008};
4009
4010static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
4011 .name = "timer",
4012 .sysc = &omap44xx_timer_sysc,
4013};
4014
4015/* timer1 */
4016static struct omap_hwmod omap44xx_timer1_hwmod;
4017static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
4018 { .irq = 37 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004019 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004020};
4021
4022static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
4023 {
4024 .pa_start = 0x4a318000,
4025 .pa_end = 0x4a31807f,
4026 .flags = ADDR_TYPE_RT
4027 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004028 { }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004029};
4030
4031/* l4_wkup -> timer1 */
4032static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
4033 .master = &omap44xx_l4_wkup_hwmod,
4034 .slave = &omap44xx_timer1_hwmod,
4035 .clk = "l4_wkup_clk_mux_ck",
4036 .addr = omap44xx_timer1_addrs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004037 .user = OCP_USER_MPU | OCP_USER_SDMA,
4038};
4039
4040/* timer1 slave ports */
4041static struct omap_hwmod_ocp_if *omap44xx_timer1_slaves[] = {
4042 &omap44xx_l4_wkup__timer1,
4043};
4044
4045static struct omap_hwmod omap44xx_timer1_hwmod = {
4046 .name = "timer1",
4047 .class = &omap44xx_timer_1ms_hwmod_class,
4048 .mpu_irqs = omap44xx_timer1_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004049 .main_clk = "timer1_fck",
4050 .prcm = {
4051 .omap4 = {
4052 .clkctrl_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
4053 },
4054 },
4055 .slaves = omap44xx_timer1_slaves,
4056 .slaves_cnt = ARRAY_SIZE(omap44xx_timer1_slaves),
4057 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
4058};
4059
4060/* timer2 */
4061static struct omap_hwmod omap44xx_timer2_hwmod;
4062static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
4063 { .irq = 38 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004064 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004065};
4066
4067static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
4068 {
4069 .pa_start = 0x48032000,
4070 .pa_end = 0x4803207f,
4071 .flags = ADDR_TYPE_RT
4072 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004073 { }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004074};
4075
4076/* l4_per -> timer2 */
4077static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
4078 .master = &omap44xx_l4_per_hwmod,
4079 .slave = &omap44xx_timer2_hwmod,
4080 .clk = "l4_div_ck",
4081 .addr = omap44xx_timer2_addrs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004082 .user = OCP_USER_MPU | OCP_USER_SDMA,
4083};
4084
4085/* timer2 slave ports */
4086static struct omap_hwmod_ocp_if *omap44xx_timer2_slaves[] = {
4087 &omap44xx_l4_per__timer2,
4088};
4089
4090static struct omap_hwmod omap44xx_timer2_hwmod = {
4091 .name = "timer2",
4092 .class = &omap44xx_timer_1ms_hwmod_class,
4093 .mpu_irqs = omap44xx_timer2_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004094 .main_clk = "timer2_fck",
4095 .prcm = {
4096 .omap4 = {
4097 .clkctrl_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
4098 },
4099 },
4100 .slaves = omap44xx_timer2_slaves,
4101 .slaves_cnt = ARRAY_SIZE(omap44xx_timer2_slaves),
4102 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
4103};
4104
4105/* timer3 */
4106static struct omap_hwmod omap44xx_timer3_hwmod;
4107static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
4108 { .irq = 39 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004109 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004110};
4111
4112static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
4113 {
4114 .pa_start = 0x48034000,
4115 .pa_end = 0x4803407f,
4116 .flags = ADDR_TYPE_RT
4117 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004118 { }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004119};
4120
4121/* l4_per -> timer3 */
4122static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
4123 .master = &omap44xx_l4_per_hwmod,
4124 .slave = &omap44xx_timer3_hwmod,
4125 .clk = "l4_div_ck",
4126 .addr = omap44xx_timer3_addrs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004127 .user = OCP_USER_MPU | OCP_USER_SDMA,
4128};
4129
4130/* timer3 slave ports */
4131static struct omap_hwmod_ocp_if *omap44xx_timer3_slaves[] = {
4132 &omap44xx_l4_per__timer3,
4133};
4134
4135static struct omap_hwmod omap44xx_timer3_hwmod = {
4136 .name = "timer3",
4137 .class = &omap44xx_timer_hwmod_class,
4138 .mpu_irqs = omap44xx_timer3_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004139 .main_clk = "timer3_fck",
4140 .prcm = {
4141 .omap4 = {
4142 .clkctrl_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
4143 },
4144 },
4145 .slaves = omap44xx_timer3_slaves,
4146 .slaves_cnt = ARRAY_SIZE(omap44xx_timer3_slaves),
4147 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
4148};
4149
4150/* timer4 */
4151static struct omap_hwmod omap44xx_timer4_hwmod;
4152static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
4153 { .irq = 40 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004154 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004155};
4156
4157static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
4158 {
4159 .pa_start = 0x48036000,
4160 .pa_end = 0x4803607f,
4161 .flags = ADDR_TYPE_RT
4162 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004163 { }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004164};
4165
4166/* l4_per -> timer4 */
4167static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
4168 .master = &omap44xx_l4_per_hwmod,
4169 .slave = &omap44xx_timer4_hwmod,
4170 .clk = "l4_div_ck",
4171 .addr = omap44xx_timer4_addrs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004172 .user = OCP_USER_MPU | OCP_USER_SDMA,
4173};
4174
4175/* timer4 slave ports */
4176static struct omap_hwmod_ocp_if *omap44xx_timer4_slaves[] = {
4177 &omap44xx_l4_per__timer4,
4178};
4179
4180static struct omap_hwmod omap44xx_timer4_hwmod = {
4181 .name = "timer4",
4182 .class = &omap44xx_timer_hwmod_class,
4183 .mpu_irqs = omap44xx_timer4_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004184 .main_clk = "timer4_fck",
4185 .prcm = {
4186 .omap4 = {
4187 .clkctrl_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
4188 },
4189 },
4190 .slaves = omap44xx_timer4_slaves,
4191 .slaves_cnt = ARRAY_SIZE(omap44xx_timer4_slaves),
4192 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
4193};
4194
4195/* timer5 */
4196static struct omap_hwmod omap44xx_timer5_hwmod;
4197static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
4198 { .irq = 41 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004199 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004200};
4201
4202static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
4203 {
4204 .pa_start = 0x40138000,
4205 .pa_end = 0x4013807f,
4206 .flags = ADDR_TYPE_RT
4207 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004208 { }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004209};
4210
4211/* l4_abe -> timer5 */
4212static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
4213 .master = &omap44xx_l4_abe_hwmod,
4214 .slave = &omap44xx_timer5_hwmod,
4215 .clk = "ocp_abe_iclk",
4216 .addr = omap44xx_timer5_addrs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004217 .user = OCP_USER_MPU,
4218};
4219
4220static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
4221 {
4222 .pa_start = 0x49038000,
4223 .pa_end = 0x4903807f,
4224 .flags = ADDR_TYPE_RT
4225 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004226 { }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004227};
4228
4229/* l4_abe -> timer5 (dma) */
4230static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
4231 .master = &omap44xx_l4_abe_hwmod,
4232 .slave = &omap44xx_timer5_hwmod,
4233 .clk = "ocp_abe_iclk",
4234 .addr = omap44xx_timer5_dma_addrs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004235 .user = OCP_USER_SDMA,
4236};
4237
4238/* timer5 slave ports */
4239static struct omap_hwmod_ocp_if *omap44xx_timer5_slaves[] = {
4240 &omap44xx_l4_abe__timer5,
4241 &omap44xx_l4_abe__timer5_dma,
4242};
4243
4244static struct omap_hwmod omap44xx_timer5_hwmod = {
4245 .name = "timer5",
4246 .class = &omap44xx_timer_hwmod_class,
4247 .mpu_irqs = omap44xx_timer5_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004248 .main_clk = "timer5_fck",
4249 .prcm = {
4250 .omap4 = {
4251 .clkctrl_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
4252 },
4253 },
4254 .slaves = omap44xx_timer5_slaves,
4255 .slaves_cnt = ARRAY_SIZE(omap44xx_timer5_slaves),
4256 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
4257};
4258
4259/* timer6 */
4260static struct omap_hwmod omap44xx_timer6_hwmod;
4261static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
4262 { .irq = 42 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004263 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004264};
4265
4266static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
4267 {
4268 .pa_start = 0x4013a000,
4269 .pa_end = 0x4013a07f,
4270 .flags = ADDR_TYPE_RT
4271 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004272 { }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004273};
4274
4275/* l4_abe -> timer6 */
4276static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
4277 .master = &omap44xx_l4_abe_hwmod,
4278 .slave = &omap44xx_timer6_hwmod,
4279 .clk = "ocp_abe_iclk",
4280 .addr = omap44xx_timer6_addrs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004281 .user = OCP_USER_MPU,
4282};
4283
4284static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
4285 {
4286 .pa_start = 0x4903a000,
4287 .pa_end = 0x4903a07f,
4288 .flags = ADDR_TYPE_RT
4289 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004290 { }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004291};
4292
4293/* l4_abe -> timer6 (dma) */
4294static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
4295 .master = &omap44xx_l4_abe_hwmod,
4296 .slave = &omap44xx_timer6_hwmod,
4297 .clk = "ocp_abe_iclk",
4298 .addr = omap44xx_timer6_dma_addrs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004299 .user = OCP_USER_SDMA,
4300};
4301
4302/* timer6 slave ports */
4303static struct omap_hwmod_ocp_if *omap44xx_timer6_slaves[] = {
4304 &omap44xx_l4_abe__timer6,
4305 &omap44xx_l4_abe__timer6_dma,
4306};
4307
4308static struct omap_hwmod omap44xx_timer6_hwmod = {
4309 .name = "timer6",
4310 .class = &omap44xx_timer_hwmod_class,
4311 .mpu_irqs = omap44xx_timer6_irqs,
Paul Walmsley212738a2011-07-09 19:14:06 -06004312
Benoit Cousson35d1a662011-02-11 11:17:14 +00004313 .main_clk = "timer6_fck",
4314 .prcm = {
4315 .omap4 = {
4316 .clkctrl_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
4317 },
4318 },
4319 .slaves = omap44xx_timer6_slaves,
4320 .slaves_cnt = ARRAY_SIZE(omap44xx_timer6_slaves),
4321 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
4322};
4323
4324/* timer7 */
4325static struct omap_hwmod omap44xx_timer7_hwmod;
4326static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
4327 { .irq = 43 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004328 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004329};
4330
4331static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
4332 {
4333 .pa_start = 0x4013c000,
4334 .pa_end = 0x4013c07f,
4335 .flags = ADDR_TYPE_RT
4336 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004337 { }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004338};
4339
4340/* l4_abe -> timer7 */
4341static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
4342 .master = &omap44xx_l4_abe_hwmod,
4343 .slave = &omap44xx_timer7_hwmod,
4344 .clk = "ocp_abe_iclk",
4345 .addr = omap44xx_timer7_addrs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004346 .user = OCP_USER_MPU,
4347};
4348
4349static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
4350 {
4351 .pa_start = 0x4903c000,
4352 .pa_end = 0x4903c07f,
4353 .flags = ADDR_TYPE_RT
4354 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004355 { }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004356};
4357
4358/* l4_abe -> timer7 (dma) */
4359static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
4360 .master = &omap44xx_l4_abe_hwmod,
4361 .slave = &omap44xx_timer7_hwmod,
4362 .clk = "ocp_abe_iclk",
4363 .addr = omap44xx_timer7_dma_addrs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004364 .user = OCP_USER_SDMA,
4365};
4366
4367/* timer7 slave ports */
4368static struct omap_hwmod_ocp_if *omap44xx_timer7_slaves[] = {
4369 &omap44xx_l4_abe__timer7,
4370 &omap44xx_l4_abe__timer7_dma,
4371};
4372
4373static struct omap_hwmod omap44xx_timer7_hwmod = {
4374 .name = "timer7",
4375 .class = &omap44xx_timer_hwmod_class,
4376 .mpu_irqs = omap44xx_timer7_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004377 .main_clk = "timer7_fck",
4378 .prcm = {
4379 .omap4 = {
4380 .clkctrl_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
4381 },
4382 },
4383 .slaves = omap44xx_timer7_slaves,
4384 .slaves_cnt = ARRAY_SIZE(omap44xx_timer7_slaves),
4385 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
4386};
4387
4388/* timer8 */
4389static struct omap_hwmod omap44xx_timer8_hwmod;
4390static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
4391 { .irq = 44 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004392 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004393};
4394
4395static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
4396 {
4397 .pa_start = 0x4013e000,
4398 .pa_end = 0x4013e07f,
4399 .flags = ADDR_TYPE_RT
4400 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004401 { }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004402};
4403
4404/* l4_abe -> timer8 */
4405static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
4406 .master = &omap44xx_l4_abe_hwmod,
4407 .slave = &omap44xx_timer8_hwmod,
4408 .clk = "ocp_abe_iclk",
4409 .addr = omap44xx_timer8_addrs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004410 .user = OCP_USER_MPU,
4411};
4412
4413static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
4414 {
4415 .pa_start = 0x4903e000,
4416 .pa_end = 0x4903e07f,
4417 .flags = ADDR_TYPE_RT
4418 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004419 { }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004420};
4421
4422/* l4_abe -> timer8 (dma) */
4423static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
4424 .master = &omap44xx_l4_abe_hwmod,
4425 .slave = &omap44xx_timer8_hwmod,
4426 .clk = "ocp_abe_iclk",
4427 .addr = omap44xx_timer8_dma_addrs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004428 .user = OCP_USER_SDMA,
4429};
4430
4431/* timer8 slave ports */
4432static struct omap_hwmod_ocp_if *omap44xx_timer8_slaves[] = {
4433 &omap44xx_l4_abe__timer8,
4434 &omap44xx_l4_abe__timer8_dma,
4435};
4436
4437static struct omap_hwmod omap44xx_timer8_hwmod = {
4438 .name = "timer8",
4439 .class = &omap44xx_timer_hwmod_class,
4440 .mpu_irqs = omap44xx_timer8_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004441 .main_clk = "timer8_fck",
4442 .prcm = {
4443 .omap4 = {
4444 .clkctrl_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
4445 },
4446 },
4447 .slaves = omap44xx_timer8_slaves,
4448 .slaves_cnt = ARRAY_SIZE(omap44xx_timer8_slaves),
4449 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
4450};
4451
4452/* timer9 */
4453static struct omap_hwmod omap44xx_timer9_hwmod;
4454static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
4455 { .irq = 45 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004456 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004457};
4458
4459static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
4460 {
4461 .pa_start = 0x4803e000,
4462 .pa_end = 0x4803e07f,
4463 .flags = ADDR_TYPE_RT
4464 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004465 { }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004466};
4467
4468/* l4_per -> timer9 */
4469static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
4470 .master = &omap44xx_l4_per_hwmod,
4471 .slave = &omap44xx_timer9_hwmod,
4472 .clk = "l4_div_ck",
4473 .addr = omap44xx_timer9_addrs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004474 .user = OCP_USER_MPU | OCP_USER_SDMA,
4475};
4476
4477/* timer9 slave ports */
4478static struct omap_hwmod_ocp_if *omap44xx_timer9_slaves[] = {
4479 &omap44xx_l4_per__timer9,
4480};
4481
4482static struct omap_hwmod omap44xx_timer9_hwmod = {
4483 .name = "timer9",
4484 .class = &omap44xx_timer_hwmod_class,
4485 .mpu_irqs = omap44xx_timer9_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004486 .main_clk = "timer9_fck",
4487 .prcm = {
4488 .omap4 = {
4489 .clkctrl_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
4490 },
4491 },
4492 .slaves = omap44xx_timer9_slaves,
4493 .slaves_cnt = ARRAY_SIZE(omap44xx_timer9_slaves),
4494 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
4495};
4496
4497/* timer10 */
4498static struct omap_hwmod omap44xx_timer10_hwmod;
4499static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
4500 { .irq = 46 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004501 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004502};
4503
4504static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
4505 {
4506 .pa_start = 0x48086000,
4507 .pa_end = 0x4808607f,
4508 .flags = ADDR_TYPE_RT
4509 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004510 { }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004511};
4512
4513/* l4_per -> timer10 */
4514static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
4515 .master = &omap44xx_l4_per_hwmod,
4516 .slave = &omap44xx_timer10_hwmod,
4517 .clk = "l4_div_ck",
4518 .addr = omap44xx_timer10_addrs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004519 .user = OCP_USER_MPU | OCP_USER_SDMA,
4520};
4521
4522/* timer10 slave ports */
4523static struct omap_hwmod_ocp_if *omap44xx_timer10_slaves[] = {
4524 &omap44xx_l4_per__timer10,
4525};
4526
4527static struct omap_hwmod omap44xx_timer10_hwmod = {
4528 .name = "timer10",
4529 .class = &omap44xx_timer_1ms_hwmod_class,
4530 .mpu_irqs = omap44xx_timer10_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004531 .main_clk = "timer10_fck",
4532 .prcm = {
4533 .omap4 = {
4534 .clkctrl_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
4535 },
4536 },
4537 .slaves = omap44xx_timer10_slaves,
4538 .slaves_cnt = ARRAY_SIZE(omap44xx_timer10_slaves),
4539 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
4540};
4541
4542/* timer11 */
4543static struct omap_hwmod omap44xx_timer11_hwmod;
4544static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
4545 { .irq = 47 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004546 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004547};
4548
4549static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
4550 {
4551 .pa_start = 0x48088000,
4552 .pa_end = 0x4808807f,
4553 .flags = ADDR_TYPE_RT
4554 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004555 { }
Benoit Cousson35d1a662011-02-11 11:17:14 +00004556};
4557
4558/* l4_per -> timer11 */
4559static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
4560 .master = &omap44xx_l4_per_hwmod,
4561 .slave = &omap44xx_timer11_hwmod,
4562 .clk = "l4_div_ck",
4563 .addr = omap44xx_timer11_addrs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004564 .user = OCP_USER_MPU | OCP_USER_SDMA,
4565};
4566
4567/* timer11 slave ports */
4568static struct omap_hwmod_ocp_if *omap44xx_timer11_slaves[] = {
4569 &omap44xx_l4_per__timer11,
4570};
4571
4572static struct omap_hwmod omap44xx_timer11_hwmod = {
4573 .name = "timer11",
4574 .class = &omap44xx_timer_hwmod_class,
4575 .mpu_irqs = omap44xx_timer11_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00004576 .main_clk = "timer11_fck",
4577 .prcm = {
4578 .omap4 = {
4579 .clkctrl_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
4580 },
4581 },
4582 .slaves = omap44xx_timer11_slaves,
4583 .slaves_cnt = ARRAY_SIZE(omap44xx_timer11_slaves),
4584 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
4585};
4586
4587/*
Benoit Coussondb12ba52010-09-27 20:19:19 +05304588 * 'uart' class
4589 * universal asynchronous receiver/transmitter (uart)
4590 */
4591
4592static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
4593 .rev_offs = 0x0050,
4594 .sysc_offs = 0x0054,
4595 .syss_offs = 0x0058,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004596 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
Benoit Cousson0cfe8752010-12-21 21:08:33 -07004597 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
4598 SYSS_HAS_RESET_STATUS),
Benoit Cousson7cffa6b2010-12-21 21:31:28 -07004599 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
4600 SIDLE_SMART_WKUP),
Benoit Coussondb12ba52010-09-27 20:19:19 +05304601 .sysc_fields = &omap_hwmod_sysc_type1,
4602};
4603
4604static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00004605 .name = "uart",
4606 .sysc = &omap44xx_uart_sysc,
Benoit Coussondb12ba52010-09-27 20:19:19 +05304607};
4608
4609/* uart1 */
4610static struct omap_hwmod omap44xx_uart1_hwmod;
4611static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
4612 { .irq = 72 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004613 { .irq = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05304614};
4615
4616static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
4617 { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
4618 { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06004619 { .dma_req = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05304620};
4621
4622static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
4623 {
4624 .pa_start = 0x4806a000,
4625 .pa_end = 0x4806a0ff,
4626 .flags = ADDR_TYPE_RT
4627 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004628 { }
Benoit Coussondb12ba52010-09-27 20:19:19 +05304629};
4630
4631/* l4_per -> uart1 */
4632static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
4633 .master = &omap44xx_l4_per_hwmod,
4634 .slave = &omap44xx_uart1_hwmod,
4635 .clk = "l4_div_ck",
4636 .addr = omap44xx_uart1_addrs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05304637 .user = OCP_USER_MPU | OCP_USER_SDMA,
4638};
4639
4640/* uart1 slave ports */
4641static struct omap_hwmod_ocp_if *omap44xx_uart1_slaves[] = {
4642 &omap44xx_l4_per__uart1,
4643};
4644
4645static struct omap_hwmod omap44xx_uart1_hwmod = {
4646 .name = "uart1",
4647 .class = &omap44xx_uart_hwmod_class,
4648 .mpu_irqs = omap44xx_uart1_irqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05304649 .sdma_reqs = omap44xx_uart1_sdma_reqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05304650 .main_clk = "uart1_fck",
4651 .prcm = {
4652 .omap4 = {
4653 .clkctrl_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
4654 },
4655 },
4656 .slaves = omap44xx_uart1_slaves,
4657 .slaves_cnt = ARRAY_SIZE(omap44xx_uart1_slaves),
4658 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
4659};
4660
4661/* uart2 */
4662static struct omap_hwmod omap44xx_uart2_hwmod;
4663static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
4664 { .irq = 73 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004665 { .irq = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05304666};
4667
4668static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
4669 { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
4670 { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06004671 { .dma_req = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05304672};
4673
4674static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
4675 {
4676 .pa_start = 0x4806c000,
4677 .pa_end = 0x4806c0ff,
4678 .flags = ADDR_TYPE_RT
4679 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004680 { }
Benoit Coussondb12ba52010-09-27 20:19:19 +05304681};
4682
4683/* l4_per -> uart2 */
4684static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
4685 .master = &omap44xx_l4_per_hwmod,
4686 .slave = &omap44xx_uart2_hwmod,
4687 .clk = "l4_div_ck",
4688 .addr = omap44xx_uart2_addrs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05304689 .user = OCP_USER_MPU | OCP_USER_SDMA,
4690};
4691
4692/* uart2 slave ports */
4693static struct omap_hwmod_ocp_if *omap44xx_uart2_slaves[] = {
4694 &omap44xx_l4_per__uart2,
4695};
4696
4697static struct omap_hwmod omap44xx_uart2_hwmod = {
4698 .name = "uart2",
4699 .class = &omap44xx_uart_hwmod_class,
4700 .mpu_irqs = omap44xx_uart2_irqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05304701 .sdma_reqs = omap44xx_uart2_sdma_reqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05304702 .main_clk = "uart2_fck",
4703 .prcm = {
4704 .omap4 = {
4705 .clkctrl_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
4706 },
4707 },
4708 .slaves = omap44xx_uart2_slaves,
4709 .slaves_cnt = ARRAY_SIZE(omap44xx_uart2_slaves),
4710 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
4711};
4712
4713/* uart3 */
4714static struct omap_hwmod omap44xx_uart3_hwmod;
4715static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
4716 { .irq = 74 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004717 { .irq = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05304718};
4719
4720static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
4721 { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
4722 { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06004723 { .dma_req = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05304724};
4725
4726static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
4727 {
4728 .pa_start = 0x48020000,
4729 .pa_end = 0x480200ff,
4730 .flags = ADDR_TYPE_RT
4731 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004732 { }
Benoit Coussondb12ba52010-09-27 20:19:19 +05304733};
4734
4735/* l4_per -> uart3 */
4736static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
4737 .master = &omap44xx_l4_per_hwmod,
4738 .slave = &omap44xx_uart3_hwmod,
4739 .clk = "l4_div_ck",
4740 .addr = omap44xx_uart3_addrs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05304741 .user = OCP_USER_MPU | OCP_USER_SDMA,
4742};
4743
4744/* uart3 slave ports */
4745static struct omap_hwmod_ocp_if *omap44xx_uart3_slaves[] = {
4746 &omap44xx_l4_per__uart3,
4747};
4748
4749static struct omap_hwmod omap44xx_uart3_hwmod = {
4750 .name = "uart3",
4751 .class = &omap44xx_uart_hwmod_class,
4752 .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
4753 .mpu_irqs = omap44xx_uart3_irqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05304754 .sdma_reqs = omap44xx_uart3_sdma_reqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05304755 .main_clk = "uart3_fck",
4756 .prcm = {
4757 .omap4 = {
4758 .clkctrl_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
4759 },
4760 },
4761 .slaves = omap44xx_uart3_slaves,
4762 .slaves_cnt = ARRAY_SIZE(omap44xx_uart3_slaves),
4763 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
4764};
4765
4766/* uart4 */
4767static struct omap_hwmod omap44xx_uart4_hwmod;
4768static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
4769 { .irq = 70 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004770 { .irq = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05304771};
4772
4773static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
4774 { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
4775 { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06004776 { .dma_req = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05304777};
4778
4779static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
4780 {
4781 .pa_start = 0x4806e000,
4782 .pa_end = 0x4806e0ff,
4783 .flags = ADDR_TYPE_RT
4784 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004785 { }
Benoit Coussondb12ba52010-09-27 20:19:19 +05304786};
4787
4788/* l4_per -> uart4 */
4789static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
4790 .master = &omap44xx_l4_per_hwmod,
4791 .slave = &omap44xx_uart4_hwmod,
4792 .clk = "l4_div_ck",
4793 .addr = omap44xx_uart4_addrs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05304794 .user = OCP_USER_MPU | OCP_USER_SDMA,
4795};
4796
4797/* uart4 slave ports */
4798static struct omap_hwmod_ocp_if *omap44xx_uart4_slaves[] = {
4799 &omap44xx_l4_per__uart4,
4800};
4801
4802static struct omap_hwmod omap44xx_uart4_hwmod = {
4803 .name = "uart4",
4804 .class = &omap44xx_uart_hwmod_class,
4805 .mpu_irqs = omap44xx_uart4_irqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05304806 .sdma_reqs = omap44xx_uart4_sdma_reqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05304807 .main_clk = "uart4_fck",
4808 .prcm = {
4809 .omap4 = {
4810 .clkctrl_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
4811 },
4812 },
4813 .slaves = omap44xx_uart4_slaves,
4814 .slaves_cnt = ARRAY_SIZE(omap44xx_uart4_slaves),
4815 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
4816};
4817
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004818/*
Benoit Cousson5844c4e2011-02-17 12:41:05 +00004819 * 'usb_otg_hs' class
4820 * high-speed on-the-go universal serial bus (usb_otg_hs) controller
4821 */
4822
4823static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
4824 .rev_offs = 0x0400,
4825 .sysc_offs = 0x0404,
4826 .syss_offs = 0x0408,
4827 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
4828 SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
4829 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
4830 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
4831 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
4832 MSTANDBY_SMART),
4833 .sysc_fields = &omap_hwmod_sysc_type1,
4834};
4835
4836static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
4837 .name = "usb_otg_hs",
4838 .sysc = &omap44xx_usb_otg_hs_sysc,
4839};
4840
4841/* usb_otg_hs */
4842static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
4843 { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
4844 { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004845 { .irq = -1 }
Benoit Cousson5844c4e2011-02-17 12:41:05 +00004846};
4847
4848/* usb_otg_hs master ports */
4849static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_masters[] = {
4850 &omap44xx_usb_otg_hs__l3_main_2,
4851};
4852
4853static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
4854 {
4855 .pa_start = 0x4a0ab000,
4856 .pa_end = 0x4a0ab003,
4857 .flags = ADDR_TYPE_RT
4858 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004859 { }
Benoit Cousson5844c4e2011-02-17 12:41:05 +00004860};
4861
4862/* l4_cfg -> usb_otg_hs */
4863static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
4864 .master = &omap44xx_l4_cfg_hwmod,
4865 .slave = &omap44xx_usb_otg_hs_hwmod,
4866 .clk = "l4_div_ck",
4867 .addr = omap44xx_usb_otg_hs_addrs,
Benoit Cousson5844c4e2011-02-17 12:41:05 +00004868 .user = OCP_USER_MPU | OCP_USER_SDMA,
4869};
4870
4871/* usb_otg_hs slave ports */
4872static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_slaves[] = {
4873 &omap44xx_l4_cfg__usb_otg_hs,
4874};
4875
4876static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
4877 { .role = "xclk", .clk = "usb_otg_hs_xclk" },
4878};
4879
4880static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
4881 .name = "usb_otg_hs",
4882 .class = &omap44xx_usb_otg_hs_hwmod_class,
4883 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
4884 .mpu_irqs = omap44xx_usb_otg_hs_irqs,
Benoit Cousson5844c4e2011-02-17 12:41:05 +00004885 .main_clk = "usb_otg_hs_ick",
4886 .prcm = {
4887 .omap4 = {
4888 .clkctrl_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
4889 },
4890 },
4891 .opt_clks = usb_otg_hs_opt_clks,
4892 .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
4893 .slaves = omap44xx_usb_otg_hs_slaves,
4894 .slaves_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_slaves),
4895 .masters = omap44xx_usb_otg_hs_masters,
4896 .masters_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_masters),
4897 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
4898};
4899
4900/*
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004901 * 'wd_timer' class
4902 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
4903 * overflow condition
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004904 */
4905
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004906static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004907 .rev_offs = 0x0000,
4908 .sysc_offs = 0x0010,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004909 .syss_offs = 0x0014,
4910 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
Benoit Cousson0cfe8752010-12-21 21:08:33 -07004911 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
Benoit Cousson7cffa6b2010-12-21 21:31:28 -07004912 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
4913 SIDLE_SMART_WKUP),
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004914 .sysc_fields = &omap_hwmod_sysc_type1,
4915};
4916
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004917static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
4918 .name = "wd_timer",
4919 .sysc = &omap44xx_wd_timer_sysc,
Benoit Coussonfe134712010-12-23 22:30:32 +00004920 .pre_shutdown = &omap2_wd_timer_disable,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004921};
4922
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004923/* wd_timer2 */
4924static struct omap_hwmod omap44xx_wd_timer2_hwmod;
4925static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
4926 { .irq = 80 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004927 { .irq = -1 }
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004928};
4929
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004930static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004931 {
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004932 .pa_start = 0x4a314000,
4933 .pa_end = 0x4a31407f,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004934 .flags = ADDR_TYPE_RT
4935 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004936 { }
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004937};
4938
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004939/* l4_wkup -> wd_timer2 */
4940static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004941 .master = &omap44xx_l4_wkup_hwmod,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004942 .slave = &omap44xx_wd_timer2_hwmod,
4943 .clk = "l4_wkup_clk_mux_ck",
4944 .addr = omap44xx_wd_timer2_addrs,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004945 .user = OCP_USER_MPU | OCP_USER_SDMA,
4946};
4947
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004948/* wd_timer2 slave ports */
4949static struct omap_hwmod_ocp_if *omap44xx_wd_timer2_slaves[] = {
4950 &omap44xx_l4_wkup__wd_timer2,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004951};
4952
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004953static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
4954 .name = "wd_timer2",
4955 .class = &omap44xx_wd_timer_hwmod_class,
4956 .mpu_irqs = omap44xx_wd_timer2_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004957 .main_clk = "wd_timer2_fck",
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004958 .prcm = {
4959 .omap4 = {
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004960 .clkctrl_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004961 },
4962 },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004963 .slaves = omap44xx_wd_timer2_slaves,
4964 .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer2_slaves),
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004965 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
4966};
4967
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004968/* wd_timer3 */
4969static struct omap_hwmod omap44xx_wd_timer3_hwmod;
4970static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
4971 { .irq = 36 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06004972 { .irq = -1 }
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004973};
4974
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004975static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004976 {
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004977 .pa_start = 0x40130000,
4978 .pa_end = 0x4013007f,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004979 .flags = ADDR_TYPE_RT
4980 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004981 { }
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004982};
4983
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004984/* l4_abe -> wd_timer3 */
4985static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
4986 .master = &omap44xx_l4_abe_hwmod,
4987 .slave = &omap44xx_wd_timer3_hwmod,
4988 .clk = "ocp_abe_iclk",
4989 .addr = omap44xx_wd_timer3_addrs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004990 .user = OCP_USER_MPU,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004991};
4992
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004993static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004994 {
Benoit Cousson3b54baa2010-12-21 21:08:33 -07004995 .pa_start = 0x49030000,
4996 .pa_end = 0x4903007f,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08004997 .flags = ADDR_TYPE_RT
4998 },
Paul Walmsley78183f32011-07-09 19:14:05 -06004999 { }
Benoit Cousson9780a9c2010-12-07 16:26:57 -08005000};
5001
Benoit Cousson3b54baa2010-12-21 21:08:33 -07005002/* l4_abe -> wd_timer3 (dma) */
5003static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
5004 .master = &omap44xx_l4_abe_hwmod,
5005 .slave = &omap44xx_wd_timer3_hwmod,
5006 .clk = "ocp_abe_iclk",
5007 .addr = omap44xx_wd_timer3_dma_addrs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07005008 .user = OCP_USER_SDMA,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08005009};
5010
Benoit Cousson3b54baa2010-12-21 21:08:33 -07005011/* wd_timer3 slave ports */
5012static struct omap_hwmod_ocp_if *omap44xx_wd_timer3_slaves[] = {
5013 &omap44xx_l4_abe__wd_timer3,
5014 &omap44xx_l4_abe__wd_timer3_dma,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08005015};
5016
Benoit Cousson3b54baa2010-12-21 21:08:33 -07005017static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
5018 .name = "wd_timer3",
5019 .class = &omap44xx_wd_timer_hwmod_class,
5020 .mpu_irqs = omap44xx_wd_timer3_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07005021 .main_clk = "wd_timer3_fck",
Benoit Cousson9780a9c2010-12-07 16:26:57 -08005022 .prcm = {
5023 .omap4 = {
Benoit Cousson3b54baa2010-12-21 21:08:33 -07005024 .clkctrl_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
Benoit Cousson9780a9c2010-12-07 16:26:57 -08005025 },
5026 },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07005027 .slaves = omap44xx_wd_timer3_slaves,
5028 .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer3_slaves),
Benoit Cousson9780a9c2010-12-07 16:26:57 -08005029 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
5030};
5031
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005032static __initdata struct omap_hwmod *omap44xx_hwmods[] = {
Benoit Coussonfe134712010-12-23 22:30:32 +00005033
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005034 /* dmm class */
5035 &omap44xx_dmm_hwmod,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07005036
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005037 /* emif_fw class */
5038 &omap44xx_emif_fw_hwmod,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07005039
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005040 /* l3 class */
5041 &omap44xx_l3_instr_hwmod,
5042 &omap44xx_l3_main_1_hwmod,
5043 &omap44xx_l3_main_2_hwmod,
5044 &omap44xx_l3_main_3_hwmod,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07005045
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005046 /* l4 class */
5047 &omap44xx_l4_abe_hwmod,
5048 &omap44xx_l4_cfg_hwmod,
5049 &omap44xx_l4_per_hwmod,
5050 &omap44xx_l4_wkup_hwmod,
Benoit Cousson531ce0d2010-12-20 18:27:19 -08005051
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005052 /* mpu_bus class */
5053 &omap44xx_mpu_private_hwmod,
5054
Benoit Cousson407a6882011-02-15 22:39:48 +01005055 /* aess class */
5056/* &omap44xx_aess_hwmod, */
5057
5058 /* bandgap class */
5059 &omap44xx_bandgap_hwmod,
5060
5061 /* counter class */
5062/* &omap44xx_counter_32k_hwmod, */
5063
Benoit Coussond7cf5f32010-12-23 22:30:31 +00005064 /* dma class */
5065 &omap44xx_dma_system_hwmod,
5066
Benoit Cousson8ca476d2011-01-25 22:01:00 +00005067 /* dmic class */
5068 &omap44xx_dmic_hwmod,
5069
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07005070 /* dsp class */
5071 &omap44xx_dsp_hwmod,
5072 &omap44xx_dsp_c0_hwmod,
5073
Benoit Coussond63bd742011-01-27 11:17:03 +00005074 /* dss class */
5075 &omap44xx_dss_hwmod,
5076 &omap44xx_dss_dispc_hwmod,
5077 &omap44xx_dss_dsi1_hwmod,
5078 &omap44xx_dss_dsi2_hwmod,
5079 &omap44xx_dss_hdmi_hwmod,
5080 &omap44xx_dss_rfbi_hwmod,
5081 &omap44xx_dss_venc_hwmod,
5082
Benoit Cousson9780a9c2010-12-07 16:26:57 -08005083 /* gpio class */
5084 &omap44xx_gpio1_hwmod,
5085 &omap44xx_gpio2_hwmod,
5086 &omap44xx_gpio3_hwmod,
5087 &omap44xx_gpio4_hwmod,
5088 &omap44xx_gpio5_hwmod,
5089 &omap44xx_gpio6_hwmod,
5090
Benoit Cousson407a6882011-02-15 22:39:48 +01005091 /* hsi class */
5092/* &omap44xx_hsi_hwmod, */
5093
Benoit Cousson3b54baa2010-12-21 21:08:33 -07005094 /* i2c class */
5095 &omap44xx_i2c1_hwmod,
5096 &omap44xx_i2c2_hwmod,
5097 &omap44xx_i2c3_hwmod,
5098 &omap44xx_i2c4_hwmod,
5099
Benoit Cousson407a6882011-02-15 22:39:48 +01005100 /* ipu class */
5101 &omap44xx_ipu_hwmod,
5102 &omap44xx_ipu_c0_hwmod,
5103 &omap44xx_ipu_c1_hwmod,
5104
5105 /* iss class */
5106/* &omap44xx_iss_hwmod, */
5107
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07005108 /* iva class */
5109 &omap44xx_iva_hwmod,
5110 &omap44xx_iva_seq0_hwmod,
5111 &omap44xx_iva_seq1_hwmod,
5112
Benoit Cousson407a6882011-02-15 22:39:48 +01005113 /* kbd class */
Shubhrajyoti D4998b2452011-05-04 14:57:44 -07005114 &omap44xx_kbd_hwmod,
Benoit Cousson407a6882011-02-15 22:39:48 +01005115
Benoit Coussonec5df922011-02-02 19:27:21 +00005116 /* mailbox class */
5117 &omap44xx_mailbox_hwmod,
5118
Benoit Cousson4ddff492011-01-31 14:50:30 +00005119 /* mcbsp class */
5120 &omap44xx_mcbsp1_hwmod,
5121 &omap44xx_mcbsp2_hwmod,
5122 &omap44xx_mcbsp3_hwmod,
5123 &omap44xx_mcbsp4_hwmod,
5124
Benoit Cousson407a6882011-02-15 22:39:48 +01005125 /* mcpdm class */
5126/* &omap44xx_mcpdm_hwmod, */
5127
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05305128 /* mcspi class */
5129 &omap44xx_mcspi1_hwmod,
5130 &omap44xx_mcspi2_hwmod,
5131 &omap44xx_mcspi3_hwmod,
5132 &omap44xx_mcspi4_hwmod,
5133
Benoit Cousson407a6882011-02-15 22:39:48 +01005134 /* mmc class */
Anand Gadiyar17203bd2011-03-01 13:12:56 -08005135 &omap44xx_mmc1_hwmod,
5136 &omap44xx_mmc2_hwmod,
5137 &omap44xx_mmc3_hwmod,
5138 &omap44xx_mmc4_hwmod,
5139 &omap44xx_mmc5_hwmod,
Benoit Cousson407a6882011-02-15 22:39:48 +01005140
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005141 /* mpu class */
5142 &omap44xx_mpu_hwmod,
Benoit Coussondb12ba52010-09-27 20:19:19 +05305143
Benoit Cousson1f6a7172010-12-23 22:30:30 +00005144 /* smartreflex class */
5145 &omap44xx_smartreflex_core_hwmod,
5146 &omap44xx_smartreflex_iva_hwmod,
5147 &omap44xx_smartreflex_mpu_hwmod,
5148
Benoit Coussond11c2172011-02-02 12:04:36 +00005149 /* spinlock class */
5150 &omap44xx_spinlock_hwmod,
5151
Benoit Cousson35d1a662011-02-11 11:17:14 +00005152 /* timer class */
5153 &omap44xx_timer1_hwmod,
5154 &omap44xx_timer2_hwmod,
5155 &omap44xx_timer3_hwmod,
5156 &omap44xx_timer4_hwmod,
5157 &omap44xx_timer5_hwmod,
5158 &omap44xx_timer6_hwmod,
5159 &omap44xx_timer7_hwmod,
5160 &omap44xx_timer8_hwmod,
5161 &omap44xx_timer9_hwmod,
5162 &omap44xx_timer10_hwmod,
5163 &omap44xx_timer11_hwmod,
5164
Benoit Coussondb12ba52010-09-27 20:19:19 +05305165 /* uart class */
5166 &omap44xx_uart1_hwmod,
5167 &omap44xx_uart2_hwmod,
5168 &omap44xx_uart3_hwmod,
5169 &omap44xx_uart4_hwmod,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07005170
Benoit Cousson5844c4e2011-02-17 12:41:05 +00005171 /* usb_otg_hs class */
5172 &omap44xx_usb_otg_hs_hwmod,
5173
Benoit Cousson3b54baa2010-12-21 21:08:33 -07005174 /* wd_timer class */
5175 &omap44xx_wd_timer2_hwmod,
5176 &omap44xx_wd_timer3_hwmod,
5177
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005178 NULL,
5179};
5180
5181int __init omap44xx_hwmod_init(void)
5182{
Paul Walmsley550c8092011-02-28 11:58:14 -07005183 return omap_hwmod_register(omap44xx_hwmods);
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005184}
5185