blob: 4eb1ed9ab6daa4f8e062ca4a5c0d4fd81af6b477 [file] [log] [blame]
Andrei Konovalovae918c02007-07-17 04:04:11 -07001/*
Andrei Konovalovae918c02007-07-17 04:04:11 -07002 * Xilinx SPI controller driver (master mode only)
3 *
4 * Author: MontaVista Software, Inc.
5 * source@mvista.com
6 *
Grant Likely8fd88212010-10-14 09:04:29 -06007 * Copyright (c) 2010 Secret Lab Technologies, Ltd.
8 * Copyright (c) 2009 Intel Corporation
9 * 2002-2007 (c) MontaVista Software, Inc.
10
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
Andrei Konovalovae918c02007-07-17 04:04:11 -070014 */
15
16#include <linux/module.h>
17#include <linux/init.h>
18#include <linux/interrupt.h>
Grant Likelyeae6cb32010-10-14 09:32:53 -060019#include <linux/of.h>
Grant Likely8fd88212010-10-14 09:04:29 -060020#include <linux/platform_device.h>
Andrei Konovalovae918c02007-07-17 04:04:11 -070021#include <linux/spi/spi.h>
22#include <linux/spi/spi_bitbang.h>
Richard Röjforsd5af91a2009-11-13 12:28:39 +010023#include <linux/spi/xilinx_spi.h>
Grant Likelyeae6cb32010-10-14 09:32:53 -060024#include <linux/io.h>
Richard Röjforsd5af91a2009-11-13 12:28:39 +010025
David Brownellfc3ba952007-08-30 23:56:24 -070026#define XILINX_SPI_NAME "xilinx_spi"
Andrei Konovalovae918c02007-07-17 04:04:11 -070027
28/* Register definitions as per "OPB Serial Peripheral Interface (SPI) (v1.00e)
29 * Product Specification", DS464
30 */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010031#define XSPI_CR_OFFSET 0x60 /* Control Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070032
Michal Simek082339b2013-06-04 16:02:36 +020033#define XSPI_CR_LOOP 0x01
Andrei Konovalovae918c02007-07-17 04:04:11 -070034#define XSPI_CR_ENABLE 0x02
35#define XSPI_CR_MASTER_MODE 0x04
36#define XSPI_CR_CPOL 0x08
37#define XSPI_CR_CPHA 0x10
38#define XSPI_CR_MODE_MASK (XSPI_CR_CPHA | XSPI_CR_CPOL)
39#define XSPI_CR_TXFIFO_RESET 0x20
40#define XSPI_CR_RXFIFO_RESET 0x40
41#define XSPI_CR_MANUAL_SSELECT 0x80
42#define XSPI_CR_TRANS_INHIBIT 0x100
Richard Röjforsc9da2e12009-11-13 12:28:55 +010043#define XSPI_CR_LSB_FIRST 0x200
Andrei Konovalovae918c02007-07-17 04:04:11 -070044
Richard Röjforsc9da2e12009-11-13 12:28:55 +010045#define XSPI_SR_OFFSET 0x64 /* Status Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070046
47#define XSPI_SR_RX_EMPTY_MASK 0x01 /* Receive FIFO is empty */
48#define XSPI_SR_RX_FULL_MASK 0x02 /* Receive FIFO is full */
49#define XSPI_SR_TX_EMPTY_MASK 0x04 /* Transmit FIFO is empty */
50#define XSPI_SR_TX_FULL_MASK 0x08 /* Transmit FIFO is full */
51#define XSPI_SR_MODE_FAULT_MASK 0x10 /* Mode fault error */
52
Richard Röjforsc9da2e12009-11-13 12:28:55 +010053#define XSPI_TXD_OFFSET 0x68 /* Data Transmit Register */
54#define XSPI_RXD_OFFSET 0x6c /* Data Receive Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070055
56#define XSPI_SSR_OFFSET 0x70 /* 32-bit Slave Select Register */
57
58/* Register definitions as per "OPB IPIF (v3.01c) Product Specification", DS414
59 * IPIF registers are 32 bit
60 */
61#define XIPIF_V123B_DGIER_OFFSET 0x1c /* IPIF global int enable reg */
62#define XIPIF_V123B_GINTR_ENABLE 0x80000000
63
64#define XIPIF_V123B_IISR_OFFSET 0x20 /* IPIF interrupt status reg */
65#define XIPIF_V123B_IIER_OFFSET 0x28 /* IPIF interrupt enable reg */
66
67#define XSPI_INTR_MODE_FAULT 0x01 /* Mode fault error */
68#define XSPI_INTR_SLAVE_MODE_FAULT 0x02 /* Selected as slave while
69 * disabled */
70#define XSPI_INTR_TX_EMPTY 0x04 /* TxFIFO is empty */
71#define XSPI_INTR_TX_UNDERRUN 0x08 /* TxFIFO was underrun */
72#define XSPI_INTR_RX_FULL 0x10 /* RxFIFO is full */
73#define XSPI_INTR_RX_OVERRUN 0x20 /* RxFIFO was overrun */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010074#define XSPI_INTR_TX_HALF_EMPTY 0x40 /* TxFIFO is half empty */
Andrei Konovalovae918c02007-07-17 04:04:11 -070075
76#define XIPIF_V123B_RESETR_OFFSET 0x40 /* IPIF reset register */
77#define XIPIF_V123B_RESET_MASK 0x0a /* the value to write */
78
79struct xilinx_spi {
80 /* bitbang has to be first */
81 struct spi_bitbang bitbang;
82 struct completion done;
Andrei Konovalovae918c02007-07-17 04:04:11 -070083 void __iomem *regs; /* virt. address of the control registers */
84
Dan Carpenter9ca12732013-07-17 18:34:48 +030085 int irq;
Andrei Konovalovae918c02007-07-17 04:04:11 -070086
Andrei Konovalovae918c02007-07-17 04:04:11 -070087 u8 *rx_ptr; /* pointer in the Tx buffer */
88 const u8 *tx_ptr; /* pointer in the Rx buffer */
89 int remaining_bytes; /* the number of bytes left to transfer */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010090 u8 bits_per_word;
Richard Röjfors86fc5932009-11-13 12:28:49 +010091 unsigned int (*read_fn) (void __iomem *);
92 void (*write_fn) (u32, void __iomem *);
Richard Röjforsc9da2e12009-11-13 12:28:55 +010093 void (*tx_fn) (struct xilinx_spi *);
94 void (*rx_fn) (struct xilinx_spi *);
Andrei Konovalovae918c02007-07-17 04:04:11 -070095};
96
Paul Mundt97782142010-01-20 13:49:45 -070097static void xspi_write32(u32 val, void __iomem *addr)
98{
99 iowrite32(val, addr);
100}
101
102static unsigned int xspi_read32(void __iomem *addr)
103{
104 return ioread32(addr);
105}
106
107static void xspi_write32_be(u32 val, void __iomem *addr)
108{
109 iowrite32be(val, addr);
110}
111
112static unsigned int xspi_read32_be(void __iomem *addr)
113{
114 return ioread32be(addr);
115}
116
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100117static void xspi_tx8(struct xilinx_spi *xspi)
118{
119 xspi->write_fn(*xspi->tx_ptr, xspi->regs + XSPI_TXD_OFFSET);
120 xspi->tx_ptr++;
121}
122
123static void xspi_tx16(struct xilinx_spi *xspi)
124{
125 xspi->write_fn(*(u16 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
126 xspi->tx_ptr += 2;
127}
128
129static void xspi_tx32(struct xilinx_spi *xspi)
130{
131 xspi->write_fn(*(u32 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
132 xspi->tx_ptr += 4;
133}
134
135static void xspi_rx8(struct xilinx_spi *xspi)
136{
137 u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
138 if (xspi->rx_ptr) {
139 *xspi->rx_ptr = data & 0xff;
140 xspi->rx_ptr++;
141 }
142}
143
144static void xspi_rx16(struct xilinx_spi *xspi)
145{
146 u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
147 if (xspi->rx_ptr) {
148 *(u16 *)(xspi->rx_ptr) = data & 0xffff;
149 xspi->rx_ptr += 2;
150 }
151}
152
153static void xspi_rx32(struct xilinx_spi *xspi)
154{
155 u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
156 if (xspi->rx_ptr) {
157 *(u32 *)(xspi->rx_ptr) = data;
158 xspi->rx_ptr += 4;
159 }
160}
161
Richard Röjfors86fc5932009-11-13 12:28:49 +0100162static void xspi_init_hw(struct xilinx_spi *xspi)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700163{
Richard Röjfors86fc5932009-11-13 12:28:49 +0100164 void __iomem *regs_base = xspi->regs;
165
Andrei Konovalovae918c02007-07-17 04:04:11 -0700166 /* Reset the SPI device */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100167 xspi->write_fn(XIPIF_V123B_RESET_MASK,
168 regs_base + XIPIF_V123B_RESETR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700169 /* Disable all the interrupts just in case */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100170 xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700171 /* Enable the global IPIF interrupt */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100172 xspi->write_fn(XIPIF_V123B_GINTR_ENABLE,
173 regs_base + XIPIF_V123B_DGIER_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700174 /* Deselect the slave on the SPI bus */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100175 xspi->write_fn(0xffff, regs_base + XSPI_SSR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700176 /* Disable the transmitter, enable Manual Slave Select Assertion,
177 * put SPI controller into master mode, and enable it */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100178 xspi->write_fn(XSPI_CR_TRANS_INHIBIT | XSPI_CR_MANUAL_SSELECT |
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100179 XSPI_CR_MASTER_MODE | XSPI_CR_ENABLE | XSPI_CR_TXFIFO_RESET |
180 XSPI_CR_RXFIFO_RESET, regs_base + XSPI_CR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700181}
182
183static void xilinx_spi_chipselect(struct spi_device *spi, int is_on)
184{
185 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
186
187 if (is_on == BITBANG_CS_INACTIVE) {
188 /* Deselect the slave on the SPI bus */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100189 xspi->write_fn(0xffff, xspi->regs + XSPI_SSR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700190 } else if (is_on == BITBANG_CS_ACTIVE) {
191 /* Set the SPI clock phase and polarity */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100192 u16 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700193 & ~XSPI_CR_MODE_MASK;
194 if (spi->mode & SPI_CPHA)
195 cr |= XSPI_CR_CPHA;
196 if (spi->mode & SPI_CPOL)
197 cr |= XSPI_CR_CPOL;
Richard Röjfors86fc5932009-11-13 12:28:49 +0100198 xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700199
200 /* We do not check spi->max_speed_hz here as the SPI clock
201 * frequency is not software programmable (the IP block design
202 * parameter)
203 */
204
205 /* Activate the chip select */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100206 xspi->write_fn(~(0x0001 << spi->chip_select),
207 xspi->regs + XSPI_SSR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700208 }
209}
210
211/* spi_bitbang requires custom setup_transfer() to be defined if there is a
Axel Lin9bf46f62014-02-14 21:06:43 +0800212 * custom txrx_bufs().
Andrei Konovalovae918c02007-07-17 04:04:11 -0700213 */
214static int xilinx_spi_setup_transfer(struct spi_device *spi,
215 struct spi_transfer *t)
216{
Andrei Konovalovae918c02007-07-17 04:04:11 -0700217 return 0;
218}
219
Andrei Konovalovae918c02007-07-17 04:04:11 -0700220static void xilinx_spi_fill_tx_fifo(struct xilinx_spi *xspi)
221{
222 u8 sr;
223
224 /* Fill the Tx FIFO with as many bytes as possible */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100225 sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700226 while ((sr & XSPI_SR_TX_FULL_MASK) == 0 && xspi->remaining_bytes > 0) {
Richard Röjfors86fc5932009-11-13 12:28:49 +0100227 if (xspi->tx_ptr)
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100228 xspi->tx_fn(xspi);
Richard Röjfors86fc5932009-11-13 12:28:49 +0100229 else
230 xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100231 xspi->remaining_bytes -= xspi->bits_per_word / 8;
Richard Röjfors86fc5932009-11-13 12:28:49 +0100232 sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700233 }
234}
235
236static int xilinx_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *t)
237{
238 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
239 u32 ipif_ier;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700240
241 /* We get here with transmitter inhibited */
242
243 xspi->tx_ptr = t->tx_buf;
244 xspi->rx_ptr = t->rx_buf;
245 xspi->remaining_bytes = t->len;
Wolfram Sang16735d02013-11-14 14:32:02 -0800246 reinit_completion(&xspi->done);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700247
Andrei Konovalovae918c02007-07-17 04:04:11 -0700248
249 /* Enable the transmit empty interrupt, which we use to determine
250 * progress on the transmission.
251 */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100252 ipif_ier = xspi->read_fn(xspi->regs + XIPIF_V123B_IIER_OFFSET);
253 xspi->write_fn(ipif_ier | XSPI_INTR_TX_EMPTY,
254 xspi->regs + XIPIF_V123B_IIER_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700255
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200256 for (;;) {
257 u16 cr;
258 u8 sr;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700259
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200260 xilinx_spi_fill_tx_fifo(xspi);
261
262 /* Start the transfer by not inhibiting the transmitter any
263 * longer
264 */
265 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) &
266 ~XSPI_CR_TRANS_INHIBIT;
267 xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
268
269 wait_for_completion(&xspi->done);
270
271 /* A transmit has just completed. Process received data and
272 * check for more data to transmit. Always inhibit the
273 * transmitter while the Isr refills the transmit register/FIFO,
274 * or make sure it is stopped if we're done.
275 */
276 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
277 xspi->write_fn(cr | XSPI_CR_TRANS_INHIBIT,
278 xspi->regs + XSPI_CR_OFFSET);
279
280 /* Read out all the data from the Rx FIFO */
281 sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
282 while ((sr & XSPI_SR_RX_EMPTY_MASK) == 0) {
283 xspi->rx_fn(xspi);
284 sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
285 }
286
287 /* See if there is more data to send */
dan.carpenter@oracle.come33d0852013-06-09 16:07:28 +0300288 if (xspi->remaining_bytes <= 0)
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200289 break;
290 }
Andrei Konovalovae918c02007-07-17 04:04:11 -0700291
292 /* Disable the transmit empty interrupt */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100293 xspi->write_fn(ipif_ier, xspi->regs + XIPIF_V123B_IIER_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700294
295 return t->len - xspi->remaining_bytes;
296}
297
298
299/* This driver supports single master mode only. Hence Tx FIFO Empty
300 * is the only interrupt we care about.
301 * Receive FIFO Overrun, Transmit FIFO Underrun, Mode Fault, and Slave Mode
302 * Fault are not to happen.
303 */
304static irqreturn_t xilinx_spi_irq(int irq, void *dev_id)
305{
306 struct xilinx_spi *xspi = dev_id;
307 u32 ipif_isr;
308
309 /* Get the IPIF interrupts, and clear them immediately */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100310 ipif_isr = xspi->read_fn(xspi->regs + XIPIF_V123B_IISR_OFFSET);
311 xspi->write_fn(ipif_isr, xspi->regs + XIPIF_V123B_IISR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700312
313 if (ipif_isr & XSPI_INTR_TX_EMPTY) { /* Transmission completed */
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200314 complete(&xspi->done);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700315 }
316
317 return IRQ_HANDLED;
318}
319
Grant Likelyeae6cb32010-10-14 09:32:53 -0600320static const struct of_device_id xilinx_spi_of_match[] = {
321 { .compatible = "xlnx,xps-spi-2.00.a", },
322 { .compatible = "xlnx,xps-spi-2.00.b", },
323 {}
324};
325MODULE_DEVICE_TABLE(of, xilinx_spi_of_match);
Grant Likelyeae6cb32010-10-14 09:32:53 -0600326
Mark Brown7cb2abd2013-07-05 11:24:26 +0100327static int xilinx_spi_probe(struct platform_device *pdev)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700328{
Andrei Konovalovae918c02007-07-17 04:04:11 -0700329 struct xilinx_spi *xspi;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100330 struct xspi_platform_data *pdata;
Michal Simekad3fdbc2013-07-08 15:29:15 +0200331 struct resource *res;
Michal Simek7b3b7432013-07-09 18:05:16 +0200332 int ret, num_cs = 0, bits_per_word = 8;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100333 struct spi_master *master;
Michal Simek082339b2013-06-04 16:02:36 +0200334 u32 tmp;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100335 u8 i;
John Linnff82c582009-01-09 16:01:53 -0700336
Jingoo Han8074cf02013-07-30 16:58:59 +0900337 pdata = dev_get_platdata(&pdev->dev);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100338 if (pdata) {
339 num_cs = pdata->num_chipselect;
340 bits_per_word = pdata->bits_per_word;
Michal Simekbe3acdf2013-07-08 15:29:17 +0200341 } else {
342 of_property_read_u32(pdev->dev.of_node, "xlnx,num-ss-bits",
343 &num_cs);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100344 }
Mark Brownd81c0bb2013-07-03 12:05:42 +0100345
346 if (!num_cs) {
Mark Brown7cb2abd2013-07-05 11:24:26 +0100347 dev_err(&pdev->dev,
348 "Missing slave select configuration data\n");
Mark Brownd81c0bb2013-07-03 12:05:42 +0100349 return -EINVAL;
350 }
351
Mark Brown7cb2abd2013-07-05 11:24:26 +0100352 master = spi_alloc_master(&pdev->dev, sizeof(struct xilinx_spi));
Richard Röjforsd5af91a2009-11-13 12:28:39 +0100353 if (!master)
Mark Brownd81c0bb2013-07-03 12:05:42 +0100354 return -ENODEV;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700355
David Brownelle7db06b2009-06-17 16:26:04 -0700356 /* the spi->mode bits understood by this driver: */
357 master->mode_bits = SPI_CPOL | SPI_CPHA;
358
Andrei Konovalovae918c02007-07-17 04:04:11 -0700359 xspi = spi_master_get_devdata(master);
Axel Lin94c69f72013-09-10 15:43:41 +0800360 xspi->bitbang.master = master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700361 xspi->bitbang.chipselect = xilinx_spi_chipselect;
362 xspi->bitbang.setup_transfer = xilinx_spi_setup_transfer;
363 xspi->bitbang.txrx_bufs = xilinx_spi_txrx_bufs;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700364 init_completion(&xspi->done);
365
Michal Simekad3fdbc2013-07-08 15:29:15 +0200366 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
367 xspi->regs = devm_ioremap_resource(&pdev->dev, res);
Mark Brownc40537d2013-07-01 20:33:01 +0100368 if (IS_ERR(xspi->regs)) {
369 ret = PTR_ERR(xspi->regs);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700370 goto put_master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700371 }
372
Mark Brown7cb2abd2013-07-05 11:24:26 +0100373 master->bus_num = pdev->dev.id;
Grant Likely91565c42010-10-14 08:54:55 -0600374 master->num_chipselect = num_cs;
Mark Brown7cb2abd2013-07-05 11:24:26 +0100375 master->dev.of_node = pdev->dev.of_node;
Michal Simek082339b2013-06-04 16:02:36 +0200376
377 /*
378 * Detect endianess on the IP via loop bit in CR. Detection
379 * must be done before reset is sent because incorrect reset
380 * value generates error interrupt.
381 * Setup little endian helper functions first and try to use them
382 * and check if bit was correctly setup or not.
383 */
384 xspi->read_fn = xspi_read32;
385 xspi->write_fn = xspi_write32;
386
387 xspi->write_fn(XSPI_CR_LOOP, xspi->regs + XSPI_CR_OFFSET);
388 tmp = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
389 tmp &= XSPI_CR_LOOP;
390 if (tmp != XSPI_CR_LOOP) {
Paul Mundt97782142010-01-20 13:49:45 -0700391 xspi->read_fn = xspi_read32_be;
392 xspi->write_fn = xspi_write32_be;
Richard Röjfors86fc5932009-11-13 12:28:49 +0100393 }
Michal Simek082339b2013-06-04 16:02:36 +0200394
Axel Lin9bf46f62014-02-14 21:06:43 +0800395 master->bits_per_word_mask = SPI_BPW_MASK(bits_per_word);
Grant Likely91565c42010-10-14 08:54:55 -0600396 xspi->bits_per_word = bits_per_word;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100397 if (xspi->bits_per_word == 8) {
398 xspi->tx_fn = xspi_tx8;
399 xspi->rx_fn = xspi_rx8;
400 } else if (xspi->bits_per_word == 16) {
401 xspi->tx_fn = xspi_tx16;
402 xspi->rx_fn = xspi_rx16;
403 } else if (xspi->bits_per_word == 32) {
404 xspi->tx_fn = xspi_tx32;
405 xspi->rx_fn = xspi_rx32;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100406 } else {
407 ret = -EINVAL;
Mark Brownc40537d2013-07-01 20:33:01 +0100408 goto put_master;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100409 }
Andrei Konovalovae918c02007-07-17 04:04:11 -0700410
411 /* SPI controller initializations */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100412 xspi_init_hw(xspi);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700413
Michal Simek7b3b7432013-07-09 18:05:16 +0200414 xspi->irq = platform_get_irq(pdev, 0);
415 if (xspi->irq < 0) {
416 ret = xspi->irq;
417 goto put_master;
418 }
419
Andrei Konovalovae918c02007-07-17 04:04:11 -0700420 /* Register for SPI Interrupt */
Michal Simek7b3b7432013-07-09 18:05:16 +0200421 ret = devm_request_irq(&pdev->dev, xspi->irq, xilinx_spi_irq, 0,
422 dev_name(&pdev->dev), xspi);
Richard Röjforsd5af91a2009-11-13 12:28:39 +0100423 if (ret)
Mark Brownc40537d2013-07-01 20:33:01 +0100424 goto put_master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700425
Richard Röjforsd5af91a2009-11-13 12:28:39 +0100426 ret = spi_bitbang_start(&xspi->bitbang);
427 if (ret) {
Mark Brown7cb2abd2013-07-05 11:24:26 +0100428 dev_err(&pdev->dev, "spi_bitbang_start FAILED\n");
Michal Simek7b3b7432013-07-09 18:05:16 +0200429 goto put_master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700430 }
431
Mark Brown7cb2abd2013-07-05 11:24:26 +0100432 dev_info(&pdev->dev, "at 0x%08llX mapped to 0x%p, irq=%d\n",
Michal Simekad3fdbc2013-07-08 15:29:15 +0200433 (unsigned long long)res->start, xspi->regs, xspi->irq);
Grant Likely8fd88212010-10-14 09:04:29 -0600434
Grant Likelyeae6cb32010-10-14 09:32:53 -0600435 if (pdata) {
436 for (i = 0; i < pdata->num_devices; i++)
437 spi_new_device(master, pdata->devices + i);
438 }
Grant Likely8fd88212010-10-14 09:04:29 -0600439
Mark Brown7cb2abd2013-07-05 11:24:26 +0100440 platform_set_drvdata(pdev, master);
Grant Likely8fd88212010-10-14 09:04:29 -0600441 return 0;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100442
Mark Brownd81c0bb2013-07-03 12:05:42 +0100443put_master:
444 spi_master_put(master);
445
446 return ret;
Grant Likely8fd88212010-10-14 09:04:29 -0600447}
448
Mark Brown7cb2abd2013-07-05 11:24:26 +0100449static int xilinx_spi_remove(struct platform_device *pdev)
Grant Likely8fd88212010-10-14 09:04:29 -0600450{
Mark Brown7cb2abd2013-07-05 11:24:26 +0100451 struct spi_master *master = platform_get_drvdata(pdev);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100452 struct xilinx_spi *xspi = spi_master_get_devdata(master);
Michal Simek7b3b7432013-07-09 18:05:16 +0200453 void __iomem *regs_base = xspi->regs;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100454
455 spi_bitbang_stop(&xspi->bitbang);
Michal Simek7b3b7432013-07-09 18:05:16 +0200456
457 /* Disable all the interrupts just in case */
458 xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET);
459 /* Disable the global IPIF interrupt */
460 xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100461
462 spi_master_put(xspi->bitbang.master);
Grant Likely8fd88212010-10-14 09:04:29 -0600463
464 return 0;
465}
466
467/* work with hotplug and coldplug */
468MODULE_ALIAS("platform:" XILINX_SPI_NAME);
469
470static struct platform_driver xilinx_spi_driver = {
471 .probe = xilinx_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000472 .remove = xilinx_spi_remove,
Grant Likely8fd88212010-10-14 09:04:29 -0600473 .driver = {
474 .name = XILINX_SPI_NAME,
475 .owner = THIS_MODULE,
Grant Likelyeae6cb32010-10-14 09:32:53 -0600476 .of_match_table = xilinx_spi_of_match,
Grant Likely8fd88212010-10-14 09:04:29 -0600477 },
478};
Grant Likely940ab882011-10-05 11:29:49 -0600479module_platform_driver(xilinx_spi_driver);
Grant Likely8fd88212010-10-14 09:04:29 -0600480
Andrei Konovalovae918c02007-07-17 04:04:11 -0700481MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
482MODULE_DESCRIPTION("Xilinx SPI driver");
483MODULE_LICENSE("GPL");