blob: 0f1b713b5aec375994c40d67489683bba1bbe566 [file] [log] [blame]
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001/*
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -08002 * Copyright (c) 2012-2016, The Linux Foundation. All rights reserved.
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
Stephen Boyd987a9f12015-11-17 16:13:55 -080013#include <linux/bitmap.h>
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060014#include <linux/delay.h>
15#include <linux/err.h>
16#include <linux/interrupt.h>
17#include <linux/io.h>
Josh Cartwright67b563f2014-02-12 13:44:25 -060018#include <linux/irqchip/chained_irq.h>
19#include <linux/irqdomain.h>
20#include <linux/irq.h>
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060021#include <linux/kernel.h>
22#include <linux/module.h>
23#include <linux/of.h>
24#include <linux/platform_device.h>
25#include <linux/slab.h>
26#include <linux/spmi.h>
27
28/* PMIC Arbiter configuration registers */
29#define PMIC_ARB_VERSION 0x0000
Gilad Avidovd0c6ae42015-03-25 11:37:32 -060030#define PMIC_ARB_VERSION_V2_MIN 0x20010000
Nicholas Troast9c10f8f2016-03-28 10:16:31 -070031#define PMIC_ARB_VERSION_V3_MIN 0x30000000
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060032#define PMIC_ARB_INT_EN 0x0004
33
Gilad Avidovd0c6ae42015-03-25 11:37:32 -060034/* PMIC Arbiter channel registers offsets */
35#define PMIC_ARB_CMD 0x00
36#define PMIC_ARB_CONFIG 0x04
37#define PMIC_ARB_STATUS 0x08
38#define PMIC_ARB_WDATA0 0x10
39#define PMIC_ARB_WDATA1 0x14
40#define PMIC_ARB_RDATA0 0x18
41#define PMIC_ARB_RDATA1 0x1C
42#define PMIC_ARB_REG_CHNL(N) (0x800 + 0x4 * (N))
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060043
44/* Mapping Table */
45#define SPMI_MAPPING_TABLE_REG(N) (0x0B00 + (4 * (N)))
46#define SPMI_MAPPING_BIT_INDEX(X) (((X) >> 18) & 0xF)
47#define SPMI_MAPPING_BIT_IS_0_FLAG(X) (((X) >> 17) & 0x1)
48#define SPMI_MAPPING_BIT_IS_0_RESULT(X) (((X) >> 9) & 0xFF)
49#define SPMI_MAPPING_BIT_IS_1_FLAG(X) (((X) >> 8) & 0x1)
50#define SPMI_MAPPING_BIT_IS_1_RESULT(X) (((X) >> 0) & 0xFF)
51
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060052#define SPMI_MAPPING_TABLE_TREE_DEPTH 16 /* Maximum of 16-bits */
Stephen Boyd987a9f12015-11-17 16:13:55 -080053#define PMIC_ARB_MAX_PPID BIT(12) /* PPID is 12bit */
54#define PMIC_ARB_CHAN_VALID BIT(15)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060055
56/* Ownership Table */
57#define SPMI_OWNERSHIP_TABLE_REG(N) (0x0700 + (4 * (N)))
58#define SPMI_OWNERSHIP_PERIPH2OWNER(X) ((X) & 0x7)
59
60/* Channel Status fields */
61enum pmic_arb_chnl_status {
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -080062 PMIC_ARB_STATUS_DONE = BIT(0),
63 PMIC_ARB_STATUS_FAILURE = BIT(1),
64 PMIC_ARB_STATUS_DENIED = BIT(2),
65 PMIC_ARB_STATUS_DROPPED = BIT(3),
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060066};
67
68/* Command register fields */
69#define PMIC_ARB_CMD_MAX_BYTE_COUNT 8
70
71/* Command Opcodes */
72enum pmic_arb_cmd_op_code {
73 PMIC_ARB_OP_EXT_WRITEL = 0,
74 PMIC_ARB_OP_EXT_READL = 1,
75 PMIC_ARB_OP_EXT_WRITE = 2,
76 PMIC_ARB_OP_RESET = 3,
77 PMIC_ARB_OP_SLEEP = 4,
78 PMIC_ARB_OP_SHUTDOWN = 5,
79 PMIC_ARB_OP_WAKEUP = 6,
80 PMIC_ARB_OP_AUTHENTICATE = 7,
81 PMIC_ARB_OP_MSTR_READ = 8,
82 PMIC_ARB_OP_MSTR_WRITE = 9,
83 PMIC_ARB_OP_EXT_READ = 13,
84 PMIC_ARB_OP_WRITE = 14,
85 PMIC_ARB_OP_READ = 15,
86 PMIC_ARB_OP_ZERO_WRITE = 16,
87};
88
89/* Maximum number of support PMIC peripherals */
Stephen Boyd987a9f12015-11-17 16:13:55 -080090#define PMIC_ARB_MAX_PERIPHS 512
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060091#define PMIC_ARB_TIMEOUT_US 100
92#define PMIC_ARB_MAX_TRANS_BYTES (8)
93
94#define PMIC_ARB_APID_MASK 0xFF
95#define PMIC_ARB_PPID_MASK 0xFFF
96
97/* interrupt enable bit */
98#define SPMI_PIC_ACC_ENABLE_BIT BIT(0)
99
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600100struct pmic_arb_ver_ops;
101
Abhijeet Dharmapurikar8f8ec812016-01-08 12:54:36 -0800102struct apid_data {
103 u16 ppid;
104 u8 owner;
Abhijeet Dharmapurikar8f8ec812016-01-08 12:54:36 -0800105};
106
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600107/**
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800108 * spmi_pmic_arb - SPMI PMIC Arbiter object
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600109 *
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600110 * @rd_base: on v1 "core", on v2 "observer" register base off DT.
111 * @wr_base: on v1 "core", on v2 "chnls" register base off DT.
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600112 * @intr: address of the SPMI interrupt control registers.
113 * @cnfg: address of the PMIC Arbiter configuration registers.
114 * @lock: lock to synchronize accesses.
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600115 * @channel: execution environment channel to use for accesses.
Josh Cartwright67b563f2014-02-12 13:44:25 -0600116 * @irq: PMIC ARB interrupt.
117 * @ee: the current Execution Environment
118 * @min_apid: minimum APID (used for bounding IRQ search)
119 * @max_apid: maximum APID
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800120 * @max_periph: maximum number of PMIC peripherals supported by HW.
Josh Cartwright67b563f2014-02-12 13:44:25 -0600121 * @mapping_table: in-memory copy of PPID -> APID mapping table.
122 * @domain: irq domain object for PMIC IRQ domain
123 * @spmic: SPMI controller object
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600124 * @ver_ops: version dependent operations.
Abhijeet Dharmapurikar39155b62016-01-06 19:55:21 -0800125 * @ppid_to_apid in-memory copy of PPID -> channel (APID) mapping table.
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600126 * v2 only.
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600127 */
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800128struct spmi_pmic_arb {
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600129 void __iomem *rd_base;
130 void __iomem *wr_base;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600131 void __iomem *intr;
132 void __iomem *cnfg;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800133 void __iomem *core;
134 resource_size_t core_size;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600135 raw_spinlock_t lock;
136 u8 channel;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600137 int irq;
138 u8 ee;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800139 u16 min_apid;
140 u16 max_apid;
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800141 u16 max_periph;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800142 u32 *mapping_table;
143 DECLARE_BITMAP(mapping_table_valid, PMIC_ARB_MAX_PERIPHS);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600144 struct irq_domain *domain;
145 struct spmi_controller *spmic;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600146 const struct pmic_arb_ver_ops *ver_ops;
Abhijeet Dharmapurikar39155b62016-01-06 19:55:21 -0800147 u16 *ppid_to_apid;
148 u16 last_apid;
Abhijeet Dharmapurikar8f8ec812016-01-08 12:54:36 -0800149 struct apid_data apid_data[PMIC_ARB_MAX_PERIPHS];
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600150};
151
152/**
153 * pmic_arb_ver: version dependent functionality.
154 *
Nicholas Troast9c10f8f2016-03-28 10:16:31 -0700155 * @ver_str: version string.
156 * @ppid_to_apid: finds the apid for a given ppid.
157 * @mode: access rights to specified pmic peripheral.
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600158 * @non_data_cmd: on v1 issues an spmi non-data command.
159 * on v2 no HW support, returns -EOPNOTSUPP.
160 * @offset: on v1 offset of per-ee channel.
161 * on v2 offset of per-ee and per-ppid channel.
162 * @fmt_cmd: formats a GENI/SPMI command.
163 * @owner_acc_status: on v1 offset of PMIC_ARB_SPMI_PIC_OWNERm_ACC_STATUSn
164 * on v2 offset of SPMI_PIC_OWNERm_ACC_STATUSn.
165 * @acc_enable: on v1 offset of PMIC_ARB_SPMI_PIC_ACC_ENABLEn
166 * on v2 offset of SPMI_PIC_ACC_ENABLEn.
167 * @irq_status: on v1 offset of PMIC_ARB_SPMI_PIC_IRQ_STATUSn
168 * on v2 offset of SPMI_PIC_IRQ_STATUSn.
169 * @irq_clear: on v1 offset of PMIC_ARB_SPMI_PIC_IRQ_CLEARn
170 * on v2 offset of SPMI_PIC_IRQ_CLEARn.
171 */
172struct pmic_arb_ver_ops {
Nicholas Troast9c10f8f2016-03-28 10:16:31 -0700173 const char *ver_str;
Abhijeet Dharmapurikar6e9eb382016-01-08 12:50:24 -0800174 int (*ppid_to_apid)(struct spmi_pmic_arb *pa, u8 sid, u16 addr,
175 u8 *apid);
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800176 int (*mode)(struct spmi_pmic_arb *dev, u8 sid, u16 addr,
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800177 mode_t *mode);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600178 /* spmi commands (read_cmd, write_cmd, cmd) functionality */
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800179 int (*offset)(struct spmi_pmic_arb *dev, u8 sid, u16 addr,
Stephen Boyd987a9f12015-11-17 16:13:55 -0800180 u32 *offset);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600181 u32 (*fmt_cmd)(u8 opc, u8 sid, u16 addr, u8 bc);
182 int (*non_data_cmd)(struct spmi_controller *ctrl, u8 opc, u8 sid);
183 /* Interrupts controller functionality (offset of PIC registers) */
184 u32 (*owner_acc_status)(u8 m, u8 n);
185 u32 (*acc_enable)(u8 n);
186 u32 (*irq_status)(u8 n);
187 u32 (*irq_clear)(u8 n);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600188};
189
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800190static inline void pmic_arb_base_write(struct spmi_pmic_arb *pa,
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600191 u32 offset, u32 val)
192{
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800193 writel_relaxed(val, pa->wr_base + offset);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600194}
195
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800196static inline void pmic_arb_set_rd_cmd(struct spmi_pmic_arb *pa,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600197 u32 offset, u32 val)
198{
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800199 writel_relaxed(val, pa->rd_base + offset);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600200}
201
202/**
203 * pa_read_data: reads pmic-arb's register and copy 1..4 bytes to buf
204 * @bc: byte count -1. range: 0..3
205 * @reg: register's address
206 * @buf: output parameter, length must be bc + 1
207 */
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800208static void pa_read_data(struct spmi_pmic_arb *pa, u8 *buf, u32 reg, u8 bc)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600209{
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800210 u32 data = __raw_readl(pa->rd_base + reg);
211
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600212 memcpy(buf, &data, (bc & 3) + 1);
213}
214
215/**
216 * pa_write_data: write 1..4 bytes from buf to pmic-arb's register
217 * @bc: byte-count -1. range: 0..3.
218 * @reg: register's address.
219 * @buf: buffer to write. length must be bc + 1.
220 */
221static void
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800222pa_write_data(struct spmi_pmic_arb *pa, const u8 *buf, u32 reg, u8 bc)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600223{
224 u32 data = 0;
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800225
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600226 memcpy(&data, buf, (bc & 3) + 1);
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800227 pmic_arb_base_write(pa, reg, data);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600228}
229
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600230static int pmic_arb_wait_for_done(struct spmi_controller *ctrl,
231 void __iomem *base, u8 sid, u16 addr)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600232{
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800233 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600234 u32 status = 0;
235 u32 timeout = PMIC_ARB_TIMEOUT_US;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800236 u32 offset;
237 int rc;
238
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800239 rc = pa->ver_ops->offset(pa, sid, addr, &offset);
Stephen Boyd987a9f12015-11-17 16:13:55 -0800240 if (rc)
241 return rc;
242
243 offset += PMIC_ARB_STATUS;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600244
245 while (timeout--) {
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600246 status = readl_relaxed(base + offset);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600247
248 if (status & PMIC_ARB_STATUS_DONE) {
249 if (status & PMIC_ARB_STATUS_DENIED) {
250 dev_err(&ctrl->dev,
251 "%s: transaction denied (0x%x)\n",
252 __func__, status);
253 return -EPERM;
254 }
255
256 if (status & PMIC_ARB_STATUS_FAILURE) {
257 dev_err(&ctrl->dev,
258 "%s: transaction failed (0x%x)\n",
259 __func__, status);
260 return -EIO;
261 }
262
263 if (status & PMIC_ARB_STATUS_DROPPED) {
264 dev_err(&ctrl->dev,
265 "%s: transaction dropped (0x%x)\n",
266 __func__, status);
267 return -EIO;
268 }
269
270 return 0;
271 }
272 udelay(1);
273 }
274
275 dev_err(&ctrl->dev,
276 "%s: timeout, status 0x%x\n",
277 __func__, status);
278 return -ETIMEDOUT;
279}
280
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600281static int
282pmic_arb_non_data_cmd_v1(struct spmi_controller *ctrl, u8 opc, u8 sid)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600283{
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800284 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600285 unsigned long flags;
286 u32 cmd;
287 int rc;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800288 u32 offset;
289
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800290 rc = pa->ver_ops->offset(pa, sid, 0, &offset);
Stephen Boyd987a9f12015-11-17 16:13:55 -0800291 if (rc)
292 return rc;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600293
294 cmd = ((opc | 0x40) << 27) | ((sid & 0xf) << 20);
295
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800296 raw_spin_lock_irqsave(&pa->lock, flags);
297 pmic_arb_base_write(pa, offset + PMIC_ARB_CMD, cmd);
298 rc = pmic_arb_wait_for_done(ctrl, pa->wr_base, sid, 0);
299 raw_spin_unlock_irqrestore(&pa->lock, flags);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600300
301 return rc;
302}
303
304static int
305pmic_arb_non_data_cmd_v2(struct spmi_controller *ctrl, u8 opc, u8 sid)
306{
307 return -EOPNOTSUPP;
308}
309
310/* Non-data command */
311static int pmic_arb_cmd(struct spmi_controller *ctrl, u8 opc, u8 sid)
312{
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800313 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600314
315 dev_dbg(&ctrl->dev, "cmd op:0x%x sid:%d\n", opc, sid);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600316
317 /* Check for valid non-data command */
318 if (opc < SPMI_CMD_RESET || opc > SPMI_CMD_WAKEUP)
319 return -EINVAL;
320
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800321 return pa->ver_ops->non_data_cmd(ctrl, opc, sid);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600322}
323
324static int pmic_arb_read_cmd(struct spmi_controller *ctrl, u8 opc, u8 sid,
325 u16 addr, u8 *buf, size_t len)
326{
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800327 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600328 unsigned long flags;
329 u8 bc = len - 1;
330 u32 cmd;
331 int rc;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800332 u32 offset;
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800333 mode_t mode;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800334
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800335 rc = pa->ver_ops->offset(pa, sid, addr, &offset);
Stephen Boyd987a9f12015-11-17 16:13:55 -0800336 if (rc)
337 return rc;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600338
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800339 rc = pa->ver_ops->mode(pa, sid, addr, &mode);
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800340 if (rc)
341 return rc;
342
343 if (!(mode & 0400)) {
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800344 dev_err(&pa->spmic->dev,
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800345 "error: impermissible read from peripheral sid:%d addr:0x%x\n",
346 sid, addr);
347 return -ENODEV;
348 }
349
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600350 if (bc >= PMIC_ARB_MAX_TRANS_BYTES) {
351 dev_err(&ctrl->dev,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600352 "pmic-arb supports 1..%d bytes per trans, but:%zu requested",
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600353 PMIC_ARB_MAX_TRANS_BYTES, len);
354 return -EINVAL;
355 }
356
357 /* Check the opcode */
358 if (opc >= 0x60 && opc <= 0x7F)
359 opc = PMIC_ARB_OP_READ;
360 else if (opc >= 0x20 && opc <= 0x2F)
361 opc = PMIC_ARB_OP_EXT_READ;
362 else if (opc >= 0x38 && opc <= 0x3F)
363 opc = PMIC_ARB_OP_EXT_READL;
364 else
365 return -EINVAL;
366
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800367 cmd = pa->ver_ops->fmt_cmd(opc, sid, addr, bc);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600368
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800369 raw_spin_lock_irqsave(&pa->lock, flags);
370 pmic_arb_set_rd_cmd(pa, offset + PMIC_ARB_CMD, cmd);
371 rc = pmic_arb_wait_for_done(ctrl, pa->rd_base, sid, addr);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600372 if (rc)
373 goto done;
374
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800375 pa_read_data(pa, buf, offset + PMIC_ARB_RDATA0,
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600376 min_t(u8, bc, 3));
377
378 if (bc > 3)
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800379 pa_read_data(pa, buf + 4, offset + PMIC_ARB_RDATA1, bc - 4);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600380
381done:
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800382 raw_spin_unlock_irqrestore(&pa->lock, flags);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600383 return rc;
384}
385
386static int pmic_arb_write_cmd(struct spmi_controller *ctrl, u8 opc, u8 sid,
387 u16 addr, const u8 *buf, size_t len)
388{
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800389 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600390 unsigned long flags;
391 u8 bc = len - 1;
392 u32 cmd;
393 int rc;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800394 u32 offset;
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800395 mode_t mode;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800396
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800397 rc = pa->ver_ops->offset(pa, sid, addr, &offset);
Stephen Boyd987a9f12015-11-17 16:13:55 -0800398 if (rc)
399 return rc;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600400
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800401 rc = pa->ver_ops->mode(pa, sid, addr, &mode);
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800402 if (rc)
403 return rc;
404
405 if (!(mode & 0200)) {
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800406 dev_err(&pa->spmic->dev,
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800407 "error: impermissible write to peripheral sid:%d addr:0x%x\n",
408 sid, addr);
409 return -ENODEV;
410 }
411
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600412 if (bc >= PMIC_ARB_MAX_TRANS_BYTES) {
413 dev_err(&ctrl->dev,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600414 "pmic-arb supports 1..%d bytes per trans, but:%zu requested",
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600415 PMIC_ARB_MAX_TRANS_BYTES, len);
416 return -EINVAL;
417 }
418
419 /* Check the opcode */
420 if (opc >= 0x40 && opc <= 0x5F)
421 opc = PMIC_ARB_OP_WRITE;
422 else if (opc >= 0x00 && opc <= 0x0F)
423 opc = PMIC_ARB_OP_EXT_WRITE;
424 else if (opc >= 0x30 && opc <= 0x37)
425 opc = PMIC_ARB_OP_EXT_WRITEL;
Stephen Boyd9b769682015-08-28 12:31:10 -0700426 else if (opc >= 0x80)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600427 opc = PMIC_ARB_OP_ZERO_WRITE;
428 else
429 return -EINVAL;
430
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800431 cmd = pa->ver_ops->fmt_cmd(opc, sid, addr, bc);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600432
433 /* Write data to FIFOs */
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800434 raw_spin_lock_irqsave(&pa->lock, flags);
435 pa_write_data(pa, buf, offset + PMIC_ARB_WDATA0, min_t(u8, bc, 3));
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600436 if (bc > 3)
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800437 pa_write_data(pa, buf + 4, offset + PMIC_ARB_WDATA1, bc - 4);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600438
439 /* Start the transaction */
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800440 pmic_arb_base_write(pa, offset + PMIC_ARB_CMD, cmd);
441 rc = pmic_arb_wait_for_done(ctrl, pa->wr_base, sid, addr);
442 raw_spin_unlock_irqrestore(&pa->lock, flags);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600443
444 return rc;
445}
446
Josh Cartwright67b563f2014-02-12 13:44:25 -0600447enum qpnpint_regs {
448 QPNPINT_REG_RT_STS = 0x10,
449 QPNPINT_REG_SET_TYPE = 0x11,
450 QPNPINT_REG_POLARITY_HIGH = 0x12,
451 QPNPINT_REG_POLARITY_LOW = 0x13,
452 QPNPINT_REG_LATCHED_CLR = 0x14,
453 QPNPINT_REG_EN_SET = 0x15,
454 QPNPINT_REG_EN_CLR = 0x16,
455 QPNPINT_REG_LATCHED_STS = 0x18,
456};
457
458struct spmi_pmic_arb_qpnpint_type {
459 u8 type; /* 1 -> edge */
460 u8 polarity_high;
461 u8 polarity_low;
462} __packed;
463
464/* Simplified accessor functions for irqchip callbacks */
465static void qpnpint_spmi_write(struct irq_data *d, u8 reg, void *buf,
466 size_t len)
467{
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800468 struct spmi_pmic_arb *pa = irq_data_get_irq_chip_data(d);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600469 u8 sid = d->hwirq >> 24;
470 u8 per = d->hwirq >> 16;
471
472 if (pmic_arb_write_cmd(pa->spmic, SPMI_CMD_EXT_WRITEL, sid,
473 (per << 8) + reg, buf, len))
474 dev_err_ratelimited(&pa->spmic->dev,
475 "failed irqchip transaction on %x\n",
476 d->irq);
477}
478
479static void qpnpint_spmi_read(struct irq_data *d, u8 reg, void *buf, size_t len)
480{
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800481 struct spmi_pmic_arb *pa = irq_data_get_irq_chip_data(d);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600482 u8 sid = d->hwirq >> 24;
483 u8 per = d->hwirq >> 16;
484
485 if (pmic_arb_read_cmd(pa->spmic, SPMI_CMD_EXT_READL, sid,
486 (per << 8) + reg, buf, len))
487 dev_err_ratelimited(&pa->spmic->dev,
488 "failed irqchip transaction on %x\n",
489 d->irq);
490}
491
Abhijeet Dharmapurikarb9b87442016-01-08 10:50:19 -0800492static void cleanup_irq(struct spmi_pmic_arb *pa, u8 apid, int id)
493{
Abhijeet Dharmapurikarb9b87442016-01-08 10:50:19 -0800494 u16 ppid = pa->apid_data[apid].ppid;
495 u8 sid = ppid >> 8;
496 u8 per = ppid & 0xFF;
Abhijeet Dharmapurikarb9b87442016-01-08 10:50:19 -0800497 u8 irq_mask = BIT(id);
498
Abhijeet Dharmapurikarb9b87442016-01-08 10:50:19 -0800499 writel_relaxed(irq_mask, pa->intr + pa->ver_ops->irq_clear(apid));
Abhijeet Dharmapurikarc27d8632016-02-23 15:56:23 -0800500
Abhijeet Dharmapurikarb9b87442016-01-08 10:50:19 -0800501 if (pmic_arb_write_cmd(pa->spmic, SPMI_CMD_EXT_WRITEL, sid,
502 (per << 8) + QPNPINT_REG_LATCHED_CLR, &irq_mask, 1))
503 dev_err_ratelimited(&pa->spmic->dev,
504 "failed to ack irq_mask = 0x%x for ppid = %x\n",
505 irq_mask, ppid);
506
507 if (pmic_arb_write_cmd(pa->spmic, SPMI_CMD_EXT_WRITEL, sid,
508 (per << 8) + QPNPINT_REG_EN_CLR, &irq_mask, 1))
509 dev_err_ratelimited(&pa->spmic->dev,
510 "failed to ack irq_mask = 0x%x for ppid = %x\n",
511 irq_mask, ppid);
512}
513
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800514static void periph_interrupt(struct spmi_pmic_arb *pa, u8 apid)
Josh Cartwright67b563f2014-02-12 13:44:25 -0600515{
516 unsigned int irq;
517 u32 status;
518 int id;
519
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600520 status = readl_relaxed(pa->intr + pa->ver_ops->irq_status(apid));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600521 while (status) {
522 id = ffs(status) - 1;
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800523 status &= ~BIT(id);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600524 irq = irq_find_mapping(pa->domain,
Abhijeet Dharmapurikar8f8ec812016-01-08 12:54:36 -0800525 pa->apid_data[apid].ppid << 16
Josh Cartwright67b563f2014-02-12 13:44:25 -0600526 | id << 8
527 | apid);
Abhijeet Dharmapurikarb9b87442016-01-08 10:50:19 -0800528 if (irq == 0) {
529 cleanup_irq(pa, apid, id);
530 continue;
531 }
Josh Cartwright67b563f2014-02-12 13:44:25 -0600532 generic_handle_irq(irq);
533 }
534}
535
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200536static void pmic_arb_chained_irq(struct irq_desc *desc)
Josh Cartwright67b563f2014-02-12 13:44:25 -0600537{
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800538 struct spmi_pmic_arb *pa = irq_desc_get_handler_data(desc);
Jiang Liu7fe88f32015-07-13 20:52:25 +0000539 struct irq_chip *chip = irq_desc_get_chip(desc);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600540 void __iomem *intr = pa->intr;
541 int first = pa->min_apid >> 5;
542 int last = pa->max_apid >> 5;
543 u32 status;
544 int i, id;
545
546 chained_irq_enter(chip, desc);
547
548 for (i = first; i <= last; ++i) {
549 status = readl_relaxed(intr +
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600550 pa->ver_ops->owner_acc_status(pa->ee, i));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600551 while (status) {
552 id = ffs(status) - 1;
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800553 status &= ~BIT(id);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600554 periph_interrupt(pa, id + i * 32);
555 }
556 }
557
558 chained_irq_exit(chip, desc);
559}
560
561static void qpnpint_irq_ack(struct irq_data *d)
562{
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800563 struct spmi_pmic_arb *pa = irq_data_get_irq_chip_data(d);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600564 u8 irq = d->hwirq >> 8;
565 u8 apid = d->hwirq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600566 u8 data;
567
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800568 writel_relaxed(BIT(irq), pa->intr + pa->ver_ops->irq_clear(apid));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600569
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800570 data = BIT(irq);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600571 qpnpint_spmi_write(d, QPNPINT_REG_LATCHED_CLR, &data, 1);
572}
573
574static void qpnpint_irq_mask(struct irq_data *d)
575{
Josh Cartwright67b563f2014-02-12 13:44:25 -0600576 u8 irq = d->hwirq >> 8;
Abhijeet Dharmapurikar8f8ec812016-01-08 12:54:36 -0800577 u8 data = BIT(irq);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600578
Josh Cartwright67b563f2014-02-12 13:44:25 -0600579 qpnpint_spmi_write(d, QPNPINT_REG_EN_CLR, &data, 1);
580}
581
582static void qpnpint_irq_unmask(struct irq_data *d)
583{
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800584 struct spmi_pmic_arb *pa = irq_data_get_irq_chip_data(d);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600585 u8 irq = d->hwirq >> 8;
586 u8 apid = d->hwirq;
David Collinsa5a32ce2013-11-05 09:31:16 -0800587 u8 buf[2];
Josh Cartwright67b563f2014-02-12 13:44:25 -0600588
Abhijeet Dharmapurikarc27d8632016-02-23 15:56:23 -0800589 writel_relaxed(SPMI_PIC_ACC_ENABLE_BIT,
590 pa->intr + pa->ver_ops->acc_enable(apid));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600591
David Collinsa5a32ce2013-11-05 09:31:16 -0800592 qpnpint_spmi_read(d, QPNPINT_REG_EN_SET, &buf[0], 1);
593 if (!(buf[0] & BIT(irq))) {
594 /*
595 * Since the interrupt is currently disabled, write to both the
596 * LATCHED_CLR and EN_SET registers so that a spurious interrupt
597 * cannot be triggered when the interrupt is enabled
598 */
599 buf[0] = BIT(irq);
600 buf[1] = BIT(irq);
601 qpnpint_spmi_write(d, QPNPINT_REG_LATCHED_CLR, &buf, 2);
602 }
Josh Cartwright67b563f2014-02-12 13:44:25 -0600603}
604
Josh Cartwright67b563f2014-02-12 13:44:25 -0600605static int qpnpint_irq_set_type(struct irq_data *d, unsigned int flow_type)
606{
607 struct spmi_pmic_arb_qpnpint_type type;
608 u8 irq = d->hwirq >> 8;
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800609 u8 bit_mask_irq = BIT(irq);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600610
611 qpnpint_spmi_read(d, QPNPINT_REG_SET_TYPE, &type, sizeof(type));
612
613 if (flow_type & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING)) {
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800614 type.type |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600615 if (flow_type & IRQF_TRIGGER_RISING)
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800616 type.polarity_high |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600617 if (flow_type & IRQF_TRIGGER_FALLING)
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800618 type.polarity_low |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600619 } else {
620 if ((flow_type & (IRQF_TRIGGER_HIGH)) &&
621 (flow_type & (IRQF_TRIGGER_LOW)))
622 return -EINVAL;
623
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800624 type.type &= ~bit_mask_irq; /* level trig */
Josh Cartwright67b563f2014-02-12 13:44:25 -0600625 if (flow_type & IRQF_TRIGGER_HIGH)
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800626 type.polarity_high |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600627 else
Abhijeet Dharmapurikar469f2c32016-01-05 16:52:38 -0800628 type.polarity_low |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600629 }
630
631 qpnpint_spmi_write(d, QPNPINT_REG_SET_TYPE, &type, sizeof(type));
632 return 0;
633}
634
Courtney Cavin60be4232015-07-30 10:53:54 -0700635static int qpnpint_get_irqchip_state(struct irq_data *d,
636 enum irqchip_irq_state which,
637 bool *state)
638{
639 u8 irq = d->hwirq >> 8;
640 u8 status = 0;
641
642 if (which != IRQCHIP_STATE_LINE_LEVEL)
643 return -EINVAL;
644
645 qpnpint_spmi_read(d, QPNPINT_REG_RT_STS, &status, 1);
646 *state = !!(status & BIT(irq));
647
648 return 0;
649}
650
Josh Cartwright67b563f2014-02-12 13:44:25 -0600651static struct irq_chip pmic_arb_irqchip = {
652 .name = "pmic_arb",
Josh Cartwright67b563f2014-02-12 13:44:25 -0600653 .irq_ack = qpnpint_irq_ack,
654 .irq_mask = qpnpint_irq_mask,
655 .irq_unmask = qpnpint_irq_unmask,
656 .irq_set_type = qpnpint_irq_set_type,
Courtney Cavin60be4232015-07-30 10:53:54 -0700657 .irq_get_irqchip_state = qpnpint_get_irqchip_state,
Josh Cartwright67b563f2014-02-12 13:44:25 -0600658 .flags = IRQCHIP_MASK_ON_SUSPEND
659 | IRQCHIP_SKIP_SET_WAKE,
660};
661
Josh Cartwright67b563f2014-02-12 13:44:25 -0600662static int qpnpint_irq_domain_dt_translate(struct irq_domain *d,
663 struct device_node *controller,
664 const u32 *intspec,
665 unsigned int intsize,
666 unsigned long *out_hwirq,
667 unsigned int *out_type)
668{
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800669 struct spmi_pmic_arb *pa = d->host_data;
Abhijeet Dharmapurikar6e9eb382016-01-08 12:50:24 -0800670 int rc;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600671 u8 apid;
672
673 dev_dbg(&pa->spmic->dev,
674 "intspec[0] 0x%1x intspec[1] 0x%02x intspec[2] 0x%02x\n",
675 intspec[0], intspec[1], intspec[2]);
676
Marc Zyngier5d4c9bc2015-10-13 12:51:29 +0100677 if (irq_domain_get_of_node(d) != controller)
Josh Cartwright67b563f2014-02-12 13:44:25 -0600678 return -EINVAL;
679 if (intsize != 4)
680 return -EINVAL;
681 if (intspec[0] > 0xF || intspec[1] > 0xFF || intspec[2] > 0x7)
682 return -EINVAL;
683
Abhijeet Dharmapurikar6e9eb382016-01-08 12:50:24 -0800684 rc = pa->ver_ops->ppid_to_apid(pa, intspec[0],
685 (intspec[1] << 8), &apid);
686 if (rc < 0) {
687 dev_err(&pa->spmic->dev,
688 "failed to xlate sid = 0x%x, periph = 0x%x, irq = %x rc = %d\n",
689 intspec[0], intspec[1], intspec[2], rc);
690 return rc;
691 }
Josh Cartwright67b563f2014-02-12 13:44:25 -0600692
693 /* Keep track of {max,min}_apid for bounding search during interrupt */
694 if (apid > pa->max_apid)
695 pa->max_apid = apid;
696 if (apid < pa->min_apid)
697 pa->min_apid = apid;
698
Abhijeet Dharmapurikar0571f6f2016-01-11 12:30:34 -0800699 *out_hwirq = (intspec[0] & 0xF) << 24
700 | (intspec[1] & 0xFF) << 16
701 | (intspec[2] & 0x7) << 8
Josh Cartwright67b563f2014-02-12 13:44:25 -0600702 | apid;
703 *out_type = intspec[3] & IRQ_TYPE_SENSE_MASK;
704
705 dev_dbg(&pa->spmic->dev, "out_hwirq = %lu\n", *out_hwirq);
706
707 return 0;
708}
709
710static int qpnpint_irq_domain_map(struct irq_domain *d,
711 unsigned int virq,
712 irq_hw_number_t hwirq)
713{
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800714 struct spmi_pmic_arb *pa = d->host_data;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600715
716 dev_dbg(&pa->spmic->dev, "virq = %u, hwirq = %lu\n", virq, hwirq);
717
718 irq_set_chip_and_handler(virq, &pmic_arb_irqchip, handle_level_irq);
719 irq_set_chip_data(virq, d->host_data);
720 irq_set_noprobe(virq);
721 return 0;
722}
723
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800724static int
Abhijeet Dharmapurikar6e9eb382016-01-08 12:50:24 -0800725pmic_arb_ppid_to_apid_v1(struct spmi_pmic_arb *pa, u8 sid, u16 addr, u8 *apid)
726{
727 u16 ppid = sid << 8 | ((addr >> 8) & 0xFF);
728 u32 *mapping_table = pa->mapping_table;
729 int index = 0, i;
730 u16 apid_valid;
731 u32 data;
732
733 apid_valid = pa->ppid_to_apid[ppid];
734 if (apid_valid & PMIC_ARB_CHAN_VALID) {
735 *apid = (apid_valid & ~PMIC_ARB_CHAN_VALID);
736 return 0;
737 }
738
739 for (i = 0; i < SPMI_MAPPING_TABLE_TREE_DEPTH; ++i) {
740 if (!test_and_set_bit(index, pa->mapping_table_valid))
741 mapping_table[index] = readl_relaxed(pa->cnfg +
742 SPMI_MAPPING_TABLE_REG(index));
743
744 data = mapping_table[index];
745
746 if (ppid & BIT(SPMI_MAPPING_BIT_INDEX(data))) {
747 if (SPMI_MAPPING_BIT_IS_1_FLAG(data)) {
748 index = SPMI_MAPPING_BIT_IS_1_RESULT(data);
749 } else {
750 *apid = SPMI_MAPPING_BIT_IS_1_RESULT(data);
751 pa->ppid_to_apid[ppid]
752 = *apid | PMIC_ARB_CHAN_VALID;
Abhijeet Dharmapurikar8f8ec812016-01-08 12:54:36 -0800753 pa->apid_data[*apid].ppid = ppid;
Abhijeet Dharmapurikar6e9eb382016-01-08 12:50:24 -0800754 return 0;
755 }
756 } else {
757 if (SPMI_MAPPING_BIT_IS_0_FLAG(data)) {
758 index = SPMI_MAPPING_BIT_IS_0_RESULT(data);
759 } else {
760 *apid = SPMI_MAPPING_BIT_IS_0_RESULT(data);
761 pa->ppid_to_apid[ppid]
762 = *apid | PMIC_ARB_CHAN_VALID;
Abhijeet Dharmapurikar8f8ec812016-01-08 12:54:36 -0800763 pa->apid_data[*apid].ppid = ppid;
Abhijeet Dharmapurikar6e9eb382016-01-08 12:50:24 -0800764 return 0;
765 }
766 }
767 }
768
769 return -ENODEV;
770}
771
772static int
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800773pmic_arb_mode_v1(struct spmi_pmic_arb *pa, u8 sid, u16 addr, mode_t *mode)
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800774{
775 *mode = 0600;
776 return 0;
777}
778
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600779/* v1 offset per ee */
Stephen Boyd987a9f12015-11-17 16:13:55 -0800780static int
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800781pmic_arb_offset_v1(struct spmi_pmic_arb *pa, u8 sid, u16 addr, u32 *offset)
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600782{
Stephen Boyd987a9f12015-11-17 16:13:55 -0800783 *offset = 0x800 + 0x80 * pa->channel;
784 return 0;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600785}
786
Abhijeet Dharmapurikar39155b62016-01-06 19:55:21 -0800787static u16 pmic_arb_find_apid(struct spmi_pmic_arb *pa, u16 ppid)
Stephen Boyd987a9f12015-11-17 16:13:55 -0800788{
789 u32 regval, offset;
Abhijeet Dharmapurikar39155b62016-01-06 19:55:21 -0800790 u16 apid;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800791 u16 id;
792
793 /*
794 * PMIC_ARB_REG_CHNL is a table in HW mapping channel to ppid.
Abhijeet Dharmapurikar39155b62016-01-06 19:55:21 -0800795 * ppid_to_apid is an in-memory invert of that table.
Stephen Boyd987a9f12015-11-17 16:13:55 -0800796 */
Abhijeet Dharmapurikar39155b62016-01-06 19:55:21 -0800797 for (apid = pa->last_apid; apid < pa->max_periph; apid++) {
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800798 regval = readl_relaxed(pa->cnfg +
Abhijeet Dharmapurikar39155b62016-01-06 19:55:21 -0800799 SPMI_OWNERSHIP_TABLE_REG(apid));
Abhijeet Dharmapurikar8f8ec812016-01-08 12:54:36 -0800800 pa->apid_data[apid].owner = SPMI_OWNERSHIP_PERIPH2OWNER(regval);
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800801
Abhijeet Dharmapurikar39155b62016-01-06 19:55:21 -0800802 offset = PMIC_ARB_REG_CHNL(apid);
Stephen Boyd987a9f12015-11-17 16:13:55 -0800803 if (offset >= pa->core_size)
804 break;
805
806 regval = readl_relaxed(pa->core + offset);
807 if (!regval)
808 continue;
809
810 id = (regval >> 8) & PMIC_ARB_PPID_MASK;
Abhijeet Dharmapurikar39155b62016-01-06 19:55:21 -0800811 pa->ppid_to_apid[id] = apid | PMIC_ARB_CHAN_VALID;
Abhijeet Dharmapurikar8f8ec812016-01-08 12:54:36 -0800812 pa->apid_data[apid].ppid = id;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800813 if (id == ppid) {
Abhijeet Dharmapurikar39155b62016-01-06 19:55:21 -0800814 apid |= PMIC_ARB_CHAN_VALID;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800815 break;
816 }
817 }
Abhijeet Dharmapurikar39155b62016-01-06 19:55:21 -0800818 pa->last_apid = apid & ~PMIC_ARB_CHAN_VALID;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800819
Abhijeet Dharmapurikar39155b62016-01-06 19:55:21 -0800820 return apid;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800821}
822
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800823static int
Abhijeet Dharmapurikar6e9eb382016-01-08 12:50:24 -0800824pmic_arb_ppid_to_apid_v2(struct spmi_pmic_arb *pa, u8 sid, u16 addr, u8 *apid)
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800825{
826 u16 ppid = (sid << 8) | (addr >> 8);
Abhijeet Dharmapurikar6e9eb382016-01-08 12:50:24 -0800827 u16 apid_valid;
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800828
Abhijeet Dharmapurikar6e9eb382016-01-08 12:50:24 -0800829 apid_valid = pa->ppid_to_apid[ppid];
830 if (!(apid_valid & PMIC_ARB_CHAN_VALID))
831 apid_valid = pmic_arb_find_apid(pa, ppid);
832 if (!(apid_valid & PMIC_ARB_CHAN_VALID))
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800833 return -ENODEV;
834
Abhijeet Dharmapurikar6e9eb382016-01-08 12:50:24 -0800835 *apid = (apid_valid & ~PMIC_ARB_CHAN_VALID);
836 return 0;
837}
838
839static int
840pmic_arb_mode_v2(struct spmi_pmic_arb *pa, u8 sid, u16 addr, mode_t *mode)
841{
842 u8 apid;
Abhijeet Dharmapurikar6e9eb382016-01-08 12:50:24 -0800843 int rc;
844
845 rc = pmic_arb_ppid_to_apid_v2(pa, sid, addr, &apid);
846 if (rc < 0)
847 return rc;
848
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800849 *mode = 0;
850 *mode |= 0400;
851
Abhijeet Dharmapurikar8f8ec812016-01-08 12:54:36 -0800852 if (pa->ee == pa->apid_data[apid].owner)
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800853 *mode |= 0200;
854 return 0;
855}
Stephen Boyd987a9f12015-11-17 16:13:55 -0800856
Abhijeet Dharmapurikar39155b62016-01-06 19:55:21 -0800857/* v2 offset per ppid and per ee */
Stephen Boyd987a9f12015-11-17 16:13:55 -0800858static int
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800859pmic_arb_offset_v2(struct spmi_pmic_arb *pa, u8 sid, u16 addr, u32 *offset)
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600860{
Abhijeet Dharmapurikar6e9eb382016-01-08 12:50:24 -0800861 u8 apid;
862 int rc;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600863
Abhijeet Dharmapurikar6e9eb382016-01-08 12:50:24 -0800864 rc = pmic_arb_ppid_to_apid_v2(pa, sid, addr, &apid);
865 if (rc < 0)
866 return rc;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800867
Abhijeet Dharmapurikar39155b62016-01-06 19:55:21 -0800868 *offset = 0x1000 * pa->ee + 0x8000 * apid;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800869 return 0;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600870}
871
872static u32 pmic_arb_fmt_cmd_v1(u8 opc, u8 sid, u16 addr, u8 bc)
873{
874 return (opc << 27) | ((sid & 0xf) << 20) | (addr << 4) | (bc & 0x7);
875}
876
877static u32 pmic_arb_fmt_cmd_v2(u8 opc, u8 sid, u16 addr, u8 bc)
878{
879 return (opc << 27) | ((addr & 0xff) << 4) | (bc & 0x7);
880}
881
882static u32 pmic_arb_owner_acc_status_v1(u8 m, u8 n)
883{
884 return 0x20 * m + 0x4 * n;
885}
886
887static u32 pmic_arb_owner_acc_status_v2(u8 m, u8 n)
888{
889 return 0x100000 + 0x1000 * m + 0x4 * n;
890}
891
Nicholas Troast9c10f8f2016-03-28 10:16:31 -0700892static u32 pmic_arb_owner_acc_status_v3(u8 m, u8 n)
893{
894 return 0x200000 + 0x1000 * m + 0x4 * n;
895}
896
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600897static u32 pmic_arb_acc_enable_v1(u8 n)
898{
899 return 0x200 + 0x4 * n;
900}
901
902static u32 pmic_arb_acc_enable_v2(u8 n)
903{
904 return 0x1000 * n;
905}
906
907static u32 pmic_arb_irq_status_v1(u8 n)
908{
909 return 0x600 + 0x4 * n;
910}
911
912static u32 pmic_arb_irq_status_v2(u8 n)
913{
914 return 0x4 + 0x1000 * n;
915}
916
917static u32 pmic_arb_irq_clear_v1(u8 n)
918{
919 return 0xA00 + 0x4 * n;
920}
921
922static u32 pmic_arb_irq_clear_v2(u8 n)
923{
924 return 0x8 + 0x1000 * n;
925}
926
927static const struct pmic_arb_ver_ops pmic_arb_v1 = {
Nicholas Troast9c10f8f2016-03-28 10:16:31 -0700928 .ver_str = "v1",
Abhijeet Dharmapurikar6e9eb382016-01-08 12:50:24 -0800929 .ppid_to_apid = pmic_arb_ppid_to_apid_v1,
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800930 .mode = pmic_arb_mode_v1,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600931 .non_data_cmd = pmic_arb_non_data_cmd_v1,
932 .offset = pmic_arb_offset_v1,
933 .fmt_cmd = pmic_arb_fmt_cmd_v1,
934 .owner_acc_status = pmic_arb_owner_acc_status_v1,
935 .acc_enable = pmic_arb_acc_enable_v1,
936 .irq_status = pmic_arb_irq_status_v1,
937 .irq_clear = pmic_arb_irq_clear_v1,
938};
939
940static const struct pmic_arb_ver_ops pmic_arb_v2 = {
Nicholas Troast9c10f8f2016-03-28 10:16:31 -0700941 .ver_str = "v2",
Abhijeet Dharmapurikar6e9eb382016-01-08 12:50:24 -0800942 .ppid_to_apid = pmic_arb_ppid_to_apid_v2,
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800943 .mode = pmic_arb_mode_v2,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600944 .non_data_cmd = pmic_arb_non_data_cmd_v2,
945 .offset = pmic_arb_offset_v2,
946 .fmt_cmd = pmic_arb_fmt_cmd_v2,
947 .owner_acc_status = pmic_arb_owner_acc_status_v2,
948 .acc_enable = pmic_arb_acc_enable_v2,
949 .irq_status = pmic_arb_irq_status_v2,
950 .irq_clear = pmic_arb_irq_clear_v2,
951};
952
Nicholas Troast9c10f8f2016-03-28 10:16:31 -0700953static const struct pmic_arb_ver_ops pmic_arb_v3 = {
954 .ver_str = "v3",
955 .ppid_to_apid = pmic_arb_ppid_to_apid_v2,
956 .mode = pmic_arb_mode_v2,
957 .non_data_cmd = pmic_arb_non_data_cmd_v2,
958 .offset = pmic_arb_offset_v2,
959 .fmt_cmd = pmic_arb_fmt_cmd_v2,
960 .owner_acc_status = pmic_arb_owner_acc_status_v3,
961 .acc_enable = pmic_arb_acc_enable_v2,
962 .irq_status = pmic_arb_irq_status_v2,
963 .irq_clear = pmic_arb_irq_clear_v2,
964};
965
Josh Cartwright67b563f2014-02-12 13:44:25 -0600966static const struct irq_domain_ops pmic_arb_irq_domain_ops = {
967 .map = qpnpint_irq_domain_map,
968 .xlate = qpnpint_irq_domain_dt_translate,
969};
970
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600971static int spmi_pmic_arb_probe(struct platform_device *pdev)
972{
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -0800973 struct spmi_pmic_arb *pa;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600974 struct spmi_controller *ctrl;
975 struct resource *res;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600976 void __iomem *core;
977 u32 channel, ee, hw_ver;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800978 int err;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600979
980 ctrl = spmi_controller_alloc(&pdev->dev, sizeof(*pa));
981 if (!ctrl)
982 return -ENOMEM;
983
984 pa = spmi_controller_get_drvdata(ctrl);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600985 pa->spmic = ctrl;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600986
987 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "core");
Stephen Boyd987a9f12015-11-17 16:13:55 -0800988 pa->core_size = resource_size(res);
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -0800989 if (pa->core_size <= 0x800) {
990 dev_err(&pdev->dev, "core_size is smaller than 0x800. Failing Probe\n");
991 err = -EINVAL;
992 goto err_put_ctrl;
993 }
994
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600995 core = devm_ioremap_resource(&ctrl->dev, res);
996 if (IS_ERR(core)) {
997 err = PTR_ERR(core);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600998 goto err_put_ctrl;
999 }
1000
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001001 hw_ver = readl_relaxed(core + PMIC_ARB_VERSION);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001002
Nicholas Troast9c10f8f2016-03-28 10:16:31 -07001003 if (hw_ver < PMIC_ARB_VERSION_V2_MIN) {
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001004 pa->ver_ops = &pmic_arb_v1;
1005 pa->wr_base = core;
1006 pa->rd_base = core;
1007 } else {
Stephen Boyd987a9f12015-11-17 16:13:55 -08001008 pa->core = core;
Nicholas Troast9c10f8f2016-03-28 10:16:31 -07001009
1010 if (hw_ver < PMIC_ARB_VERSION_V3_MIN)
1011 pa->ver_ops = &pmic_arb_v2;
1012 else
1013 pa->ver_ops = &pmic_arb_v3;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001014
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -08001015 /* the apid to ppid table starts at PMIC_ARB_REG_CHNL(0) */
Nicholas Troast9c10f8f2016-03-28 10:16:31 -07001016 pa->max_periph = (pa->core_size - PMIC_ARB_REG_CHNL(0)) / 4;
Abhijeet Dharmapurikarea64f7f2016-01-18 22:00:33 -08001017
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001018 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1019 "obsrvr");
1020 pa->rd_base = devm_ioremap_resource(&ctrl->dev, res);
1021 if (IS_ERR(pa->rd_base)) {
1022 err = PTR_ERR(pa->rd_base);
1023 goto err_put_ctrl;
1024 }
1025
1026 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1027 "chnls");
1028 pa->wr_base = devm_ioremap_resource(&ctrl->dev, res);
1029 if (IS_ERR(pa->wr_base)) {
1030 err = PTR_ERR(pa->wr_base);
1031 goto err_put_ctrl;
1032 }
1033
Abhijeet Dharmapurikar39155b62016-01-06 19:55:21 -08001034 pa->ppid_to_apid = devm_kcalloc(&ctrl->dev,
Stephen Boyd987a9f12015-11-17 16:13:55 -08001035 PMIC_ARB_MAX_PPID,
Abhijeet Dharmapurikar39155b62016-01-06 19:55:21 -08001036 sizeof(*pa->ppid_to_apid),
Stephen Boyd987a9f12015-11-17 16:13:55 -08001037 GFP_KERNEL);
Abhijeet Dharmapurikar39155b62016-01-06 19:55:21 -08001038 if (!pa->ppid_to_apid) {
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001039 err = -ENOMEM;
1040 goto err_put_ctrl;
1041 }
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001042 }
1043
Nicholas Troast9c10f8f2016-03-28 10:16:31 -07001044 dev_info(&ctrl->dev, "PMIC arbiter version %s (0x%x)\n",
1045 pa->ver_ops->ver_str, hw_ver);
1046
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001047 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "intr");
1048 pa->intr = devm_ioremap_resource(&ctrl->dev, res);
1049 if (IS_ERR(pa->intr)) {
1050 err = PTR_ERR(pa->intr);
1051 goto err_put_ctrl;
1052 }
1053
1054 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cnfg");
1055 pa->cnfg = devm_ioremap_resource(&ctrl->dev, res);
1056 if (IS_ERR(pa->cnfg)) {
1057 err = PTR_ERR(pa->cnfg);
1058 goto err_put_ctrl;
1059 }
1060
Josh Cartwright67b563f2014-02-12 13:44:25 -06001061 pa->irq = platform_get_irq_byname(pdev, "periph_irq");
1062 if (pa->irq < 0) {
1063 err = pa->irq;
1064 goto err_put_ctrl;
1065 }
1066
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001067 err = of_property_read_u32(pdev->dev.of_node, "qcom,channel", &channel);
1068 if (err) {
1069 dev_err(&pdev->dev, "channel unspecified.\n");
1070 goto err_put_ctrl;
1071 }
1072
1073 if (channel > 5) {
1074 dev_err(&pdev->dev, "invalid channel (%u) specified.\n",
1075 channel);
Christophe JAILLETe98cc182016-09-26 22:24:46 +02001076 err = -EINVAL;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001077 goto err_put_ctrl;
1078 }
1079
1080 pa->channel = channel;
1081
Josh Cartwright67b563f2014-02-12 13:44:25 -06001082 err = of_property_read_u32(pdev->dev.of_node, "qcom,ee", &ee);
1083 if (err) {
1084 dev_err(&pdev->dev, "EE unspecified.\n");
1085 goto err_put_ctrl;
1086 }
1087
1088 if (ee > 5) {
1089 dev_err(&pdev->dev, "invalid EE (%u) specified\n", ee);
1090 err = -EINVAL;
1091 goto err_put_ctrl;
1092 }
1093
1094 pa->ee = ee;
1095
Stephen Boyd987a9f12015-11-17 16:13:55 -08001096 pa->mapping_table = devm_kcalloc(&ctrl->dev, PMIC_ARB_MAX_PERIPHS - 1,
1097 sizeof(*pa->mapping_table), GFP_KERNEL);
1098 if (!pa->mapping_table) {
1099 err = -ENOMEM;
1100 goto err_put_ctrl;
1101 }
Josh Cartwright67b563f2014-02-12 13:44:25 -06001102
1103 /* Initialize max_apid/min_apid to the opposite bounds, during
1104 * the irq domain translation, we are sure to update these */
1105 pa->max_apid = 0;
1106 pa->min_apid = PMIC_ARB_MAX_PERIPHS - 1;
1107
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001108 platform_set_drvdata(pdev, ctrl);
1109 raw_spin_lock_init(&pa->lock);
1110
1111 ctrl->cmd = pmic_arb_cmd;
1112 ctrl->read_cmd = pmic_arb_read_cmd;
1113 ctrl->write_cmd = pmic_arb_write_cmd;
1114
Josh Cartwright67b563f2014-02-12 13:44:25 -06001115 dev_dbg(&pdev->dev, "adding irq domain\n");
1116 pa->domain = irq_domain_add_tree(pdev->dev.of_node,
1117 &pmic_arb_irq_domain_ops, pa);
1118 if (!pa->domain) {
1119 dev_err(&pdev->dev, "unable to create irq_domain\n");
1120 err = -ENOMEM;
1121 goto err_put_ctrl;
1122 }
1123
Thomas Gleixnerfb68ba62015-07-13 20:52:24 +00001124 irq_set_chained_handler_and_data(pa->irq, pmic_arb_chained_irq, pa);
Josh Cartwright67b563f2014-02-12 13:44:25 -06001125
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001126 err = spmi_controller_add(ctrl);
1127 if (err)
Josh Cartwright67b563f2014-02-12 13:44:25 -06001128 goto err_domain_remove;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001129
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001130 return 0;
1131
Josh Cartwright67b563f2014-02-12 13:44:25 -06001132err_domain_remove:
Thomas Gleixnerfb68ba62015-07-13 20:52:24 +00001133 irq_set_chained_handler_and_data(pa->irq, NULL, NULL);
Josh Cartwright67b563f2014-02-12 13:44:25 -06001134 irq_domain_remove(pa->domain);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001135err_put_ctrl:
1136 spmi_controller_put(ctrl);
1137 return err;
1138}
1139
1140static int spmi_pmic_arb_remove(struct platform_device *pdev)
1141{
1142 struct spmi_controller *ctrl = platform_get_drvdata(pdev);
Abhijeet Dharmapurikarfbcfb7e2016-01-08 12:45:20 -08001143 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001144 spmi_controller_remove(ctrl);
Thomas Gleixnerfb68ba62015-07-13 20:52:24 +00001145 irq_set_chained_handler_and_data(pa->irq, NULL, NULL);
Josh Cartwright67b563f2014-02-12 13:44:25 -06001146 irq_domain_remove(pa->domain);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001147 spmi_controller_put(ctrl);
1148 return 0;
1149}
1150
1151static const struct of_device_id spmi_pmic_arb_match_table[] = {
1152 { .compatible = "qcom,spmi-pmic-arb", },
1153 {},
1154};
1155MODULE_DEVICE_TABLE(of, spmi_pmic_arb_match_table);
1156
1157static struct platform_driver spmi_pmic_arb_driver = {
1158 .probe = spmi_pmic_arb_probe,
1159 .remove = spmi_pmic_arb_remove,
1160 .driver = {
1161 .name = "spmi_pmic_arb",
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001162 .of_match_table = spmi_pmic_arb_match_table,
1163 },
1164};
Abhijeet Dharmapurikardf9bf942015-09-23 11:36:23 -07001165
1166int __init spmi_pmic_arb_init(void)
1167{
1168 return platform_driver_register(&spmi_pmic_arb_driver);
1169}
1170arch_initcall(spmi_pmic_arb_init);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001171
1172MODULE_LICENSE("GPL v2");
1173MODULE_ALIAS("platform:spmi_pmic_arb");