blob: b7bf721eabf5411bfb2f55b6b7d2cdc9ba887f96 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Carsten Langgaard, carstenl@mips.com
3 * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
4 *
5 * This program is free software; you can distribute it and/or modify it
6 * under the terms of the GNU General Public License (Version 2) as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License along
15 * with this program; if not, write to the Free Software Foundation, Inc.,
16 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
17 *
18 * Setting up the clock on the MIPS boards.
19 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/types.h>
Ralf Baechle334955e2011-06-01 19:04:57 +010021#include <linux/i8253.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/init.h>
23#include <linux/kernel_stat.h>
24#include <linux/sched.h>
25#include <linux/spinlock.h>
26#include <linux/interrupt.h>
Andrew Bresticker4060bbe2014-10-20 12:03:53 -070027#include <linux/irqchip/mips-gic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/timex.h>
29#include <linux/mc146818rtc.h>
30
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +010031#include <asm/cpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <asm/mipsregs.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010033#include <asm/mipsmtregs.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000034#include <asm/hardirq.h>
35#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/div64.h>
David Howellsb81947c2012-03-28 18:30:02 +010037#include <asm/setup.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/time.h>
39#include <asm/mc146818-time.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000040#include <asm/msc01_ic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
42#include <asm/mips-boards/generic.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000043#include <asm/mips-boards/maltaint.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
Ralf Baechlee01402b2005-07-14 15:57:16 +000045static int mips_cpu_timer_irq;
Ralf Baechle39b8d522008-04-28 17:14:26 +010046static int mips_cpu_perf_irq;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +010047extern int cp0_perfcount_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Andrew Brestickerb0854512014-10-20 12:04:01 -070049static unsigned int gic_frequency;
50
Ralf Baechle937a8012006-10-07 19:44:33 +010051static void mips_timer_dispatch(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070052{
Ralf Baechle937a8012006-10-07 19:44:33 +010053 do_IRQ(mips_cpu_timer_irq);
Ralf Baechlee01402b2005-07-14 15:57:16 +000054}
55
Chris Dearmanffe9ee42007-05-24 22:24:20 +010056static void mips_perf_dispatch(void)
57{
Ralf Baechle39b8d522008-04-28 17:14:26 +010058 do_IRQ(mips_cpu_perf_irq);
Chris Dearmanffe9ee42007-05-24 22:24:20 +010059}
60
Steven J. Hill778eeb12012-12-07 03:51:04 +000061static unsigned int freqround(unsigned int freq, unsigned int amount)
Linus Torvalds1da177e2005-04-16 15:20:36 -070062{
Steven J. Hill778eeb12012-12-07 03:51:04 +000063 freq += amount;
64 freq -= freq % (amount*2);
65 return freq;
66}
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Steven J. Hill778eeb12012-12-07 03:51:04 +000068/*
69 * Estimate CPU and GIC frequencies.
70 */
71static void __init estimate_frequencies(void)
72{
Ralf Baechlee79f55a2006-10-31 19:53:15 +000073 unsigned long flags;
Steven J. Hill778eeb12012-12-07 03:51:04 +000074 unsigned int count, start;
Andrew Bresticker7d9ad5d2014-10-20 12:03:48 -070075 cycle_t giccount = 0, gicstart = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
James Hoganeda3d332014-05-29 10:16:36 +010077#if defined(CONFIG_KVM_GUEST) && CONFIG_KVM_GUEST_TIMER_FREQ
78 mips_hpt_frequency = CONFIG_KVM_GUEST_TIMER_FREQ * 1000000;
Sanjay Lal9843b032012-11-21 18:34:03 -080079 return;
80#endif
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082 local_irq_save(flags);
83
Steven J. Hill778eeb12012-12-07 03:51:04 +000084 /* Start counter exactly on falling edge of update flag. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 while (CMOS_READ(RTC_REG_A) & RTC_UIP);
86 while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
87
Steven J. Hill778eeb12012-12-07 03:51:04 +000088 /* Initialize counters. */
Ralf Baechle70e46f42006-10-31 18:33:09 +000089 start = read_c0_count();
Markos Chandrasbe37a992015-03-23 12:32:03 +000090 if (gic_present) {
91 gic_start_count();
Andrew Bresticker7d9ad5d2014-10-20 12:03:48 -070092 gicstart = gic_read_count();
Markos Chandrasbe37a992015-03-23 12:32:03 +000093 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Steven J. Hill778eeb12012-12-07 03:51:04 +000095 /* Read counter exactly on falling edge of update flag. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 while (CMOS_READ(RTC_REG_A) & RTC_UIP);
97 while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
98
Steven J. Hill778eeb12012-12-07 03:51:04 +000099 count = read_c0_count();
100 if (gic_present)
Andrew Bresticker7d9ad5d2014-10-20 12:03:48 -0700101 giccount = gic_read_count();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
Steven J. Hill778eeb12012-12-07 03:51:04 +0000105 count -= start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 mips_hpt_frequency = count;
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500107
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500108 if (gic_present) {
109 giccount -= gicstart;
Steven J. Hill778eeb12012-12-07 03:51:04 +0000110 gic_frequency = giccount;
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500111 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112}
113
Martin Schwidefskyd4f587c2009-08-14 15:47:31 +0200114void read_persistent_clock(struct timespec *ts)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115{
Martin Schwidefskyd4f587c2009-08-14 15:47:31 +0200116 ts->tv_sec = mc146818_get_cmos_time();
117 ts->tv_nsec = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118}
119
James Hogan602e8a32015-01-29 11:14:10 +0000120int get_c0_fdc_int(void)
121{
James Hogan6249ecb2015-04-17 10:44:15 +0100122 /*
123 * Some cores claim the FDC is routable through the GIC, but it doesn't
124 * actually seem to be connected for those Malta bitstreams.
125 */
126 switch (current_cpu_type()) {
127 case CPU_INTERAPTIV:
128 case CPU_PROAPTIV:
129 return -1;
130 };
James Hogan602e8a32015-01-29 11:14:10 +0000131
132 if (cpu_has_veic)
James Hogan6249ecb2015-04-17 10:44:15 +0100133 return -1;
James Hogan602e8a32015-01-29 11:14:10 +0000134 else if (gic_present)
James Hogan6249ecb2015-04-17 10:44:15 +0100135 return gic_get_c0_fdc_int();
James Hogan602e8a32015-01-29 11:14:10 +0000136 else if (cp0_fdc_irq >= 0)
James Hogan6249ecb2015-04-17 10:44:15 +0100137 return MIPS_CPU_IRQ_BASE + cp0_fdc_irq;
James Hogan602e8a32015-01-29 11:14:10 +0000138 else
James Hogan6249ecb2015-04-17 10:44:15 +0100139 return -1;
James Hogan602e8a32015-01-29 11:14:10 +0000140}
141
Andrew Brestickera669efc2014-09-18 14:47:12 -0700142int get_c0_perfcount_int(void)
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100143{
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100144 if (cpu_has_veic) {
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100145 set_vi_handler(MSC01E_INT_PERFCTR, mips_perf_dispatch);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100146 mips_cpu_perf_irq = MSC01E_INT_BASE + MSC01E_INT_PERFCTR;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700147 } else if (gic_present) {
148 mips_cpu_perf_irq = gic_get_c0_perfcount_int();
Andrew Brestickera669efc2014-09-18 14:47:12 -0700149 } else if (cp0_perfcount_irq >= 0) {
Ralf Baechle39b8d522008-04-28 17:14:26 +0100150 mips_cpu_perf_irq = MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
Andrew Brestickera669efc2014-09-18 14:47:12 -0700151 } else {
152 mips_cpu_perf_irq = -1;
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100153 }
Andrew Brestickera669efc2014-09-18 14:47:12 -0700154
155 return mips_cpu_perf_irq;
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100156}
Felix Fietkau0cb09852015-07-23 18:59:52 +0200157EXPORT_SYMBOL_GPL(get_c0_perfcount_int);
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100158
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000159unsigned int get_c0_compare_int(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160{
Ralf Baechlee01402b2005-07-14 15:57:16 +0000161 if (cpu_has_veic) {
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100162 set_vi_handler(MSC01E_INT_CPUCTR, mips_timer_dispatch);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000163 mips_cpu_timer_irq = MSC01E_INT_BASE + MSC01E_INT_CPUCTR;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700164 } else if (gic_present) {
165 mips_cpu_timer_irq = gic_get_c0_compare_int();
166 } else {
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100167 mips_cpu_timer_irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq;
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100168 }
Ralf Baechlee01402b2005-07-14 15:57:16 +0000169
Ralf Baechle38760d42007-10-29 14:23:43 +0000170 return mips_cpu_timer_irq;
171}
172
Paul Burtona87ea882013-12-02 16:48:36 +0000173static void __init init_rtc(void)
174{
James Hogan106eccb2015-07-17 15:54:41 +0100175 unsigned char freq, ctrl;
Paul Burtona87ea882013-12-02 16:48:36 +0000176
James Hogan106eccb2015-07-17 15:54:41 +0100177 /* Set 32KHz time base if not already set */
178 freq = CMOS_READ(RTC_FREQ_SELECT);
179 if ((freq & RTC_DIV_CTL) != RTC_REF_CLCK_32KHZ)
180 CMOS_WRITE(RTC_REF_CLCK_32KHZ, RTC_FREQ_SELECT);
Paul Burtona87ea882013-12-02 16:48:36 +0000181
James Hogan106eccb2015-07-17 15:54:41 +0100182 /* Ensure SET bit is clear so RTC can run */
183 ctrl = CMOS_READ(RTC_CONTROL);
184 if (ctrl & RTC_SET)
185 CMOS_WRITE(ctrl & ~RTC_SET, RTC_CONTROL);
Paul Burtona87ea882013-12-02 16:48:36 +0000186}
187
Ralf Baechle38760d42007-10-29 14:23:43 +0000188void __init plat_time_init(void)
189{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100190 unsigned int prid = read_c0_prid() & (PRID_COMP_MASK | PRID_IMP_MASK);
Steven J. Hill778eeb12012-12-07 03:51:04 +0000191 unsigned int freq;
Ralf Baechle38760d42007-10-29 14:23:43 +0000192
Paul Burtona87ea882013-12-02 16:48:36 +0000193 init_rtc();
Steven J. Hill778eeb12012-12-07 03:51:04 +0000194 estimate_frequencies();
Ralf Baechle38760d42007-10-29 14:23:43 +0000195
Steven J. Hill778eeb12012-12-07 03:51:04 +0000196 freq = mips_hpt_frequency;
197 if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) &&
198 (prid != (PRID_COMP_MIPS | PRID_IMP_25KF)))
199 freq *= 2;
200 freq = freqround(freq, 5000);
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500201 printk("CPU frequency %d.%02d MHz\n", freq/1000000,
Steven J. Hill778eeb12012-12-07 03:51:04 +0000202 (freq%1000000)*100/1000000);
Ralf Baechle38760d42007-10-29 14:23:43 +0000203
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500204 mips_scroll_message();
Ralf Baechle38760d42007-10-29 14:23:43 +0000205
Steven J. Hill778eeb12012-12-07 03:51:04 +0000206#ifdef CONFIG_I8253
207 /* Only Malta has a PIT. */
Ralf Baechle38760d42007-10-29 14:23:43 +0000208 setup_pit_timer();
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000209#endif
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100210
Andrew Bresticker8a19b8f2014-09-18 14:47:19 -0700211#ifdef CONFIG_MIPS_GIC
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500212 if (gic_present) {
213 freq = freqround(gic_frequency, 5000);
214 printk("GIC frequency %d.%02d MHz\n", freq/1000000,
215 (freq%1000000)*100/1000000);
Andrew Brestickerfa5635a2014-10-20 12:03:58 -0700216#ifdef CONFIG_CLKSRC_MIPS_GIC
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500217 gic_clocksource_init(gic_frequency);
218#endif
219 }
220#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221}