blob: 730bb009587f14dd97a28023f2da63c9098021d8 [file] [log] [blame]
Kevin Hilman8bd22942009-05-28 10:56:16 -07001/*
2 * OMAP2 Power Management Routines
3 *
4 * Copyright (C) 2005 Texas Instruments, Inc.
5 * Copyright (C) 2006-2008 Nokia Corporation
6 *
7 * Written by:
8 * Richard Woodruff <r-woodruff2@ti.com>
9 * Tony Lindgren
10 * Juha Yrjola
11 * Amit Kucheria <amit.kucheria@nokia.com>
12 * Igor Stoppa <igor.stoppa@nokia.com>
13 *
14 * Based on pm.c for omap1
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/suspend.h>
22#include <linux/sched.h>
23#include <linux/proc_fs.h>
24#include <linux/interrupt.h>
25#include <linux/sysfs.h>
26#include <linux/module.h>
27#include <linux/delay.h>
28#include <linux/clk.h>
29#include <linux/io.h>
30#include <linux/irq.h>
31#include <linux/time.h>
32#include <linux/gpio.h>
33
34#include <asm/mach/time.h>
35#include <asm/mach/irq.h>
36#include <asm/mach-types.h>
David Howells9f97da72012-03-28 18:30:01 +010037#include <asm/system_misc.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070038
39#include <mach/irqs.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070040#include <plat/clock.h>
41#include <plat/sram.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070042#include <plat/dma.h>
43#include <plat/board.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070044
Tony Lindgren4e653312011-11-10 22:45:17 +010045#include "common.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070046#include "prm2xxx_3xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070047#include "prm-regbits-24xx.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070048#include "cm2xxx_3xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070049#include "cm-regbits-24xx.h"
50#include "sdrc.h"
51#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060052#include "control.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070053
Paul Walmsley72e06d02010-12-21 21:05:16 -070054#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070055#include "clockdomain.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070056
Kevin Hilmane83df172010-12-08 22:40:40 +000057#ifdef CONFIG_SUSPEND
58static suspend_state_t suspend_state = PM_SUSPEND_ON;
59static inline bool is_suspending(void)
60{
61 return (suspend_state != PM_SUSPEND_ON);
62}
63#else
64static inline bool is_suspending(void)
65{
66 return false;
67}
68#endif
69
Kevin Hilman8bd22942009-05-28 10:56:16 -070070static void (*omap2_sram_idle)(void);
71static void (*omap2_sram_suspend)(u32 dllctrl, void __iomem *sdrc_dlla_ctrl,
72 void __iomem *sdrc_power);
73
Paul Walmsley369d5612010-01-26 20:13:01 -070074static struct powerdomain *mpu_pwrdm, *core_pwrdm;
75static struct clockdomain *dsp_clkdm, *mpu_clkdm, *wkup_clkdm, *gfx_clkdm;
Kevin Hilman8bd22942009-05-28 10:56:16 -070076
77static struct clk *osc_ck, *emul_ck;
78
79static int omap2_fclks_active(void)
80{
81 u32 f1, f2;
82
Paul Walmsleyc4d7e582010-12-21 21:05:14 -070083 f1 = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
84 f2 = omap2_cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2);
Kevin Hilman4af40162009-02-04 10:51:40 -080085
Paul Walmsley1e056dd2012-02-09 18:24:03 -070086 return (f1 | f2) ? 1 : 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -070087}
88
Kevin Hilman8bd22942009-05-28 10:56:16 -070089static void omap2_enter_full_retention(void)
90{
91 u32 l;
Kevin Hilman8bd22942009-05-28 10:56:16 -070092
93 /* There is 1 reference hold for all children of the oscillator
94 * clock, the following will remove it. If no one else uses the
95 * oscillator itself it will be disabled if/when we enter retention
96 * mode.
97 */
98 clk_disable(osc_ck);
99
100 /* Clear old wake-up events */
101 /* REVISIT: These write to reserved bits? */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700102 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
103 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
104 omap2_prm_write_mod_reg(0xffffffff, WKUP_MOD, PM_WKST);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700105
106 /*
107 * Set MPU powerdomain's next power state to RETENTION;
108 * preserve logic state during retention
109 */
110 pwrdm_set_logic_retst(mpu_pwrdm, PWRDM_POWER_RET);
111 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_RET);
112
113 /* Workaround to kill USB */
114 l = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0) | OMAP24XX_USBSTANDBYCTRL;
115 omap_ctrl_writel(l, OMAP2_CONTROL_DEVCONF0);
116
Paul Walmsley72e06d02010-12-21 21:05:16 -0700117 omap2_gpio_prepare_for_idle(0);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700118
Kevin Hilman8bd22942009-05-28 10:56:16 -0700119 /* One last check for pending IRQs to avoid extra latency due
120 * to sleeping unnecessarily. */
Jouni Hogander94434532009-02-03 15:49:04 -0800121 if (omap_irq_pending())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700122 goto no_sleep;
123
124 /* Jump to SRAM suspend code */
125 omap2_sram_suspend(sdrc_read_reg(SDRC_DLLA_CTRL),
126 OMAP_SDRC_REGADDR(SDRC_DLLA_CTRL),
127 OMAP_SDRC_REGADDR(SDRC_POWER));
Kevin Hilman8bd22942009-05-28 10:56:16 -0700128
Kevin Hilman4af40162009-02-04 10:51:40 -0800129no_sleep:
Kevin Hilman43ffcd92009-01-27 11:09:24 -0800130 omap2_gpio_resume_after_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700131
132 clk_enable(osc_ck);
133
134 /* clear CORE wake-up events */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700135 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
136 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700137
138 /* wakeup domain events - bit 1: GPT1, bit5 GPIO */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700139 omap2_prm_clear_mod_reg_bits(0x4 | 0x1, WKUP_MOD, PM_WKST);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700140
141 /* MPU domain wake events */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700142 l = omap2_prm_read_mod_reg(OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700143 if (l & 0x01)
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700144 omap2_prm_write_mod_reg(0x01, OCP_MOD,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700145 OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
146 if (l & 0x20)
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700147 omap2_prm_write_mod_reg(0x20, OCP_MOD,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700148 OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
149
150 /* Mask future PRCM-to-MPU interrupts */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700151 omap2_prm_write_mod_reg(0x0, OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700152}
153
154static int omap2_i2c_active(void)
155{
156 u32 l;
157
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700158 l = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600159 return l & (OMAP2420_EN_I2C2_MASK | OMAP2420_EN_I2C1_MASK);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700160}
161
162static int sti_console_enabled;
163
164static int omap2_allow_mpu_retention(void)
165{
166 u32 l;
167
168 /* Check for MMC, UART2, UART1, McSPI2, McSPI1 and DSS1. */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700169 l = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600170 if (l & (OMAP2420_EN_MMC_MASK | OMAP24XX_EN_UART2_MASK |
171 OMAP24XX_EN_UART1_MASK | OMAP24XX_EN_MCSPI2_MASK |
172 OMAP24XX_EN_MCSPI1_MASK | OMAP24XX_EN_DSS1_MASK))
Kevin Hilman8bd22942009-05-28 10:56:16 -0700173 return 0;
174 /* Check for UART3. */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700175 l = omap2_cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2);
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600176 if (l & OMAP24XX_EN_UART3_MASK)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700177 return 0;
178 if (sti_console_enabled)
179 return 0;
180
181 return 1;
182}
183
184static void omap2_enter_mpu_retention(void)
185{
186 int only_idle = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700187
188 /* Putting MPU into the WFI state while a transfer is active
189 * seems to cause the I2C block to timeout. Why? Good question. */
190 if (omap2_i2c_active())
191 return;
192
193 /* The peripherals seem not to be able to wake up the MPU when
194 * it is in retention mode. */
195 if (omap2_allow_mpu_retention()) {
196 /* REVISIT: These write to reserved bits? */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700197 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
198 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
199 omap2_prm_write_mod_reg(0xffffffff, WKUP_MOD, PM_WKST);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700200
201 /* Try to enter MPU retention */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700202 omap2_prm_write_mod_reg((0x01 << OMAP_POWERSTATE_SHIFT) |
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600203 OMAP_LOGICRETSTATE_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700204 MPU_MOD, OMAP2_PM_PWSTCTRL);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700205 } else {
206 /* Block MPU retention */
207
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700208 omap2_prm_write_mod_reg(OMAP_LOGICRETSTATE_MASK, MPU_MOD,
Abhijit Pagare37903002010-01-26 20:12:51 -0700209 OMAP2_PM_PWSTCTRL);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700210 only_idle = 1;
211 }
212
Kevin Hilman8bd22942009-05-28 10:56:16 -0700213 omap2_sram_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700214}
215
216static int omap2_can_sleep(void)
217{
218 if (omap2_fclks_active())
219 return 0;
220 if (osc_ck->usecount > 1)
221 return 0;
222 if (omap_dma_running())
223 return 0;
224
225 return 1;
226}
227
228static void omap2_pm_idle(void)
229{
230 local_irq_disable();
231 local_fiq_disable();
232
233 if (!omap2_can_sleep()) {
Jouni Hogander94434532009-02-03 15:49:04 -0800234 if (omap_irq_pending())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700235 goto out;
236 omap2_enter_mpu_retention();
237 goto out;
238 }
239
Jouni Hogander94434532009-02-03 15:49:04 -0800240 if (omap_irq_pending())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700241 goto out;
242
243 omap2_enter_full_retention();
244
245out:
246 local_fiq_enable();
247 local_irq_enable();
248}
249
Kevin Hilman05fad3e2010-12-22 23:04:17 +0000250#ifdef CONFIG_SUSPEND
Kevin Hilmane83df172010-12-08 22:40:40 +0000251static int omap2_pm_begin(suspend_state_t state)
252{
Kevin Hilman8bd22942009-05-28 10:56:16 -0700253 disable_hlt();
Jean Pihetc1663812010-12-09 18:39:58 +0100254 suspend_state = state;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700255 return 0;
256}
257
258static int omap2_pm_suspend(void)
259{
260 u32 wken_wkup, mir1;
261
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700262 wken_wkup = omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600263 wken_wkup &= ~OMAP24XX_EN_GPT1_MASK;
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700264 omap2_prm_write_mod_reg(wken_wkup, WKUP_MOD, PM_WKEN);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700265
266 /* Mask GPT1 */
267 mir1 = omap_readl(0x480fe0a4);
268 omap_writel(1 << 5, 0x480fe0ac);
269
Kevin Hilman8bd22942009-05-28 10:56:16 -0700270 omap2_enter_full_retention();
271
272 omap_writel(mir1, 0x480fe0a4);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700273 omap2_prm_write_mod_reg(wken_wkup, WKUP_MOD, PM_WKEN);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700274
275 return 0;
276}
277
278static int omap2_pm_enter(suspend_state_t state)
279{
280 int ret = 0;
281
282 switch (state) {
283 case PM_SUSPEND_STANDBY:
284 case PM_SUSPEND_MEM:
285 ret = omap2_pm_suspend();
286 break;
287 default:
288 ret = -EINVAL;
289 }
290
291 return ret;
292}
293
Kevin Hilmane83df172010-12-08 22:40:40 +0000294static void omap2_pm_end(void)
295{
296 suspend_state = PM_SUSPEND_ON;
Jean Pihetc1663812010-12-09 18:39:58 +0100297 enable_hlt();
Kevin Hilmane83df172010-12-08 22:40:40 +0000298}
299
Lionel Debroux2f55ac02010-11-16 14:14:02 +0100300static const struct platform_suspend_ops omap_pm_ops = {
Kevin Hilmane83df172010-12-08 22:40:40 +0000301 .begin = omap2_pm_begin,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700302 .enter = omap2_pm_enter,
Kevin Hilmane83df172010-12-08 22:40:40 +0000303 .end = omap2_pm_end,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700304 .valid = suspend_valid_only_mem,
305};
Kevin Hilman05fad3e2010-12-22 23:04:17 +0000306#else
307static const struct platform_suspend_ops __initdata omap_pm_ops;
308#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700309
Paul Walmsley369d5612010-01-26 20:13:01 -0700310/* XXX This function should be shareable between OMAP2xxx and OMAP3 */
311static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700312{
Paul Walmsley369d5612010-01-26 20:13:01 -0700313 if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
Rajendra Nayak5cd19372011-02-25 16:06:48 -0700314 clkdm_allow_idle(clkdm);
Paul Walmsley369d5612010-01-26 20:13:01 -0700315 else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
316 atomic_read(&clkdm->usecount) == 0)
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700317 clkdm_sleep(clkdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700318 return 0;
319}
320
321static void __init prcm_setup_regs(void)
322{
323 int i, num_mem_banks;
324 struct powerdomain *pwrdm;
325
Paul Walmsley4ef70c02011-02-25 15:39:30 -0700326 /*
327 * Enable autoidle
328 * XXX This should be handled by hwmod code or PRCM init code
329 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700330 omap2_prm_write_mod_reg(OMAP24XX_AUTOIDLE_MASK, OCP_MOD,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700331 OMAP2_PRCM_SYSCONFIG_OFFSET);
332
Kevin Hilman8bd22942009-05-28 10:56:16 -0700333 /*
334 * Set CORE powerdomain memory banks to retain their contents
335 * during RETENTION
336 */
337 num_mem_banks = pwrdm_get_mem_bank_count(core_pwrdm);
338 for (i = 0; i < num_mem_banks; i++)
339 pwrdm_set_mem_retst(core_pwrdm, i, PWRDM_POWER_RET);
340
341 /* Set CORE powerdomain's next power state to RETENTION */
342 pwrdm_set_next_pwrst(core_pwrdm, PWRDM_POWER_RET);
343
344 /*
345 * Set MPU powerdomain's next power state to RETENTION;
346 * preserve logic state during retention
347 */
348 pwrdm_set_logic_retst(mpu_pwrdm, PWRDM_POWER_RET);
349 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_RET);
350
351 /* Force-power down DSP, GFX powerdomains */
352
353 pwrdm = clkdm_get_pwrdm(dsp_clkdm);
354 pwrdm_set_next_pwrst(pwrdm, PWRDM_POWER_OFF);
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700355 clkdm_sleep(dsp_clkdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700356
357 pwrdm = clkdm_get_pwrdm(gfx_clkdm);
358 pwrdm_set_next_pwrst(pwrdm, PWRDM_POWER_OFF);
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700359 clkdm_sleep(gfx_clkdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700360
Paul Walmsley51d070a2011-01-27 02:52:55 -0700361 /* Enable hardware-supervised idle for all clkdms */
Paul Walmsley369d5612010-01-26 20:13:01 -0700362 clkdm_for_each(clkdms_setup, NULL);
363 clkdm_add_wkdep(mpu_clkdm, wkup_clkdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700364
Kevin Hilman8bd22942009-05-28 10:56:16 -0700365 /* REVISIT: Configure number of 32 kHz clock cycles for sys_clk
366 * stabilisation */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700367 omap2_prm_write_mod_reg(15 << OMAP_SETUP_TIME_SHIFT, OMAP24XX_GR_MOD,
368 OMAP2_PRCM_CLKSSETUP_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700369
370 /* Configure automatic voltage transition */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700371 omap2_prm_write_mod_reg(2 << OMAP_SETUP_TIME_SHIFT, OMAP24XX_GR_MOD,
372 OMAP2_PRCM_VOLTSETUP_OFFSET);
373 omap2_prm_write_mod_reg(OMAP24XX_AUTO_EXTVOLT_MASK |
374 (0x1 << OMAP24XX_SETOFF_LEVEL_SHIFT) |
375 OMAP24XX_MEMRETCTRL_MASK |
376 (0x1 << OMAP24XX_SETRET_LEVEL_SHIFT) |
377 (0x0 << OMAP24XX_VOLT_LEVEL_SHIFT),
378 OMAP24XX_GR_MOD, OMAP2_PRCM_VOLTCTRL_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700379
380 /* Enable wake-up events */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700381 omap2_prm_write_mod_reg(OMAP24XX_EN_GPIOS_MASK | OMAP24XX_EN_GPT1_MASK,
382 WKUP_MOD, PM_WKEN);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700383}
384
Kevin Hilman7cc515f2009-06-10 09:02:25 -0700385static int __init omap2_pm_init(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700386{
387 u32 l;
388
389 if (!cpu_is_omap24xx())
390 return -ENODEV;
391
392 printk(KERN_INFO "Power Management for OMAP2 initializing\n");
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700393 l = omap2_prm_read_mod_reg(OCP_MOD, OMAP2_PRCM_REVISION_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700394 printk(KERN_INFO "PRCM revision %d.%d\n", (l >> 4) & 0x0f, l & 0x0f);
395
Paul Walmsley369d5612010-01-26 20:13:01 -0700396 /* Look up important powerdomains */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700397
398 mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
399 if (!mpu_pwrdm)
400 pr_err("PM: mpu_pwrdm not found\n");
401
402 core_pwrdm = pwrdm_lookup("core_pwrdm");
403 if (!core_pwrdm)
404 pr_err("PM: core_pwrdm not found\n");
405
Paul Walmsley369d5612010-01-26 20:13:01 -0700406 /* Look up important clockdomains */
407
408 mpu_clkdm = clkdm_lookup("mpu_clkdm");
409 if (!mpu_clkdm)
410 pr_err("PM: mpu_clkdm not found\n");
411
412 wkup_clkdm = clkdm_lookup("wkup_clkdm");
413 if (!wkup_clkdm)
414 pr_err("PM: wkup_clkdm not found\n");
415
Kevin Hilman8bd22942009-05-28 10:56:16 -0700416 dsp_clkdm = clkdm_lookup("dsp_clkdm");
417 if (!dsp_clkdm)
Paul Walmsley369d5612010-01-26 20:13:01 -0700418 pr_err("PM: dsp_clkdm not found\n");
Kevin Hilman8bd22942009-05-28 10:56:16 -0700419
420 gfx_clkdm = clkdm_lookup("gfx_clkdm");
421 if (!gfx_clkdm)
422 pr_err("PM: gfx_clkdm not found\n");
423
424
425 osc_ck = clk_get(NULL, "osc_ck");
426 if (IS_ERR(osc_ck)) {
427 printk(KERN_ERR "could not get osc_ck\n");
428 return -ENODEV;
429 }
430
431 if (cpu_is_omap242x()) {
432 emul_ck = clk_get(NULL, "emul_ck");
433 if (IS_ERR(emul_ck)) {
434 printk(KERN_ERR "could not get emul_ck\n");
435 clk_put(osc_ck);
436 return -ENODEV;
437 }
438 }
439
440 prcm_setup_regs();
441
442 /* Hack to prevent MPU retention when STI console is enabled. */
443 {
444 const struct omap_sti_console_config *sti;
445
446 sti = omap_get_config(OMAP_TAG_STI_CONSOLE,
447 struct omap_sti_console_config);
448 if (sti != NULL && sti->enable)
449 sti_console_enabled = 1;
450 }
451
452 /*
453 * We copy the assembler sleep/wakeup routines to SRAM.
454 * These routines need to be in SRAM as that's the only
455 * memory the MPU can see when it wakes up.
456 */
457 if (cpu_is_omap24xx()) {
458 omap2_sram_idle = omap_sram_push(omap24xx_idle_loop_suspend,
459 omap24xx_idle_loop_suspend_sz);
460
461 omap2_sram_suspend = omap_sram_push(omap24xx_cpu_suspend,
462 omap24xx_cpu_suspend_sz);
463 }
464
465 suspend_set_ops(&omap_pm_ops);
466 pm_idle = omap2_pm_idle;
467
468 return 0;
469}
470
471late_initcall(omap2_pm_init);