blob: f8e0a6a32e5078d055d14bc2a4e3cb95622a7939 [file] [log] [blame]
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001/* Copyright (c) 2012-2017, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#ifndef __VIDC_HFI_API_H__
15#define __VIDC_HFI_API_H__
16
17#include <linux/log2.h>
18#include <linux/platform_device.h>
19#include <linux/types.h>
20#include <media/msm_vidc.h>
21#include "msm_vidc_resources.h"
22
Chinmay Sawarkarcbd3f592017-04-10 15:42:30 -070023#define CONTAINS(__a, __sz, __t) (\
24 (__t >= __a) && \
25 (__t < __a + __sz) \
26)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080027
Chinmay Sawarkarcbd3f592017-04-10 15:42:30 -070028#define OVERLAPS(__t, __tsz, __a, __asz) (\
29 (__t <= __a) && \
30 (__t + __tsz >= __a + __asz) \
31)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080032
33#define HAL_BUFFERFLAG_EOS 0x00000001
34#define HAL_BUFFERFLAG_STARTTIME 0x00000002
35#define HAL_BUFFERFLAG_DECODEONLY 0x00000004
36#define HAL_BUFFERFLAG_DATACORRUPT 0x00000008
37#define HAL_BUFFERFLAG_ENDOFFRAME 0x00000010
38#define HAL_BUFFERFLAG_SYNCFRAME 0x00000020
39#define HAL_BUFFERFLAG_EXTRADATA 0x00000040
40#define HAL_BUFFERFLAG_CODECCONFIG 0x00000080
41#define HAL_BUFFERFLAG_TIMESTAMPINVALID 0x00000100
42#define HAL_BUFFERFLAG_READONLY 0x00000200
43#define HAL_BUFFERFLAG_ENDOFSUBFRAME 0x00000400
44#define HAL_BUFFERFLAG_EOSEQ 0x00200000
45#define HAL_BUFFERFLAG_MBAFF 0x08000000
46#define HAL_BUFFERFLAG_YUV_601_709_CSC_CLAMP 0x10000000
47#define HAL_BUFFERFLAG_DROP_FRAME 0x20000000
48#define HAL_BUFFERFLAG_TS_DISCONTINUITY 0x40000000
49#define HAL_BUFFERFLAG_TS_ERROR 0x80000000
50
51
52
53#define HAL_DEBUG_MSG_LOW 0x00000001
54#define HAL_DEBUG_MSG_MEDIUM 0x00000002
55#define HAL_DEBUG_MSG_HIGH 0x00000004
56#define HAL_DEBUG_MSG_ERROR 0x00000008
57#define HAL_DEBUG_MSG_FATAL 0x00000010
58#define MAX_PROFILE_COUNT 16
59
60#define HAL_MAX_MATRIX_COEFFS 9
61#define HAL_MAX_BIAS_COEFFS 3
62#define HAL_MAX_LIMIT_COEFFS 6
63#define VENUS_VERSION_LENGTH 128
64
65/* 16 encoder and 16 decoder sessions */
66#define VIDC_MAX_SESSIONS 32
67
68enum vidc_status {
69 VIDC_ERR_NONE = 0x0,
70 VIDC_ERR_FAIL = 0x80000000,
71 VIDC_ERR_ALLOC_FAIL,
72 VIDC_ERR_ILLEGAL_OP,
73 VIDC_ERR_BAD_PARAM,
74 VIDC_ERR_BAD_HANDLE,
75 VIDC_ERR_NOT_SUPPORTED,
76 VIDC_ERR_BAD_STATE,
77 VIDC_ERR_MAX_CLIENTS,
78 VIDC_ERR_IFRAME_EXPECTED,
79 VIDC_ERR_HW_FATAL,
80 VIDC_ERR_BITSTREAM_ERR,
81 VIDC_ERR_INDEX_NOMORE,
82 VIDC_ERR_SEQHDR_PARSE_FAIL,
83 VIDC_ERR_INSUFFICIENT_BUFFER,
84 VIDC_ERR_BAD_POWER_STATE,
85 VIDC_ERR_NO_VALID_SESSION,
86 VIDC_ERR_TIMEOUT,
87 VIDC_ERR_CMDQFULL,
88 VIDC_ERR_START_CODE_NOT_FOUND,
89 VIDC_ERR_CLIENT_PRESENT = 0x90000001,
90 VIDC_ERR_CLIENT_FATAL,
91 VIDC_ERR_CMD_QUEUE_FULL,
92 VIDC_ERR_UNUSED = 0x10000000
93};
94
95enum hal_extradata_id {
96 HAL_EXTRADATA_NONE,
97 HAL_EXTRADATA_MB_QUANTIZATION,
98 HAL_EXTRADATA_INTERLACE_VIDEO,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080099 HAL_EXTRADATA_TIMESTAMP,
100 HAL_EXTRADATA_S3D_FRAME_PACKING,
101 HAL_EXTRADATA_FRAME_RATE,
102 HAL_EXTRADATA_PANSCAN_WINDOW,
103 HAL_EXTRADATA_RECOVERY_POINT_SEI,
104 HAL_EXTRADATA_MULTISLICE_INFO,
105 HAL_EXTRADATA_INDEX,
106 HAL_EXTRADATA_NUM_CONCEALED_MB,
107 HAL_EXTRADATA_METADATA_FILLER,
108 HAL_EXTRADATA_ASPECT_RATIO,
109 HAL_EXTRADATA_MPEG2_SEQDISP,
110 HAL_EXTRADATA_STREAM_USERDATA,
111 HAL_EXTRADATA_FRAME_QP,
112 HAL_EXTRADATA_FRAME_BITS_INFO,
113 HAL_EXTRADATA_INPUT_CROP,
114 HAL_EXTRADATA_DIGITAL_ZOOM,
115 HAL_EXTRADATA_LTR_INFO,
116 HAL_EXTRADATA_METADATA_MBI,
117 HAL_EXTRADATA_VQZIP_SEI,
118 HAL_EXTRADATA_YUV_STATS,
119 HAL_EXTRADATA_ROI_QP,
120 HAL_EXTRADATA_OUTPUT_CROP,
121 HAL_EXTRADATA_MASTERING_DISPLAY_COLOUR_SEI,
122 HAL_EXTRADATA_CONTENT_LIGHT_LEVEL_SEI,
123 HAL_EXTRADATA_PQ_INFO,
124 HAL_EXTRADATA_VUI_DISPLAY_INFO,
125 HAL_EXTRADATA_VPX_COLORSPACE,
126};
127
128enum hal_property {
129 HAL_CONFIG_FRAME_RATE = 0x04000001,
130 HAL_PARAM_UNCOMPRESSED_FORMAT_SELECT,
131 HAL_PARAM_UNCOMPRESSED_PLANE_ACTUAL_CONSTRAINTS_INFO,
132 HAL_PARAM_UNCOMPRESSED_PLANE_ACTUAL_INFO,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800133 HAL_PARAM_INDEX_EXTRADATA,
134 HAL_PARAM_FRAME_SIZE,
135 HAL_CONFIG_REALTIME,
136 HAL_PARAM_BUFFER_COUNT_ACTUAL,
137 HAL_PARAM_BUFFER_SIZE_MINIMUM,
138 HAL_PARAM_NAL_STREAM_FORMAT_SELECT,
139 HAL_PARAM_VDEC_OUTPUT_ORDER,
140 HAL_PARAM_VDEC_PICTURE_TYPE_DECODE,
141 HAL_PARAM_VDEC_OUTPUT2_KEEP_ASPECT_RATIO,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800142 HAL_PARAM_VDEC_MULTI_STREAM,
143 HAL_PARAM_VDEC_DISPLAY_PICTURE_BUFFER_COUNT,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800144 HAL_CONFIG_VDEC_MB_ERROR_MAP_REPORTING,
145 HAL_PARAM_VDEC_CONTINUE_DATA_TRANSFER,
146 HAL_CONFIG_VDEC_MB_ERROR_MAP,
147 HAL_CONFIG_VENC_REQUEST_IFRAME,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800148 HAL_CONFIG_VENC_TARGET_BITRATE,
149 HAL_PARAM_PROFILE_LEVEL_CURRENT,
150 HAL_PARAM_VENC_H264_ENTROPY_CONTROL,
151 HAL_PARAM_VENC_RATE_CONTROL,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800152 HAL_PARAM_VENC_H264_DEBLOCK_CONTROL,
153 HAL_PARAM_VENC_TEMPORAL_SPATIAL_TRADEOFF,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800154 HAL_PARAM_VENC_SESSION_QP_RANGE,
155 HAL_CONFIG_VENC_INTRA_PERIOD,
156 HAL_CONFIG_VENC_IDR_PERIOD,
157 HAL_CONFIG_VPE_OPERATIONS,
158 HAL_PARAM_VENC_INTRA_REFRESH,
159 HAL_PARAM_VENC_MULTI_SLICE_CONTROL,
160 HAL_CONFIG_VPE_DEINTERLACE,
161 HAL_SYS_DEBUG_CONFIG,
162 HAL_CONFIG_BUFFER_REQUIREMENTS,
163 HAL_CONFIG_PRIORITY,
164 HAL_CONFIG_BATCH_INFO,
165 HAL_PARAM_METADATA_PASS_THROUGH,
166 HAL_SYS_IDLE_INDICATOR,
167 HAL_PARAM_UNCOMPRESSED_FORMAT_SUPPORTED,
168 HAL_PARAM_INTERLACE_FORMAT_SUPPORTED,
169 HAL_PARAM_CHROMA_SITE,
170 HAL_PARAM_PROPERTIES_SUPPORTED,
171 HAL_PARAM_PROFILE_LEVEL_SUPPORTED,
172 HAL_PARAM_CAPABILITY_SUPPORTED,
173 HAL_PARAM_NAL_STREAM_FORMAT_SUPPORTED,
174 HAL_PARAM_MULTI_VIEW_FORMAT,
175 HAL_PARAM_MAX_SEQUENCE_HEADER_SIZE,
176 HAL_PARAM_CODEC_SUPPORTED,
177 HAL_PARAM_VDEC_MULTI_VIEW_SELECT,
178 HAL_PARAM_VDEC_MB_QUANTIZATION,
179 HAL_PARAM_VDEC_NUM_CONCEALED_MB,
180 HAL_PARAM_VDEC_H264_ENTROPY_SWITCHING,
181 HAL_PARAM_VENC_SLICE_DELIVERY_MODE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800182 HAL_CONFIG_BUFFER_COUNT_ACTUAL,
183 HAL_CONFIG_VDEC_MULTI_STREAM,
184 HAL_PARAM_VENC_MULTI_SLICE_INFO,
185 HAL_CONFIG_VENC_TIMESTAMP_SCALE,
186 HAL_PARAM_VENC_SYNC_FRAME_SEQUENCE_HEADER,
187 HAL_PARAM_VDEC_SYNC_FRAME_DECODE,
188 HAL_PARAM_VENC_H264_ENTROPY_CABAC_MODEL,
189 HAL_CONFIG_VENC_MAX_BITRATE,
190 HAL_PARAM_VENC_H264_VUI_TIMING_INFO,
Umesh Pandey7fce7ee2017-03-13 17:59:48 -0700191 HAL_PARAM_VENC_GENERATE_AUDNAL,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800192 HAL_PARAM_BUFFER_ALLOC_MODE,
193 HAL_PARAM_VDEC_FRAME_ASSEMBLY,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800194 HAL_PARAM_VENC_PRESERVE_TEXT_QUALITY,
195 HAL_PARAM_VDEC_CONCEAL_COLOR,
196 HAL_PARAM_VDEC_SCS_THRESHOLD,
197 HAL_PARAM_GET_BUFFER_REQUIREMENTS,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800198 HAL_PARAM_VENC_LTRMODE,
199 HAL_CONFIG_VENC_MARKLTRFRAME,
200 HAL_CONFIG_VENC_USELTRFRAME,
201 HAL_CONFIG_VENC_LTRPERIOD,
202 HAL_CONFIG_VENC_HIER_P_NUM_FRAMES,
203 HAL_PARAM_VENC_HIER_P_MAX_ENH_LAYERS,
204 HAL_PARAM_VENC_DISABLE_RC_TIMESTAMP,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800205 HAL_PARAM_VENC_SEARCH_RANGE,
206 HAL_PARAM_VPE_COLOR_SPACE_CONVERSION,
207 HAL_PARAM_VENC_VPX_ERROR_RESILIENCE_MODE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800208 HAL_CONFIG_VENC_PERF_MODE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800209 HAL_PARAM_VDEC_NON_SECURE_OUTPUT2,
210 HAL_PARAM_VENC_HIER_P_HYBRID_MODE,
211 HAL_PARAM_VENC_MBI_STATISTICS_MODE,
212 HAL_PARAM_SYNC_BASED_INTERRUPT,
213 HAL_CONFIG_VENC_FRAME_QP,
214 HAL_CONFIG_VENC_BASELAYER_PRIORITYID,
215 HAL_PARAM_VENC_VQZIP_SEI,
216 HAL_PROPERTY_PARAM_VENC_ASPECT_RATIO,
217 HAL_CONFIG_VDEC_ENTROPY,
218 HAL_PARAM_VENC_BITRATE_TYPE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800219 HAL_PARAM_VENC_LOW_LATENCY,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800220 HAL_CONFIG_VENC_BLUR_RESOLUTION,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800221 HAL_PARAM_VENC_H264_TRANSFORM_8x8,
222 HAL_PARAM_VENC_VIDEO_SIGNAL_INFO,
223 HAL_PARAM_VENC_IFRAMESIZE_TYPE,
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800224 HAL_PARAM_VIDEO_CORES_USAGE,
225 HAL_PARAM_VIDEO_WORK_MODE,
Karthikeyan Periasamya0e4bad2017-04-26 12:51:10 -0700226 HAL_PARAM_SECURE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800227};
228
229enum hal_domain {
230 HAL_VIDEO_DOMAIN_VPE,
231 HAL_VIDEO_DOMAIN_ENCODER,
232 HAL_VIDEO_DOMAIN_DECODER,
233 HAL_UNUSED_DOMAIN = 0x10000000,
234};
235
236enum multi_stream {
237 HAL_VIDEO_DECODER_NONE = 0x00000000,
238 HAL_VIDEO_DECODER_PRIMARY = 0x00000001,
239 HAL_VIDEO_DECODER_SECONDARY = 0x00000002,
240 HAL_VIDEO_DECODER_BOTH_OUTPUTS = 0x00000004,
241 HAL_VIDEO_UNUSED_OUTPUTS = 0x10000000,
242};
243
244enum hal_core_capabilities {
245 HAL_VIDEO_ENCODER_ROTATION_CAPABILITY = 0x00000001,
246 HAL_VIDEO_ENCODER_SCALING_CAPABILITY = 0x00000002,
247 HAL_VIDEO_ENCODER_DEINTERLACE_CAPABILITY = 0x00000004,
248 HAL_VIDEO_DECODER_MULTI_STREAM_CAPABILITY = 0x00000008,
249 HAL_VIDEO_UNUSED_CAPABILITY = 0x10000000,
250};
251
252enum hal_default_properties {
253 HAL_VIDEO_DYNAMIC_BUF_MODE = 0x00000001,
254 HAL_VIDEO_CONTINUE_DATA_TRANSFER = 0x00000002,
255};
256
257enum hal_video_codec {
258 HAL_VIDEO_CODEC_UNKNOWN = 0x00000000,
259 HAL_VIDEO_CODEC_MVC = 0x00000001,
260 HAL_VIDEO_CODEC_H264 = 0x00000002,
261 HAL_VIDEO_CODEC_H263 = 0x00000004,
262 HAL_VIDEO_CODEC_MPEG1 = 0x00000008,
263 HAL_VIDEO_CODEC_MPEG2 = 0x00000010,
264 HAL_VIDEO_CODEC_MPEG4 = 0x00000020,
265 HAL_VIDEO_CODEC_DIVX_311 = 0x00000040,
266 HAL_VIDEO_CODEC_DIVX = 0x00000080,
267 HAL_VIDEO_CODEC_VC1 = 0x00000100,
268 HAL_VIDEO_CODEC_SPARK = 0x00000200,
269 HAL_VIDEO_CODEC_VP6 = 0x00000400,
270 HAL_VIDEO_CODEC_VP7 = 0x00000800,
271 HAL_VIDEO_CODEC_VP8 = 0x00001000,
272 HAL_VIDEO_CODEC_HEVC = 0x00002000,
273 HAL_VIDEO_CODEC_VP9 = 0x00004000,
274 HAL_VIDEO_CODEC_HEVC_HYBRID = 0x80000000,
275 HAL_UNUSED_CODEC = 0x10000000,
276};
277
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800278enum hal_mpeg2_profile {
279 HAL_MPEG2_PROFILE_SIMPLE = 0x00000001,
280 HAL_MPEG2_PROFILE_MAIN = 0x00000002,
281 HAL_MPEG2_PROFILE_422 = 0x00000004,
282 HAL_MPEG2_PROFILE_SNR = 0x00000008,
283 HAL_MPEG2_PROFILE_SPATIAL = 0x00000010,
284 HAL_MPEG2_PROFILE_HIGH = 0x00000020,
285 HAL_UNUSED_MPEG2_PROFILE = 0x10000000,
286};
287
288enum hal_mpeg2_level {
289 HAL_MPEG2_LEVEL_LL = 0x00000001,
290 HAL_MPEG2_LEVEL_ML = 0x00000002,
291 HAL_MPEG2_LEVEL_H14 = 0x00000004,
292 HAL_MPEG2_LEVEL_HL = 0x00000008,
293 HAL_UNUSED_MEPG2_LEVEL = 0x10000000,
294};
295
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800296enum hal_h264_profile {
297 HAL_H264_PROFILE_BASELINE = 0x00000001,
298 HAL_H264_PROFILE_MAIN = 0x00000002,
299 HAL_H264_PROFILE_HIGH = 0x00000004,
300 HAL_H264_PROFILE_EXTENDED = 0x00000008,
301 HAL_H264_PROFILE_HIGH10 = 0x00000010,
302 HAL_H264_PROFILE_HIGH422 = 0x00000020,
303 HAL_H264_PROFILE_HIGH444 = 0x00000040,
304 HAL_H264_PROFILE_CONSTRAINED_BASE = 0x00000080,
305 HAL_H264_PROFILE_CONSTRAINED_HIGH = 0x00000100,
306 HAL_UNUSED_H264_PROFILE = 0x10000000,
307};
308
309enum hal_h264_level {
Vaibhav Deshu Venkatesh234b4dc2017-03-21 16:54:28 -0700310 HAL_H264_LEVEL_UNKNOWN = 0x00000000,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800311 HAL_H264_LEVEL_1 = 0x00000001,
312 HAL_H264_LEVEL_1b = 0x00000002,
313 HAL_H264_LEVEL_11 = 0x00000004,
314 HAL_H264_LEVEL_12 = 0x00000008,
315 HAL_H264_LEVEL_13 = 0x00000010,
316 HAL_H264_LEVEL_2 = 0x00000020,
317 HAL_H264_LEVEL_21 = 0x00000040,
318 HAL_H264_LEVEL_22 = 0x00000080,
319 HAL_H264_LEVEL_3 = 0x00000100,
320 HAL_H264_LEVEL_31 = 0x00000200,
321 HAL_H264_LEVEL_32 = 0x00000400,
322 HAL_H264_LEVEL_4 = 0x00000800,
323 HAL_H264_LEVEL_41 = 0x00001000,
324 HAL_H264_LEVEL_42 = 0x00002000,
325 HAL_H264_LEVEL_5 = 0x00004000,
326 HAL_H264_LEVEL_51 = 0x00008000,
327 HAL_H264_LEVEL_52 = 0x00010000,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800328};
329
330enum hal_hevc_profile {
331 HAL_HEVC_PROFILE_MAIN = 0x00000001,
332 HAL_HEVC_PROFILE_MAIN10 = 0x00000002,
333 HAL_HEVC_PROFILE_MAIN_STILL_PIC = 0x00000004,
334 HAL_UNUSED_HEVC_PROFILE = 0x10000000,
335};
336
337enum hal_hevc_level {
Vaibhav Deshu Venkatesh234b4dc2017-03-21 16:54:28 -0700338 HAL_HEVC_TIER_LEVEL_UNKNOWN = 0x00000000,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800339 HAL_HEVC_MAIN_TIER_LEVEL_1 = 0x10000001,
340 HAL_HEVC_MAIN_TIER_LEVEL_2 = 0x10000002,
341 HAL_HEVC_MAIN_TIER_LEVEL_2_1 = 0x10000004,
342 HAL_HEVC_MAIN_TIER_LEVEL_3 = 0x10000008,
343 HAL_HEVC_MAIN_TIER_LEVEL_3_1 = 0x10000010,
344 HAL_HEVC_MAIN_TIER_LEVEL_4 = 0x10000020,
345 HAL_HEVC_MAIN_TIER_LEVEL_4_1 = 0x10000040,
346 HAL_HEVC_MAIN_TIER_LEVEL_5 = 0x10000080,
347 HAL_HEVC_MAIN_TIER_LEVEL_5_1 = 0x10000100,
348 HAL_HEVC_MAIN_TIER_LEVEL_5_2 = 0x10000200,
349 HAL_HEVC_MAIN_TIER_LEVEL_6 = 0x10000400,
350 HAL_HEVC_MAIN_TIER_LEVEL_6_1 = 0x10000800,
351 HAL_HEVC_MAIN_TIER_LEVEL_6_2 = 0x10001000,
352 HAL_HEVC_HIGH_TIER_LEVEL_1 = 0x20000001,
353 HAL_HEVC_HIGH_TIER_LEVEL_2 = 0x20000002,
354 HAL_HEVC_HIGH_TIER_LEVEL_2_1 = 0x20000004,
355 HAL_HEVC_HIGH_TIER_LEVEL_3 = 0x20000008,
356 HAL_HEVC_HIGH_TIER_LEVEL_3_1 = 0x20000010,
357 HAL_HEVC_HIGH_TIER_LEVEL_4 = 0x20000020,
358 HAL_HEVC_HIGH_TIER_LEVEL_4_1 = 0x20000040,
359 HAL_HEVC_HIGH_TIER_LEVEL_5 = 0x20000080,
360 HAL_HEVC_HIGH_TIER_LEVEL_5_1 = 0x20000100,
361 HAL_HEVC_HIGH_TIER_LEVEL_5_2 = 0x20000200,
362 HAL_HEVC_HIGH_TIER_LEVEL_6 = 0x20000400,
363 HAL_HEVC_HIGH_TIER_LEVEL_6_1 = 0x20000800,
364 HAL_HEVC_HIGH_TIER_LEVEL_6_2 = 0x20001000,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800365};
366
367enum hal_hevc_tier {
368 HAL_HEVC_TIER_MAIN = 0x00000001,
369 HAL_HEVC_TIER_HIGH = 0x00000002,
370 HAL_UNUSED_HEVC_TIER = 0x10000000,
371};
372
373enum hal_vpx_profile {
374 HAL_VPX_PROFILE_SIMPLE = 0x00000001,
375 HAL_VPX_PROFILE_ADVANCED = 0x00000002,
376 HAL_VPX_PROFILE_VERSION_0 = 0x00000004,
377 HAL_VPX_PROFILE_VERSION_1 = 0x00000008,
378 HAL_VPX_PROFILE_VERSION_2 = 0x00000010,
379 HAL_VPX_PROFILE_VERSION_3 = 0x00000020,
380 HAL_VPX_PROFILE_UNUSED = 0x10000000,
381};
382
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800383struct hal_frame_rate {
384 enum hal_buffer buffer_type;
385 u32 frame_rate;
386};
387
388enum hal_uncompressed_format {
389 HAL_COLOR_FORMAT_MONOCHROME = 0x00000001,
390 HAL_COLOR_FORMAT_NV12 = 0x00000002,
391 HAL_COLOR_FORMAT_NV21 = 0x00000004,
392 HAL_COLOR_FORMAT_NV12_4x4TILE = 0x00000008,
393 HAL_COLOR_FORMAT_NV21_4x4TILE = 0x00000010,
394 HAL_COLOR_FORMAT_YUYV = 0x00000020,
395 HAL_COLOR_FORMAT_YVYU = 0x00000040,
396 HAL_COLOR_FORMAT_UYVY = 0x00000080,
397 HAL_COLOR_FORMAT_VYUY = 0x00000100,
398 HAL_COLOR_FORMAT_RGB565 = 0x00000200,
399 HAL_COLOR_FORMAT_BGR565 = 0x00000400,
400 HAL_COLOR_FORMAT_RGB888 = 0x00000800,
401 HAL_COLOR_FORMAT_BGR888 = 0x00001000,
402 HAL_COLOR_FORMAT_NV12_UBWC = 0x00002000,
403 HAL_COLOR_FORMAT_NV12_TP10_UBWC = 0x00004000,
404 HAL_COLOR_FORMAT_RGBA8888 = 0x00008000,
405 HAL_COLOR_FORMAT_RGBA8888_UBWC = 0x00010000,
406 HAL_UNUSED_COLOR = 0x10000000,
407};
408
409enum hal_statistics_mode_type {
410 HAL_STATISTICS_MODE_DEFAULT = 0x00000001,
411 HAL_STATISTICS_MODE_1 = 0x00000002,
412 HAL_STATISTICS_MODE_2 = 0x00000004,
413 HAL_STATISTICS_MODE_3 = 0x00000008,
414};
415
416enum hal_ssr_trigger_type {
417 SSR_ERR_FATAL = 1,
418 SSR_SW_DIV_BY_ZERO,
419 SSR_HW_WDOG_IRQ,
420};
421
422struct hal_uncompressed_format_select {
423 enum hal_buffer buffer_type;
424 enum hal_uncompressed_format format;
425};
426
427struct hal_uncompressed_plane_actual {
428 int actual_stride;
429 u32 actual_plane_buffer_height;
430};
431
432struct hal_uncompressed_plane_actual_info {
433 enum hal_buffer buffer_type;
434 u32 num_planes;
435 struct hal_uncompressed_plane_actual rg_plane_format[1];
436};
437
438struct hal_uncompressed_plane_constraints {
439 u32 stride_multiples;
440 u32 max_stride;
441 u32 min_plane_buffer_height_multiple;
442 u32 buffer_alignment;
443};
444
445struct hal_uncompressed_plane_actual_constraints_info {
446 enum hal_buffer buffer_type;
447 u32 num_planes;
448 struct hal_uncompressed_plane_constraints rg_plane_format[1];
449};
450
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800451struct hal_frame_size {
452 enum hal_buffer buffer_type;
453 u32 width;
454 u32 height;
455};
456
457struct hal_enable {
458 bool enable;
459};
460
461struct hal_buffer_count_actual {
462 enum hal_buffer buffer_type;
463 u32 buffer_count_actual;
Praneeth Paladugudefea4e2017-02-09 23:44:08 -0800464 u32 buffer_count_min_host;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800465};
466
467struct hal_buffer_size_minimum {
468 enum hal_buffer buffer_type;
469 u32 buffer_size;
470};
471
472struct hal_buffer_display_hold_count_actual {
473 enum hal_buffer buffer_type;
474 u32 hold_count;
475};
476
477enum hal_nal_stream_format {
478 HAL_NAL_FORMAT_STARTCODES = 0x00000001,
479 HAL_NAL_FORMAT_ONE_NAL_PER_BUFFER = 0x00000002,
480 HAL_NAL_FORMAT_ONE_BYTE_LENGTH = 0x00000004,
481 HAL_NAL_FORMAT_TWO_BYTE_LENGTH = 0x00000008,
482 HAL_NAL_FORMAT_FOUR_BYTE_LENGTH = 0x00000010,
483};
484
485enum hal_output_order {
486 HAL_OUTPUT_ORDER_DISPLAY,
487 HAL_OUTPUT_ORDER_DECODE,
488 HAL_UNUSED_OUTPUT = 0x10000000,
489};
490
491enum hal_picture {
492 HAL_PICTURE_I = 0x01,
493 HAL_PICTURE_P = 0x02,
494 HAL_PICTURE_B = 0x04,
495 HAL_PICTURE_IDR = 0x08,
496 HAL_PICTURE_CRA = 0x10,
497 HAL_FRAME_NOTCODED = 0x7F002000,
498 HAL_FRAME_YUV = 0x7F004000,
499 HAL_UNUSED_PICT = 0x10000000,
500};
501
502struct hal_extradata_enable {
503 u32 enable;
504 enum hal_extradata_id index;
505};
506
507struct hal_enable_picture {
508 u32 picture_type;
509};
510
511struct hal_multi_stream {
512 enum hal_buffer buffer_type;
513 u32 enable;
514 u32 width;
515 u32 height;
516};
517
518struct hal_display_picture_buffer_count {
519 u32 enable;
520 u32 count;
521};
522
523struct hal_mb_error_map {
524 u32 error_map_size;
525 u8 rg_error_map[1];
526};
527
528struct hal_request_iframe {
529 u32 enable;
530};
531
532struct hal_bitrate {
533 u32 bit_rate;
534 u32 layer_id;
535};
536
537struct hal_profile_level {
538 u32 profile;
539 u32 level;
540};
541
542struct hal_profile_level_supported {
543 u32 profile_count;
544 struct hal_profile_level profile_level[MAX_PROFILE_COUNT];
545};
546
547enum hal_h264_entropy {
548 HAL_H264_ENTROPY_CAVLC = 1,
549 HAL_H264_ENTROPY_CABAC = 2,
550 HAL_UNUSED_ENTROPY = 0x10000000,
551};
552
553enum hal_h264_cabac_model {
554 HAL_H264_CABAC_MODEL_0 = 1,
555 HAL_H264_CABAC_MODEL_1 = 2,
556 HAL_H264_CABAC_MODEL_2 = 4,
557 HAL_UNUSED_CABAC = 0x10000000,
558};
559
560struct hal_h264_entropy_control {
561 enum hal_h264_entropy entropy_mode;
562 enum hal_h264_cabac_model cabac_model;
563};
564
565enum hal_rate_control {
566 HAL_RATE_CONTROL_OFF,
567 HAL_RATE_CONTROL_VBR_VFR,
568 HAL_RATE_CONTROL_VBR_CFR,
569 HAL_RATE_CONTROL_CBR_VFR,
570 HAL_RATE_CONTROL_CBR_CFR,
571 HAL_RATE_CONTROL_MBR_CFR,
572 HAL_RATE_CONTROL_MBR_VFR,
573 HAL_UNUSED_RC = 0x10000000,
574};
575
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800576enum hal_h264_db_mode {
577 HAL_H264_DB_MODE_DISABLE,
578 HAL_H264_DB_MODE_SKIP_SLICE_BOUNDARY,
579 HAL_H264_DB_MODE_ALL_BOUNDARY,
580 HAL_UNUSED_H264_DB = 0x10000000,
581};
582
583struct hal_h264_db_control {
584 enum hal_h264_db_mode mode;
585 int slice_alpha_offset;
586 int slice_beta_offset;
587};
588
589struct hal_temporal_spatial_tradeoff {
590 u32 ts_factor;
591};
592
593struct hal_quantization {
594 u32 qpi;
595 u32 qpp;
596 u32 qpb;
597 u32 layer_id;
598};
599
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800600struct hal_quantization_range {
Praneeth Paladugu7fbd2792017-01-27 13:39:03 -0800601 u32 qpi_min;
602 u32 qpp_min;
603 u32 qpb_min;
604 u32 qpi_max;
605 u32 qpp_max;
606 u32 qpb_max;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800607 u32 layer_id;
608};
609
610struct hal_intra_period {
611 u32 pframes;
612 u32 bframes;
613};
614
615struct hal_idr_period {
616 u32 idr_period;
617};
618
619enum hal_rotate {
620 HAL_ROTATE_NONE,
621 HAL_ROTATE_90,
622 HAL_ROTATE_180,
623 HAL_ROTATE_270,
624 HAL_UNUSED_ROTATE = 0x10000000,
625};
626
627enum hal_flip {
628 HAL_FLIP_NONE,
629 HAL_FLIP_HORIZONTAL,
630 HAL_FLIP_VERTICAL,
631 HAL_UNUSED_FLIP = 0x10000000,
632};
633
634struct hal_operations {
635 enum hal_rotate rotate;
636 enum hal_flip flip;
637};
638
639enum hal_intra_refresh_mode {
640 HAL_INTRA_REFRESH_NONE,
641 HAL_INTRA_REFRESH_CYCLIC,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800642 HAL_INTRA_REFRESH_RANDOM,
643 HAL_UNUSED_INTRA = 0x10000000,
644};
645
646struct hal_intra_refresh {
647 enum hal_intra_refresh_mode mode;
Saurabh Kothawadeabed16c2017-03-22 17:06:40 -0700648 u32 ir_mbs;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800649};
650
651enum hal_multi_slice {
652 HAL_MULTI_SLICE_OFF,
653 HAL_MULTI_SLICE_BY_MB_COUNT,
654 HAL_MULTI_SLICE_BY_BYTE_COUNT,
655 HAL_MULTI_SLICE_GOB,
656 HAL_UNUSED_SLICE = 0x10000000,
657};
658
659struct hal_multi_slice_control {
660 enum hal_multi_slice multi_slice;
661 u32 slice_size;
662};
663
664struct hal_debug_config {
665 u32 debug_config;
666};
667
668struct hal_buffer_requirements {
669 enum hal_buffer buffer_type;
670 u32 buffer_size;
671 u32 buffer_region_size;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800672 u32 buffer_count_min;
Praneeth Paladugudefea4e2017-02-09 23:44:08 -0800673 u32 buffer_count_min_host;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800674 u32 buffer_count_actual;
675 u32 contiguous;
676 u32 buffer_alignment;
677};
678
679enum hal_priority {/* Priority increases with number */
680 HAL_PRIORITY_LOW = 10,
681 HAL_PRIOIRTY_MEDIUM = 20,
682 HAL_PRIORITY_HIGH = 30,
683 HAL_UNUSED_PRIORITY = 0x10000000,
684};
685
686struct hal_batch_info {
687 u32 input_batch_count;
688 u32 output_batch_count;
689};
690
691struct hal_metadata_pass_through {
692 u32 enable;
693 u32 size;
694};
695
696struct hal_uncompressed_format_supported {
697 enum hal_buffer buffer_type;
698 u32 format_entries;
699 u32 rg_format_info[1];
700};
701
702enum hal_interlace_format {
703 HAL_INTERLACE_FRAME_PROGRESSIVE = 0x01,
704 HAL_INTERLACE_INTERLEAVE_FRAME_TOPFIELDFIRST = 0x02,
705 HAL_INTERLACE_INTERLEAVE_FRAME_BOTTOMFIELDFIRST = 0x04,
706 HAL_INTERLACE_FRAME_TOPFIELDFIRST = 0x08,
707 HAL_INTERLACE_FRAME_BOTTOMFIELDFIRST = 0x10,
708 HAL_UNUSED_INTERLACE = 0x10000000,
709};
710
711struct hal_interlace_format_supported {
712 enum hal_buffer buffer_type;
713 enum hal_interlace_format format;
714};
715
716enum hal_chroma_site {
717 HAL_CHROMA_SITE_0,
718 HAL_CHROMA_SITE_1,
719 HAL_UNUSED_CHROMA = 0x10000000,
720};
721
722struct hal_properties_supported {
723 u32 num_properties;
724 u32 rg_properties[1];
725};
726
727enum hal_capability {
728 HAL_CAPABILITY_FRAME_WIDTH = 0x1,
729 HAL_CAPABILITY_FRAME_HEIGHT,
730 HAL_CAPABILITY_MBS_PER_FRAME,
731 HAL_CAPABILITY_MBS_PER_SECOND,
732 HAL_CAPABILITY_FRAMERATE,
733 HAL_CAPABILITY_SCALE_X,
734 HAL_CAPABILITY_SCALE_Y,
735 HAL_CAPABILITY_BITRATE,
736 HAL_CAPABILITY_BFRAME,
737 HAL_CAPABILITY_PEAKBITRATE,
738 HAL_CAPABILITY_HIER_P_NUM_ENH_LAYERS,
739 HAL_CAPABILITY_ENC_LTR_COUNT,
740 HAL_CAPABILITY_SECURE_OUTPUT2_THRESHOLD,
741 HAL_CAPABILITY_HIER_B_NUM_ENH_LAYERS,
742 HAL_CAPABILITY_LCU_SIZE,
743 HAL_CAPABILITY_HIER_P_HYBRID_NUM_ENH_LAYERS,
744 HAL_CAPABILITY_MBS_PER_SECOND_POWER_SAVE,
Praneeth Paladugu520c7592017-01-26 13:53:14 -0800745 HAL_CAPABILITY_EXTRADATA,
746 HAL_CAPABILITY_PROFILE,
747 HAL_CAPABILITY_LEVEL,
748 HAL_CAPABILITY_I_FRAME_QP,
749 HAL_CAPABILITY_P_FRAME_QP,
750 HAL_CAPABILITY_B_FRAME_QP,
751 HAL_CAPABILITY_RATE_CONTROL_MODES,
752 HAL_CAPABILITY_BLUR_WIDTH,
753 HAL_CAPABILITY_BLUR_HEIGHT,
754 HAL_CAPABILITY_SLICE_DELIVERY_MODES,
755 HAL_CAPABILITY_SLICE_BYTE,
756 HAL_CAPABILITY_SLICE_MB,
757 HAL_CAPABILITY_SECURE,
758 HAL_CAPABILITY_MAX_NUM_B_FRAMES,
759 HAL_CAPABILITY_MAX_VIDEOCORES,
760 HAL_CAPABILITY_MAX_WORKMODES,
761 HAL_CAPABILITY_UBWC_CR_STATS,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800762 HAL_UNUSED_CAPABILITY = 0x10000000,
763};
764
765struct hal_capability_supported {
766 enum hal_capability capability_type;
767 u32 min;
768 u32 max;
769 u32 step_size;
770};
771
772struct hal_capability_supported_info {
773 u32 num_capabilities;
774 struct hal_capability_supported rg_data[1];
775};
776
777struct hal_nal_stream_format_supported {
778 u32 nal_stream_format_supported;
779};
780
781struct hal_nal_stream_format_select {
782 u32 nal_stream_format_select;
783};
784
785struct hal_multi_view_format {
786 u32 views;
787 u32 rg_view_order[1];
788};
789
790enum hal_buffer_layout_type {
791 HAL_BUFFER_LAYOUT_TOP_BOTTOM,
792 HAL_BUFFER_LAYOUT_SEQ,
793 HAL_UNUSED_BUFFER_LAYOUT = 0x10000000,
794};
795
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800796struct hal_aspect_ratio {
797 u32 aspect_width;
798 u32 aspect_height;
799};
800
801struct hal_codec_supported {
802 u32 decoder_codec_supported;
803 u32 encoder_codec_supported;
804};
805
806struct hal_multi_view_select {
807 u32 view_index;
808};
809
810struct hal_timestamp_scale {
811 u32 time_stamp_scale;
812};
813
814
815struct hal_h264_vui_timing_info {
816 u32 enable;
817 u32 fixed_frame_rate;
818 u32 time_scale;
819};
820
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800821struct hal_preserve_text_quality {
822 u32 enable;
823};
824
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800825enum hal_core_id {
826 VIDC_CORE_ID_DEFAULT = 0,
827 VIDC_CORE_ID_1 = 1, /* 0b01 */
828 VIDC_CORE_ID_2 = 2, /* 0b10 */
829 VIDC_CORE_ID_3 = 3, /* 0b11 */
830 VIDC_CORE_ID_UNUSED = 0x10000000,
831};
832
833struct hal_videocores_usage_info {
834 u32 video_core_enable_mask;
835};
836
837enum hal_work_mode {
838 VIDC_WORK_MODE_1,
839 VIDC_WORK_MODE_2,
840 VIDC_WORK_MODE_UNUSED = 0x10000000,
841};
842
843struct hal_video_work_mode {
844 u32 video_work_mode;
845};
846
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800847struct hal_vpe_color_space_conversion {
848 u32 csc_matrix[HAL_MAX_MATRIX_COEFFS];
849 u32 csc_bias[HAL_MAX_BIAS_COEFFS];
850 u32 csc_limit[HAL_MAX_LIMIT_COEFFS];
851};
852
853struct hal_video_signal_info {
854 u32 color_space;
855 u32 transfer_chars;
856 u32 matrix_coeffs;
857 bool full_range;
858};
859
860enum hal_iframesize_type {
861 HAL_IFRAMESIZE_TYPE_DEFAULT,
862 HAL_IFRAMESIZE_TYPE_MEDIUM,
863 HAL_IFRAMESIZE_TYPE_HUGE,
864 HAL_IFRAMESIZE_TYPE_UNLIMITED,
865};
866
867enum vidc_resource_id {
868 VIDC_RESOURCE_NONE,
869 VIDC_RESOURCE_OCMEM,
870 VIDC_RESOURCE_VMEM,
871 VIDC_UNUSED_RESOURCE = 0x10000000,
872};
873
874struct vidc_resource_hdr {
875 enum vidc_resource_id resource_id;
876 void *resource_handle;
877 u32 size;
878};
879
880struct vidc_buffer_addr_info {
881 enum hal_buffer buffer_type;
882 u32 buffer_size;
883 u32 num_buffers;
884 ion_phys_addr_t align_device_addr;
885 ion_phys_addr_t extradata_addr;
886 u32 extradata_size;
887 u32 response_required;
888};
889
890/* Needs to be exactly the same as hfi_buffer_info */
891struct hal_buffer_info {
892 u32 buffer_addr;
893 u32 extra_data_addr;
894};
895
896struct vidc_frame_plane_config {
897 u32 left;
898 u32 top;
899 u32 width;
900 u32 height;
901 u32 stride;
902 u32 scan_lines;
903};
904
905struct vidc_uncompressed_frame_config {
906 struct vidc_frame_plane_config luma_plane;
907 struct vidc_frame_plane_config chroma_plane;
908};
909
910struct vidc_frame_data {
911 enum hal_buffer buffer_type;
912 ion_phys_addr_t device_addr;
913 ion_phys_addr_t extradata_addr;
914 int64_t timestamp;
915 u32 flags;
916 u32 offset;
917 u32 alloc_len;
918 u32 filled_len;
919 u32 mark_target;
920 u32 mark_data;
921 u32 clnt_data;
922 u32 extradata_size;
923};
924
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800925struct hal_fw_info {
926 char version[VENUS_VERSION_LENGTH];
927 phys_addr_t base_addr;
928 int register_base;
929 int register_size;
930 int irq;
931};
932
933enum hal_flush {
934 HAL_FLUSH_INPUT,
935 HAL_FLUSH_OUTPUT,
936 HAL_FLUSH_ALL,
937 HAL_UNUSED_FLUSH = 0x10000000,
938};
939
940enum hal_event_type {
941 HAL_EVENT_SEQ_CHANGED_SUFFICIENT_RESOURCES,
942 HAL_EVENT_SEQ_CHANGED_INSUFFICIENT_RESOURCES,
943 HAL_EVENT_RELEASE_BUFFER_REFERENCE,
944 HAL_UNUSED_SEQCHG = 0x10000000,
945};
946
947enum buffer_mode_type {
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800948 HAL_BUFFER_MODE_DYNAMIC = 0x100,
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800949 HAL_BUFFER_MODE_STATIC = 0x001,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800950};
951
952struct hal_buffer_alloc_mode {
953 enum hal_buffer buffer_type;
954 enum buffer_mode_type buffer_mode;
955};
956
957enum ltr_mode {
958 HAL_LTR_MODE_DISABLE,
959 HAL_LTR_MODE_MANUAL,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800960};
961
962struct hal_ltr_mode {
963 enum ltr_mode mode;
964 u32 count;
965 u32 trust_mode;
966};
967
968struct hal_ltr_use {
969 u32 ref_ltr;
970 u32 use_constraint;
971 u32 frames;
972};
973
974struct hal_ltr_mark {
975 u32 mark_frame;
976};
977
978enum hal_perf_mode {
979 HAL_PERF_MODE_POWER_SAVE,
980 HAL_PERF_MODE_POWER_MAX_QUALITY,
981};
982
983struct hal_hybrid_hierp {
984 u32 layers;
985};
986
987struct hal_scs_threshold {
988 u32 threshold_value;
989};
990
991struct buffer_requirements {
992 struct hal_buffer_requirements buffer[HAL_BUFFER_MAX];
993};
994
995union hal_get_property {
996 struct hal_frame_rate frame_rate;
997 struct hal_uncompressed_format_select format_select;
998 struct hal_uncompressed_plane_actual plane_actual;
999 struct hal_uncompressed_plane_actual_info plane_actual_info;
1000 struct hal_uncompressed_plane_constraints plane_constraints;
1001 struct hal_uncompressed_plane_actual_constraints_info
1002 plane_constraints_info;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001003 struct hal_frame_size frame_size;
1004 struct hal_enable enable;
1005 struct hal_buffer_count_actual buffer_count_actual;
1006 struct hal_extradata_enable extradata_enable;
1007 struct hal_enable_picture enable_picture;
1008 struct hal_multi_stream multi_stream;
1009 struct hal_display_picture_buffer_count display_picture_buffer_count;
1010 struct hal_mb_error_map mb_error_map;
1011 struct hal_request_iframe request_iframe;
1012 struct hal_bitrate bitrate;
1013 struct hal_profile_level profile_level;
1014 struct hal_profile_level_supported profile_level_supported;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001015 struct hal_h264_db_control h264_db_control;
1016 struct hal_temporal_spatial_tradeoff temporal_spatial_tradeoff;
1017 struct hal_quantization quantization;
1018 struct hal_quantization_range quantization_range;
1019 struct hal_intra_period intra_period;
1020 struct hal_idr_period idr_period;
1021 struct hal_operations operations;
1022 struct hal_intra_refresh intra_refresh;
1023 struct hal_multi_slice_control multi_slice_control;
1024 struct hal_debug_config debug_config;
1025 struct hal_batch_info batch_info;
1026 struct hal_metadata_pass_through metadata_pass_through;
1027 struct hal_uncompressed_format_supported uncompressed_format_supported;
1028 struct hal_interlace_format_supported interlace_format_supported;
1029 struct hal_properties_supported properties_supported;
1030 struct hal_capability_supported capability_supported;
1031 struct hal_capability_supported_info capability_supported_info;
1032 struct hal_nal_stream_format_supported nal_stream_format_supported;
1033 struct hal_nal_stream_format_select nal_stream_format_select;
1034 struct hal_multi_view_format multi_view_format;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001035 struct hal_codec_supported codec_supported;
1036 struct hal_multi_view_select multi_view_select;
1037 struct hal_timestamp_scale timestamp_scale;
1038 struct hal_h264_vui_timing_info h264_vui_timing_info;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001039 struct hal_preserve_text_quality preserve_text_quality;
1040 struct hal_buffer_info buffer_info;
1041 struct hal_buffer_alloc_mode buffer_alloc_mode;
1042 struct buffer_requirements buf_req;
1043 enum hal_h264_entropy h264_entropy;
1044};
1045
1046/* HAL Response */
1047#define IS_HAL_SYS_CMD(cmd) ((cmd) >= HAL_SYS_INIT_DONE && \
1048 (cmd) <= HAL_SYS_ERROR)
1049#define IS_HAL_SESSION_CMD(cmd) ((cmd) >= HAL_SESSION_EVENT_CHANGE && \
1050 (cmd) <= HAL_SESSION_ERROR)
1051enum hal_command_response {
1052 /* SYSTEM COMMANDS_DONE*/
1053 HAL_SYS_INIT_DONE,
1054 HAL_SYS_SET_RESOURCE_DONE,
1055 HAL_SYS_RELEASE_RESOURCE_DONE,
1056 HAL_SYS_PING_ACK_DONE,
1057 HAL_SYS_PC_PREP_DONE,
1058 HAL_SYS_IDLE,
1059 HAL_SYS_DEBUG,
1060 HAL_SYS_WATCHDOG_TIMEOUT,
1061 HAL_SYS_ERROR,
1062 /* SESSION COMMANDS_DONE */
1063 HAL_SESSION_EVENT_CHANGE,
1064 HAL_SESSION_LOAD_RESOURCE_DONE,
1065 HAL_SESSION_INIT_DONE,
1066 HAL_SESSION_END_DONE,
1067 HAL_SESSION_ABORT_DONE,
1068 HAL_SESSION_START_DONE,
1069 HAL_SESSION_STOP_DONE,
1070 HAL_SESSION_ETB_DONE,
1071 HAL_SESSION_FTB_DONE,
1072 HAL_SESSION_FLUSH_DONE,
1073 HAL_SESSION_SUSPEND_DONE,
1074 HAL_SESSION_RESUME_DONE,
1075 HAL_SESSION_SET_PROP_DONE,
1076 HAL_SESSION_GET_PROP_DONE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001077 HAL_SESSION_RELEASE_BUFFER_DONE,
1078 HAL_SESSION_RELEASE_RESOURCE_DONE,
1079 HAL_SESSION_PROPERTY_INFO,
1080 HAL_SESSION_ERROR,
1081 HAL_RESPONSE_UNUSED = 0x10000000,
1082};
1083
1084struct vidc_hal_ebd {
1085 u32 timestamp_hi;
1086 u32 timestamp_lo;
1087 u32 flags;
1088 enum vidc_status status;
1089 u32 mark_target;
1090 u32 mark_data;
1091 u32 stats;
1092 u32 offset;
1093 u32 alloc_len;
1094 u32 filled_len;
1095 enum hal_picture picture_type;
1096 ion_phys_addr_t packet_buffer;
1097 ion_phys_addr_t extra_data_buffer;
1098};
1099
1100struct vidc_hal_fbd {
1101 u32 stream_id;
1102 u32 view_id;
1103 u32 timestamp_hi;
1104 u32 timestamp_lo;
1105 u32 flags1;
1106 u32 mark_target;
1107 u32 mark_data;
1108 u32 stats;
1109 u32 alloc_len1;
1110 u32 filled_len1;
1111 u32 offset1;
1112 u32 frame_width;
1113 u32 frame_height;
1114 u32 start_x_coord;
1115 u32 start_y_coord;
1116 u32 input_tag;
1117 u32 input_tag1;
1118 enum hal_picture picture_type;
1119 ion_phys_addr_t packet_buffer1;
1120 ion_phys_addr_t extra_data_buffer;
1121 u32 flags2;
1122 u32 alloc_len2;
1123 u32 filled_len2;
1124 u32 offset2;
1125 ion_phys_addr_t packet_buffer2;
1126 u32 flags3;
1127 u32 alloc_len3;
1128 u32 filled_len3;
1129 u32 offset3;
1130 ion_phys_addr_t packet_buffer3;
1131 enum hal_buffer buffer_type;
1132};
1133
1134struct msm_vidc_capability {
1135 enum hal_domain domain;
1136 enum hal_video_codec codec;
1137 struct hal_capability_supported width;
1138 struct hal_capability_supported height;
1139 struct hal_capability_supported mbs_per_frame;
1140 struct hal_capability_supported mbs_per_sec;
1141 struct hal_capability_supported frame_rate;
1142 struct hal_capability_supported scale_x;
1143 struct hal_capability_supported scale_y;
1144 struct hal_capability_supported bitrate;
1145 struct hal_capability_supported bframe;
1146 struct hal_capability_supported peakbitrate;
1147 struct hal_capability_supported hier_p;
1148 struct hal_capability_supported ltr_count;
1149 struct hal_capability_supported secure_output2_threshold;
1150 struct hal_capability_supported hier_b;
1151 struct hal_capability_supported lcu_size;
1152 struct hal_capability_supported hier_p_hybrid;
1153 struct hal_capability_supported mbs_per_sec_power_save;
Praneeth Paladugu520c7592017-01-26 13:53:14 -08001154 struct hal_capability_supported extradata;
1155 struct hal_capability_supported profile;
1156 struct hal_capability_supported level;
1157 struct hal_capability_supported i_qp;
1158 struct hal_capability_supported p_qp;
1159 struct hal_capability_supported b_qp;
1160 struct hal_capability_supported rc_modes;
1161 struct hal_capability_supported blur_width;
1162 struct hal_capability_supported blur_height;
1163 struct hal_capability_supported slice_delivery_mode;
1164 struct hal_capability_supported slice_bytes;
1165 struct hal_capability_supported slice_mbs;
1166 struct hal_capability_supported secure;
1167 struct hal_capability_supported max_num_b_frames;
1168 struct hal_capability_supported max_video_cores;
1169 struct hal_capability_supported max_work_modes;
1170 struct hal_capability_supported ubwc_cr_stats;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001171 struct hal_profile_level_supported profile_level;
1172 struct hal_uncompressed_format_supported uncomp_format;
1173 struct hal_interlace_format_supported HAL_format;
1174 struct hal_nal_stream_format_supported nal_stream_format;
1175 struct hal_intra_refresh intra_refresh;
1176 enum buffer_mode_type alloc_mode_out;
1177 enum buffer_mode_type alloc_mode_in;
1178 u32 pixelprocess_capabilities;
1179};
1180
1181struct vidc_hal_sys_init_done {
1182 u32 dec_codec_supported;
1183 u32 enc_codec_supported;
1184 u32 codec_count;
1185 struct msm_vidc_capability *capabilities;
1186 u32 max_sessions_supported;
1187};
1188
1189struct vidc_hal_session_init_done {
1190 struct msm_vidc_capability capability;
1191};
1192
1193struct msm_vidc_cb_cmd_done {
1194 u32 device_id;
1195 void *session_id;
1196 enum vidc_status status;
1197 u32 size;
1198 union {
1199 struct vidc_resource_hdr resource_hdr;
1200 struct vidc_buffer_addr_info buffer_addr_info;
1201 struct vidc_frame_plane_config frame_plane_config;
1202 struct vidc_uncompressed_frame_config uncompressed_frame_config;
1203 struct vidc_frame_data frame_data;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001204 struct vidc_hal_ebd ebd;
1205 struct vidc_hal_fbd fbd;
1206 struct vidc_hal_sys_init_done sys_init_done;
1207 struct vidc_hal_session_init_done session_init_done;
1208 struct hal_buffer_info buffer_info;
1209 union hal_get_property property;
1210 enum hal_flush flush_type;
1211 } data;
1212};
1213
1214struct msm_vidc_cb_event {
1215 u32 device_id;
1216 void *session_id;
1217 enum vidc_status status;
1218 u32 height;
1219 u32 width;
1220 enum msm_vidc_pixel_depth bit_depth;
1221 u32 hal_event_type;
1222 ion_phys_addr_t packet_buffer;
1223 ion_phys_addr_t extra_data_buffer;
1224 u32 pic_struct;
1225 u32 colour_space;
Chinmay Sawarkarb3c6ccb2017-02-23 18:01:32 -08001226 u32 profile;
1227 u32 level;
1228 u32 entropy_mode;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001229};
1230
1231struct msm_vidc_cb_data_done {
1232 u32 device_id;
1233 void *session_id;
1234 enum vidc_status status;
1235 u32 size;
1236 u32 clnt_data;
1237 union {
1238 struct vidc_hal_ebd input_done;
1239 struct vidc_hal_fbd output_done;
1240 };
1241};
1242
1243struct msm_vidc_cb_info {
1244 enum hal_command_response response_type;
1245 union {
1246 struct msm_vidc_cb_cmd_done cmd;
1247 struct msm_vidc_cb_event event;
1248 struct msm_vidc_cb_data_done data;
1249 } response;
1250};
1251
1252enum msm_vidc_hfi_type {
1253 VIDC_HFI_VENUS,
1254};
1255
1256enum msm_vidc_thermal_level {
1257 VIDC_THERMAL_NORMAL = 0,
1258 VIDC_THERMAL_LOW,
1259 VIDC_THERMAL_HIGH,
1260 VIDC_THERMAL_CRITICAL
1261};
1262
1263enum vidc_vote_data_session {
1264 VIDC_BUS_VOTE_DATA_SESSION_INVALID = 0,
1265 /*
1266 * No declarations exist. Values generated by VIDC_VOTE_DATA_SESSION_VAL
1267 * describe the enumerations e.g.:
1268 *
1269 * enum vidc_bus_vote_data_session_type h264_decoder_session =
1270 * VIDC_VOTE_DATA_SESSION_VAL(HAL_VIDEO_CODEC_H264,
1271 * HAL_VIDEO_DOMAIN_DECODER);
1272 */
1273};
1274
1275/*
1276 * Careful modifying VIDC_VOTE_DATA_SESSION_VAL().
1277 *
1278 * This macro assigns two bits to each codec: the lower bit denoting the codec
1279 * type, and the higher bit denoting session type.
1280 */
1281static inline enum vidc_vote_data_session VIDC_VOTE_DATA_SESSION_VAL(
1282 enum hal_video_codec c, enum hal_domain d) {
1283 if (d != HAL_VIDEO_DOMAIN_ENCODER && d != HAL_VIDEO_DOMAIN_DECODER)
1284 return VIDC_BUS_VOTE_DATA_SESSION_INVALID;
1285
1286 return (1 << ilog2(c) * 2) | ((d - 1) << (ilog2(c) * 2 + 1));
1287}
1288
1289struct msm_vidc_gov_data {
1290 struct vidc_bus_vote_data *data;
1291 u32 data_count;
1292 int imem_size;
1293};
1294
1295enum msm_vidc_power_mode {
1296 VIDC_POWER_NORMAL = 0,
1297 VIDC_POWER_LOW,
1298 VIDC_POWER_TURBO
1299};
1300
1301struct vidc_bus_vote_data {
1302 enum hal_domain domain;
1303 enum hal_video_codec codec;
1304 enum hal_uncompressed_format color_formats[2];
1305 int num_formats; /* 1 = DPB-OPB unified; 2 = split */
1306 int height, width, fps;
1307 enum msm_vidc_power_mode power_mode;
1308 struct imem_ab_table *imem_ab_tbl;
1309 u32 imem_ab_tbl_size;
1310 unsigned long core_freq;
1311};
1312
1313struct vidc_clk_scale_data {
1314 enum vidc_vote_data_session session[VIDC_MAX_SESSIONS];
1315 enum msm_vidc_power_mode power_mode[VIDC_MAX_SESSIONS];
1316 u32 load[VIDC_MAX_SESSIONS];
1317 int num_sessions;
1318};
1319
1320struct hal_index_extradata_input_crop_payload {
1321 u32 size;
1322 u32 version;
1323 u32 port_index;
1324 u32 left;
1325 u32 top;
1326 u32 width;
1327 u32 height;
1328};
1329
1330struct hal_cmd_sys_get_property_packet {
1331 u32 size;
1332 u32 packet_type;
1333 u32 num_properties;
1334 u32 rg_property_data[1];
1335};
1336
1337#define call_hfi_op(q, op, args...) \
1338 (((q) && (q)->op) ? ((q)->op(args)) : 0)
1339
1340struct hfi_device {
1341 void *hfi_device_data;
1342
1343 /*Add function pointers for all the hfi functions below*/
1344 int (*core_init)(void *device);
1345 int (*core_release)(void *device);
1346 int (*core_ping)(void *device);
1347 int (*core_trigger_ssr)(void *device, enum hal_ssr_trigger_type);
1348 int (*session_init)(void *device, void *session_id,
1349 enum hal_domain session_type, enum hal_video_codec codec_type,
1350 void **new_session);
1351 int (*session_end)(void *session);
1352 int (*session_abort)(void *session);
1353 int (*session_set_buffers)(void *sess,
1354 struct vidc_buffer_addr_info *buffer_info);
1355 int (*session_release_buffers)(void *sess,
1356 struct vidc_buffer_addr_info *buffer_info);
1357 int (*session_load_res)(void *sess);
1358 int (*session_release_res)(void *sess);
1359 int (*session_start)(void *sess);
1360 int (*session_continue)(void *sess);
1361 int (*session_stop)(void *sess);
1362 int (*session_etb)(void *sess, struct vidc_frame_data *input_frame);
1363 int (*session_ftb)(void *sess, struct vidc_frame_data *output_frame);
1364 int (*session_process_batch)(void *sess,
1365 int num_etbs, struct vidc_frame_data etbs[],
1366 int num_ftbs, struct vidc_frame_data ftbs[]);
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001367 int (*session_get_buf_req)(void *sess);
1368 int (*session_flush)(void *sess, enum hal_flush flush_mode);
1369 int (*session_set_property)(void *sess, enum hal_property ptype,
1370 void *pdata);
1371 int (*session_get_property)(void *sess, enum hal_property ptype);
Praneeth Paladugub71968b2015-08-19 20:47:57 -07001372 int (*scale_clocks)(void *dev, u32 freq);
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001373 int (*vote_bus)(void *dev, struct vidc_bus_vote_data *data,
1374 int num_data);
1375 int (*get_fw_info)(void *dev, struct hal_fw_info *fw_info);
1376 int (*session_clean)(void *sess);
1377 int (*get_core_capabilities)(void *dev);
1378 int (*suspend)(void *dev);
1379 int (*flush_debug_queue)(void *dev);
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001380 enum hal_default_properties (*get_default_properties)(void *dev);
1381};
1382
1383typedef void (*hfi_cmd_response_callback) (enum hal_command_response cmd,
1384 void *data);
1385typedef void (*msm_vidc_callback) (u32 response, void *callback);
1386
1387struct hfi_device *vidc_hfi_initialize(enum msm_vidc_hfi_type hfi_type,
1388 u32 device_id, struct msm_vidc_platform_resources *res,
1389 hfi_cmd_response_callback callback);
1390void vidc_hfi_deinitialize(enum msm_vidc_hfi_type hfi_type,
1391 struct hfi_device *hdev);
1392u32 vidc_get_hfi_domain(enum hal_domain hal_domain);
1393u32 vidc_get_hfi_codec(enum hal_video_codec hal_codec);
1394enum hal_domain vidc_get_hal_domain(u32 hfi_domain);
1395enum hal_video_codec vidc_get_hal_codec(u32 hfi_codec);
1396
1397#endif /*__VIDC_HFI_API_H__ */