blob: 4eb2f0835e27a987c8c1b65235592215a99c1793 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) 2007 Ben Skeggs.
3 *
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining
7 * a copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sublicense, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial
16 * portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
19 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
21 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
22 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
23 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
24 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
Ben Skeggsa11c3192010-08-27 10:00:25 +100030
Ben Skeggs6ee73862009-12-11 19:24:15 +100031#include "nouveau_drv.h"
Ben Skeggsa11c3192010-08-27 10:00:25 +100032#include "nouveau_vm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100033
34struct nv50_instmem_priv {
35 uint32_t save1700[5]; /* 0x1700->0x1710 */
36
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100037 struct nouveau_gpuobj *pramin_pt;
38 struct nouveau_gpuobj *pramin_bar;
39 struct nouveau_gpuobj *fb_bar;
Ben Skeggs6ee73862009-12-11 19:24:15 +100040};
41
Ben Skeggsfbd28952010-09-01 15:24:34 +100042static void
43nv50_channel_del(struct nouveau_channel **pchan)
44{
45 struct nouveau_channel *chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +100046
Ben Skeggsfbd28952010-09-01 15:24:34 +100047 chan = *pchan;
48 *pchan = NULL;
49 if (!chan)
50 return;
51
52 nouveau_gpuobj_ref(NULL, &chan->ramfc);
53 nouveau_gpuobj_ref(NULL, &chan->vm_pd);
54 if (chan->ramin_heap.free_stack.next)
55 drm_mm_takedown(&chan->ramin_heap);
56 nouveau_gpuobj_ref(NULL, &chan->ramin);
57 kfree(chan);
58}
59
60static int
61nv50_channel_new(struct drm_device *dev, u32 size,
62 struct nouveau_channel **pchan)
63{
64 struct drm_nouveau_private *dev_priv = dev->dev_private;
65 u32 pgd = (dev_priv->chipset == 0x50) ? 0x1400 : 0x0200;
66 u32 fc = (dev_priv->chipset == 0x50) ? 0x0000 : 0x4200;
67 struct nouveau_channel *chan;
68 int ret;
69
70 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
71 if (!chan)
72 return -ENOMEM;
73 chan->dev = dev;
74
75 ret = nouveau_gpuobj_new(dev, NULL, size, 0x1000, 0, &chan->ramin);
76 if (ret) {
77 nv50_channel_del(&chan);
78 return ret;
79 }
80
81 ret = drm_mm_init(&chan->ramin_heap, 0x6000, chan->ramin->size);
82 if (ret) {
83 nv50_channel_del(&chan);
84 return ret;
85 }
86
87 ret = nouveau_gpuobj_new_fake(dev, chan->ramin->pinst == ~0 ? ~0 :
88 chan->ramin->pinst + pgd,
89 chan->ramin->vinst + pgd,
90 0x4000, NVOBJ_FLAG_ZERO_ALLOC,
91 &chan->vm_pd);
92 if (ret) {
93 nv50_channel_del(&chan);
94 return ret;
95 }
96
97 ret = nouveau_gpuobj_new_fake(dev, chan->ramin->pinst == ~0 ? ~0 :
98 chan->ramin->pinst + fc,
99 chan->ramin->vinst + fc, 0x100,
100 NVOBJ_FLAG_ZERO_ALLOC, &chan->ramfc);
101 if (ret) {
102 nv50_channel_del(&chan);
103 return ret;
104 }
105
106 *pchan = chan;
107 return 0;
108}
Ben Skeggs6ee73862009-12-11 19:24:15 +1000109
110int
111nv50_instmem_init(struct drm_device *dev)
112{
113 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000114 struct nv50_instmem_priv *priv;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000115 struct nouveau_channel *chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000116 int ret, i;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000117 u32 tmp;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000118
119 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
120 if (!priv)
121 return -ENOMEM;
122 dev_priv->engine.instmem.priv = priv;
123
124 /* Save state, will restore at takedown. */
125 for (i = 0x1700; i <= 0x1710; i += 4)
126 priv->save1700[(i-0x1700)/4] = nv_rd32(dev, i);
127
Ben Skeggsfbd28952010-09-01 15:24:34 +1000128 /* Global PRAMIN heap */
129 ret = drm_mm_init(&dev_priv->ramin_heap, 0, dev_priv->ramin_size);
130 if (ret) {
131 NV_ERROR(dev, "Failed to init RAMIN heap\n");
132 return -ENOMEM;
133 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000134
Ben Skeggsfbd28952010-09-01 15:24:34 +1000135 /* we need a channel to plug into the hw to control the BARs */
Ben Skeggscff5c132010-10-06 16:16:59 +1000136 ret = nv50_channel_new(dev, 128*1024, &dev_priv->channels.ptr[0]);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000137 if (ret)
138 return ret;
Ben Skeggscff5c132010-10-06 16:16:59 +1000139 chan = dev_priv->channels.ptr[127] = dev_priv->channels.ptr[0];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000140
Ben Skeggsfbd28952010-09-01 15:24:34 +1000141 /* allocate page table for PRAMIN BAR */
142 ret = nouveau_gpuobj_new(dev, chan, (dev_priv->ramin_size >> 12) * 8,
143 0x1000, NVOBJ_FLAG_ZERO_ALLOC,
144 &priv->pramin_pt);
145 if (ret)
146 return ret;
147
148 nv_wo32(chan->vm_pd, 0x0000, priv->pramin_pt->vinst | 0x63);
149 nv_wo32(chan->vm_pd, 0x0004, 0);
150
151 /* DMA object for PRAMIN BAR */
152 ret = nouveau_gpuobj_new(dev, chan, 6*4, 16, 0, &priv->pramin_bar);
153 if (ret)
154 return ret;
155 nv_wo32(priv->pramin_bar, 0x00, 0x7fc00000);
156 nv_wo32(priv->pramin_bar, 0x04, dev_priv->ramin_size - 1);
157 nv_wo32(priv->pramin_bar, 0x08, 0x00000000);
158 nv_wo32(priv->pramin_bar, 0x0c, 0x00000000);
159 nv_wo32(priv->pramin_bar, 0x10, 0x00000000);
160 nv_wo32(priv->pramin_bar, 0x14, 0x00000000);
161
Ben Skeggse41115d2010-11-01 11:45:02 +1000162 nv50_instmem_map(chan->ramin);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000163
164 /* poke regs... */
165 nv_wr32(dev, 0x001704, 0x00000000 | (chan->ramin->vinst >> 12));
166 nv_wr32(dev, 0x001704, 0x40000000 | (chan->ramin->vinst >> 12));
167 nv_wr32(dev, 0x00170c, 0x80000000 | (priv->pramin_bar->cinst >> 4));
168
169 tmp = nv_ri32(dev, 0);
170 nv_wi32(dev, 0, ~tmp);
171 if (nv_ri32(dev, 0) != ~tmp) {
172 NV_ERROR(dev, "PRAMIN readback failed\n");
173 return -EIO;
174 }
175 nv_wi32(dev, 0, tmp);
176
177 dev_priv->ramin_available = true;
178
179 /* Determine VM layout */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000180 dev_priv->vm_gart_base = roundup(NV50_VM_BLOCK, NV50_VM_BLOCK);
181 dev_priv->vm_gart_size = NV50_VM_BLOCK;
182
183 dev_priv->vm_vram_base = dev_priv->vm_gart_base + dev_priv->vm_gart_size;
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000184 dev_priv->vm_vram_size = dev_priv->vram_size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000185 if (dev_priv->vm_vram_size > NV50_VM_MAX_VRAM)
186 dev_priv->vm_vram_size = NV50_VM_MAX_VRAM;
187 dev_priv->vm_vram_size = roundup(dev_priv->vm_vram_size, NV50_VM_BLOCK);
188 dev_priv->vm_vram_pt_nr = dev_priv->vm_vram_size / NV50_VM_BLOCK;
189
190 dev_priv->vm_end = dev_priv->vm_vram_base + dev_priv->vm_vram_size;
191
192 NV_DEBUG(dev, "NV50VM: GART 0x%016llx-0x%016llx\n",
193 dev_priv->vm_gart_base,
194 dev_priv->vm_gart_base + dev_priv->vm_gart_size - 1);
195 NV_DEBUG(dev, "NV50VM: VRAM 0x%016llx-0x%016llx\n",
196 dev_priv->vm_vram_base,
197 dev_priv->vm_vram_base + dev_priv->vm_vram_size - 1);
198
Ben Skeggs6ee73862009-12-11 19:24:15 +1000199 /* VRAM page table(s), mapped into VM at +1GiB */
200 for (i = 0; i < dev_priv->vm_vram_pt_nr; i++) {
Ben Skeggsfbd28952010-09-01 15:24:34 +1000201 ret = nouveau_gpuobj_new(dev, NULL, NV50_VM_BLOCK / 0x10000 * 8,
202 0, NVOBJ_FLAG_ZERO_ALLOC,
203 &chan->vm_vram_pt[i]);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000204 if (ret) {
Ben Skeggsfbd28952010-09-01 15:24:34 +1000205 NV_ERROR(dev, "Error creating VRAM PGT: %d\n", ret);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000206 dev_priv->vm_vram_pt_nr = i;
207 return ret;
208 }
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000209 dev_priv->vm_vram_pt[i] = chan->vm_vram_pt[i];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000210
Ben Skeggsfbd28952010-09-01 15:24:34 +1000211 nv_wo32(chan->vm_pd, 0x10 + (i*8),
212 chan->vm_vram_pt[i]->vinst | 0x61);
213 nv_wo32(chan->vm_pd, 0x14 + (i*8), 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000214 }
215
Ben Skeggs6ee73862009-12-11 19:24:15 +1000216 /* DMA object for FB BAR */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000217 ret = nouveau_gpuobj_new(dev, chan, 6*4, 16, 0, &priv->fb_bar);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000218 if (ret)
219 return ret;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000220 nv_wo32(priv->fb_bar, 0x00, 0x7fc00000);
221 nv_wo32(priv->fb_bar, 0x04, 0x40000000 +
222 pci_resource_len(dev->pdev, 1) - 1);
223 nv_wo32(priv->fb_bar, 0x08, 0x40000000);
224 nv_wo32(priv->fb_bar, 0x0c, 0x00000000);
225 nv_wo32(priv->fb_bar, 0x10, 0x00000000);
226 nv_wo32(priv->fb_bar, 0x14, 0x00000000);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000227
Ben Skeggs038b8b22010-09-20 18:27:39 +1000228 dev_priv->engine.instmem.flush(dev);
229
Ben Skeggsfbd28952010-09-01 15:24:34 +1000230 nv_wr32(dev, 0x001708, 0x80000000 | (priv->fb_bar->cinst >> 4));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000231 for (i = 0; i < 8; i++)
232 nv_wr32(dev, 0x1900 + (i*4), 0);
233
Ben Skeggs6ee73862009-12-11 19:24:15 +1000234 return 0;
235}
236
237void
238nv50_instmem_takedown(struct drm_device *dev)
239{
240 struct drm_nouveau_private *dev_priv = dev->dev_private;
241 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
Ben Skeggscff5c132010-10-06 16:16:59 +1000242 struct nouveau_channel *chan = dev_priv->channels.ptr[0];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000243 int i;
244
245 NV_DEBUG(dev, "\n");
246
247 if (!priv)
248 return;
249
Ben Skeggsfbd28952010-09-01 15:24:34 +1000250 dev_priv->ramin_available = false;
251
Ben Skeggs6ee73862009-12-11 19:24:15 +1000252 /* Restore state from before init */
253 for (i = 0x1700; i <= 0x1710; i += 4)
254 nv_wr32(dev, i, priv->save1700[(i - 0x1700) / 4]);
255
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000256 nouveau_gpuobj_ref(NULL, &priv->fb_bar);
257 nouveau_gpuobj_ref(NULL, &priv->pramin_bar);
258 nouveau_gpuobj_ref(NULL, &priv->pramin_pt);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000259
260 /* Destroy dummy channel */
261 if (chan) {
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000262 for (i = 0; i < dev_priv->vm_vram_pt_nr; i++)
263 nouveau_gpuobj_ref(NULL, &chan->vm_vram_pt[i]);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000264 dev_priv->vm_vram_pt_nr = 0;
265
Ben Skeggscff5c132010-10-06 16:16:59 +1000266 nv50_channel_del(&dev_priv->channels.ptr[0]);
267 dev_priv->channels.ptr[127] = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000268 }
269
270 dev_priv->engine.instmem.priv = NULL;
271 kfree(priv);
272}
273
274int
275nv50_instmem_suspend(struct drm_device *dev)
276{
277 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000278
Ben Skeggsdc1e5c02010-10-25 15:23:59 +1000279 dev_priv->ramin_available = false;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000280 return 0;
281}
282
283void
284nv50_instmem_resume(struct drm_device *dev)
285{
286 struct drm_nouveau_private *dev_priv = dev->dev_private;
287 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
Ben Skeggscff5c132010-10-06 16:16:59 +1000288 struct nouveau_channel *chan = dev_priv->channels.ptr[0];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000289 int i;
290
Ben Skeggs6ee73862009-12-11 19:24:15 +1000291 /* Poke the relevant regs, and pray it works :) */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000292 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000293 nv_wr32(dev, NV50_PUNK_UNK1710, 0);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000294 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000295 NV50_PUNK_BAR_CFG_BASE_VALID);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000296 nv_wr32(dev, NV50_PUNK_BAR1_CTXDMA, (priv->fb_bar->cinst >> 4) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000297 NV50_PUNK_BAR1_CTXDMA_VALID);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000298 nv_wr32(dev, NV50_PUNK_BAR3_CTXDMA, (priv->pramin_bar->cinst >> 4) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000299 NV50_PUNK_BAR3_CTXDMA_VALID);
300
301 for (i = 0; i < 8; i++)
302 nv_wr32(dev, 0x1900 + (i*4), 0);
Ben Skeggsdc1e5c02010-10-25 15:23:59 +1000303
304 dev_priv->ramin_available = true;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000305}
306
Ben Skeggse41115d2010-11-01 11:45:02 +1000307struct nv50_gpuobj_node {
308 struct nouveau_bo *vram;
309 struct drm_mm_node *ramin;
310 u32 align;
311};
312
313
Ben Skeggs6ee73862009-12-11 19:24:15 +1000314int
Ben Skeggse41115d2010-11-01 11:45:02 +1000315nv50_instmem_get(struct nouveau_gpuobj *gpuobj, u32 size, u32 align)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000316{
Ben Skeggse41115d2010-11-01 11:45:02 +1000317 struct drm_device *dev = gpuobj->dev;
318 struct nv50_gpuobj_node *node = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000319 int ret;
320
Ben Skeggse41115d2010-11-01 11:45:02 +1000321 node = kzalloc(sizeof(*node), GFP_KERNEL);
322 if (!node)
323 return -ENOMEM;
324 node->align = align;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000325
Ben Skeggse41115d2010-11-01 11:45:02 +1000326 ret = nouveau_bo_new(dev, NULL, size, align, TTM_PL_FLAG_VRAM,
327 0, 0x0000, true, false, &node->vram);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000328 if (ret) {
329 NV_ERROR(dev, "error getting PRAMIN backing pages: %d\n", ret);
Ben Skeggs573a2a32010-08-25 15:26:04 +1000330 WARN_ON(1);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000331 return ret;
332 }
333
Ben Skeggse41115d2010-11-01 11:45:02 +1000334 ret = nouveau_bo_pin(node->vram, TTM_PL_FLAG_VRAM);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000335 if (ret) {
336 NV_ERROR(dev, "error pinning PRAMIN backing VRAM: %d\n", ret);
Ben Skeggse41115d2010-11-01 11:45:02 +1000337 nouveau_bo_ref(NULL, &node->vram);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000338 return ret;
339 }
340
Ben Skeggse41115d2010-11-01 11:45:02 +1000341 gpuobj->vinst = node->vram->bo.mem.start << PAGE_SHIFT;
342 gpuobj->size = node->vram->bo.mem.num_pages << PAGE_SHIFT;
343 gpuobj->node = node;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000344 return 0;
345}
346
347void
Ben Skeggse41115d2010-11-01 11:45:02 +1000348nv50_instmem_put(struct nouveau_gpuobj *gpuobj)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000349{
Ben Skeggse41115d2010-11-01 11:45:02 +1000350 struct nv50_gpuobj_node *node;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000351
Ben Skeggse41115d2010-11-01 11:45:02 +1000352 node = gpuobj->node;
353 gpuobj->node = NULL;
354
355 nouveau_bo_unpin(node->vram);
356 nouveau_bo_ref(NULL, &node->vram);
357 kfree(node);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000358}
359
360int
Ben Skeggse41115d2010-11-01 11:45:02 +1000361nv50_instmem_map(struct nouveau_gpuobj *gpuobj)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000362{
Ben Skeggse41115d2010-11-01 11:45:02 +1000363 struct drm_nouveau_private *dev_priv = gpuobj->dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000364 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
Ben Skeggse41115d2010-11-01 11:45:02 +1000365 struct nv50_gpuobj_node *node = gpuobj->node;
366 struct drm_device *dev = gpuobj->dev;
367 struct drm_mm_node *ramin = NULL;
368 u32 pte, pte_end;
369 u64 vram;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000370
Ben Skeggse41115d2010-11-01 11:45:02 +1000371 do {
372 if (drm_mm_pre_get(&dev_priv->ramin_heap))
373 return -ENOMEM;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000374
Ben Skeggse41115d2010-11-01 11:45:02 +1000375 spin_lock(&dev_priv->ramin_lock);
376 ramin = drm_mm_search_free(&dev_priv->ramin_heap, gpuobj->size,
377 node->align, 0);
378 if (ramin == NULL) {
379 spin_unlock(&dev_priv->ramin_lock);
380 return -ENOMEM;
381 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000382
Ben Skeggse41115d2010-11-01 11:45:02 +1000383 ramin = drm_mm_get_block_atomic(ramin, gpuobj->size, node->align);
384 spin_unlock(&dev_priv->ramin_lock);
385 } while (ramin == NULL);
386
387 pte = (ramin->start >> 12) << 1;
388 pte_end = ((ramin->size >> 12) << 1) + pte;
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000389 vram = gpuobj->vinst;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000390
Ben Skeggsb833ac22010-06-01 15:32:24 +1000391 NV_DEBUG(dev, "pramin=0x%lx, pte=%d, pte_end=%d\n",
Ben Skeggse41115d2010-11-01 11:45:02 +1000392 ramin->start, pte, pte_end);
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000393 NV_DEBUG(dev, "first vram page: 0x%010llx\n", gpuobj->vinst);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000394
Ben Skeggs76befb82010-02-20 08:06:36 +1000395 vram |= 1;
396 if (dev_priv->vram_sys_base) {
397 vram += dev_priv->vram_sys_base;
398 vram |= 0x30;
399 }
400
Ben Skeggs6ee73862009-12-11 19:24:15 +1000401 while (pte < pte_end) {
Ben Skeggse41115d2010-11-01 11:45:02 +1000402 nv_wo32(priv->pramin_pt, (pte * 4) + 0, lower_32_bits(vram));
403 nv_wo32(priv->pramin_pt, (pte * 4) + 4, upper_32_bits(vram));
Ben Skeggsfbd28952010-09-01 15:24:34 +1000404 vram += 0x1000;
Ben Skeggsb3beb162010-09-01 15:24:29 +1000405 pte += 2;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000406 }
Ben Skeggsf56cb862010-07-08 11:29:10 +1000407 dev_priv->engine.instmem.flush(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000408
Ben Skeggsa11c3192010-08-27 10:00:25 +1000409 nv50_vm_flush_engine(dev, 6);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000410
Ben Skeggse41115d2010-11-01 11:45:02 +1000411 node->ramin = ramin;
412 gpuobj->pinst = ramin->start;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000413 return 0;
414}
415
Ben Skeggse41115d2010-11-01 11:45:02 +1000416void
417nv50_instmem_unmap(struct nouveau_gpuobj *gpuobj)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000418{
Ben Skeggse41115d2010-11-01 11:45:02 +1000419 struct drm_nouveau_private *dev_priv = gpuobj->dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000420 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
Ben Skeggse41115d2010-11-01 11:45:02 +1000421 struct nv50_gpuobj_node *node = gpuobj->node;
422 u32 pte, pte_end;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000423
Ben Skeggse41115d2010-11-01 11:45:02 +1000424 if (!node->ramin || !dev_priv->ramin_available)
425 return;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000426
Ben Skeggse41115d2010-11-01 11:45:02 +1000427 pte = (node->ramin->start >> 12) << 1;
428 pte_end = ((node->ramin->size >> 12) << 1) + pte;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000429
Ben Skeggs6ee73862009-12-11 19:24:15 +1000430 while (pte < pte_end) {
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000431 nv_wo32(priv->pramin_pt, (pte * 4) + 0, 0x00000000);
432 nv_wo32(priv->pramin_pt, (pte * 4) + 4, 0x00000000);
Ben Skeggsb3beb162010-09-01 15:24:29 +1000433 pte += 2;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000434 }
Ben Skeggse41115d2010-11-01 11:45:02 +1000435 dev_priv->engine.instmem.flush(gpuobj->dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000436
Ben Skeggse41115d2010-11-01 11:45:02 +1000437 spin_lock(&dev_priv->ramin_lock);
438 drm_mm_put_block(node->ramin);
439 node->ramin = NULL;
440 spin_unlock(&dev_priv->ramin_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000441}
442
443void
Ben Skeggsf56cb862010-07-08 11:29:10 +1000444nv50_instmem_flush(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000445{
Ben Skeggs734ee832010-07-15 11:02:54 +1000446 nv_wr32(dev, 0x00330c, 0x00000001);
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200447 if (!nv_wait(dev, 0x00330c, 0x00000002, 0x00000000))
Ben Skeggs734ee832010-07-15 11:02:54 +1000448 NV_ERROR(dev, "PRAMIN flush timeout\n");
449}
450
451void
452nv84_instmem_flush(struct drm_device *dev)
453{
Ben Skeggsf56cb862010-07-08 11:29:10 +1000454 nv_wr32(dev, 0x070000, 0x00000001);
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200455 if (!nv_wait(dev, 0x070000, 0x00000002, 0x00000000))
Ben Skeggsf56cb862010-07-08 11:29:10 +1000456 NV_ERROR(dev, "PRAMIN flush timeout\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000457}
458