blob: 87160952a30b323591b4ea2e8d521bb4550d0487 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) 2007 Ben Skeggs.
3 *
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining
7 * a copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sublicense, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial
16 * portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
19 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
21 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
22 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
23 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
24 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "nouveau_drv.h"
31
32struct nv50_instmem_priv {
33 uint32_t save1700[5]; /* 0x1700->0x1710 */
34
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100035 struct nouveau_gpuobj *pramin_pt;
36 struct nouveau_gpuobj *pramin_bar;
37 struct nouveau_gpuobj *fb_bar;
Ben Skeggs6ee73862009-12-11 19:24:15 +100038};
39
Ben Skeggsfbd28952010-09-01 15:24:34 +100040static void
41nv50_channel_del(struct nouveau_channel **pchan)
42{
43 struct nouveau_channel *chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
Ben Skeggsfbd28952010-09-01 15:24:34 +100045 chan = *pchan;
46 *pchan = NULL;
47 if (!chan)
48 return;
49
50 nouveau_gpuobj_ref(NULL, &chan->ramfc);
51 nouveau_gpuobj_ref(NULL, &chan->vm_pd);
52 if (chan->ramin_heap.free_stack.next)
53 drm_mm_takedown(&chan->ramin_heap);
54 nouveau_gpuobj_ref(NULL, &chan->ramin);
55 kfree(chan);
56}
57
58static int
59nv50_channel_new(struct drm_device *dev, u32 size,
60 struct nouveau_channel **pchan)
61{
62 struct drm_nouveau_private *dev_priv = dev->dev_private;
63 u32 pgd = (dev_priv->chipset == 0x50) ? 0x1400 : 0x0200;
64 u32 fc = (dev_priv->chipset == 0x50) ? 0x0000 : 0x4200;
65 struct nouveau_channel *chan;
66 int ret;
67
68 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
69 if (!chan)
70 return -ENOMEM;
71 chan->dev = dev;
72
73 ret = nouveau_gpuobj_new(dev, NULL, size, 0x1000, 0, &chan->ramin);
74 if (ret) {
75 nv50_channel_del(&chan);
76 return ret;
77 }
78
79 ret = drm_mm_init(&chan->ramin_heap, 0x6000, chan->ramin->size);
80 if (ret) {
81 nv50_channel_del(&chan);
82 return ret;
83 }
84
85 ret = nouveau_gpuobj_new_fake(dev, chan->ramin->pinst == ~0 ? ~0 :
86 chan->ramin->pinst + pgd,
87 chan->ramin->vinst + pgd,
88 0x4000, NVOBJ_FLAG_ZERO_ALLOC,
89 &chan->vm_pd);
90 if (ret) {
91 nv50_channel_del(&chan);
92 return ret;
93 }
94
95 ret = nouveau_gpuobj_new_fake(dev, chan->ramin->pinst == ~0 ? ~0 :
96 chan->ramin->pinst + fc,
97 chan->ramin->vinst + fc, 0x100,
98 NVOBJ_FLAG_ZERO_ALLOC, &chan->ramfc);
99 if (ret) {
100 nv50_channel_del(&chan);
101 return ret;
102 }
103
104 *pchan = chan;
105 return 0;
106}
Ben Skeggs6ee73862009-12-11 19:24:15 +1000107
108int
109nv50_instmem_init(struct drm_device *dev)
110{
111 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000112 struct nv50_instmem_priv *priv;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000113 struct nouveau_channel *chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000114 int ret, i;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000115 u32 tmp;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000116
117 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
118 if (!priv)
119 return -ENOMEM;
120 dev_priv->engine.instmem.priv = priv;
121
122 /* Save state, will restore at takedown. */
123 for (i = 0x1700; i <= 0x1710; i += 4)
124 priv->save1700[(i-0x1700)/4] = nv_rd32(dev, i);
125
Ben Skeggsfbd28952010-09-01 15:24:34 +1000126 /* Global PRAMIN heap */
127 ret = drm_mm_init(&dev_priv->ramin_heap, 0, dev_priv->ramin_size);
128 if (ret) {
129 NV_ERROR(dev, "Failed to init RAMIN heap\n");
130 return -ENOMEM;
131 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000132
Ben Skeggsfbd28952010-09-01 15:24:34 +1000133 /* we need a channel to plug into the hw to control the BARs */
Ben Skeggscff5c132010-10-06 16:16:59 +1000134 ret = nv50_channel_new(dev, 128*1024, &dev_priv->channels.ptr[0]);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000135 if (ret)
136 return ret;
Ben Skeggscff5c132010-10-06 16:16:59 +1000137 chan = dev_priv->channels.ptr[127] = dev_priv->channels.ptr[0];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000138
Ben Skeggsfbd28952010-09-01 15:24:34 +1000139 /* allocate page table for PRAMIN BAR */
140 ret = nouveau_gpuobj_new(dev, chan, (dev_priv->ramin_size >> 12) * 8,
141 0x1000, NVOBJ_FLAG_ZERO_ALLOC,
142 &priv->pramin_pt);
143 if (ret)
144 return ret;
145
146 nv_wo32(chan->vm_pd, 0x0000, priv->pramin_pt->vinst | 0x63);
147 nv_wo32(chan->vm_pd, 0x0004, 0);
148
149 /* DMA object for PRAMIN BAR */
150 ret = nouveau_gpuobj_new(dev, chan, 6*4, 16, 0, &priv->pramin_bar);
151 if (ret)
152 return ret;
153 nv_wo32(priv->pramin_bar, 0x00, 0x7fc00000);
154 nv_wo32(priv->pramin_bar, 0x04, dev_priv->ramin_size - 1);
155 nv_wo32(priv->pramin_bar, 0x08, 0x00000000);
156 nv_wo32(priv->pramin_bar, 0x0c, 0x00000000);
157 nv_wo32(priv->pramin_bar, 0x10, 0x00000000);
158 nv_wo32(priv->pramin_bar, 0x14, 0x00000000);
159
Ben Skeggse41115d2010-11-01 11:45:02 +1000160 nv50_instmem_map(chan->ramin);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000161
162 /* poke regs... */
163 nv_wr32(dev, 0x001704, 0x00000000 | (chan->ramin->vinst >> 12));
164 nv_wr32(dev, 0x001704, 0x40000000 | (chan->ramin->vinst >> 12));
165 nv_wr32(dev, 0x00170c, 0x80000000 | (priv->pramin_bar->cinst >> 4));
166
167 tmp = nv_ri32(dev, 0);
168 nv_wi32(dev, 0, ~tmp);
169 if (nv_ri32(dev, 0) != ~tmp) {
170 NV_ERROR(dev, "PRAMIN readback failed\n");
171 return -EIO;
172 }
173 nv_wi32(dev, 0, tmp);
174
175 dev_priv->ramin_available = true;
176
177 /* Determine VM layout */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000178 dev_priv->vm_gart_base = roundup(NV50_VM_BLOCK, NV50_VM_BLOCK);
179 dev_priv->vm_gart_size = NV50_VM_BLOCK;
180
181 dev_priv->vm_vram_base = dev_priv->vm_gart_base + dev_priv->vm_gart_size;
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000182 dev_priv->vm_vram_size = dev_priv->vram_size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000183 if (dev_priv->vm_vram_size > NV50_VM_MAX_VRAM)
184 dev_priv->vm_vram_size = NV50_VM_MAX_VRAM;
185 dev_priv->vm_vram_size = roundup(dev_priv->vm_vram_size, NV50_VM_BLOCK);
186 dev_priv->vm_vram_pt_nr = dev_priv->vm_vram_size / NV50_VM_BLOCK;
187
188 dev_priv->vm_end = dev_priv->vm_vram_base + dev_priv->vm_vram_size;
189
190 NV_DEBUG(dev, "NV50VM: GART 0x%016llx-0x%016llx\n",
191 dev_priv->vm_gart_base,
192 dev_priv->vm_gart_base + dev_priv->vm_gart_size - 1);
193 NV_DEBUG(dev, "NV50VM: VRAM 0x%016llx-0x%016llx\n",
194 dev_priv->vm_vram_base,
195 dev_priv->vm_vram_base + dev_priv->vm_vram_size - 1);
196
Ben Skeggs6ee73862009-12-11 19:24:15 +1000197 /* VRAM page table(s), mapped into VM at +1GiB */
198 for (i = 0; i < dev_priv->vm_vram_pt_nr; i++) {
Ben Skeggsfbd28952010-09-01 15:24:34 +1000199 ret = nouveau_gpuobj_new(dev, NULL, NV50_VM_BLOCK / 0x10000 * 8,
200 0, NVOBJ_FLAG_ZERO_ALLOC,
201 &chan->vm_vram_pt[i]);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000202 if (ret) {
Ben Skeggsfbd28952010-09-01 15:24:34 +1000203 NV_ERROR(dev, "Error creating VRAM PGT: %d\n", ret);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000204 dev_priv->vm_vram_pt_nr = i;
205 return ret;
206 }
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000207 dev_priv->vm_vram_pt[i] = chan->vm_vram_pt[i];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000208
Ben Skeggsfbd28952010-09-01 15:24:34 +1000209 nv_wo32(chan->vm_pd, 0x10 + (i*8),
210 chan->vm_vram_pt[i]->vinst | 0x61);
211 nv_wo32(chan->vm_pd, 0x14 + (i*8), 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000212 }
213
Ben Skeggs6ee73862009-12-11 19:24:15 +1000214 /* DMA object for FB BAR */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000215 ret = nouveau_gpuobj_new(dev, chan, 6*4, 16, 0, &priv->fb_bar);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000216 if (ret)
217 return ret;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000218 nv_wo32(priv->fb_bar, 0x00, 0x7fc00000);
219 nv_wo32(priv->fb_bar, 0x04, 0x40000000 +
220 pci_resource_len(dev->pdev, 1) - 1);
221 nv_wo32(priv->fb_bar, 0x08, 0x40000000);
222 nv_wo32(priv->fb_bar, 0x0c, 0x00000000);
223 nv_wo32(priv->fb_bar, 0x10, 0x00000000);
224 nv_wo32(priv->fb_bar, 0x14, 0x00000000);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000225
Ben Skeggs038b8b22010-09-20 18:27:39 +1000226 dev_priv->engine.instmem.flush(dev);
227
Ben Skeggsfbd28952010-09-01 15:24:34 +1000228 nv_wr32(dev, 0x001708, 0x80000000 | (priv->fb_bar->cinst >> 4));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000229 for (i = 0; i < 8; i++)
230 nv_wr32(dev, 0x1900 + (i*4), 0);
231
Ben Skeggs6ee73862009-12-11 19:24:15 +1000232 return 0;
233}
234
235void
236nv50_instmem_takedown(struct drm_device *dev)
237{
238 struct drm_nouveau_private *dev_priv = dev->dev_private;
239 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
Ben Skeggscff5c132010-10-06 16:16:59 +1000240 struct nouveau_channel *chan = dev_priv->channels.ptr[0];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000241 int i;
242
243 NV_DEBUG(dev, "\n");
244
245 if (!priv)
246 return;
247
Ben Skeggsfbd28952010-09-01 15:24:34 +1000248 dev_priv->ramin_available = false;
249
Ben Skeggs6ee73862009-12-11 19:24:15 +1000250 /* Restore state from before init */
251 for (i = 0x1700; i <= 0x1710; i += 4)
252 nv_wr32(dev, i, priv->save1700[(i - 0x1700) / 4]);
253
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000254 nouveau_gpuobj_ref(NULL, &priv->fb_bar);
255 nouveau_gpuobj_ref(NULL, &priv->pramin_bar);
256 nouveau_gpuobj_ref(NULL, &priv->pramin_pt);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000257
258 /* Destroy dummy channel */
259 if (chan) {
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000260 for (i = 0; i < dev_priv->vm_vram_pt_nr; i++)
261 nouveau_gpuobj_ref(NULL, &chan->vm_vram_pt[i]);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000262 dev_priv->vm_vram_pt_nr = 0;
263
Ben Skeggscff5c132010-10-06 16:16:59 +1000264 nv50_channel_del(&dev_priv->channels.ptr[0]);
265 dev_priv->channels.ptr[127] = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000266 }
267
268 dev_priv->engine.instmem.priv = NULL;
269 kfree(priv);
270}
271
272int
273nv50_instmem_suspend(struct drm_device *dev)
274{
275 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000276
Ben Skeggsdc1e5c02010-10-25 15:23:59 +1000277 dev_priv->ramin_available = false;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000278 return 0;
279}
280
281void
282nv50_instmem_resume(struct drm_device *dev)
283{
284 struct drm_nouveau_private *dev_priv = dev->dev_private;
285 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
Ben Skeggscff5c132010-10-06 16:16:59 +1000286 struct nouveau_channel *chan = dev_priv->channels.ptr[0];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000287 int i;
288
Ben Skeggs6ee73862009-12-11 19:24:15 +1000289 /* Poke the relevant regs, and pray it works :) */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000290 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000291 nv_wr32(dev, NV50_PUNK_UNK1710, 0);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000292 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000293 NV50_PUNK_BAR_CFG_BASE_VALID);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000294 nv_wr32(dev, NV50_PUNK_BAR1_CTXDMA, (priv->fb_bar->cinst >> 4) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000295 NV50_PUNK_BAR1_CTXDMA_VALID);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000296 nv_wr32(dev, NV50_PUNK_BAR3_CTXDMA, (priv->pramin_bar->cinst >> 4) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000297 NV50_PUNK_BAR3_CTXDMA_VALID);
298
299 for (i = 0; i < 8; i++)
300 nv_wr32(dev, 0x1900 + (i*4), 0);
Ben Skeggsdc1e5c02010-10-25 15:23:59 +1000301
302 dev_priv->ramin_available = true;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000303}
304
Ben Skeggse41115d2010-11-01 11:45:02 +1000305struct nv50_gpuobj_node {
306 struct nouveau_bo *vram;
307 struct drm_mm_node *ramin;
308 u32 align;
309};
310
311
Ben Skeggs6ee73862009-12-11 19:24:15 +1000312int
Ben Skeggse41115d2010-11-01 11:45:02 +1000313nv50_instmem_get(struct nouveau_gpuobj *gpuobj, u32 size, u32 align)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000314{
Ben Skeggse41115d2010-11-01 11:45:02 +1000315 struct drm_device *dev = gpuobj->dev;
316 struct nv50_gpuobj_node *node = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000317 int ret;
318
Ben Skeggse41115d2010-11-01 11:45:02 +1000319 node = kzalloc(sizeof(*node), GFP_KERNEL);
320 if (!node)
321 return -ENOMEM;
322 node->align = align;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000323
Ben Skeggse41115d2010-11-01 11:45:02 +1000324 ret = nouveau_bo_new(dev, NULL, size, align, TTM_PL_FLAG_VRAM,
325 0, 0x0000, true, false, &node->vram);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000326 if (ret) {
327 NV_ERROR(dev, "error getting PRAMIN backing pages: %d\n", ret);
328 return ret;
329 }
330
Ben Skeggse41115d2010-11-01 11:45:02 +1000331 ret = nouveau_bo_pin(node->vram, TTM_PL_FLAG_VRAM);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000332 if (ret) {
333 NV_ERROR(dev, "error pinning PRAMIN backing VRAM: %d\n", ret);
Ben Skeggse41115d2010-11-01 11:45:02 +1000334 nouveau_bo_ref(NULL, &node->vram);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000335 return ret;
336 }
337
Ben Skeggse41115d2010-11-01 11:45:02 +1000338 gpuobj->vinst = node->vram->bo.mem.start << PAGE_SHIFT;
339 gpuobj->size = node->vram->bo.mem.num_pages << PAGE_SHIFT;
340 gpuobj->node = node;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000341 return 0;
342}
343
344void
Ben Skeggse41115d2010-11-01 11:45:02 +1000345nv50_instmem_put(struct nouveau_gpuobj *gpuobj)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000346{
Ben Skeggse41115d2010-11-01 11:45:02 +1000347 struct nv50_gpuobj_node *node;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000348
Ben Skeggse41115d2010-11-01 11:45:02 +1000349 node = gpuobj->node;
350 gpuobj->node = NULL;
351
352 nouveau_bo_unpin(node->vram);
353 nouveau_bo_ref(NULL, &node->vram);
354 kfree(node);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000355}
356
357int
Ben Skeggse41115d2010-11-01 11:45:02 +1000358nv50_instmem_map(struct nouveau_gpuobj *gpuobj)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000359{
Ben Skeggse41115d2010-11-01 11:45:02 +1000360 struct drm_nouveau_private *dev_priv = gpuobj->dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000361 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
Ben Skeggse41115d2010-11-01 11:45:02 +1000362 struct nv50_gpuobj_node *node = gpuobj->node;
363 struct drm_device *dev = gpuobj->dev;
364 struct drm_mm_node *ramin = NULL;
365 u32 pte, pte_end;
366 u64 vram;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000367
Ben Skeggse41115d2010-11-01 11:45:02 +1000368 do {
369 if (drm_mm_pre_get(&dev_priv->ramin_heap))
370 return -ENOMEM;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000371
Ben Skeggse41115d2010-11-01 11:45:02 +1000372 spin_lock(&dev_priv->ramin_lock);
373 ramin = drm_mm_search_free(&dev_priv->ramin_heap, gpuobj->size,
374 node->align, 0);
375 if (ramin == NULL) {
376 spin_unlock(&dev_priv->ramin_lock);
377 return -ENOMEM;
378 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000379
Ben Skeggse41115d2010-11-01 11:45:02 +1000380 ramin = drm_mm_get_block_atomic(ramin, gpuobj->size, node->align);
381 spin_unlock(&dev_priv->ramin_lock);
382 } while (ramin == NULL);
383
384 pte = (ramin->start >> 12) << 1;
385 pte_end = ((ramin->size >> 12) << 1) + pte;
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000386 vram = gpuobj->vinst;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000387
Ben Skeggsb833ac22010-06-01 15:32:24 +1000388 NV_DEBUG(dev, "pramin=0x%lx, pte=%d, pte_end=%d\n",
Ben Skeggse41115d2010-11-01 11:45:02 +1000389 ramin->start, pte, pte_end);
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000390 NV_DEBUG(dev, "first vram page: 0x%010llx\n", gpuobj->vinst);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000391
Ben Skeggs76befb82010-02-20 08:06:36 +1000392 vram |= 1;
393 if (dev_priv->vram_sys_base) {
394 vram += dev_priv->vram_sys_base;
395 vram |= 0x30;
396 }
397
Ben Skeggs6ee73862009-12-11 19:24:15 +1000398 while (pte < pte_end) {
Ben Skeggse41115d2010-11-01 11:45:02 +1000399 nv_wo32(priv->pramin_pt, (pte * 4) + 0, lower_32_bits(vram));
400 nv_wo32(priv->pramin_pt, (pte * 4) + 4, upper_32_bits(vram));
Ben Skeggsfbd28952010-09-01 15:24:34 +1000401 vram += 0x1000;
Ben Skeggsb3beb162010-09-01 15:24:29 +1000402 pte += 2;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000403 }
Ben Skeggsf56cb862010-07-08 11:29:10 +1000404 dev_priv->engine.instmem.flush(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000405
Ben Skeggs63187212010-07-08 11:39:18 +1000406 nv50_vm_flush(dev, 6);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000407
Ben Skeggse41115d2010-11-01 11:45:02 +1000408 node->ramin = ramin;
409 gpuobj->pinst = ramin->start;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000410 return 0;
411}
412
Ben Skeggse41115d2010-11-01 11:45:02 +1000413void
414nv50_instmem_unmap(struct nouveau_gpuobj *gpuobj)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000415{
Ben Skeggse41115d2010-11-01 11:45:02 +1000416 struct drm_nouveau_private *dev_priv = gpuobj->dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000417 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
Ben Skeggse41115d2010-11-01 11:45:02 +1000418 struct nv50_gpuobj_node *node = gpuobj->node;
419 u32 pte, pte_end;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000420
Ben Skeggse41115d2010-11-01 11:45:02 +1000421 if (!node->ramin || !dev_priv->ramin_available)
422 return;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000423
Ben Skeggse41115d2010-11-01 11:45:02 +1000424 pte = (node->ramin->start >> 12) << 1;
425 pte_end = ((node->ramin->size >> 12) << 1) + pte;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000426
Ben Skeggs6ee73862009-12-11 19:24:15 +1000427 while (pte < pte_end) {
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000428 nv_wo32(priv->pramin_pt, (pte * 4) + 0, 0x00000000);
429 nv_wo32(priv->pramin_pt, (pte * 4) + 4, 0x00000000);
Ben Skeggsb3beb162010-09-01 15:24:29 +1000430 pte += 2;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000431 }
Ben Skeggse41115d2010-11-01 11:45:02 +1000432 dev_priv->engine.instmem.flush(gpuobj->dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000433
Ben Skeggse41115d2010-11-01 11:45:02 +1000434 spin_lock(&dev_priv->ramin_lock);
435 drm_mm_put_block(node->ramin);
436 node->ramin = NULL;
437 spin_unlock(&dev_priv->ramin_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000438}
439
440void
Ben Skeggsf56cb862010-07-08 11:29:10 +1000441nv50_instmem_flush(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000442{
Ben Skeggs734ee832010-07-15 11:02:54 +1000443 nv_wr32(dev, 0x00330c, 0x00000001);
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200444 if (!nv_wait(dev, 0x00330c, 0x00000002, 0x00000000))
Ben Skeggs734ee832010-07-15 11:02:54 +1000445 NV_ERROR(dev, "PRAMIN flush timeout\n");
446}
447
448void
449nv84_instmem_flush(struct drm_device *dev)
450{
Ben Skeggsf56cb862010-07-08 11:29:10 +1000451 nv_wr32(dev, 0x070000, 0x00000001);
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200452 if (!nv_wait(dev, 0x070000, 0x00000002, 0x00000000))
Ben Skeggsf56cb862010-07-08 11:29:10 +1000453 NV_ERROR(dev, "PRAMIN flush timeout\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000454}
455
Ben Skeggs63187212010-07-08 11:39:18 +1000456void
457nv50_vm_flush(struct drm_device *dev, int engine)
458{
459 nv_wr32(dev, 0x100c80, (engine << 16) | 1);
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200460 if (!nv_wait(dev, 0x100c80, 0x00000001, 0x00000000))
Ben Skeggs63187212010-07-08 11:39:18 +1000461 NV_ERROR(dev, "vm flush timeout: engine %d\n", engine);
462}
463