blob: 0cf5f8bd1c8a0cfa1b9e1664644c16df050b234f [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
26#include <linux/io.h>
27#include <linux/err.h>
28#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/seq_file.h>
30#include <linux/clk.h>
31
32#include <plat/display.h>
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000033#include <plat/clock.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020034#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020035#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036
Tomi Valkeinen559d6702009-11-03 11:23:50 +020037#define DSS_SZ_REGS SZ_512
38
39struct dss_reg {
40 u16 idx;
41};
42
43#define DSS_REG(idx) ((const struct dss_reg) { idx })
44
45#define DSS_REVISION DSS_REG(0x0000)
46#define DSS_SYSCONFIG DSS_REG(0x0010)
47#define DSS_SYSSTATUS DSS_REG(0x0014)
48#define DSS_IRQSTATUS DSS_REG(0x0018)
49#define DSS_CONTROL DSS_REG(0x0040)
50#define DSS_SDI_CONTROL DSS_REG(0x0044)
51#define DSS_PLL_CONTROL DSS_REG(0x0048)
52#define DSS_SDI_STATUS DSS_REG(0x005C)
53
54#define REG_GET(idx, start, end) \
55 FLD_GET(dss_read_reg(idx), start, end)
56
57#define REG_FLD_MOD(idx, val, start, end) \
58 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
59
60static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000061 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020062 void __iomem *base;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000063 int ctx_id;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020064
65 struct clk *dpll4_m4_ck;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000066 struct clk *dss_ick;
Archit Tanejac7642f62011-01-31 16:27:45 +000067 struct clk *dss_fck;
68 struct clk *dss_sys_clk;
69 struct clk *dss_tv_fck;
70 struct clk *dss_video_fck;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000071 unsigned num_clks_enabled;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020072
73 unsigned long cache_req_pck;
74 unsigned long cache_prate;
75 struct dss_clock_info cache_dss_cinfo;
76 struct dispc_clock_info cache_dispc_cinfo;
77
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020078 enum dss_clk_source dsi_clk_source;
79 enum dss_clk_source dispc_clk_source;
80
Tomi Valkeinen559d6702009-11-03 11:23:50 +020081 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
82} dss;
83
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000084static void dss_clk_enable_all_no_ctx(void);
85static void dss_clk_disable_all_no_ctx(void);
86static void dss_clk_enable_no_ctx(enum dss_clock clks);
87static void dss_clk_disable_no_ctx(enum dss_clock clks);
88
Tomi Valkeinen559d6702009-11-03 11:23:50 +020089static int _omap_dss_wait_reset(void);
90
91static inline void dss_write_reg(const struct dss_reg idx, u32 val)
92{
93 __raw_writel(val, dss.base + idx.idx);
94}
95
96static inline u32 dss_read_reg(const struct dss_reg idx)
97{
98 return __raw_readl(dss.base + idx.idx);
99}
100
101#define SR(reg) \
102 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
103#define RR(reg) \
104 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
105
106void dss_save_context(void)
107{
108 if (cpu_is_omap24xx())
109 return;
110
111 SR(SYSCONFIG);
112 SR(CONTROL);
113
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200114 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
115 OMAP_DISPLAY_TYPE_SDI) {
116 SR(SDI_CONTROL);
117 SR(PLL_CONTROL);
118 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200119}
120
121void dss_restore_context(void)
122{
123 if (_omap_dss_wait_reset())
124 DSSERR("DSS not coming out of reset after sleep\n");
125
126 RR(SYSCONFIG);
127 RR(CONTROL);
128
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200129 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
130 OMAP_DISPLAY_TYPE_SDI) {
131 RR(SDI_CONTROL);
132 RR(PLL_CONTROL);
133 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200134}
135
136#undef SR
137#undef RR
138
139void dss_sdi_init(u8 datapairs)
140{
141 u32 l;
142
143 BUG_ON(datapairs > 3 || datapairs < 1);
144
145 l = dss_read_reg(DSS_SDI_CONTROL);
146 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
147 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
148 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
149 dss_write_reg(DSS_SDI_CONTROL, l);
150
151 l = dss_read_reg(DSS_PLL_CONTROL);
152 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
153 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
154 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
155 dss_write_reg(DSS_PLL_CONTROL, l);
156}
157
158int dss_sdi_enable(void)
159{
160 unsigned long timeout;
161
162 dispc_pck_free_enable(1);
163
164 /* Reset SDI PLL */
165 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
166 udelay(1); /* wait 2x PCLK */
167
168 /* Lock SDI PLL */
169 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
170
171 /* Waiting for PLL lock request to complete */
172 timeout = jiffies + msecs_to_jiffies(500);
173 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
174 if (time_after_eq(jiffies, timeout)) {
175 DSSERR("PLL lock request timed out\n");
176 goto err1;
177 }
178 }
179
180 /* Clearing PLL_GO bit */
181 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
182
183 /* Waiting for PLL to lock */
184 timeout = jiffies + msecs_to_jiffies(500);
185 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
186 if (time_after_eq(jiffies, timeout)) {
187 DSSERR("PLL lock timed out\n");
188 goto err1;
189 }
190 }
191
192 dispc_lcd_enable_signal(1);
193
194 /* Waiting for SDI reset to complete */
195 timeout = jiffies + msecs_to_jiffies(500);
196 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
197 if (time_after_eq(jiffies, timeout)) {
198 DSSERR("SDI reset timed out\n");
199 goto err2;
200 }
201 }
202
203 return 0;
204
205 err2:
206 dispc_lcd_enable_signal(0);
207 err1:
208 /* Reset SDI PLL */
209 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
210
211 dispc_pck_free_enable(0);
212
213 return -ETIMEDOUT;
214}
215
216void dss_sdi_disable(void)
217{
218 dispc_lcd_enable_signal(0);
219
220 dispc_pck_free_enable(0);
221
222 /* Reset SDI PLL */
223 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
224}
225
226void dss_dump_clocks(struct seq_file *s)
227{
228 unsigned long dpll4_ck_rate;
229 unsigned long dpll4_m4_ck_rate;
230
Archit Taneja6af9cd12011-01-31 16:27:44 +0000231 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200232
233 dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
234 dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
235
236 seq_printf(s, "- DSS -\n");
237
238 seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
239
Kishore Yac01bb72010-04-25 16:27:19 +0530240 if (cpu_is_omap3630())
241 seq_printf(s, "dss1_alwon_fclk = %lu / %lu = %lu\n",
242 dpll4_ck_rate,
243 dpll4_ck_rate / dpll4_m4_ck_rate,
Archit Taneja6af9cd12011-01-31 16:27:44 +0000244 dss_clk_get_rate(DSS_CLK_FCK));
Kishore Yac01bb72010-04-25 16:27:19 +0530245 else
246 seq_printf(s, "dss1_alwon_fclk = %lu / %lu * 2 = %lu\n",
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200247 dpll4_ck_rate,
248 dpll4_ck_rate / dpll4_m4_ck_rate,
Archit Taneja6af9cd12011-01-31 16:27:44 +0000249 dss_clk_get_rate(DSS_CLK_FCK));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200250
Archit Taneja6af9cd12011-01-31 16:27:44 +0000251 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200252}
253
254void dss_dump_regs(struct seq_file *s)
255{
256#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
257
Archit Taneja6af9cd12011-01-31 16:27:44 +0000258 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200259
260 DUMPREG(DSS_REVISION);
261 DUMPREG(DSS_SYSCONFIG);
262 DUMPREG(DSS_SYSSTATUS);
263 DUMPREG(DSS_IRQSTATUS);
264 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200265
266 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
267 OMAP_DISPLAY_TYPE_SDI) {
268 DUMPREG(DSS_SDI_CONTROL);
269 DUMPREG(DSS_PLL_CONTROL);
270 DUMPREG(DSS_SDI_STATUS);
271 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200272
Archit Taneja6af9cd12011-01-31 16:27:44 +0000273 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200274#undef DUMPREG
275}
276
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200277void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200278{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200279 int b;
280
281 BUG_ON(clk_src != DSS_SRC_DSI1_PLL_FCLK &&
282 clk_src != DSS_SRC_DSS1_ALWON_FCLK);
283
284 b = clk_src == DSS_SRC_DSS1_ALWON_FCLK ? 0 : 1;
285
Tomi Valkeinene406f902010-06-09 15:28:12 +0300286 if (clk_src == DSS_SRC_DSI1_PLL_FCLK)
287 dsi_wait_dsi1_pll_active();
288
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200289 REG_FLD_MOD(DSS_CONTROL, b, 0, 0); /* DISPC_CLK_SWITCH */
290
291 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200292}
293
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200294void dss_select_dsi_clk_source(enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200295{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200296 int b;
297
298 BUG_ON(clk_src != DSS_SRC_DSI2_PLL_FCLK &&
299 clk_src != DSS_SRC_DSS1_ALWON_FCLK);
300
301 b = clk_src == DSS_SRC_DSS1_ALWON_FCLK ? 0 : 1;
302
Tomi Valkeinene406f902010-06-09 15:28:12 +0300303 if (clk_src == DSS_SRC_DSI2_PLL_FCLK)
304 dsi_wait_dsi2_pll_active();
305
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200306 REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
307
308 dss.dsi_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200309}
310
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200311enum dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200312{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200313 return dss.dispc_clk_source;
314}
315
316enum dss_clk_source dss_get_dsi_clk_source(void)
317{
318 return dss.dsi_clk_source;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200319}
320
321/* calculate clock rates using dividers in cinfo */
322int dss_calc_clock_rates(struct dss_clock_info *cinfo)
323{
324 unsigned long prate;
325
Kishore Yac01bb72010-04-25 16:27:19 +0530326 if (cinfo->fck_div > (cpu_is_omap3630() ? 32 : 16) ||
327 cinfo->fck_div == 0)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200328 return -EINVAL;
329
330 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
331
332 cinfo->fck = prate / cinfo->fck_div;
333
334 return 0;
335}
336
337int dss_set_clock_div(struct dss_clock_info *cinfo)
338{
339 unsigned long prate;
340 int r;
341
342 if (cpu_is_omap34xx()) {
343 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
344 DSSDBG("dpll4_m4 = %ld\n", prate);
345
346 r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
347 if (r)
348 return r;
349 }
350
351 DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
352
353 return 0;
354}
355
356int dss_get_clock_div(struct dss_clock_info *cinfo)
357{
Archit Taneja6af9cd12011-01-31 16:27:44 +0000358 cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200359
360 if (cpu_is_omap34xx()) {
361 unsigned long prate;
362 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
Kishore Yac01bb72010-04-25 16:27:19 +0530363 if (cpu_is_omap3630())
364 cinfo->fck_div = prate / (cinfo->fck);
365 else
366 cinfo->fck_div = prate / (cinfo->fck / 2);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200367 } else {
368 cinfo->fck_div = 0;
369 }
370
371 return 0;
372}
373
374unsigned long dss_get_dpll4_rate(void)
375{
376 if (cpu_is_omap34xx())
377 return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
378 else
379 return 0;
380}
381
382int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
383 struct dss_clock_info *dss_cinfo,
384 struct dispc_clock_info *dispc_cinfo)
385{
386 unsigned long prate;
387 struct dss_clock_info best_dss;
388 struct dispc_clock_info best_dispc;
389
390 unsigned long fck;
391
392 u16 fck_div;
393
394 int match = 0;
395 int min_fck_per_pck;
396
397 prate = dss_get_dpll4_rate();
398
Archit Taneja6af9cd12011-01-31 16:27:44 +0000399 fck = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200400 if (req_pck == dss.cache_req_pck &&
401 ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
402 dss.cache_dss_cinfo.fck == fck)) {
403 DSSDBG("dispc clock info found from cache.\n");
404 *dss_cinfo = dss.cache_dss_cinfo;
405 *dispc_cinfo = dss.cache_dispc_cinfo;
406 return 0;
407 }
408
409 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
410
411 if (min_fck_per_pck &&
412 req_pck * min_fck_per_pck > DISPC_MAX_FCK) {
413 DSSERR("Requested pixel clock not possible with the current "
414 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
415 "the constraint off.\n");
416 min_fck_per_pck = 0;
417 }
418
419retry:
420 memset(&best_dss, 0, sizeof(best_dss));
421 memset(&best_dispc, 0, sizeof(best_dispc));
422
423 if (cpu_is_omap24xx()) {
424 struct dispc_clock_info cur_dispc;
425 /* XXX can we change the clock on omap2? */
Archit Taneja6af9cd12011-01-31 16:27:44 +0000426 fck = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200427 fck_div = 1;
428
429 dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
430 match = 1;
431
432 best_dss.fck = fck;
433 best_dss.fck_div = fck_div;
434
435 best_dispc = cur_dispc;
436
437 goto found;
438 } else if (cpu_is_omap34xx()) {
Kishore Yac01bb72010-04-25 16:27:19 +0530439 for (fck_div = (cpu_is_omap3630() ? 32 : 16);
440 fck_div > 0; --fck_div) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200441 struct dispc_clock_info cur_dispc;
442
Kishore Yac01bb72010-04-25 16:27:19 +0530443 if (cpu_is_omap3630())
444 fck = prate / fck_div;
445 else
446 fck = prate / fck_div * 2;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200447
448 if (fck > DISPC_MAX_FCK)
449 continue;
450
451 if (min_fck_per_pck &&
452 fck < req_pck * min_fck_per_pck)
453 continue;
454
455 match = 1;
456
457 dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
458
459 if (abs(cur_dispc.pck - req_pck) <
460 abs(best_dispc.pck - req_pck)) {
461
462 best_dss.fck = fck;
463 best_dss.fck_div = fck_div;
464
465 best_dispc = cur_dispc;
466
467 if (cur_dispc.pck == req_pck)
468 goto found;
469 }
470 }
471 } else {
472 BUG();
473 }
474
475found:
476 if (!match) {
477 if (min_fck_per_pck) {
478 DSSERR("Could not find suitable clock settings.\n"
479 "Turning FCK/PCK constraint off and"
480 "trying again.\n");
481 min_fck_per_pck = 0;
482 goto retry;
483 }
484
485 DSSERR("Could not find suitable clock settings.\n");
486
487 return -EINVAL;
488 }
489
490 if (dss_cinfo)
491 *dss_cinfo = best_dss;
492 if (dispc_cinfo)
493 *dispc_cinfo = best_dispc;
494
495 dss.cache_req_pck = req_pck;
496 dss.cache_prate = prate;
497 dss.cache_dss_cinfo = best_dss;
498 dss.cache_dispc_cinfo = best_dispc;
499
500 return 0;
501}
502
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200503static int _omap_dss_wait_reset(void)
504{
Tomi Valkeinen24be78b2010-01-07 14:19:48 +0200505 int t = 0;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200506
507 while (REG_GET(DSS_SYSSTATUS, 0, 0) == 0) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +0200508 if (++t > 1000) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200509 DSSERR("soft reset failed\n");
510 return -ENODEV;
511 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +0200512 udelay(1);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200513 }
514
515 return 0;
516}
517
518static int _omap_dss_reset(void)
519{
520 /* Soft reset */
521 REG_FLD_MOD(DSS_SYSCONFIG, 1, 1, 1);
522 return _omap_dss_wait_reset();
523}
524
525void dss_set_venc_output(enum omap_dss_venc_type type)
526{
527 int l = 0;
528
529 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
530 l = 0;
531 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
532 l = 1;
533 else
534 BUG();
535
536 /* venc out selection. 0 = comp, 1 = svideo */
537 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
538}
539
540void dss_set_dac_pwrdn_bgz(bool enable)
541{
542 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
543}
544
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000545static int dss_init(bool skip_init)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200546{
547 int r;
548 u32 rev;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000549 struct resource *dss_mem;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200550
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000551 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
552 if (!dss_mem) {
553 DSSERR("can't get IORESOURCE_MEM DSS\n");
554 r = -EINVAL;
555 goto fail0;
556 }
557 dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200558 if (!dss.base) {
559 DSSERR("can't ioremap DSS\n");
560 r = -ENOMEM;
561 goto fail0;
562 }
563
564 if (!skip_init) {
565 /* disable LCD and DIGIT output. This seems to fix the synclost
566 * problem that we get, if the bootloader starts the DSS and
567 * the kernel resets it */
568 omap_writel(omap_readl(0x48050440) & ~0x3, 0x48050440);
569
570 /* We need to wait here a bit, otherwise we sometimes start to
571 * get synclost errors, and after that only power cycle will
572 * restore DSS functionality. I have no idea why this happens.
573 * And we have to wait _before_ resetting the DSS, but after
574 * enabling clocks.
575 */
576 msleep(50);
577
578 _omap_dss_reset();
579 }
580
581 /* autoidle */
582 REG_FLD_MOD(DSS_SYSCONFIG, 1, 0, 0);
583
584 /* Select DPLL */
585 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
586
587#ifdef CONFIG_OMAP2_DSS_VENC
588 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
589 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
590 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
591#endif
592
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200593 if (cpu_is_omap34xx()) {
594 dss.dpll4_m4_ck = clk_get(NULL, "dpll4_m4_ck");
595 if (IS_ERR(dss.dpll4_m4_ck)) {
596 DSSERR("Failed to get dpll4_m4_ck\n");
597 r = PTR_ERR(dss.dpll4_m4_ck);
archit tanejaaffe3602011-02-23 08:41:03 +0000598 goto fail1;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200599 }
600 }
601
Tomi Valkeinence619e12010-03-12 12:46:05 +0200602 dss.dsi_clk_source = DSS_SRC_DSS1_ALWON_FCLK;
603 dss.dispc_clk_source = DSS_SRC_DSS1_ALWON_FCLK;
604
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200605 dss_save_context();
606
607 rev = dss_read_reg(DSS_REVISION);
608 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
609 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
610
611 return 0;
612
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200613fail1:
614 iounmap(dss.base);
615fail0:
616 return r;
617}
618
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000619static void dss_exit(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200620{
621 if (cpu_is_omap34xx())
622 clk_put(dss.dpll4_m4_ck);
623
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200624 iounmap(dss.base);
625}
626
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000627/* CONTEXT */
628static int dss_get_ctx_id(void)
629{
630 struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
631 int r;
632
633 if (!pdata->board_data->get_last_off_on_transaction_id)
634 return 0;
635 r = pdata->board_data->get_last_off_on_transaction_id(&dss.pdev->dev);
636 if (r < 0) {
637 dev_err(&dss.pdev->dev, "getting transaction ID failed, "
638 "will force context restore\n");
639 r = -1;
640 }
641 return r;
642}
643
644int dss_need_ctx_restore(void)
645{
646 int id = dss_get_ctx_id();
647
648 if (id < 0 || id != dss.ctx_id) {
649 DSSDBG("ctx id %d -> id %d\n",
650 dss.ctx_id, id);
651 dss.ctx_id = id;
652 return 1;
653 } else {
654 return 0;
655 }
656}
657
658static void save_all_ctx(void)
659{
660 DSSDBG("save context\n");
661
Archit Taneja6af9cd12011-01-31 16:27:44 +0000662 dss_clk_enable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000663
664 dss_save_context();
665 dispc_save_context();
666#ifdef CONFIG_OMAP2_DSS_DSI
667 dsi_save_context();
668#endif
669
Archit Taneja6af9cd12011-01-31 16:27:44 +0000670 dss_clk_disable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000671}
672
673static void restore_all_ctx(void)
674{
675 DSSDBG("restore context\n");
676
677 dss_clk_enable_all_no_ctx();
678
679 dss_restore_context();
680 dispc_restore_context();
681#ifdef CONFIG_OMAP2_DSS_DSI
682 dsi_restore_context();
683#endif
684
685 dss_clk_disable_all_no_ctx();
686}
687
688static int dss_get_clock(struct clk **clock, const char *clk_name)
689{
690 struct clk *clk;
691
692 clk = clk_get(&dss.pdev->dev, clk_name);
693
694 if (IS_ERR(clk)) {
695 DSSERR("can't get clock %s", clk_name);
696 return PTR_ERR(clk);
697 }
698
699 *clock = clk;
700
701 DSSDBG("clk %s, rate %ld\n", clk_name, clk_get_rate(clk));
702
703 return 0;
704}
705
706static int dss_get_clocks(void)
707{
708 int r;
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600709 struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000710
711 dss.dss_ick = NULL;
Archit Tanejac7642f62011-01-31 16:27:45 +0000712 dss.dss_fck = NULL;
713 dss.dss_sys_clk = NULL;
714 dss.dss_tv_fck = NULL;
715 dss.dss_video_fck = NULL;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000716
717 r = dss_get_clock(&dss.dss_ick, "ick");
718 if (r)
719 goto err;
720
Archit Tanejac7642f62011-01-31 16:27:45 +0000721 r = dss_get_clock(&dss.dss_fck, "fck");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000722 if (r)
723 goto err;
724
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600725 if (!pdata->opt_clock_available) {
726 r = -ENODEV;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000727 goto err;
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600728 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000729
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600730 if (pdata->opt_clock_available("sys_clk")) {
731 r = dss_get_clock(&dss.dss_sys_clk, "sys_clk");
732 if (r)
733 goto err;
734 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000735
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600736 if (pdata->opt_clock_available("tv_clk")) {
737 r = dss_get_clock(&dss.dss_tv_fck, "tv_clk");
738 if (r)
739 goto err;
740 }
741
742 if (pdata->opt_clock_available("video_clk")) {
743 r = dss_get_clock(&dss.dss_video_fck, "video_clk");
744 if (r)
745 goto err;
746 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000747
748 return 0;
749
750err:
751 if (dss.dss_ick)
752 clk_put(dss.dss_ick);
Archit Tanejac7642f62011-01-31 16:27:45 +0000753 if (dss.dss_fck)
754 clk_put(dss.dss_fck);
755 if (dss.dss_sys_clk)
756 clk_put(dss.dss_sys_clk);
757 if (dss.dss_tv_fck)
758 clk_put(dss.dss_tv_fck);
759 if (dss.dss_video_fck)
760 clk_put(dss.dss_video_fck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000761
762 return r;
763}
764
765static void dss_put_clocks(void)
766{
Archit Tanejac7642f62011-01-31 16:27:45 +0000767 if (dss.dss_video_fck)
768 clk_put(dss.dss_video_fck);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600769 if (dss.dss_tv_fck)
770 clk_put(dss.dss_tv_fck);
771 if (dss.dss_sys_clk)
772 clk_put(dss.dss_sys_clk);
Archit Tanejac7642f62011-01-31 16:27:45 +0000773 clk_put(dss.dss_fck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000774 clk_put(dss.dss_ick);
775}
776
777unsigned long dss_clk_get_rate(enum dss_clock clk)
778{
779 switch (clk) {
780 case DSS_CLK_ICK:
781 return clk_get_rate(dss.dss_ick);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000782 case DSS_CLK_FCK:
Archit Tanejac7642f62011-01-31 16:27:45 +0000783 return clk_get_rate(dss.dss_fck);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000784 case DSS_CLK_SYSCK:
Archit Tanejac7642f62011-01-31 16:27:45 +0000785 return clk_get_rate(dss.dss_sys_clk);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000786 case DSS_CLK_TVFCK:
Archit Tanejac7642f62011-01-31 16:27:45 +0000787 return clk_get_rate(dss.dss_tv_fck);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000788 case DSS_CLK_VIDFCK:
Archit Tanejac7642f62011-01-31 16:27:45 +0000789 return clk_get_rate(dss.dss_video_fck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000790 }
791
792 BUG();
793 return 0;
794}
795
796static unsigned count_clk_bits(enum dss_clock clks)
797{
798 unsigned num_clks = 0;
799
800 if (clks & DSS_CLK_ICK)
801 ++num_clks;
Archit Taneja6af9cd12011-01-31 16:27:44 +0000802 if (clks & DSS_CLK_FCK)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000803 ++num_clks;
Archit Taneja6af9cd12011-01-31 16:27:44 +0000804 if (clks & DSS_CLK_SYSCK)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000805 ++num_clks;
Archit Taneja6af9cd12011-01-31 16:27:44 +0000806 if (clks & DSS_CLK_TVFCK)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000807 ++num_clks;
Archit Taneja6af9cd12011-01-31 16:27:44 +0000808 if (clks & DSS_CLK_VIDFCK)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000809 ++num_clks;
810
811 return num_clks;
812}
813
814static void dss_clk_enable_no_ctx(enum dss_clock clks)
815{
816 unsigned num_clks = count_clk_bits(clks);
817
818 if (clks & DSS_CLK_ICK)
819 clk_enable(dss.dss_ick);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000820 if (clks & DSS_CLK_FCK)
Archit Tanejac7642f62011-01-31 16:27:45 +0000821 clk_enable(dss.dss_fck);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600822 if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
Archit Tanejac7642f62011-01-31 16:27:45 +0000823 clk_enable(dss.dss_sys_clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600824 if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
Archit Tanejac7642f62011-01-31 16:27:45 +0000825 clk_enable(dss.dss_tv_fck);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600826 if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
Archit Tanejac7642f62011-01-31 16:27:45 +0000827 clk_enable(dss.dss_video_fck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000828
829 dss.num_clks_enabled += num_clks;
830}
831
832void dss_clk_enable(enum dss_clock clks)
833{
834 bool check_ctx = dss.num_clks_enabled == 0;
835
836 dss_clk_enable_no_ctx(clks);
837
838 if (check_ctx && cpu_is_omap34xx() && dss_need_ctx_restore())
839 restore_all_ctx();
840}
841
842static void dss_clk_disable_no_ctx(enum dss_clock clks)
843{
844 unsigned num_clks = count_clk_bits(clks);
845
846 if (clks & DSS_CLK_ICK)
847 clk_disable(dss.dss_ick);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000848 if (clks & DSS_CLK_FCK)
Archit Tanejac7642f62011-01-31 16:27:45 +0000849 clk_disable(dss.dss_fck);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600850 if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
Archit Tanejac7642f62011-01-31 16:27:45 +0000851 clk_disable(dss.dss_sys_clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600852 if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
Archit Tanejac7642f62011-01-31 16:27:45 +0000853 clk_disable(dss.dss_tv_fck);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600854 if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
Archit Tanejac7642f62011-01-31 16:27:45 +0000855 clk_disable(dss.dss_video_fck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000856
857 dss.num_clks_enabled -= num_clks;
858}
859
860void dss_clk_disable(enum dss_clock clks)
861{
862 if (cpu_is_omap34xx()) {
863 unsigned num_clks = count_clk_bits(clks);
864
865 BUG_ON(dss.num_clks_enabled < num_clks);
866
867 if (dss.num_clks_enabled == num_clks)
868 save_all_ctx();
869 }
870
871 dss_clk_disable_no_ctx(clks);
872}
873
874static void dss_clk_enable_all_no_ctx(void)
875{
876 enum dss_clock clks;
877
Archit Taneja6af9cd12011-01-31 16:27:44 +0000878 clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000879 if (cpu_is_omap34xx())
Archit Taneja6af9cd12011-01-31 16:27:44 +0000880 clks |= DSS_CLK_VIDFCK;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000881 dss_clk_enable_no_ctx(clks);
882}
883
884static void dss_clk_disable_all_no_ctx(void)
885{
886 enum dss_clock clks;
887
Archit Taneja6af9cd12011-01-31 16:27:44 +0000888 clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000889 if (cpu_is_omap34xx())
Archit Taneja6af9cd12011-01-31 16:27:44 +0000890 clks |= DSS_CLK_VIDFCK;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000891 dss_clk_disable_no_ctx(clks);
892}
893
894#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
895/* CLOCKS */
896static void core_dump_clocks(struct seq_file *s)
897{
898 int i;
899 struct clk *clocks[5] = {
900 dss.dss_ick,
Archit Tanejac7642f62011-01-31 16:27:45 +0000901 dss.dss_fck,
902 dss.dss_sys_clk,
903 dss.dss_tv_fck,
904 dss.dss_video_fck
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000905 };
906
907 seq_printf(s, "- CORE -\n");
908
909 seq_printf(s, "internal clk count\t\t%u\n", dss.num_clks_enabled);
910
911 for (i = 0; i < 5; i++) {
912 if (!clocks[i])
913 continue;
914 seq_printf(s, "%-15s\t%lu\t%d\n",
915 clocks[i]->name,
916 clk_get_rate(clocks[i]),
917 clocks[i]->usecount);
918 }
919}
920#endif /* defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT) */
921
922/* DEBUGFS */
923#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
924void dss_debug_dump_clocks(struct seq_file *s)
925{
926 core_dump_clocks(s);
927 dss_dump_clocks(s);
928 dispc_dump_clocks(s);
929#ifdef CONFIG_OMAP2_DSS_DSI
930 dsi_dump_clocks(s);
931#endif
932}
933#endif
934
935
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000936/* DSS HW IP initialisation */
937static int omap_dsshw_probe(struct platform_device *pdev)
938{
939 int r;
940 int skip_init = 0;
941
942 dss.pdev = pdev;
943
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000944 r = dss_get_clocks();
945 if (r)
946 goto err_clocks;
947
948 dss_clk_enable_all_no_ctx();
949
950 dss.ctx_id = dss_get_ctx_id();
951 DSSDBG("initial ctx id %u\n", dss.ctx_id);
952
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000953#ifdef CONFIG_FB_OMAP_BOOTLOADER_INIT
954 /* DISPC_CONTROL */
955 if (omap_readl(0x48050440) & 1) /* LCD enabled? */
956 skip_init = 1;
957#endif
958
959 r = dss_init(skip_init);
960 if (r) {
961 DSSERR("Failed to initialize DSS\n");
962 goto err_dss;
963 }
964
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000965 dss_clk_disable_all_no_ctx();
966 return 0;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000967
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000968err_dss:
969 dss_clk_disable_all_no_ctx();
970 dss_put_clocks();
971err_clocks:
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000972 return r;
973}
974
975static int omap_dsshw_remove(struct platform_device *pdev)
976{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000977
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000978 dss_exit();
979
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000980 /*
981 * As part of hwmod changes, DSS is not the only controller of dss
982 * clocks; hwmod framework itself will also enable clocks during hwmod
983 * init for dss, and autoidle is set in h/w for DSS. Hence, there's no
984 * need to disable clocks if their usecounts > 1.
985 */
986 WARN_ON(dss.num_clks_enabled > 0);
987
988 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000989 return 0;
990}
991
992static struct platform_driver omap_dsshw_driver = {
993 .probe = omap_dsshw_probe,
994 .remove = omap_dsshw_remove,
995 .driver = {
996 .name = "omapdss_dss",
997 .owner = THIS_MODULE,
998 },
999};
1000
1001int dss_init_platform_driver(void)
1002{
1003 return platform_driver_register(&omap_dsshw_driver);
1004}
1005
1006void dss_uninit_platform_driver(void)
1007{
1008 return platform_driver_unregister(&omap_dsshw_driver);
1009}