blob: 052369716145b174c1bcde859a6de3ac15dffc9d [file] [log] [blame]
R Sricharan6b5de092012-05-10 19:46:00 +05301/*
2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
8 */
9
Florian Vaussard6d624ea2013-05-31 14:32:56 +020010#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020011#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020012#include <dt-bindings/pinctrl/omap.h>
R Sricharan6b5de092012-05-10 19:46:00 +053013
Florian Vaussard98ef79572013-05-31 14:32:55 +020014#include "skeleton.dtsi"
R Sricharan6b5de092012-05-10 19:46:00 +053015
16/ {
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053017 #address-cells = <1>;
18 #size-cells = <1>;
19
R Sricharan6b5de092012-05-10 19:46:00 +053020 compatible = "ti,omap5";
21 interrupt-parent = <&gic>;
22
23 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050024 i2c0 = &i2c1;
25 i2c1 = &i2c2;
26 i2c2 = &i2c3;
27 i2c3 = &i2c4;
28 i2c4 = &i2c5;
R Sricharan6b5de092012-05-10 19:46:00 +053029 serial0 = &uart1;
30 serial1 = &uart2;
31 serial2 = &uart3;
32 serial3 = &uart4;
33 serial4 = &uart5;
34 serial5 = &uart6;
35 };
36
37 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 #address-cells = <1>;
39 #size-cells = <0>;
40
Nishanth Menonb8981d72013-10-16 10:39:04 -050041 cpu0: cpu@0 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010042 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053043 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010044 reg = <0x0>;
J Keerthy6c248942013-10-16 10:39:06 -050045
46 operating-points = <
47 /* kHz uV */
48 500000 880000
49 1000000 1060000
50 1500000 1250000
51 >;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060052
53 clocks = <&dpll_mpu_ck>;
54 clock-names = "cpu";
55
56 clock-latency = <300000>; /* From omap-cpufreq driver */
57
Eduardo Valentin2cd29f62013-08-16 11:30:47 -040058 /* cooling options */
59 cooling-min-level = <0>;
60 cooling-max-level = <2>;
61 #cooling-cells = <2>; /* min followed by max */
R Sricharan6b5de092012-05-10 19:46:00 +053062 };
63 cpu@1 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010064 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053065 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010066 reg = <0x1>;
R Sricharan6b5de092012-05-10 19:46:00 +053067 };
68 };
69
Eduardo Valentin1b761fc2013-08-16 12:01:02 -040070 thermal-zones {
71 #include "omap4-cpu-thermal.dtsi"
72 #include "omap5-gpu-thermal.dtsi"
73 #include "omap5-core-thermal.dtsi"
74 };
75
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053076 timer {
77 compatible = "arm,armv7-timer";
Florian Vaussard8fea7d52013-05-31 14:32:57 +020078 /* PPI secure/nonsecure IRQ */
79 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
80 <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
81 <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
82 <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053083 };
84
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053085 gic: interrupt-controller@48211000 {
86 compatible = "arm,cortex-a15-gic";
87 interrupt-controller;
88 #interrupt-cells = <3>;
89 reg = <0x48211000 0x1000>,
Santosh Shilimkar0129c162013-02-19 17:29:24 +053090 <0x48212000 0x1000>,
91 <0x48214000 0x2000>,
92 <0x48216000 0x2000>;
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053093 };
94
R Sricharan6b5de092012-05-10 19:46:00 +053095 /*
96 * The soc node represents the soc top level view. It is uses for IPs
97 * that are not memory mapped in the MPU view or for the MPU itself.
98 */
99 soc {
100 compatible = "ti,omap-infra";
101 mpu {
102 compatible = "ti,omap5-mpu";
103 ti,hwmods = "mpu";
104 };
105 };
106
107 /*
108 * XXX: Use a flat representation of the OMAP3 interconnect.
109 * The real OMAP interconnect network is quite complex.
110 * Since that will not bring real advantage to represent that in DT for
111 * the moment, just use a fake OCP bus entry to represent the whole bus
112 * hierarchy.
113 */
114 ocp {
115 compatible = "ti,omap4-l3-noc", "simple-bus";
116 #address-cells = <1>;
117 #size-cells = <1>;
118 ranges;
119 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530120 reg = <0x44000000 0x2000>,
121 <0x44800000 0x3000>,
122 <0x45000000 0x4000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200123 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
124 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530125
Tero Kristo85dc74e2013-07-18 17:09:29 +0300126 prm: prm@4ae06000 {
127 compatible = "ti,omap5-prm";
128 reg = <0x4ae06000 0x3000>;
129
130 prm_clocks: clocks {
131 #address-cells = <1>;
132 #size-cells = <0>;
133 };
134
135 prm_clockdomains: clockdomains {
136 };
137 };
138
139 cm_core_aon: cm_core_aon@4a004000 {
140 compatible = "ti,omap5-cm-core-aon";
141 reg = <0x4a004000 0x2000>;
142
143 cm_core_aon_clocks: clocks {
144 #address-cells = <1>;
145 #size-cells = <0>;
146 };
147
148 cm_core_aon_clockdomains: clockdomains {
149 };
150 };
151
152 scrm: scrm@4ae0a000 {
153 compatible = "ti,omap5-scrm";
154 reg = <0x4ae0a000 0x2000>;
155
156 scrm_clocks: clocks {
157 #address-cells = <1>;
158 #size-cells = <0>;
159 };
160
161 scrm_clockdomains: clockdomains {
162 };
163 };
164
165 cm_core: cm_core@4a008000 {
166 compatible = "ti,omap5-cm-core";
167 reg = <0x4a008000 0x3000>;
168
169 cm_core_clocks: clocks {
170 #address-cells = <1>;
171 #size-cells = <0>;
172 };
173
174 cm_core_clockdomains: clockdomains {
175 };
176 };
177
Jon Hunter3b3132f2012-11-01 09:12:23 -0500178 counter32k: counter@4ae04000 {
179 compatible = "ti,omap-counter32k";
180 reg = <0x4ae04000 0x40>;
181 ti,hwmods = "counter_32k";
182 };
183
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300184 omap5_pmx_core: pinmux@4a002840 {
185 compatible = "ti,omap4-padconf", "pinctrl-single";
186 reg = <0x4a002840 0x01b6>;
187 #address-cells = <1>;
188 #size-cells = <0>;
189 pinctrl-single,register-width = <16>;
190 pinctrl-single,function-mask = <0x7fff>;
191 };
192 omap5_pmx_wkup: pinmux@4ae0c840 {
193 compatible = "ti,omap4-padconf", "pinctrl-single";
194 reg = <0x4ae0c840 0x0038>;
195 #address-cells = <1>;
196 #size-cells = <0>;
197 pinctrl-single,register-width = <16>;
198 pinctrl-single,function-mask = <0x7fff>;
199 };
200
Jon Hunter2c2dc542012-04-26 13:47:59 -0500201 sdma: dma-controller@4a056000 {
202 compatible = "ti,omap4430-sdma";
203 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200204 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
205 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
206 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
207 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500208 #dma-cells = <1>;
209 #dma-channels = <32>;
210 #dma-requests = <127>;
211 };
212
R Sricharan6b5de092012-05-10 19:46:00 +0530213 gpio1: gpio@4ae10000 {
214 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200215 reg = <0x4ae10000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200216 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530217 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500218 ti,gpio-always-on;
R Sricharan6b5de092012-05-10 19:46:00 +0530219 gpio-controller;
220 #gpio-cells = <2>;
221 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600222 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530223 };
224
225 gpio2: gpio@48055000 {
226 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200227 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200228 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530229 ti,hwmods = "gpio2";
230 gpio-controller;
231 #gpio-cells = <2>;
232 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600233 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530234 };
235
236 gpio3: gpio@48057000 {
237 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200238 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200239 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530240 ti,hwmods = "gpio3";
241 gpio-controller;
242 #gpio-cells = <2>;
243 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600244 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530245 };
246
247 gpio4: gpio@48059000 {
248 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200249 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200250 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530251 ti,hwmods = "gpio4";
252 gpio-controller;
253 #gpio-cells = <2>;
254 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600255 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530256 };
257
258 gpio5: gpio@4805b000 {
259 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200260 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200261 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530262 ti,hwmods = "gpio5";
263 gpio-controller;
264 #gpio-cells = <2>;
265 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600266 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530267 };
268
269 gpio6: gpio@4805d000 {
270 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200271 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200272 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530273 ti,hwmods = "gpio6";
274 gpio-controller;
275 #gpio-cells = <2>;
276 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600277 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530278 };
279
280 gpio7: gpio@48051000 {
281 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200282 reg = <0x48051000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200283 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530284 ti,hwmods = "gpio7";
285 gpio-controller;
286 #gpio-cells = <2>;
287 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600288 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530289 };
290
291 gpio8: gpio@48053000 {
292 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200293 reg = <0x48053000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200294 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530295 ti,hwmods = "gpio8";
296 gpio-controller;
297 #gpio-cells = <2>;
298 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600299 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530300 };
301
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600302 gpmc: gpmc@50000000 {
303 compatible = "ti,omap4430-gpmc";
304 reg = <0x50000000 0x1000>;
305 #address-cells = <2>;
306 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200307 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600308 gpmc,num-cs = <8>;
309 gpmc,num-waitpins = <4>;
310 ti,hwmods = "gpmc";
311 };
312
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530313 i2c1: i2c@48070000 {
314 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200315 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200316 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530317 #address-cells = <1>;
318 #size-cells = <0>;
319 ti,hwmods = "i2c1";
320 };
321
322 i2c2: i2c@48072000 {
323 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200324 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200325 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530326 #address-cells = <1>;
327 #size-cells = <0>;
328 ti,hwmods = "i2c2";
329 };
330
331 i2c3: i2c@48060000 {
332 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200333 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200334 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530335 #address-cells = <1>;
336 #size-cells = <0>;
337 ti,hwmods = "i2c3";
338 };
339
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200340 i2c4: i2c@4807a000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530341 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200342 reg = <0x4807a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200343 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530344 #address-cells = <1>;
345 #size-cells = <0>;
346 ti,hwmods = "i2c4";
347 };
348
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200349 i2c5: i2c@4807c000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530350 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200351 reg = <0x4807c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200352 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530353 #address-cells = <1>;
354 #size-cells = <0>;
355 ti,hwmods = "i2c5";
356 };
357
Suman Annafe0e09e2013-10-10 16:15:34 -0500358 hwspinlock: spinlock@4a0f6000 {
359 compatible = "ti,omap4-hwspinlock";
360 reg = <0x4a0f6000 0x1000>;
361 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600362 #hwlock-cells = <1>;
Suman Annafe0e09e2013-10-10 16:15:34 -0500363 };
364
Felipe Balbi43286b12013-02-13 14:58:36 +0530365 mcspi1: spi@48098000 {
366 compatible = "ti,omap4-mcspi";
367 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200368 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530369 #address-cells = <1>;
370 #size-cells = <0>;
371 ti,hwmods = "mcspi1";
372 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500373 dmas = <&sdma 35>,
374 <&sdma 36>,
375 <&sdma 37>,
376 <&sdma 38>,
377 <&sdma 39>,
378 <&sdma 40>,
379 <&sdma 41>,
380 <&sdma 42>;
381 dma-names = "tx0", "rx0", "tx1", "rx1",
382 "tx2", "rx2", "tx3", "rx3";
Felipe Balbi43286b12013-02-13 14:58:36 +0530383 };
384
385 mcspi2: spi@4809a000 {
386 compatible = "ti,omap4-mcspi";
387 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200388 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530389 #address-cells = <1>;
390 #size-cells = <0>;
391 ti,hwmods = "mcspi2";
392 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500393 dmas = <&sdma 43>,
394 <&sdma 44>,
395 <&sdma 45>,
396 <&sdma 46>;
397 dma-names = "tx0", "rx0", "tx1", "rx1";
Felipe Balbi43286b12013-02-13 14:58:36 +0530398 };
399
400 mcspi3: spi@480b8000 {
401 compatible = "ti,omap4-mcspi";
402 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200403 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530404 #address-cells = <1>;
405 #size-cells = <0>;
406 ti,hwmods = "mcspi3";
407 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500408 dmas = <&sdma 15>, <&sdma 16>;
409 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530410 };
411
412 mcspi4: spi@480ba000 {
413 compatible = "ti,omap4-mcspi";
414 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200415 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530416 #address-cells = <1>;
417 #size-cells = <0>;
418 ti,hwmods = "mcspi4";
419 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500420 dmas = <&sdma 70>, <&sdma 71>;
421 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530422 };
423
R Sricharan6b5de092012-05-10 19:46:00 +0530424 uart1: serial@4806a000 {
425 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200426 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200427 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530428 ti,hwmods = "uart1";
429 clock-frequency = <48000000>;
430 };
431
432 uart2: serial@4806c000 {
433 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200434 reg = <0x4806c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200435 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530436 ti,hwmods = "uart2";
437 clock-frequency = <48000000>;
438 };
439
440 uart3: serial@48020000 {
441 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200442 reg = <0x48020000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200443 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530444 ti,hwmods = "uart3";
445 clock-frequency = <48000000>;
446 };
447
448 uart4: serial@4806e000 {
449 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200450 reg = <0x4806e000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200451 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530452 ti,hwmods = "uart4";
453 clock-frequency = <48000000>;
454 };
455
456 uart5: serial@48066000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200457 compatible = "ti,omap4-uart";
458 reg = <0x48066000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200459 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530460 ti,hwmods = "uart5";
461 clock-frequency = <48000000>;
462 };
463
464 uart6: serial@48068000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200465 compatible = "ti,omap4-uart";
466 reg = <0x48068000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200467 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530468 ti,hwmods = "uart6";
469 clock-frequency = <48000000>;
470 };
Balaji T K5dd18b02012-08-07 12:48:21 +0530471
472 mmc1: mmc@4809c000 {
473 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200474 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200475 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530476 ti,hwmods = "mmc1";
477 ti,dual-volt;
478 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500479 dmas = <&sdma 61>, <&sdma 62>;
480 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530481 };
482
483 mmc2: mmc@480b4000 {
484 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200485 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200486 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530487 ti,hwmods = "mmc2";
488 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500489 dmas = <&sdma 47>, <&sdma 48>;
490 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530491 };
492
493 mmc3: mmc@480ad000 {
494 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200495 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200496 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530497 ti,hwmods = "mmc3";
498 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500499 dmas = <&sdma 77>, <&sdma 78>;
500 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530501 };
502
503 mmc4: mmc@480d1000 {
504 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200505 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200506 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530507 ti,hwmods = "mmc4";
508 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500509 dmas = <&sdma 57>, <&sdma 58>;
510 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530511 };
512
513 mmc5: mmc@480d5000 {
514 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200515 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200516 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530517 ti,hwmods = "mmc5";
518 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500519 dmas = <&sdma 59>, <&sdma 60>;
520 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530521 };
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530522
523 keypad: keypad@4ae1c000 {
524 compatible = "ti,omap4-keypad";
Santosh Shilimkar8cc8b892013-01-23 19:53:30 +0530525 reg = <0x4ae1c000 0x400>;
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530526 ti,hwmods = "kbd";
527 };
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300528
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300529 mcpdm: mcpdm@40132000 {
530 compatible = "ti,omap4-mcpdm";
531 reg = <0x40132000 0x7f>, /* MPU private access */
532 <0x49032000 0x7f>; /* L3 Interconnect */
533 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200534 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300535 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100536 dmas = <&sdma 65>,
537 <&sdma 66>;
538 dma-names = "up_link", "dn_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200539 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300540 };
541
542 dmic: dmic@4012e000 {
543 compatible = "ti,omap4-dmic";
544 reg = <0x4012e000 0x7f>, /* MPU private access */
545 <0x4902e000 0x7f>; /* L3 Interconnect */
546 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200547 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300548 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100549 dmas = <&sdma 67>;
550 dma-names = "up_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200551 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300552 };
553
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300554 mcbsp1: mcbsp@40122000 {
555 compatible = "ti,omap4-mcbsp";
556 reg = <0x40122000 0xff>, /* MPU private access */
557 <0x49022000 0xff>; /* L3 Interconnect */
558 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200559 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300560 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300561 ti,buffer-size = <128>;
562 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100563 dmas = <&sdma 33>,
564 <&sdma 34>;
565 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200566 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300567 };
568
569 mcbsp2: mcbsp@40124000 {
570 compatible = "ti,omap4-mcbsp";
571 reg = <0x40124000 0xff>, /* MPU private access */
572 <0x49024000 0xff>; /* L3 Interconnect */
573 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200574 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300575 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300576 ti,buffer-size = <128>;
577 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100578 dmas = <&sdma 17>,
579 <&sdma 18>;
580 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200581 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300582 };
583
584 mcbsp3: mcbsp@40126000 {
585 compatible = "ti,omap4-mcbsp";
586 reg = <0x40126000 0xff>, /* MPU private access */
587 <0x49026000 0xff>; /* L3 Interconnect */
588 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200589 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300590 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300591 ti,buffer-size = <128>;
592 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100593 dmas = <&sdma 19>,
594 <&sdma 20>;
595 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200596 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300597 };
Jon Hunterdf692a92012-11-01 09:09:51 -0500598
599 timer1: timer@4ae18000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500600 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500601 reg = <0x4ae18000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200602 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500603 ti,hwmods = "timer1";
604 ti,timer-alwon;
605 };
606
607 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500608 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500609 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200610 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500611 ti,hwmods = "timer2";
612 };
613
614 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500615 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500616 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200617 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500618 ti,hwmods = "timer3";
619 };
620
621 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500622 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500623 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200624 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500625 ti,hwmods = "timer4";
626 };
627
628 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500629 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500630 reg = <0x40138000 0x80>,
631 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200632 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500633 ti,hwmods = "timer5";
634 ti,timer-dsp;
Suman Anna83416132013-04-17 18:23:15 -0500635 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500636 };
637
638 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500639 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500640 reg = <0x4013a000 0x80>,
641 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200642 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500643 ti,hwmods = "timer6";
644 ti,timer-dsp;
645 ti,timer-pwm;
646 };
647
648 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500649 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500650 reg = <0x4013c000 0x80>,
651 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200652 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500653 ti,hwmods = "timer7";
654 ti,timer-dsp;
655 };
656
657 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500658 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500659 reg = <0x4013e000 0x80>,
660 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200661 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500662 ti,hwmods = "timer8";
663 ti,timer-dsp;
664 ti,timer-pwm;
665 };
666
667 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500668 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500669 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200670 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500671 ti,hwmods = "timer9";
Suman Anna83416132013-04-17 18:23:15 -0500672 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500673 };
674
675 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500676 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500677 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200678 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500679 ti,hwmods = "timer10";
Suman Anna83416132013-04-17 18:23:15 -0500680 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500681 };
682
683 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500684 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500685 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200686 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500687 ti,hwmods = "timer11";
688 ti,timer-pwm;
689 };
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530690
Lokesh Vutla55452192013-02-27 11:54:45 +0530691 wdt2: wdt@4ae14000 {
692 compatible = "ti,omap5-wdt", "ti,omap3-wdt";
693 reg = <0x4ae14000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200694 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla55452192013-02-27 11:54:45 +0530695 ti,hwmods = "wd_timer2";
696 };
697
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530698 dmm@4e000000 {
699 compatible = "ti,omap5-dmm";
700 reg = <0x4e000000 0x800>;
701 interrupts = <0 113 0x4>;
702 ti,hwmods = "dmm";
703 };
704
Lee Jones8906d652013-07-22 11:52:37 +0100705 emif1: emif@4c000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530706 compatible = "ti,emif-4d5";
707 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530708 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530709 phy-type = <2>; /* DDR PHY type: Intelli PHY */
710 reg = <0x4c000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200711 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530712 hw-caps-read-idle-ctrl;
713 hw-caps-ll-interface;
714 hw-caps-temp-alert;
715 };
716
Lee Jones8906d652013-07-22 11:52:37 +0100717 emif2: emif@4d000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530718 compatible = "ti,emif-4d5";
719 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530720 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530721 phy-type = <2>; /* DDR PHY type: Intelli PHY */
722 reg = <0x4d000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200723 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530724 hw-caps-read-idle-ctrl;
725 hw-caps-ll-interface;
726 hw-caps-temp-alert;
727 };
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530728
Roger Quadrosb297c292013-10-03 18:12:37 +0300729 omap_control_usb2phy: control-phy@4a002300 {
730 compatible = "ti,control-phy-usb2";
731 reg = <0x4a002300 0x4>;
732 reg-names = "power";
733 };
734
735 omap_control_usb3phy: control-phy@4a002370 {
736 compatible = "ti,control-phy-pipe3";
737 reg = <0x4a002370 0x4>;
738 reg-names = "power";
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530739 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530740
Felipe Balbie3a412c2013-08-21 20:01:32 +0530741 usb3: omap_dwc3@4a020000 {
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530742 compatible = "ti,dwc3";
743 ti,hwmods = "usb_otg_ss";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530744 reg = <0x4a020000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200745 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530746 #address-cells = <1>;
747 #size-cells = <1>;
748 utmi-mode = <2>;
749 ranges;
750 dwc3@4a030000 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +0300751 compatible = "snps,dwc3";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530752 reg = <0x4a030000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200753 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530754 usb-phy = <&usb2_phy>, <&usb3_phy>;
George Cherianc47ee6e2013-10-10 16:19:54 +0530755 dr_mode = "peripheral";
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530756 tx-fifo-resize;
757 };
758 };
759
Felipe Balbib6731f72013-08-21 20:01:31 +0530760 ocp2scp@4a080000 {
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530761 compatible = "ti,omap-ocp2scp";
762 #address-cells = <1>;
763 #size-cells = <1>;
Felipe Balbib6731f72013-08-21 20:01:31 +0530764 reg = <0x4a080000 0x20>;
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530765 ranges;
766 ti,hwmods = "ocp2scp1";
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530767 usb2_phy: usb2phy@4a084000 {
768 compatible = "ti,omap-usb2";
769 reg = <0x4a084000 0x7c>;
Roger Quadrosb297c292013-10-03 18:12:37 +0300770 ctrl-module = <&omap_control_usb2phy>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530771 };
772
773 usb3_phy: usb3phy@4a084400 {
774 compatible = "ti,omap-usb3";
775 reg = <0x4a084400 0x80>,
776 <0x4a084800 0x64>,
777 <0x4a084c00 0x40>;
778 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
Roger Quadrosb297c292013-10-03 18:12:37 +0300779 ctrl-module = <&omap_control_usb3phy>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530780 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530781 };
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530782
783 usbhstll: usbhstll@4a062000 {
784 compatible = "ti,usbhs-tll";
785 reg = <0x4a062000 0x1000>;
786 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
787 ti,hwmods = "usb_tll_hs";
788 };
789
790 usbhshost: usbhshost@4a064000 {
791 compatible = "ti,usbhs-host";
792 reg = <0x4a064000 0x800>;
793 ti,hwmods = "usb_host_hs";
794 #address-cells = <1>;
795 #size-cells = <1>;
796 ranges;
797
798 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200799 compatible = "ti,ohci-omap3";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530800 reg = <0x4a064800 0x400>;
801 interrupt-parent = <&gic>;
802 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
803 };
804
805 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200806 compatible = "ti,ehci-omap";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530807 reg = <0x4a064c00 0x400>;
808 interrupt-parent = <&gic>;
809 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
810 };
811 };
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400812
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400813 bandgap: bandgap@4a0021e0 {
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400814 reg = <0x4a0021e0 0xc
815 0x4a00232c 0xc
816 0x4a002380 0x2c
817 0x4a0023C0 0x3c>;
818 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
819 compatible = "ti,omap5430-bandgap";
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400820
821 #thermal-sensor-cells = <1>;
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400822 };
R Sricharan6b5de092012-05-10 19:46:00 +0530823 };
824};
Tero Kristo85dc74e2013-07-18 17:09:29 +0300825
826/include/ "omap54xx-clocks.dtsi"