blob: 0a1e417f309c5342aaaf763fa2ddc595e414fed7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_sil.c - Silicon Image SATA
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2003-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Copyright 2003 Benjamin Herrenschmidt
10 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2, or (at your option)
15 * any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; see the file COPYING. If not, write to
24 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
26 *
27 * libata documentation is available via 'make {ps|pdf}docs',
28 * as Documentation/DocBook/libata.*
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 *
Jeff Garzik953d1132005-08-26 19:46:24 -040030 * Documentation for SiI 3112:
31 * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
32 *
33 * Other errata and documentation available under NDA.
34 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 */
36
37#include <linux/kernel.h>
38#include <linux/module.h>
39#include <linux/pci.h>
40#include <linux/init.h>
41#include <linux/blkdev.h>
42#include <linux/delay.h>
43#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050044#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
46#include <linux/libata.h>
47
48#define DRV_NAME "sata_sil"
Alan Cox9d2c7c72007-03-08 23:09:12 +000049#define DRV_VERSION "2.2"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090052 SIL_MMIO_BAR = 5,
53
Tejun Heoe653a1e2006-03-05 16:03:52 +090054 /*
55 * host flags
56 */
Tejun Heo201ce852006-06-26 21:23:52 +090057 SIL_FLAG_NO_SATA_IRQ = (1 << 28),
Tejun Heoe4e10e32006-02-25 13:52:30 +090058 SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
Tejun Heoe4deec62005-08-23 07:27:25 +090059 SIL_FLAG_MOD15WRITE = (1 << 30),
Tejun Heo20888d82006-05-31 18:27:53 +090060
Jeff Garzikcca39742006-08-24 03:19:22 -040061 SIL_DFL_PORT_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heoe5738902006-05-31 18:28:16 +090062 ATA_FLAG_MMIO | ATA_FLAG_HRST_TO_RESUME,
Tejun Heoe4deec62005-08-23 07:27:25 +090063
Tejun Heoe653a1e2006-03-05 16:03:52 +090064 /*
65 * Controller IDs
66 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 sil_3112 = 0,
Tejun Heo201ce852006-06-26 21:23:52 +090068 sil_3112_no_sata_irq = 1,
69 sil_3512 = 2,
70 sil_3114 = 3,
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Tejun Heoe653a1e2006-03-05 16:03:52 +090072 /*
73 * Register offsets
74 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 SIL_SYSCFG = 0x48,
Tejun Heoe653a1e2006-03-05 16:03:52 +090076
77 /*
78 * Register bits
79 */
80 /* SYSCFG */
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 SIL_MASK_IDE0_INT = (1 << 22),
82 SIL_MASK_IDE1_INT = (1 << 23),
83 SIL_MASK_IDE2_INT = (1 << 24),
84 SIL_MASK_IDE3_INT = (1 << 25),
85 SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
86 SIL_MASK_4PORT = SIL_MASK_2PORT |
87 SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
88
Tejun Heoe653a1e2006-03-05 16:03:52 +090089 /* BMDMA/BMDMA2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 SIL_INTR_STEERING = (1 << 1),
Tejun Heoe653a1e2006-03-05 16:03:52 +090091
Tejun Heo20888d82006-05-31 18:27:53 +090092 SIL_DMA_ENABLE = (1 << 0), /* DMA run switch */
93 SIL_DMA_RDWR = (1 << 3), /* DMA Rd-Wr */
94 SIL_DMA_SATA_IRQ = (1 << 4), /* OR of all SATA IRQs */
95 SIL_DMA_ACTIVE = (1 << 16), /* DMA running */
96 SIL_DMA_ERROR = (1 << 17), /* PCI bus error */
97 SIL_DMA_COMPLETE = (1 << 18), /* cmd complete / IRQ pending */
98 SIL_DMA_N_SATA_IRQ = (1 << 6), /* SATA_IRQ for the next channel */
99 SIL_DMA_N_ACTIVE = (1 << 24), /* ACTIVE for the next channel */
100 SIL_DMA_N_ERROR = (1 << 25), /* ERROR for the next channel */
101 SIL_DMA_N_COMPLETE = (1 << 26), /* COMPLETE for the next channel */
102
103 /* SIEN */
104 SIL_SIEN_N = (1 << 16), /* triggered by SError.N */
105
Tejun Heoe653a1e2006-03-05 16:03:52 +0900106 /*
107 * Others
108 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 SIL_QUIRK_MOD15WRITE = (1 << 0),
110 SIL_QUIRK_UDMA5MAX = (1 << 1),
111};
112
113static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700114#ifdef CONFIG_PM
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900115static int sil_pci_device_resume(struct pci_dev *pdev);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700116#endif
Alancd0d3bb2007-03-02 00:56:15 +0000117static void sil_dev_config(struct ata_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg);
119static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
Alan Cox9d2c7c72007-03-08 23:09:12 +0000120static int sil_set_mode (struct ata_port *ap, struct ata_device **r_failed);
Tejun Heof6aae272006-05-15 20:58:27 +0900121static void sil_freeze(struct ata_port *ap);
122static void sil_thaw(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Jeff Garzik374b1872005-08-30 05:42:52 -0400124
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500125static const struct pci_device_id sil_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400126 { PCI_VDEVICE(CMD, 0x3112), sil_3112 },
127 { PCI_VDEVICE(CMD, 0x0240), sil_3112 },
128 { PCI_VDEVICE(CMD, 0x3512), sil_3512 },
129 { PCI_VDEVICE(CMD, 0x3114), sil_3114 },
130 { PCI_VDEVICE(ATI, 0x436e), sil_3112 },
131 { PCI_VDEVICE(ATI, 0x4379), sil_3112_no_sata_irq },
132 { PCI_VDEVICE(ATI, 0x437a), sil_3112_no_sata_irq },
133
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 { } /* terminate list */
135};
136
137
138/* TODO firmware versions should be added - eric */
139static const struct sil_drivelist {
140 const char * product;
141 unsigned int quirk;
142} sil_blacklist [] = {
143 { "ST320012AS", SIL_QUIRK_MOD15WRITE },
144 { "ST330013AS", SIL_QUIRK_MOD15WRITE },
145 { "ST340017AS", SIL_QUIRK_MOD15WRITE },
146 { "ST360015AS", SIL_QUIRK_MOD15WRITE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 { "ST380023AS", SIL_QUIRK_MOD15WRITE },
148 { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
150 { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
151 { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
152 { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
153 { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
154 { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
155 { }
156};
157
158static struct pci_driver sil_pci_driver = {
159 .name = DRV_NAME,
160 .id_table = sil_pci_tbl,
161 .probe = sil_init_one,
162 .remove = ata_pci_remove_one,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700163#ifdef CONFIG_PM
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900164 .suspend = ata_pci_device_suspend,
165 .resume = sil_pci_device_resume,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700166#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167};
168
Jeff Garzik193515d2005-11-07 00:59:37 -0500169static struct scsi_host_template sil_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 .module = THIS_MODULE,
171 .name = DRV_NAME,
172 .ioctl = ata_scsi_ioctl,
173 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 .can_queue = ATA_DEF_QUEUE,
175 .this_id = ATA_SHT_THIS_ID,
176 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
178 .emulated = ATA_SHT_EMULATED,
179 .use_clustering = ATA_SHT_USE_CLUSTERING,
180 .proc_name = DRV_NAME,
181 .dma_boundary = ATA_DMA_BOUNDARY,
182 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900183 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 .bios_param = ata_std_bios_param,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900185#ifdef CONFIG_PM
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900186 .suspend = ata_scsi_device_suspend,
187 .resume = ata_scsi_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900188#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189};
190
Jeff Garzik057ace52005-10-22 14:27:05 -0400191static const struct ata_port_operations sil_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 .port_disable = ata_port_disable,
193 .dev_config = sil_dev_config,
194 .tf_load = ata_tf_load,
195 .tf_read = ata_tf_read,
196 .check_status = ata_check_status,
197 .exec_command = ata_exec_command,
198 .dev_select = ata_std_dev_select,
Alan Cox9d2c7c72007-03-08 23:09:12 +0000199 .set_mode = sil_set_mode,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 .bmdma_setup = ata_bmdma_setup,
201 .bmdma_start = ata_bmdma_start,
202 .bmdma_stop = ata_bmdma_stop,
203 .bmdma_status = ata_bmdma_status,
204 .qc_prep = ata_qc_prep,
205 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900206 .data_xfer = ata_data_xfer,
Tejun Heof6aae272006-05-15 20:58:27 +0900207 .freeze = sil_freeze,
208 .thaw = sil_thaw,
209 .error_handler = ata_bmdma_error_handler,
210 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900212 .irq_on = ata_irq_on,
213 .irq_ack = ata_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 .scr_read = sil_scr_read,
215 .scr_write = sil_scr_write,
216 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217};
218
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100219static const struct ata_port_info sil_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 /* sil_3112 */
221 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400222 .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE,
Tejun Heoe4deec62005-08-23 07:27:25 +0900223 .pio_mask = 0x1f, /* pio0-4 */
224 .mwdma_mask = 0x07, /* mwdma0-2 */
225 .udma_mask = 0x3f, /* udma0-5 */
226 .port_ops = &sil_ops,
Tejun Heo0ee304d2006-02-25 13:52:30 +0900227 },
Tejun Heo201ce852006-06-26 21:23:52 +0900228 /* sil_3112_no_sata_irq */
229 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400230 .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE |
Tejun Heo201ce852006-06-26 21:23:52 +0900231 SIL_FLAG_NO_SATA_IRQ,
232 .pio_mask = 0x1f, /* pio0-4 */
233 .mwdma_mask = 0x07, /* mwdma0-2 */
234 .udma_mask = 0x3f, /* udma0-5 */
235 .port_ops = &sil_ops,
236 },
Tejun Heo0ee304d2006-02-25 13:52:30 +0900237 /* sil_3512 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400239 .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
Tejun Heo0ee304d2006-02-25 13:52:30 +0900240 .pio_mask = 0x1f, /* pio0-4 */
241 .mwdma_mask = 0x07, /* mwdma0-2 */
242 .udma_mask = 0x3f, /* udma0-5 */
243 .port_ops = &sil_ops,
244 },
245 /* sil_3114 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400247 .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 .pio_mask = 0x1f, /* pio0-4 */
249 .mwdma_mask = 0x07, /* mwdma0-2 */
250 .udma_mask = 0x3f, /* udma0-5 */
251 .port_ops = &sil_ops,
252 },
253};
254
255/* per-port register offsets */
256/* TODO: we can probably calculate rather than use a table */
257static const struct {
258 unsigned long tf; /* ATA taskfile register block */
259 unsigned long ctl; /* ATA control/altstatus register block */
260 unsigned long bmdma; /* DMA register block */
Tejun Heo20888d82006-05-31 18:27:53 +0900261 unsigned long bmdma2; /* DMA register block #2 */
Tejun Heo48d4ef22006-03-05 16:03:52 +0900262 unsigned long fifo_cfg; /* FIFO Valid Byte Count and Control */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 unsigned long scr; /* SATA control register block */
264 unsigned long sien; /* SATA Interrupt Enable register */
265 unsigned long xfer_mode;/* data transfer mode register */
Tejun Heoe4e10e32006-02-25 13:52:30 +0900266 unsigned long sfis_cfg; /* SATA FIS reception config register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267} sil_port[] = {
268 /* port 0 ... */
Tejun Heo20888d82006-05-31 18:27:53 +0900269 { 0x80, 0x8A, 0x00, 0x10, 0x40, 0x100, 0x148, 0xb4, 0x14c },
270 { 0xC0, 0xCA, 0x08, 0x18, 0x44, 0x180, 0x1c8, 0xf4, 0x1cc },
271 { 0x280, 0x28A, 0x200, 0x210, 0x240, 0x300, 0x348, 0x2b4, 0x34c },
272 { 0x2C0, 0x2CA, 0x208, 0x218, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 /* ... port 3 */
274};
275
276MODULE_AUTHOR("Jeff Garzik");
277MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
278MODULE_LICENSE("GPL");
279MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
280MODULE_VERSION(DRV_VERSION);
281
Jeff Garzik51e9f2f2006-01-27 16:50:27 -0500282static int slow_down = 0;
283module_param(slow_down, int, 0444);
284MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");
285
Jeff Garzik374b1872005-08-30 05:42:52 -0400286
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
288{
289 u8 cache_line = 0;
290 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
291 return cache_line;
292}
293
Alan Cox9d2c7c72007-03-08 23:09:12 +0000294/**
295 * sil_set_mode - wrap set_mode functions
296 * @ap: port to set up
297 * @r_failed: returned device when we fail
298 *
299 * Wrap the libata method for device setup as after the setup we need
300 * to inspect the results and do some configuration work
301 */
302
303static int sil_set_mode (struct ata_port *ap, struct ata_device **r_failed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304{
Jeff Garzikcca39742006-08-24 03:19:22 -0400305 struct ata_host *host = ap->host;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 struct ata_device *dev;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900307 void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
308 void __iomem *addr = mmio_base + sil_port[ap->port_no].xfer_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 u32 tmp, dev_mode[2];
310 unsigned int i;
Alan Cox9d2c7c72007-03-08 23:09:12 +0000311 int rc;
312
313 rc = ata_do_set_mode(ap, r_failed);
314 if (rc)
315 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
317 for (i = 0; i < 2; i++) {
318 dev = &ap->device[i];
Tejun Heoe1211e32006-04-01 01:38:18 +0900319 if (!ata_dev_enabled(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 dev_mode[i] = 0; /* PIO0/1/2 */
321 else if (dev->flags & ATA_DFLAG_PIO)
322 dev_mode[i] = 1; /* PIO3/4 */
323 else
324 dev_mode[i] = 3; /* UDMA */
325 /* value 2 indicates MDMA */
326 }
327
328 tmp = readl(addr);
329 tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
330 tmp |= dev_mode[0];
331 tmp |= (dev_mode[1] << 4);
332 writel(tmp, addr);
333 readl(addr); /* flush */
Alan Cox9d2c7c72007-03-08 23:09:12 +0000334 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335}
336
Tejun Heo0d5ff562007-02-01 15:06:36 +0900337static inline void __iomem *sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900339 void __iomem *offset = ap->ioaddr.scr_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
341 switch (sc_reg) {
342 case SCR_STATUS:
343 return offset + 4;
344 case SCR_ERROR:
345 return offset + 8;
346 case SCR_CONTROL:
347 return offset;
348 default:
349 /* do nothing */
350 break;
351 }
352
Randy Dunlap8d9db2d2007-02-16 01:40:06 -0800353 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354}
355
356static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg)
357{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900358 void __iomem *mmio = sil_scr_addr(ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 if (mmio)
360 return readl(mmio);
361 return 0xffffffffU;
362}
363
364static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
365{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900366 void __iomem *mmio = sil_scr_addr(ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 if (mmio)
368 writel(val, mmio);
369}
370
Tejun Heocbe88fb2006-05-31 18:27:55 +0900371static void sil_host_intr(struct ata_port *ap, u32 bmdma2)
372{
Tejun Heoea547632006-11-17 12:06:21 +0900373 struct ata_eh_info *ehi = &ap->eh_info;
Tejun Heocbe88fb2006-05-31 18:27:55 +0900374 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
375 u8 status;
376
Tejun Heoe5738902006-05-31 18:28:16 +0900377 if (unlikely(bmdma2 & SIL_DMA_SATA_IRQ)) {
Tejun Heod4c85322006-06-12 18:45:55 +0900378 u32 serror;
379
380 /* SIEN doesn't mask SATA IRQs on some 3112s. Those
381 * controllers continue to assert IRQ as long as
382 * SError bits are pending. Clear SError immediately.
383 */
384 serror = sil_scr_read(ap, SCR_ERROR);
385 sil_scr_write(ap, SCR_ERROR, serror);
386
387 /* Trigger hotplug and accumulate SError only if the
388 * port isn't already frozen. Otherwise, PHY events
389 * during hardreset makes controllers with broken SIEN
390 * repeat probing needlessly.
391 */
Tejun Heob51e9e52006-06-29 01:29:30 +0900392 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heod4c85322006-06-12 18:45:55 +0900393 ata_ehi_hotplugged(&ap->eh_info);
394 ap->eh_info.serror |= serror;
395 }
396
Tejun Heoe5738902006-05-31 18:28:16 +0900397 goto freeze;
398 }
399
Tejun Heoe2f8fb72007-02-24 22:30:36 +0900400 if (unlikely(!qc))
Tejun Heocbe88fb2006-05-31 18:27:55 +0900401 goto freeze;
402
Tejun Heoe2f8fb72007-02-24 22:30:36 +0900403 if (unlikely(qc->tf.flags & ATA_TFLAG_POLLING)) {
404 /* this sometimes happens, just clear IRQ */
405 ata_chk_status(ap);
406 return;
407 }
408
Tejun Heocbe88fb2006-05-31 18:27:55 +0900409 /* Check whether we are expecting interrupt in this state */
410 switch (ap->hsm_task_state) {
411 case HSM_ST_FIRST:
412 /* Some pre-ATAPI-4 devices assert INTRQ
413 * at this state when ready to receive CDB.
414 */
415
416 /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
417 * The flag was turned on only for atapi devices.
418 * No need to check is_atapi_taskfile(&qc->tf) again.
419 */
420 if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
421 goto err_hsm;
422 break;
423 case HSM_ST_LAST:
424 if (qc->tf.protocol == ATA_PROT_DMA ||
425 qc->tf.protocol == ATA_PROT_ATAPI_DMA) {
426 /* clear DMA-Start bit */
427 ap->ops->bmdma_stop(qc);
428
429 if (bmdma2 & SIL_DMA_ERROR) {
430 qc->err_mask |= AC_ERR_HOST_BUS;
431 ap->hsm_task_state = HSM_ST_ERR;
432 }
433 }
434 break;
435 case HSM_ST:
436 break;
437 default:
438 goto err_hsm;
439 }
440
441 /* check main status, clearing INTRQ */
442 status = ata_chk_status(ap);
443 if (unlikely(status & ATA_BUSY))
444 goto err_hsm;
445
446 /* ack bmdma irq events */
447 ata_bmdma_irq_clear(ap);
448
449 /* kick HSM in the ass */
450 ata_hsm_move(ap, qc, status, 0);
451
Tejun Heoea547632006-11-17 12:06:21 +0900452 if (unlikely(qc->err_mask) && (qc->tf.protocol == ATA_PROT_DMA ||
453 qc->tf.protocol == ATA_PROT_ATAPI_DMA))
454 ata_ehi_push_desc(ehi, "BMDMA2 stat 0x%x", bmdma2);
455
Tejun Heocbe88fb2006-05-31 18:27:55 +0900456 return;
457
458 err_hsm:
459 qc->err_mask |= AC_ERR_HSM;
460 freeze:
461 ata_port_freeze(ap);
462}
463
David Howells7d12e782006-10-05 14:55:46 +0100464static irqreturn_t sil_interrupt(int irq, void *dev_instance)
Tejun Heocbe88fb2006-05-31 18:27:55 +0900465{
Jeff Garzikcca39742006-08-24 03:19:22 -0400466 struct ata_host *host = dev_instance;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900467 void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
Tejun Heocbe88fb2006-05-31 18:27:55 +0900468 int handled = 0;
469 int i;
470
Jeff Garzikcca39742006-08-24 03:19:22 -0400471 spin_lock(&host->lock);
Tejun Heocbe88fb2006-05-31 18:27:55 +0900472
Jeff Garzikcca39742006-08-24 03:19:22 -0400473 for (i = 0; i < host->n_ports; i++) {
474 struct ata_port *ap = host->ports[i];
Tejun Heocbe88fb2006-05-31 18:27:55 +0900475 u32 bmdma2 = readl(mmio_base + sil_port[ap->port_no].bmdma2);
476
477 if (unlikely(!ap || ap->flags & ATA_FLAG_DISABLED))
478 continue;
479
Tejun Heo201ce852006-06-26 21:23:52 +0900480 /* turn off SATA_IRQ if not supported */
481 if (ap->flags & SIL_FLAG_NO_SATA_IRQ)
482 bmdma2 &= ~SIL_DMA_SATA_IRQ;
483
Tejun Heo23fa9612006-06-12 14:18:51 +0900484 if (bmdma2 == 0xffffffff ||
485 !(bmdma2 & (SIL_DMA_COMPLETE | SIL_DMA_SATA_IRQ)))
Tejun Heocbe88fb2006-05-31 18:27:55 +0900486 continue;
487
488 sil_host_intr(ap, bmdma2);
489 handled = 1;
490 }
491
Jeff Garzikcca39742006-08-24 03:19:22 -0400492 spin_unlock(&host->lock);
Tejun Heocbe88fb2006-05-31 18:27:55 +0900493
494 return IRQ_RETVAL(handled);
495}
496
Tejun Heof6aae272006-05-15 20:58:27 +0900497static void sil_freeze(struct ata_port *ap)
498{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900499 void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
Tejun Heof6aae272006-05-15 20:58:27 +0900500 u32 tmp;
501
Tejun Heoe5738902006-05-31 18:28:16 +0900502 /* global IRQ mask doesn't block SATA IRQ, turn off explicitly */
503 writel(0, mmio_base + sil_port[ap->port_no].sien);
504
Tejun Heof6aae272006-05-15 20:58:27 +0900505 /* plug IRQ */
506 tmp = readl(mmio_base + SIL_SYSCFG);
507 tmp |= SIL_MASK_IDE0_INT << ap->port_no;
508 writel(tmp, mmio_base + SIL_SYSCFG);
509 readl(mmio_base + SIL_SYSCFG); /* flush */
510}
511
512static void sil_thaw(struct ata_port *ap)
513{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900514 void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
Tejun Heof6aae272006-05-15 20:58:27 +0900515 u32 tmp;
516
517 /* clear IRQ */
518 ata_chk_status(ap);
519 ata_bmdma_irq_clear(ap);
520
Tejun Heo201ce852006-06-26 21:23:52 +0900521 /* turn on SATA IRQ if supported */
522 if (!(ap->flags & SIL_FLAG_NO_SATA_IRQ))
523 writel(SIL_SIEN_N, mmio_base + sil_port[ap->port_no].sien);
Tejun Heoe5738902006-05-31 18:28:16 +0900524
Tejun Heof6aae272006-05-15 20:58:27 +0900525 /* turn on IRQ */
526 tmp = readl(mmio_base + SIL_SYSCFG);
527 tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no);
528 writel(tmp, mmio_base + SIL_SYSCFG);
529}
530
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531/**
532 * sil_dev_config - Apply device/host-specific errata fixups
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 * @dev: Device to be examined
534 *
535 * After the IDENTIFY [PACKET] DEVICE step is complete, and a
536 * device is known to be present, this function is called.
537 * We apply two errata fixups which are specific to Silicon Image,
538 * a Seagate and a Maxtor fixup.
539 *
540 * For certain Seagate devices, we must limit the maximum sectors
541 * to under 8K.
542 *
543 * For certain Maxtor devices, we must not program the drive
544 * beyond udma5.
545 *
546 * Both fixups are unfairly pessimistic. As soon as I get more
547 * information on these errata, I will create a more exhaustive
548 * list, and apply the fixups to only the specific
549 * devices/hosts/firmwares that need it.
550 *
551 * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
552 * The Maxtor quirk is in the blacklist, but I'm keeping the original
553 * pessimistic fix for the following reasons...
554 * - There seems to be less info on it, only one device gleaned off the
555 * Windows driver, maybe only one is affected. More info would be greatly
556 * appreciated.
557 * - But then again UDMA5 is hardly anything to complain about
558 */
Alancd0d3bb2007-03-02 00:56:15 +0000559static void sil_dev_config(struct ata_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560{
Alancd0d3bb2007-03-02 00:56:15 +0000561 struct ata_port *ap = dev->ap;
Tejun Heoefdaedc2006-11-01 18:38:52 +0900562 int print_info = ap->eh_context.i.flags & ATA_EHI_PRINTINFO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 unsigned int n, quirks = 0;
Tejun Heoa0cf7332007-01-02 20:18:49 +0900564 unsigned char model_num[ATA_ID_PROD_LEN + 1];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565
Tejun Heoa0cf7332007-01-02 20:18:49 +0900566 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567
Jeff Garzik8a60a072005-07-31 13:13:24 -0400568 for (n = 0; sil_blacklist[n].product; n++)
Tejun Heo2e026712006-02-12 22:47:04 +0900569 if (!strcmp(sil_blacklist[n].product, model_num)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 quirks = sil_blacklist[n].quirk;
571 break;
572 }
Jeff Garzik8a60a072005-07-31 13:13:24 -0400573
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 /* limit requests to 15 sectors */
Jeff Garzik51e9f2f2006-01-27 16:50:27 -0500575 if (slow_down ||
576 ((ap->flags & SIL_FLAG_MOD15WRITE) &&
577 (quirks & SIL_QUIRK_MOD15WRITE))) {
Tejun Heoefdaedc2006-11-01 18:38:52 +0900578 if (print_info)
579 ata_dev_printk(dev, KERN_INFO, "applying Seagate "
580 "errata fix (mod15write workaround)\n");
Tejun Heob00eec12006-02-12 23:32:59 +0900581 dev->max_sectors = 15;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 return;
583 }
584
585 /* limit to udma5 */
586 if (quirks & SIL_QUIRK_UDMA5MAX) {
Tejun Heoefdaedc2006-11-01 18:38:52 +0900587 if (print_info)
588 ata_dev_printk(dev, KERN_INFO, "applying Maxtor "
589 "errata fix %s\n", model_num);
Tejun Heo5a529132006-03-24 14:07:50 +0900590 dev->udma_mask &= ATA_UDMA5;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 return;
592 }
593}
594
Tejun Heo4447d352007-04-17 23:44:08 +0900595static void sil_init_controller(struct ata_host *host)
Tejun Heo3d8ec912006-07-03 16:07:27 +0900596{
Tejun Heo4447d352007-04-17 23:44:08 +0900597 struct pci_dev *pdev = to_pci_dev(host->dev);
598 void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
Tejun Heo3d8ec912006-07-03 16:07:27 +0900599 u8 cls;
600 u32 tmp;
601 int i;
602
603 /* Initialize FIFO PCI bus arbitration */
604 cls = sil_get_device_cache_line(pdev);
605 if (cls) {
606 cls >>= 3;
607 cls++; /* cls = (line_size/8)+1 */
Tejun Heo4447d352007-04-17 23:44:08 +0900608 for (i = 0; i < host->n_ports; i++)
Tejun Heo3d8ec912006-07-03 16:07:27 +0900609 writew(cls << 8 | cls,
610 mmio_base + sil_port[i].fifo_cfg);
611 } else
612 dev_printk(KERN_WARNING, &pdev->dev,
613 "cache line size not set. Driver may not function\n");
614
615 /* Apply R_ERR on DMA activate FIS errata workaround */
Tejun Heo4447d352007-04-17 23:44:08 +0900616 if (host->ports[0]->flags & SIL_FLAG_RERR_ON_DMA_ACT) {
Tejun Heo3d8ec912006-07-03 16:07:27 +0900617 int cnt;
618
Tejun Heo4447d352007-04-17 23:44:08 +0900619 for (i = 0, cnt = 0; i < host->n_ports; i++) {
Tejun Heo3d8ec912006-07-03 16:07:27 +0900620 tmp = readl(mmio_base + sil_port[i].sfis_cfg);
621 if ((tmp & 0x3) != 0x01)
622 continue;
623 if (!cnt)
624 dev_printk(KERN_INFO, &pdev->dev,
625 "Applying R_ERR on DMA activate "
626 "FIS errata fix\n");
627 writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
628 cnt++;
629 }
630 }
631
Tejun Heo4447d352007-04-17 23:44:08 +0900632 if (host->n_ports == 4) {
Tejun Heo3d8ec912006-07-03 16:07:27 +0900633 /* flip the magic "make 4 ports work" bit */
634 tmp = readl(mmio_base + sil_port[2].bmdma);
635 if ((tmp & SIL_INTR_STEERING) == 0)
636 writel(tmp | SIL_INTR_STEERING,
637 mmio_base + sil_port[2].bmdma);
638 }
639}
640
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
642{
643 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +0900644 int board_id = ent->driver_data;
645 const struct ata_port_info *ppi[] = { &sil_port_info[board_id], NULL };
646 struct ata_host *host;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400647 void __iomem *mmio_base;
Tejun Heo4447d352007-04-17 23:44:08 +0900648 int n_ports, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
651 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -0500652 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
Tejun Heo4447d352007-04-17 23:44:08 +0900654 /* allocate host */
655 n_ports = 2;
656 if (board_id == sil_3114)
657 n_ports = 4;
658
659 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
660 if (!host)
661 return -ENOMEM;
662
663 /* acquire resources and fill host */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900664 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 if (rc)
666 return rc;
667
Tejun Heo0d5ff562007-02-01 15:06:36 +0900668 rc = pcim_iomap_regions(pdev, 1 << SIL_MMIO_BAR, DRV_NAME);
669 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900670 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900671 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900672 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900673 host->iomap = pcim_iomap_table(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
675 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
676 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900677 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
679 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900680 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681
Tejun Heo4447d352007-04-17 23:44:08 +0900682 mmio_base = host->iomap[SIL_MMIO_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
Tejun Heo4447d352007-04-17 23:44:08 +0900684 for (i = 0; i < host->n_ports; i++) {
685 struct ata_ioports *ioaddr = &host->ports[i]->ioaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686
Tejun Heo4447d352007-04-17 23:44:08 +0900687 ioaddr->cmd_addr = mmio_base + sil_port[i].tf;
688 ioaddr->altstatus_addr =
689 ioaddr->ctl_addr = mmio_base + sil_port[i].ctl;
690 ioaddr->bmdma_addr = mmio_base + sil_port[i].bmdma;
691 ioaddr->scr_addr = mmio_base + sil_port[i].scr;
692 ata_std_ports(ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 }
694
Tejun Heo4447d352007-04-17 23:44:08 +0900695 /* initialize and activate */
696 sil_init_controller(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +0900699 return ata_host_activate(host, pdev->irq, sil_interrupt, IRQF_SHARED,
700 &sil_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701}
702
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700703#ifdef CONFIG_PM
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900704static int sil_pci_device_resume(struct pci_dev *pdev)
705{
Jeff Garzikcca39742006-08-24 03:19:22 -0400706 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo553c4aa2006-12-26 19:39:50 +0900707 int rc;
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900708
Tejun Heo553c4aa2006-12-26 19:39:50 +0900709 rc = ata_pci_device_do_resume(pdev);
710 if (rc)
711 return rc;
712
Tejun Heo4447d352007-04-17 23:44:08 +0900713 sil_init_controller(host);
Jeff Garzikcca39742006-08-24 03:19:22 -0400714 ata_host_resume(host);
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900715
716 return 0;
717}
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700718#endif
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900719
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720static int __init sil_init(void)
721{
Pavel Roskinb7887192006-08-10 18:13:18 +0900722 return pci_register_driver(&sil_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723}
724
725static void __exit sil_exit(void)
726{
727 pci_unregister_driver(&sil_pci_driver);
728}
729
730
731module_init(sil_init);
732module_exit(sil_exit);