blob: 2bbdce821ac380b46d468b060d00fd90c2aebb07 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
91
Ben Widawsky40521052012-06-04 14:42:43 -070092/* This is a HW constraint. The value below is the largest known requirement
93 * I've seen in a spec to date, and that was a workaround for a non-shipping
94 * part. It should be safe to decrease this, but it's more future proof as is.
95 */
96#define CONTEXT_ALIGN (64<<10)
97
98static struct i915_hw_context *
99i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100100static int do_switch(struct i915_hw_context *to);
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Ben Widawsky254f9652012-06-04 14:42:42 -0700102static int get_context_size(struct drm_device *dev)
103{
104 struct drm_i915_private *dev_priv = dev->dev_private;
105 int ret;
106 u32 reg;
107
108 switch (INTEL_INFO(dev)->gen) {
109 case 6:
110 reg = I915_READ(CXT_SIZE);
111 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
112 break;
113 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700114 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700115 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700116 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700117 else
118 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700119 break;
120 default:
121 BUG();
122 }
123
124 return ret;
125}
126
Mika Kuoppaladce32712013-04-30 13:30:33 +0300127void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700128{
Mika Kuoppaladce32712013-04-30 13:30:33 +0300129 struct i915_hw_context *ctx = container_of(ctx_ref,
130 typeof(*ctx), ref);
Ben Widawsky40521052012-06-04 14:42:43 -0700131
Ben Widawskya33afea2013-09-17 21:12:45 -0700132 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700133 drm_gem_object_unreference(&ctx->obj->base);
134 kfree(ctx);
135}
136
Ben Widawsky146937e2012-06-29 10:30:39 -0700137static struct i915_hw_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700138create_hw_context(struct drm_device *dev,
Ben Widawsky146937e2012-06-29 10:30:39 -0700139 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700140{
141 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky146937e2012-06-29 10:30:39 -0700142 struct i915_hw_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800143 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700144
Ben Widawskyf94982b2012-11-10 10:56:04 -0800145 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700146 if (ctx == NULL)
147 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700148
Mika Kuoppaladce32712013-04-30 13:30:33 +0300149 kref_init(&ctx->ref);
Ben Widawsky146937e2012-06-29 10:30:39 -0700150 ctx->obj = i915_gem_alloc_object(dev, dev_priv->hw_context_size);
Ben Widawskya33afea2013-09-17 21:12:45 -0700151 INIT_LIST_HEAD(&ctx->link);
Ben Widawsky146937e2012-06-29 10:30:39 -0700152 if (ctx->obj == NULL) {
153 kfree(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700154 DRM_DEBUG_DRIVER("Context object allocated failed\n");
Ben Widawsky146937e2012-06-29 10:30:39 -0700155 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700156 }
157
Chris Wilson4615d4c2013-04-08 14:28:40 +0100158 if (INTEL_INFO(dev)->gen >= 7) {
159 ret = i915_gem_object_set_cache_level(ctx->obj,
Chris Wilson350ec882013-08-06 13:17:02 +0100160 I915_CACHE_L3_LLC);
Ben Widawskybb036412013-05-25 12:26:38 -0700161 /* Failure shouldn't ever happen this early */
162 if (WARN_ON(ret))
Chris Wilson4615d4c2013-04-08 14:28:40 +0100163 goto err_out;
164 }
165
Ben Widawsky40521052012-06-04 14:42:43 -0700166 /* The ring associated with the context object is handled by the normal
167 * object tracking code. We give an initial ring value simple to pass an
168 * assertion in the context switch code.
169 */
Ben Widawsky146937e2012-06-29 10:30:39 -0700170 ctx->ring = &dev_priv->ring[RCS];
Ben Widawskya33afea2013-09-17 21:12:45 -0700171 list_add_tail(&ctx->link, &dev_priv->context_list);
Ben Widawsky40521052012-06-04 14:42:43 -0700172
173 /* Default context will never have a file_priv */
174 if (file_priv == NULL)
Ben Widawsky146937e2012-06-29 10:30:39 -0700175 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700176
Tejun Heoc8c470a2013-02-27 17:04:10 -0800177 ret = idr_alloc(&file_priv->context_idr, ctx, DEFAULT_CONTEXT_ID + 1, 0,
178 GFP_KERNEL);
179 if (ret < 0)
Ben Widawsky40521052012-06-04 14:42:43 -0700180 goto err_out;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300181
182 ctx->file_priv = file_priv;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800183 ctx->id = ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700184
Ben Widawsky146937e2012-06-29 10:30:39 -0700185 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700186
187err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300188 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700189 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700190}
191
Ben Widawskye0556842012-06-04 14:42:46 -0700192static inline bool is_default_context(struct i915_hw_context *ctx)
193{
194 return (ctx == ctx->ring->default_context);
195}
196
Ben Widawsky254f9652012-06-04 14:42:42 -0700197/**
198 * The default context needs to exist per ring that uses contexts. It stores the
199 * context state of the GPU for applications that don't utilize HW contexts, as
200 * well as an idle case.
201 */
202static int create_default_context(struct drm_i915_private *dev_priv)
203{
Ben Widawsky40521052012-06-04 14:42:43 -0700204 struct i915_hw_context *ctx;
205 int ret;
206
207 BUG_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
208
Ben Widawsky146937e2012-06-29 10:30:39 -0700209 ctx = create_hw_context(dev_priv->dev, NULL);
210 if (IS_ERR(ctx))
211 return PTR_ERR(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700212
213 /* We may need to do things with the shrinker which require us to
214 * immediately switch back to the default context. This can cause a
215 * problem as pinning the default context also requires GTT space which
216 * may not be available. To avoid this we always pin the
217 * default context.
218 */
Ben Widawsky146937e2012-06-29 10:30:39 -0700219 dev_priv->ring[RCS].default_context = ctx;
Ben Widawskyc37e2202013-07-31 16:59:58 -0700220 ret = i915_gem_obj_ggtt_pin(ctx->obj, CONTEXT_ALIGN, false, false);
Ben Widawskybb036412013-05-25 12:26:38 -0700221 if (ret) {
222 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100223 goto err_destroy;
Ben Widawskybb036412013-05-25 12:26:38 -0700224 }
Ben Widawsky40521052012-06-04 14:42:43 -0700225
Chris Wilson9a3b5302012-07-15 12:34:24 +0100226 ret = do_switch(ctx);
Ben Widawskybb036412013-05-25 12:26:38 -0700227 if (ret) {
228 DRM_DEBUG_DRIVER("Switch failed %d\n", ret);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100229 goto err_unpin;
Ben Widawskybb036412013-05-25 12:26:38 -0700230 }
Ben Widawskydfabbcb2012-06-04 14:42:51 -0700231
Chris Wilson9a3b5302012-07-15 12:34:24 +0100232 DRM_DEBUG_DRIVER("Default HW context loaded\n");
233 return 0;
234
235err_unpin:
236 i915_gem_object_unpin(ctx->obj);
237err_destroy:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300238 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700239 return ret;
Ben Widawsky254f9652012-06-04 14:42:42 -0700240}
241
242void i915_gem_context_init(struct drm_device *dev)
243{
244 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky254f9652012-06-04 14:42:42 -0700245
Ben Widawskye158c5a2012-06-17 09:37:24 -0700246 if (!HAS_HW_CONTEXTS(dev)) {
247 dev_priv->hw_contexts_disabled = true;
Ben Widawskybb036412013-05-25 12:26:38 -0700248 DRM_DEBUG_DRIVER("Disabling HW Contexts; old hardware\n");
Ben Widawsky254f9652012-06-04 14:42:42 -0700249 return;
Ben Widawskye158c5a2012-06-17 09:37:24 -0700250 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700251
252 /* If called from reset, or thaw... we've been here already */
Ben Widawsky40521052012-06-04 14:42:43 -0700253 if (dev_priv->hw_contexts_disabled ||
254 dev_priv->ring[RCS].default_context)
Ben Widawsky254f9652012-06-04 14:42:42 -0700255 return;
256
Ben Widawsky07ea0d82013-02-07 13:34:19 -0800257 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
Ben Widawsky254f9652012-06-04 14:42:42 -0700258
Ben Widawsky07ea0d82013-02-07 13:34:19 -0800259 if (dev_priv->hw_context_size > (1<<20)) {
Ben Widawsky254f9652012-06-04 14:42:42 -0700260 dev_priv->hw_contexts_disabled = true;
Ben Widawskybb036412013-05-25 12:26:38 -0700261 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size\n");
Ben Widawsky254f9652012-06-04 14:42:42 -0700262 return;
263 }
264
265 if (create_default_context(dev_priv)) {
266 dev_priv->hw_contexts_disabled = true;
Ben Widawskybb036412013-05-25 12:26:38 -0700267 DRM_DEBUG_DRIVER("Disabling HW Contexts; create failed\n");
Ben Widawsky254f9652012-06-04 14:42:42 -0700268 return;
269 }
270
271 DRM_DEBUG_DRIVER("HW context support initialized\n");
272}
273
274void i915_gem_context_fini(struct drm_device *dev)
275{
276 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300277 struct i915_hw_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky254f9652012-06-04 14:42:42 -0700278
279 if (dev_priv->hw_contexts_disabled)
280 return;
Ben Widawsky40521052012-06-04 14:42:43 -0700281
Daniel Vetter55a66622012-06-19 21:55:32 +0200282 /* The only known way to stop the gpu from accessing the hw context is
283 * to reset it. Do this as the very last operation to avoid confusing
284 * other code, leading to spurious errors. */
285 intel_gpu_reset(dev);
286
Mika Kuoppaladce32712013-04-30 13:30:33 +0300287 i915_gem_object_unpin(dctx->obj);
Mika Kuoppala168f8362013-05-03 16:29:08 +0300288
289 /* When default context is created and switched to, base object refcount
290 * will be 2 (+1 from object creation and +1 from do_switch()).
291 * i915_gem_context_fini() will be called after gpu_idle() has switched
292 * to default context. So we need to unreference the base object once
293 * to offset the do_switch part, so that i915_gem_context_unreference()
294 * can then free the base object correctly. */
295 drm_gem_object_unreference(&dctx->obj->base);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300296 i915_gem_context_unreference(dctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700297}
298
Ben Widawsky40521052012-06-04 14:42:43 -0700299static int context_idr_cleanup(int id, void *p, void *data)
300{
Daniel Vetter73c273e2012-06-19 20:27:39 +0200301 struct i915_hw_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700302
303 BUG_ON(id == DEFAULT_CONTEXT_ID);
Ben Widawsky40521052012-06-04 14:42:43 -0700304
Mika Kuoppaladce32712013-04-30 13:30:33 +0300305 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700306 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700307}
308
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300309struct i915_ctx_hang_stats *
Chris Wilson11fa3382013-07-03 17:22:06 +0300310i915_gem_context_get_hang_stats(struct drm_device *dev,
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300311 struct drm_file *file,
312 u32 id)
313{
Chris Wilson11fa3382013-07-03 17:22:06 +0300314 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300315 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson11fa3382013-07-03 17:22:06 +0300316 struct i915_hw_context *ctx;
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300317
318 if (id == DEFAULT_CONTEXT_ID)
319 return &file_priv->hang_stats;
320
Chris Wilson11fa3382013-07-03 17:22:06 +0300321 ctx = NULL;
322 if (!dev_priv->hw_contexts_disabled)
323 ctx = i915_gem_context_get(file->driver_priv, id);
324 if (ctx == NULL)
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300325 return ERR_PTR(-ENOENT);
326
Chris Wilson11fa3382013-07-03 17:22:06 +0300327 return &ctx->hang_stats;
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300328}
329
Ben Widawsky254f9652012-06-04 14:42:42 -0700330void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
331{
Ben Widawsky40521052012-06-04 14:42:43 -0700332 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700333
Ben Widawsky40521052012-06-04 14:42:43 -0700334 mutex_lock(&dev->struct_mutex);
Daniel Vetter73c273e2012-06-19 20:27:39 +0200335 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700336 idr_destroy(&file_priv->context_idr);
337 mutex_unlock(&dev->struct_mutex);
338}
339
Ben Widawskye0556842012-06-04 14:42:46 -0700340static struct i915_hw_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700341i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
342{
343 return (struct i915_hw_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky254f9652012-06-04 14:42:42 -0700344}
Ben Widawskye0556842012-06-04 14:42:46 -0700345
346static inline int
347mi_set_context(struct intel_ring_buffer *ring,
348 struct i915_hw_context *new_context,
349 u32 hw_flags)
350{
351 int ret;
352
Ben Widawsky12b02862012-06-04 14:42:50 -0700353 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
354 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
355 * explicitly, so we rely on the value at ring init, stored in
356 * itlb_before_ctx_switch.
357 */
358 if (IS_GEN6(ring->dev) && ring->itlb_before_ctx_switch) {
Chris Wilsonac82ea22012-10-01 14:27:04 +0100359 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700360 if (ret)
361 return ret;
362 }
363
Ben Widawskye37ec392012-06-04 14:42:48 -0700364 ret = intel_ring_begin(ring, 6);
Ben Widawskye0556842012-06-04 14:42:46 -0700365 if (ret)
366 return ret;
367
Damien Lespiau8693a822013-05-03 18:48:11 +0100368 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw */
Ben Widawskye37ec392012-06-04 14:42:48 -0700369 if (IS_GEN7(ring->dev))
370 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
371 else
372 intel_ring_emit(ring, MI_NOOP);
373
Ben Widawskye0556842012-06-04 14:42:46 -0700374 intel_ring_emit(ring, MI_NOOP);
375 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700376 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->obj) |
Ben Widawskye0556842012-06-04 14:42:46 -0700377 MI_MM_SPACE_GTT |
378 MI_SAVE_EXT_STATE_EN |
379 MI_RESTORE_EXT_STATE_EN |
380 hw_flags);
381 /* w/a: MI_SET_CONTEXT must always be followed by MI_NOOP */
382 intel_ring_emit(ring, MI_NOOP);
383
Ben Widawskye37ec392012-06-04 14:42:48 -0700384 if (IS_GEN7(ring->dev))
385 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
386 else
387 intel_ring_emit(ring, MI_NOOP);
388
Ben Widawskye0556842012-06-04 14:42:46 -0700389 intel_ring_advance(ring);
390
391 return ret;
392}
393
Chris Wilson9a3b5302012-07-15 12:34:24 +0100394static int do_switch(struct i915_hw_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700395{
Chris Wilson9a3b5302012-07-15 12:34:24 +0100396 struct intel_ring_buffer *ring = to->ring;
Chris Wilson112522f2013-05-02 16:48:07 +0300397 struct i915_hw_context *from = ring->last_context;
Ben Widawskye0556842012-06-04 14:42:46 -0700398 u32 hw_flags = 0;
399 int ret;
400
Chris Wilson112522f2013-05-02 16:48:07 +0300401 BUG_ON(from != NULL && from->obj != NULL && from->obj->pin_count == 0);
Ben Widawskye0556842012-06-04 14:42:46 -0700402
Chris Wilson112522f2013-05-02 16:48:07 +0300403 if (from == to)
Chris Wilson9a3b5302012-07-15 12:34:24 +0100404 return 0;
405
Ben Widawskyc37e2202013-07-31 16:59:58 -0700406 ret = i915_gem_obj_ggtt_pin(to->obj, CONTEXT_ALIGN, false, false);
Ben Widawskye0556842012-06-04 14:42:46 -0700407 if (ret)
408 return ret;
409
Chris Wilsond3373a22012-07-15 12:34:22 +0100410 /* Clear this page out of any CPU caches for coherent swap-in/out. Note
411 * that thanks to write = false in this call and us not setting any gpu
412 * write domains when putting a context object onto the active list
413 * (when switching away from it), this won't block.
414 * XXX: We need a real interface to do this instead of trickery. */
415 ret = i915_gem_object_set_to_gtt_domain(to->obj, false);
416 if (ret) {
417 i915_gem_object_unpin(to->obj);
418 return ret;
419 }
420
Daniel Vetter3af7b852012-06-14 00:08:32 +0200421 if (!to->obj->has_global_gtt_mapping)
422 i915_gem_gtt_bind_object(to->obj, to->obj->cache_level);
423
Ben Widawskye0556842012-06-04 14:42:46 -0700424 if (!to->is_initialized || is_default_context(to))
425 hw_flags |= MI_RESTORE_INHIBIT;
Chris Wilson112522f2013-05-02 16:48:07 +0300426 else if (WARN_ON_ONCE(from == to)) /* not yet expected */
Ben Widawskye0556842012-06-04 14:42:46 -0700427 hw_flags |= MI_FORCE_RESTORE;
428
Ben Widawskye0556842012-06-04 14:42:46 -0700429 ret = mi_set_context(ring, to, hw_flags);
430 if (ret) {
431 i915_gem_object_unpin(to->obj);
432 return ret;
433 }
434
435 /* The backing object for the context is done after switching to the
436 * *next* context. Therefore we cannot retire the previous context until
437 * the next context has already started running. In fact, the below code
438 * is a bit suboptimal because the retiring can occur simply after the
439 * MI_SET_CONTEXT instead of when the next seqno has completed.
440 */
Chris Wilson112522f2013-05-02 16:48:07 +0300441 if (from != NULL) {
Ben Widawskyca191b12013-07-31 17:00:14 -0700442 struct drm_i915_private *dev_priv = from->obj->base.dev->dev_private;
443 struct i915_address_space *ggtt = &dev_priv->gtt.base;
Chris Wilson112522f2013-05-02 16:48:07 +0300444 from->obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
Ben Widawskyca191b12013-07-31 17:00:14 -0700445 list_move_tail(&i915_gem_obj_to_vma(from->obj, ggtt)->mm_list, &ggtt->active_list);
Chris Wilson112522f2013-05-02 16:48:07 +0300446 i915_gem_object_move_to_active(from->obj, ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700447 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
448 * whole damn pipeline, we don't need to explicitly mark the
449 * object dirty. The only exception is that the context must be
450 * correct in case the object gets swapped out. Ideally we'd be
451 * able to defer doing this until we know the object would be
452 * swapped, but there is no way to do that yet.
453 */
Chris Wilson112522f2013-05-02 16:48:07 +0300454 from->obj->dirty = 1;
455 BUG_ON(from->obj->ring != ring);
Chris Wilsonb259b312012-07-15 12:34:23 +0100456
Chris Wilsonc0321e22013-08-26 19:50:53 -0300457 /* obj is kept alive until the next request by its active ref */
Chris Wilson112522f2013-05-02 16:48:07 +0300458 i915_gem_object_unpin(from->obj);
459 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700460 }
461
Chris Wilson112522f2013-05-02 16:48:07 +0300462 i915_gem_context_reference(to);
463 ring->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700464 to->is_initialized = true;
465
466 return 0;
467}
468
469/**
470 * i915_switch_context() - perform a GPU context switch.
471 * @ring: ring for which we'll execute the context switch
472 * @file_priv: file_priv associated with the context, may be NULL
473 * @id: context id number
474 * @seqno: sequence number by which the new context will be switched to
475 * @flags:
476 *
477 * The context life cycle is simple. The context refcount is incremented and
478 * decremented by 1 and create and destroy. If the context is in use by the GPU,
479 * it will have a refoucnt > 1. This allows us to destroy the context abstract
480 * object while letting the normal object tracking destroy the backing BO.
481 */
482int i915_switch_context(struct intel_ring_buffer *ring,
483 struct drm_file *file,
484 int to_id)
485{
486 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700487 struct i915_hw_context *to;
Ben Widawskye0556842012-06-04 14:42:46 -0700488
489 if (dev_priv->hw_contexts_disabled)
490 return 0;
491
Ben Widawsky186507e2013-04-23 23:15:29 -0700492 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
493
Ben Widawskye0556842012-06-04 14:42:46 -0700494 if (ring != &dev_priv->ring[RCS])
495 return 0;
496
Ben Widawskye0556842012-06-04 14:42:46 -0700497 if (to_id == DEFAULT_CONTEXT_ID) {
498 to = ring->default_context;
499 } else {
Chris Wilson9a3b5302012-07-15 12:34:24 +0100500 if (file == NULL)
501 return -EINVAL;
502
503 to = i915_gem_context_get(file->driver_priv, to_id);
Ben Widawskye0556842012-06-04 14:42:46 -0700504 if (to == NULL)
Daniel Vetter0d326012012-06-19 16:52:31 +0200505 return -ENOENT;
Ben Widawskye0556842012-06-04 14:42:46 -0700506 }
507
Chris Wilson9a3b5302012-07-15 12:34:24 +0100508 return do_switch(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700509}
Ben Widawsky84624812012-06-04 14:42:54 -0700510
511int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
512 struct drm_file *file)
513{
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200514 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky84624812012-06-04 14:42:54 -0700515 struct drm_i915_gem_context_create *args = data;
516 struct drm_i915_file_private *file_priv = file->driver_priv;
517 struct i915_hw_context *ctx;
518 int ret;
519
520 if (!(dev->driver->driver_features & DRIVER_GEM))
521 return -ENODEV;
522
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200523 if (dev_priv->hw_contexts_disabled)
524 return -ENODEV;
525
Ben Widawsky84624812012-06-04 14:42:54 -0700526 ret = i915_mutex_lock_interruptible(dev);
527 if (ret)
528 return ret;
529
Ben Widawsky146937e2012-06-29 10:30:39 -0700530 ctx = create_hw_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700531 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300532 if (IS_ERR(ctx))
533 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700534
535 args->ctx_id = ctx->id;
536 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
537
Dan Carpenterbe636382012-07-17 09:44:49 +0300538 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700539}
540
541int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
542 struct drm_file *file)
543{
544 struct drm_i915_gem_context_destroy *args = data;
545 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky84624812012-06-04 14:42:54 -0700546 struct i915_hw_context *ctx;
547 int ret;
548
549 if (!(dev->driver->driver_features & DRIVER_GEM))
550 return -ENODEV;
551
552 ret = i915_mutex_lock_interruptible(dev);
553 if (ret)
554 return ret;
555
556 ctx = i915_gem_context_get(file_priv, args->ctx_id);
557 if (!ctx) {
558 mutex_unlock(&dev->struct_mutex);
Daniel Vetter0d326012012-06-19 16:52:31 +0200559 return -ENOENT;
Ben Widawsky84624812012-06-04 14:42:54 -0700560 }
561
Mika Kuoppaladce32712013-04-30 13:30:33 +0300562 idr_remove(&ctx->file_priv->context_idr, ctx->id);
563 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700564 mutex_unlock(&dev->struct_mutex);
565
566 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
567 return 0;
568}