blob: 30652b4d076e40b38eb91fb4c229e10ef2e32873 [file] [log] [blame]
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Joe Perches516304b2012-03-18 17:30:52 -070017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Gabor Juhos6baff7f2009-01-14 20:17:06 +010019#include <linux/nl80211.h>
20#include <linux/pci.h>
Stanislaw Gruszkad4930082011-07-29 15:59:08 +020021#include <linux/pci-aspm.h>
Felix Fietkaua05b5d452010-11-17 04:25:33 +010022#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040023#include <linux/module.h>
Sujith394cf0a2009-02-09 13:26:54 +053024#include "ath9k.h"
Gabor Juhos6baff7f2009-01-14 20:17:06 +010025
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000026static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
Gabor Juhos6baff7f2009-01-14 20:17:06 +010027 { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
28 { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
29 { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
30 { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
31 { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
Sujith Manoharana5354cc2013-08-04 14:21:58 +053032
33 /* AR9285 card for Asus */
34 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
35 0x002B,
36 PCI_VENDOR_ID_AZWAVE,
37 0x2C37),
38 .driver_data = ATH9K_PCI_BT_ANT_DIV },
39
Gabor Juhos6baff7f2009-01-14 20:17:06 +010040 { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050041 { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
Vivek Natarajanac88b6e2009-07-23 10:59:57 +053042 { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
43 { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
Luis R. Rodriguez0efabd52010-06-12 00:34:02 -040044 { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
Sujith Manoharan9b60b642013-06-13 22:51:26 +053045
46 /* PCI-E CUS198 */
47 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
48 0x0032,
49 PCI_VENDOR_ID_AZWAVE,
50 0x2086),
Sujith Manoharana5354cc2013-08-04 14:21:58 +053051 .driver_data = ATH9K_PCI_CUS198 | ATH9K_PCI_BT_ANT_DIV },
Sujith Manoharan9b60b642013-06-13 22:51:26 +053052 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
53 0x0032,
54 PCI_VENDOR_ID_AZWAVE,
55 0x1237),
Sujith Manoharana5354cc2013-08-04 14:21:58 +053056 .driver_data = ATH9K_PCI_CUS198 | ATH9K_PCI_BT_ANT_DIV },
Sujith Manoharan9b60b642013-06-13 22:51:26 +053057 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
58 0x0032,
59 PCI_VENDOR_ID_AZWAVE,
60 0x2126),
Sujith Manoharana5354cc2013-08-04 14:21:58 +053061 .driver_data = ATH9K_PCI_CUS198 | ATH9K_PCI_BT_ANT_DIV },
Sujith Manoharane861ef52013-06-18 10:13:43 +053062
63 /* PCI-E CUS230 */
Sujith Manoharan9b60b642013-06-13 22:51:26 +053064 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
65 0x0032,
66 PCI_VENDOR_ID_AZWAVE,
67 0x2152),
Sujith Manoharana5354cc2013-08-04 14:21:58 +053068 .driver_data = ATH9K_PCI_CUS230 | ATH9K_PCI_BT_ANT_DIV },
Sujith Manoharan9b60b642013-06-13 22:51:26 +053069 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
70 0x0032,
71 PCI_VENDOR_ID_FOXCONN,
72 0xE075),
Sujith Manoharana5354cc2013-08-04 14:21:58 +053073 .driver_data = ATH9K_PCI_CUS230 | ATH9K_PCI_BT_ANT_DIV },
Sujith Manoharan9b60b642013-06-13 22:51:26 +053074
Vasanthakumar Thiagarajan14358942010-12-06 04:28:00 -080075 { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
Luis R. Rodrigueza508a6e2011-08-23 13:37:07 -070076 { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */
Sujith Manoharan12eea642013-06-18 15:42:36 +053077
78 /* PCI-E CUS217 */
79 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
80 0x0034,
81 PCI_VENDOR_ID_AZWAVE,
82 0x2116),
83 .driver_data = ATH9K_PCI_CUS217 },
84 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
85 0x0034,
86 0x11AD, /* LITEON */
87 0x6661),
88 .driver_data = ATH9K_PCI_CUS217 },
89
Sujith Manoharanfca3c212013-06-21 11:11:52 +053090 /* AR9462 with WoW support */
91 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
92 0x0034,
93 PCI_VENDOR_ID_ATHEROS,
94 0x3117),
95 .driver_data = ATH9K_PCI_WOW },
96 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
97 0x0034,
98 PCI_VENDOR_ID_LENOVO,
99 0x3214),
100 .driver_data = ATH9K_PCI_WOW },
101 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
102 0x0034,
103 PCI_VENDOR_ID_ATTANSIC,
104 0x0091),
105 .driver_data = ATH9K_PCI_WOW },
106 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
107 0x0034,
108 PCI_VENDOR_ID_AZWAVE,
109 0x2110),
110 .driver_data = ATH9K_PCI_WOW },
111 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
112 0x0034,
113 PCI_VENDOR_ID_ASUSTEK,
114 0x850E),
115 .driver_data = ATH9K_PCI_WOW },
116 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
117 0x0034,
118 0x11AD, /* LITEON */
119 0x6631),
120 .driver_data = ATH9K_PCI_WOW },
121 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
122 0x0034,
123 0x11AD, /* LITEON */
124 0x6641),
125 .driver_data = ATH9K_PCI_WOW },
126 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
127 0x0034,
128 PCI_VENDOR_ID_HP,
129 0x1864),
130 .driver_data = ATH9K_PCI_WOW },
131 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
132 0x0034,
133 0x14CD, /* USI */
134 0x0063),
135 .driver_data = ATH9K_PCI_WOW },
136 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
137 0x0034,
138 0x14CD, /* USI */
139 0x0064),
140 .driver_data = ATH9K_PCI_WOW },
141 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
142 0x0034,
143 0x10CF, /* Fujitsu */
144 0x1783),
145 .driver_data = ATH9K_PCI_WOW },
146
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530147 { PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E AR9462 */
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530148 { PCI_VDEVICE(ATHEROS, 0x0037) }, /* PCI-E AR1111/AR9485 */
Sujith Manoharan0c8070f2012-09-10 09:20:39 +0530149 { PCI_VDEVICE(ATHEROS, 0x0036) }, /* PCI-E AR9565 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100150 { 0 }
151};
152
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200153
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100154/* return bus cachesize in 4B word units */
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700155static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100156{
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -0400157 struct ath_softc *sc = (struct ath_softc *) common->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100158 u8 u8tmp;
159
Vasanthakumar Thiagarajanf0209792009-09-07 17:46:50 +0530160 pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100161 *csz = (int)u8tmp;
162
163 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300164 * This check was put in to avoid "unpleasant" consequences if
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100165 * the bootrom has not fully initialized all PCI devices.
166 * Sometimes the cache line size register is not set
167 */
168
169 if (*csz == 0)
170 *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
171}
172
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700173static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100174{
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100175 struct ath_softc *sc = (struct ath_softc *) common->priv;
176 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700177
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100178 if (pdata) {
179 if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
Joe Perches38002762010-12-02 19:12:36 -0800180 ath_err(common,
181 "%s: eeprom read failed, offset %08x is out of range\n",
182 __func__, off);
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100183 }
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100184
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100185 *data = pdata->eeprom_data[off];
186 } else {
187 struct ath_hw *ah = (struct ath_hw *) common->ah;
188
189 common->ops->read(ah, AR5416_EEPROM_OFFSET +
190 (off << AR5416_EEPROM_S));
191
192 if (!ath9k_hw_wait(ah,
193 AR_EEPROM_STATUS_DATA,
194 AR_EEPROM_STATUS_DATA_BUSY |
195 AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
196 AH_WAIT_TIMEOUT)) {
197 return false;
198 }
199
200 *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
201 AR_EEPROM_STATUS_DATA_VAL);
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100202 }
203
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100204 return true;
205}
206
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200207/* Need to be called after we discover btcoex capabilities */
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200208static void ath_pci_aspm_init(struct ath_common *common)
209{
210 struct ath_softc *sc = (struct ath_softc *) common->priv;
211 struct ath_hw *ah = sc->sc_ah;
212 struct pci_dev *pdev = to_pci_dev(sc->dev);
213 struct pci_dev *parent;
Jiang Liu08bd1082012-07-24 17:20:25 +0800214 u16 aspm;
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200215
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530216 if (!ah->is_pciexpress)
217 return;
218
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200219 parent = pdev->bus->self;
John W. Linville22c55e62011-08-24 14:08:41 -0400220 if (!parent)
221 return;
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200222
Sujith Manoharan046b6802012-09-22 00:14:28 +0530223 if ((ath9k_hw_get_btcoex_scheme(ah) != ATH_BTCOEX_CFG_NONE) &&
224 (AR_SREV_9285(ah))) {
Bjorn Helgaasa8756212012-12-05 13:51:19 -0700225 /* Bluetooth coexistence requires disabling ASPM. */
Jiang Liu08bd1082012-07-24 17:20:25 +0800226 pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL,
Bjorn Helgaasa8756212012-12-05 13:51:19 -0700227 PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1);
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200228
229 /*
230 * Both upstream and downstream PCIe components should
231 * have the same ASPM settings.
232 */
Jiang Liu08bd1082012-07-24 17:20:25 +0800233 pcie_capability_clear_word(parent, PCI_EXP_LNKCTL,
Bjorn Helgaasa8756212012-12-05 13:51:19 -0700234 PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1);
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200235
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530236 ath_info(common, "Disabling ASPM since BTCOEX is enabled\n");
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200237 return;
238 }
239
Jiang Liu08bd1082012-07-24 17:20:25 +0800240 pcie_capability_read_word(parent, PCI_EXP_LNKCTL, &aspm);
Bjorn Helgaasa8756212012-12-05 13:51:19 -0700241 if (aspm & (PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1)) {
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200242 ah->aspm_enabled = true;
243 /* Initialize PCIe PM and SERDES registers. */
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200244 ath9k_hw_configpcipowersave(ah, false);
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530245 ath_info(common, "ASPM enabled: 0x%x\n", aspm);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200246 }
247}
248
Tobias Klauser83bd11a2009-12-23 14:04:43 +0100249static const struct ath_bus_ops ath_pci_bus_ops = {
Sujith497ad9a2010-04-01 10:28:20 +0530250 .ath_bus_type = ATH_PCI,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100251 .read_cachesize = ath_pci_read_cachesize,
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100252 .eeprom_read = ath_pci_eeprom_read,
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200253 .aspm_init = ath_pci_aspm_init,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100254};
255
256static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
257{
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100258 struct ath_softc *sc;
259 struct ieee80211_hw *hw;
260 u8 csz;
Jouni Malinenf0214842009-06-16 11:59:23 +0300261 u32 val;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100262 int ret = 0;
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400263 char hw_name[64];
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100264
Felix Fietkaub81950b12012-12-12 13:14:22 +0100265 if (pcim_enable_device(pdev))
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100266 return -EIO;
267
Yang Hongyange9304382009-04-13 14:40:14 -0700268 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100269 if (ret) {
Joe Perches516304b2012-03-18 17:30:52 -0700270 pr_err("32-bit DMA not available\n");
Felix Fietkaub81950b12012-12-12 13:14:22 +0100271 return ret;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100272 }
273
Yang Hongyange9304382009-04-13 14:40:14 -0700274 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100275 if (ret) {
Joe Perches516304b2012-03-18 17:30:52 -0700276 pr_err("32-bit DMA consistent DMA enable failed\n");
Felix Fietkaub81950b12012-12-12 13:14:22 +0100277 return ret;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100278 }
279
280 /*
281 * Cache line size is used to size and align various
282 * structures used to communicate with the hardware.
283 */
284 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
285 if (csz == 0) {
286 /*
287 * Linux 2.4.18 (at least) writes the cache line size
288 * register as a 16-bit wide register which is wrong.
289 * We must have this setup properly for rx buffer
290 * DMA to work so force a reasonable value here if it
291 * comes up zero.
292 */
293 csz = L1_CACHE_BYTES / sizeof(u32);
294 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
295 }
296 /*
297 * The default setting of latency timer yields poor results,
298 * set it to the value used by other systems. It may be worth
299 * tweaking this setting more.
300 */
301 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
302
303 pci_set_master(pdev);
304
Jouni Malinenf0214842009-06-16 11:59:23 +0300305 /*
306 * Disable the RETRY_TIMEOUT register (0x41) to keep
307 * PCI Tx retries from interfering with C3 CPU state.
308 */
309 pci_read_config_dword(pdev, 0x40, &val);
310 if ((val & 0x0000ff00) != 0)
311 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
312
Felix Fietkaub81950b12012-12-12 13:14:22 +0100313 ret = pcim_iomap_regions(pdev, BIT(0), "ath9k");
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100314 if (ret) {
315 dev_err(&pdev->dev, "PCI memory region reserve error\n");
Felix Fietkaub81950b12012-12-12 13:14:22 +0100316 return -ENODEV;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100317 }
318
Felix Fietkau9ac58612011-01-24 19:23:18 +0100319 hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700320 if (!hw) {
Sujith285f2dd2010-01-08 10:36:07 +0530321 dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
Felix Fietkaub81950b12012-12-12 13:14:22 +0100322 return -ENOMEM;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100323 }
324
325 SET_IEEE80211_DEV(hw, &pdev->dev);
326 pci_set_drvdata(pdev, hw);
327
Felix Fietkau9ac58612011-01-24 19:23:18 +0100328 sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100329 sc->hw = hw;
330 sc->dev = &pdev->dev;
Felix Fietkaub81950b12012-12-12 13:14:22 +0100331 sc->mem = pcim_iomap_table(pdev)[0];
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530332 sc->driver_data = id->driver_data;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100333
Sujith5e4ea1f2010-01-14 10:20:57 +0530334 /* Will be cleared in ath9k_start() */
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530335 set_bit(SC_OP_INVALID, &sc->sc_flags);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100336
Luis R. Rodriguezfc548af2009-09-02 17:06:21 -0700337 ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
Luis R. Rodriguez580171f2009-09-02 17:02:18 -0700338 if (ret) {
339 dev_err(&pdev->dev, "request_irq failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530340 goto err_irq;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100341 }
342
343 sc->irq = pdev->irq;
344
Pavel Roskineb93e892011-07-23 03:55:39 -0400345 ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530346 if (ret) {
347 dev_err(&pdev->dev, "Failed to initialize device\n");
348 goto err_init;
349 }
350
351 ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
Joe Perchesc96c31e2010-07-26 14:39:58 -0700352 wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
Felix Fietkaub81950b12012-12-12 13:14:22 +0100353 hw_name, (unsigned long)sc->mem, pdev->irq);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100354
355 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530356
357err_init:
358 free_irq(sc->irq, sc);
359err_irq:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100360 ieee80211_free_hw(hw);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100361 return ret;
362}
363
364static void ath_pci_remove(struct pci_dev *pdev)
365{
366 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100367 struct ath_softc *sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100368
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530369 if (!is_ath9k_unloaded)
370 sc->sc_ah->ah_flags |= AH_UNPLUGGED;
Sujith285f2dd2010-01-08 10:36:07 +0530371 ath9k_deinit_device(sc);
372 free_irq(sc->irq, sc);
373 ieee80211_free_hw(sc->hw);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100374}
375
Hauke Mehrtens88427582012-11-29 23:27:15 +0100376#ifdef CONFIG_PM_SLEEP
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100377
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200378static int ath_pci_suspend(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100379{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200380 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100381 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100382 struct ath_softc *sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100383
Mohammed Shafi Shajakhan4a17a502012-07-10 14:57:11 +0530384 if (sc->wow_enabled)
385 return 0;
386
Rajkumar Manoharanc31eb8e2011-06-28 18:21:19 +0530387 /* The device has to be moved to FULLSLEEP forcibly.
388 * Otherwise the chip never moved to full sleep,
389 * when no interface is up.
390 */
Rajkumar Manoharane19f15a2012-08-09 12:37:26 +0530391 ath9k_stop_btcoex(sc);
Felix Fietkauc0c11742011-11-16 13:08:41 +0100392 ath9k_hw_disable(sc->sc_ah);
Rajkumar Manoharanc31eb8e2011-06-28 18:21:19 +0530393 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
394
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100395 return 0;
396}
397
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200398static int ath_pci_resume(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100399{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200400 struct pci_dev *pdev = to_pci_dev(device);
Felix Fietkau93170512012-10-03 21:07:50 +0200401 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
402 struct ath_softc *sc = hw->priv;
Felix Fietkauceb26a62012-10-03 21:07:51 +0200403 struct ath_hw *ah = sc->sc_ah;
404 struct ath_common *common = ath9k_hw_common(ah);
Jouni Malinenf0214842009-06-16 11:59:23 +0300405 u32 val;
Sujith523c36f2009-08-13 09:34:35 +0530406
Jouni Malinenf0214842009-06-16 11:59:23 +0300407 /*
408 * Suspend/Resume resets the PCI configuration space, so we have to
409 * re-disable the RETRY_TIMEOUT register (0x41) to keep
410 * PCI Tx retries from interfering with C3 CPU state
411 */
412 pci_read_config_dword(pdev, 0x40, &val);
413 if ((val & 0x0000ff00) != 0)
414 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100415
Felix Fietkau93170512012-10-03 21:07:50 +0200416 ath_pci_aspm_init(common);
Felix Fietkauceb26a62012-10-03 21:07:51 +0200417 ah->reset_power_on = false;
Felix Fietkau93170512012-10-03 21:07:50 +0200418
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100419 return 0;
420}
421
Hauke Mehrtens88427582012-11-29 23:27:15 +0100422static SIMPLE_DEV_PM_OPS(ath9k_pm_ops, ath_pci_suspend, ath_pci_resume);
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200423
424#define ATH9K_PM_OPS (&ath9k_pm_ops)
425
Hauke Mehrtens88427582012-11-29 23:27:15 +0100426#else /* !CONFIG_PM_SLEEP */
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200427
428#define ATH9K_PM_OPS NULL
429
Hauke Mehrtens88427582012-11-29 23:27:15 +0100430#endif /* !CONFIG_PM_SLEEP */
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200431
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100432
433MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
434
435static struct pci_driver ath_pci_driver = {
436 .name = "ath9k",
437 .id_table = ath_pci_id_table,
438 .probe = ath_pci_probe,
439 .remove = ath_pci_remove,
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200440 .driver.pm = ATH9K_PM_OPS,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100441};
442
Sujithdb0f41f2009-02-20 15:13:26 +0530443int ath_pci_init(void)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100444{
445 return pci_register_driver(&ath_pci_driver);
446}
447
448void ath_pci_exit(void)
449{
450 pci_unregister_driver(&ath_pci_driver);
451}