blob: 71059c07ae7be5abc3a9c70fd5443bce27493ced [file] [log] [blame]
Daniel Macka3819342009-03-09 02:13:17 +01001/*
2 * AK4104 ALSA SoC (ASoC) driver
3 *
4 * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
12#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090013#include <linux/slab.h>
Daniel Macka3819342009-03-09 02:13:17 +010014#include <sound/core.h>
15#include <sound/soc.h>
16#include <sound/initval.h>
17#include <linux/spi/spi.h>
Daniel Mack385a4c22012-11-14 18:28:39 +080018#include <linux/of_device.h>
19#include <linux/of_gpio.h>
Daniel Macka3819342009-03-09 02:13:17 +010020#include <sound/asoundef.h>
21
Daniel Macka3819342009-03-09 02:13:17 +010022/* AK4104 registers addresses */
23#define AK4104_REG_CONTROL1 0x00
24#define AK4104_REG_RESERVED 0x01
25#define AK4104_REG_CONTROL2 0x02
26#define AK4104_REG_TX 0x03
27#define AK4104_REG_CHN_STATUS(x) ((x) + 0x04)
28#define AK4104_NUM_REGS 10
29
30#define AK4104_REG_MASK 0x1f
31#define AK4104_READ 0xc0
32#define AK4104_WRITE 0xe0
33#define AK4104_RESERVED_VAL 0x5b
34
35/* Bit masks for AK4104 registers */
36#define AK4104_CONTROL1_RSTN (1 << 0)
37#define AK4104_CONTROL1_PW (1 << 1)
38#define AK4104_CONTROL1_DIF0 (1 << 2)
39#define AK4104_CONTROL1_DIF1 (1 << 3)
40
41#define AK4104_CONTROL2_SEL0 (1 << 0)
42#define AK4104_CONTROL2_SEL1 (1 << 1)
43#define AK4104_CONTROL2_MODE (1 << 2)
44
45#define AK4104_TX_TXE (1 << 0)
46#define AK4104_TX_V (1 << 1)
47
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000048#define DRV_NAME "ak4104-codec"
Daniel Macka3819342009-03-09 02:13:17 +010049
50struct ak4104_private {
Mark Brown2901d6e2012-02-17 12:14:18 -080051 struct regmap *regmap;
Daniel Macka3819342009-03-09 02:13:17 +010052};
53
Mark Brown2e619262013-08-07 19:01:40 +010054static const struct snd_soc_dapm_widget ak4104_dapm_widgets[] = {
Mark Browna5db4d52013-08-07 19:05:47 +010055SND_SOC_DAPM_PGA("TXE", AK4104_REG_TX, AK4104_TX_TXE, 0, NULL, 0),
56
Mark Brown2e619262013-08-07 19:01:40 +010057SND_SOC_DAPM_OUTPUT("TX"),
58};
59
60static const struct snd_soc_dapm_route ak4104_dapm_routes[] = {
Mark Browna5db4d52013-08-07 19:05:47 +010061 { "TXE", NULL, "Playback" },
62 { "TX", NULL, "TXE" },
Mark Brown2e619262013-08-07 19:01:40 +010063};
64
Daniel Macka3819342009-03-09 02:13:17 +010065static int ak4104_set_dai_fmt(struct snd_soc_dai *codec_dai,
66 unsigned int format)
67{
68 struct snd_soc_codec *codec = codec_dai->codec;
Daniel Mackb0ec7612013-03-06 22:22:15 +010069 struct ak4104_private *ak4104 = snd_soc_codec_get_drvdata(codec);
Daniel Macka3819342009-03-09 02:13:17 +010070 int val = 0;
Mark Brown2901d6e2012-02-17 12:14:18 -080071 int ret;
Daniel Macka3819342009-03-09 02:13:17 +010072
Daniel Macka3819342009-03-09 02:13:17 +010073 /* set DAI format */
74 switch (format & SND_SOC_DAIFMT_FORMAT_MASK) {
75 case SND_SOC_DAIFMT_RIGHT_J:
76 break;
77 case SND_SOC_DAIFMT_LEFT_J:
78 val |= AK4104_CONTROL1_DIF0;
79 break;
80 case SND_SOC_DAIFMT_I2S:
81 val |= AK4104_CONTROL1_DIF0 | AK4104_CONTROL1_DIF1;
82 break;
83 default:
84 dev_err(codec->dev, "invalid dai format\n");
85 return -EINVAL;
86 }
87
88 /* This device can only be slave */
89 if ((format & SND_SOC_DAIFMT_MASTER_MASK) != SND_SOC_DAIFMT_CBS_CFS)
90 return -EINVAL;
91
Daniel Mackb0ec7612013-03-06 22:22:15 +010092 ret = regmap_update_bits(ak4104->regmap, AK4104_REG_CONTROL1,
93 AK4104_CONTROL1_DIF0 | AK4104_CONTROL1_DIF1,
94 val);
Mark Brownafad95f2012-02-17 12:04:41 -080095 if (ret < 0)
96 return ret;
97
98 return 0;
Daniel Macka3819342009-03-09 02:13:17 +010099}
100
101static int ak4104_hw_params(struct snd_pcm_substream *substream,
102 struct snd_pcm_hw_params *params,
103 struct snd_soc_dai *dai)
104{
Mark Browne6968a12012-04-04 15:58:16 +0100105 struct snd_soc_codec *codec = dai->codec;
Daniel Mackb0ec7612013-03-06 22:22:15 +0100106 struct ak4104_private *ak4104 = snd_soc_codec_get_drvdata(codec);
Daniel Mackb692a432013-03-06 22:22:16 +0100107 int ret, val = 0;
Daniel Macka3819342009-03-09 02:13:17 +0100108
109 /* set the IEC958 bits: consumer mode, no copyright bit */
110 val |= IEC958_AES0_CON_NOT_COPYRIGHT;
Daniel Mackb0ec7612013-03-06 22:22:15 +0100111 regmap_write(ak4104->regmap, AK4104_REG_CHN_STATUS(0), val);
Daniel Macka3819342009-03-09 02:13:17 +0100112
113 val = 0;
114
115 switch (params_rate(params)) {
Daniel Mack08201de2012-10-07 17:51:23 +0200116 case 22050:
117 val |= IEC958_AES3_CON_FS_22050;
118 break;
119 case 24000:
120 val |= IEC958_AES3_CON_FS_24000;
121 break;
122 case 32000:
123 val |= IEC958_AES3_CON_FS_32000;
124 break;
Daniel Macka3819342009-03-09 02:13:17 +0100125 case 44100:
126 val |= IEC958_AES3_CON_FS_44100;
127 break;
128 case 48000:
129 val |= IEC958_AES3_CON_FS_48000;
130 break;
Daniel Mack08201de2012-10-07 17:51:23 +0200131 case 88200:
132 val |= IEC958_AES3_CON_FS_88200;
133 break;
134 case 96000:
135 val |= IEC958_AES3_CON_FS_96000;
136 break;
137 case 176400:
138 val |= IEC958_AES3_CON_FS_176400;
139 break;
140 case 192000:
141 val |= IEC958_AES3_CON_FS_192000;
Daniel Macka3819342009-03-09 02:13:17 +0100142 break;
143 default:
144 dev_err(codec->dev, "unsupported sampling rate\n");
145 return -EINVAL;
146 }
147
Daniel Mackb692a432013-03-06 22:22:16 +0100148 ret = regmap_write(ak4104->regmap, AK4104_REG_CHN_STATUS(3), val);
149 if (ret < 0)
150 return ret;
151
Daniel Mackb692a432013-03-06 22:22:16 +0100152 return 0;
153}
154
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100155static const struct snd_soc_dai_ops ak4101_dai_ops = {
Mark Brown65ec1cd2009-03-11 16:51:31 +0000156 .hw_params = ak4104_hw_params,
157 .set_fmt = ak4104_set_dai_fmt,
158};
159
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000160static struct snd_soc_dai_driver ak4104_dai = {
161 .name = "ak4104-hifi",
Daniel Macka3819342009-03-09 02:13:17 +0100162 .playback = {
163 .stream_name = "Playback",
164 .channels_min = 2,
165 .channels_max = 2,
Daniel Mack617b14c2010-01-13 11:25:05 +0100166 .rates = SNDRV_PCM_RATE_8000_192000,
Daniel Macka3819342009-03-09 02:13:17 +0100167 .formats = SNDRV_PCM_FMTBIT_S16_LE |
168 SNDRV_PCM_FMTBIT_S24_3LE |
169 SNDRV_PCM_FMTBIT_S24_LE
170 },
Mark Brown65ec1cd2009-03-11 16:51:31 +0000171 .ops = &ak4101_dai_ops,
Daniel Macka3819342009-03-09 02:13:17 +0100172};
173
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000174static int ak4104_probe(struct snd_soc_codec *codec)
175{
176 struct ak4104_private *ak4104 = snd_soc_codec_get_drvdata(codec);
Mark Brown2901d6e2012-02-17 12:14:18 -0800177 int ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000178
Mark Brown2901d6e2012-02-17 12:14:18 -0800179 codec->control_data = ak4104->regmap;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000180
181 /* set power-up and non-reset bits */
Daniel Mackb0ec7612013-03-06 22:22:15 +0100182 ret = regmap_update_bits(ak4104->regmap, AK4104_REG_CONTROL1,
183 AK4104_CONTROL1_PW | AK4104_CONTROL1_RSTN,
184 AK4104_CONTROL1_PW | AK4104_CONTROL1_RSTN);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000185 if (ret < 0)
186 return ret;
187
188 /* enable transmitter */
Daniel Mackb0ec7612013-03-06 22:22:15 +0100189 ret = regmap_update_bits(ak4104->regmap, AK4104_REG_TX,
190 AK4104_TX_TXE, AK4104_TX_TXE);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000191 if (ret < 0)
192 return ret;
193
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000194 return 0;
195}
196
197static int ak4104_remove(struct snd_soc_codec *codec)
198{
Daniel Mackb0ec7612013-03-06 22:22:15 +0100199 struct ak4104_private *ak4104 = snd_soc_codec_get_drvdata(codec);
200
201 regmap_update_bits(ak4104->regmap, AK4104_REG_CONTROL1,
202 AK4104_CONTROL1_PW | AK4104_CONTROL1_RSTN, 0);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000203
Mark Brownafad95f2012-02-17 12:04:41 -0800204 return 0;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000205}
206
207static struct snd_soc_codec_driver soc_codec_device_ak4104 = {
208 .probe = ak4104_probe,
209 .remove = ak4104_remove,
Mark Brown2e619262013-08-07 19:01:40 +0100210
211 .dapm_widgets = ak4104_dapm_widgets,
212 .num_dapm_widgets = ARRAY_SIZE(ak4104_dapm_widgets),
213 .dapm_routes = ak4104_dapm_routes,
214 .num_dapm_routes = ARRAY_SIZE(ak4104_dapm_routes),
Mark Brown2901d6e2012-02-17 12:14:18 -0800215};
216
217static const struct regmap_config ak4104_regmap = {
218 .reg_bits = 8,
219 .val_bits = 8,
220
221 .max_register = AK4104_NUM_REGS - 1,
222 .read_flag_mask = AK4104_READ,
223 .write_flag_mask = AK4104_WRITE,
224
225 .cache_type = REGCACHE_RBTREE,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000226};
Daniel Macka3819342009-03-09 02:13:17 +0100227
228static int ak4104_spi_probe(struct spi_device *spi)
229{
Daniel Mack385a4c22012-11-14 18:28:39 +0800230 struct device_node *np = spi->dev.of_node;
Daniel Macka3819342009-03-09 02:13:17 +0100231 struct ak4104_private *ak4104;
Mark Brown2901d6e2012-02-17 12:14:18 -0800232 unsigned int val;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000233 int ret;
Daniel Macka3819342009-03-09 02:13:17 +0100234
235 spi->bits_per_word = 8;
236 spi->mode = SPI_MODE_0;
237 ret = spi_setup(spi);
238 if (ret < 0)
239 return ret;
240
Axel Lin3922d512011-12-20 14:37:12 +0800241 ak4104 = devm_kzalloc(&spi->dev, sizeof(struct ak4104_private),
242 GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000243 if (ak4104 == NULL)
Daniel Macka3819342009-03-09 02:13:17 +0100244 return -ENOMEM;
Daniel Macka3819342009-03-09 02:13:17 +0100245
Tushar Beheraa273cd12012-11-22 09:38:36 +0530246 ak4104->regmap = devm_regmap_init_spi(spi, &ak4104_regmap);
Mark Brown2901d6e2012-02-17 12:14:18 -0800247 if (IS_ERR(ak4104->regmap)) {
248 ret = PTR_ERR(ak4104->regmap);
249 return ret;
250 }
251
Daniel Mack385a4c22012-11-14 18:28:39 +0800252 if (np) {
253 enum of_gpio_flags flags;
254 int gpio = of_get_named_gpio_flags(np, "reset-gpio", 0, &flags);
255
256 if (gpio_is_valid(gpio)) {
257 ret = devm_gpio_request_one(&spi->dev, gpio,
258 flags & OF_GPIO_ACTIVE_LOW ?
259 GPIOF_OUT_INIT_LOW : GPIOF_OUT_INIT_HIGH,
260 "ak4104 reset");
261 if (ret < 0)
262 return ret;
263 }
264 }
265
Mark Brown2901d6e2012-02-17 12:14:18 -0800266 /* read the 'reserved' register - according to the datasheet, it
267 * should contain 0x5b. Not a good way to verify the presence of
268 * the device, but there is no hardware ID register. */
269 ret = regmap_read(ak4104->regmap, AK4104_REG_RESERVED, &val);
270 if (ret != 0)
Tushar Beheraa273cd12012-11-22 09:38:36 +0530271 return ret;
272 if (val != AK4104_RESERVED_VAL)
273 return -ENODEV;
Mark Brown2901d6e2012-02-17 12:14:18 -0800274
Daniel Macka3819342009-03-09 02:13:17 +0100275 spi_set_drvdata(spi, ak4104);
Daniel Macka3819342009-03-09 02:13:17 +0100276
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000277 ret = snd_soc_register_codec(&spi->dev,
278 &soc_codec_device_ak4104, &ak4104_dai, 1);
Daniel Macka3819342009-03-09 02:13:17 +0100279 return ret;
280}
281
Bill Pemberton7a79e942012-12-07 09:26:37 -0500282static int ak4104_spi_remove(struct spi_device *spi)
Daniel Macka3819342009-03-09 02:13:17 +0100283{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000284 snd_soc_unregister_codec(&spi->dev);
Daniel Macka3819342009-03-09 02:13:17 +0100285 return 0;
286}
287
Daniel Mackac5dbea2012-10-07 17:51:24 +0200288static const struct of_device_id ak4104_of_match[] = {
289 { .compatible = "asahi-kasei,ak4104", },
290 { }
291};
292MODULE_DEVICE_TABLE(of, ak4104_of_match);
293
Daniel Macka3819342009-03-09 02:13:17 +0100294static struct spi_driver ak4104_spi_driver = {
295 .driver = {
296 .name = DRV_NAME,
297 .owner = THIS_MODULE,
Daniel Mackac5dbea2012-10-07 17:51:24 +0200298 .of_match_table = ak4104_of_match,
Daniel Macka3819342009-03-09 02:13:17 +0100299 },
300 .probe = ak4104_spi_probe,
Bill Pemberton7a79e942012-12-07 09:26:37 -0500301 .remove = ak4104_spi_remove,
Daniel Macka3819342009-03-09 02:13:17 +0100302};
303
Mark Brown38d78ba2012-02-16 22:50:35 -0800304module_spi_driver(ak4104_spi_driver);
Daniel Macka3819342009-03-09 02:13:17 +0100305
306MODULE_AUTHOR("Daniel Mack <daniel@caiaq.de>");
307MODULE_DESCRIPTION("Asahi Kasei AK4104 ALSA SoC driver");
308MODULE_LICENSE("GPL");
309