blob: bc2a807f210df1804129f0de665c8b2cacde9614 [file] [log] [blame]
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -08001/*
2 * driver/mfd/asic3.c
3 *
4 * Compaq ASIC3 support.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Copyright 2001 Compaq Computer Corporation.
11 * Copyright 2004-2005 Phil Blundell
Samuel Ortiz6f2384c2008-06-20 11:02:19 +020012 * Copyright 2007-2008 OpenedHand Ltd.
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -080013 *
14 * Authors: Phil Blundell <pb@handhelds.org>,
15 * Samuel Ortiz <sameo@openedhand.com>
16 *
17 */
18
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -080019#include <linux/kernel.h>
20#include <linux/irq.h>
Samuel Ortiz6f2384c2008-06-20 11:02:19 +020021#include <linux/gpio.h>
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -080022#include <linux/io.h>
23#include <linux/spinlock.h>
24#include <linux/platform_device.h>
25
26#include <linux/mfd/asic3.h>
27
Samuel Ortiz6f2384c2008-06-20 11:02:19 +020028struct asic3 {
29 void __iomem *mapping;
30 unsigned int bus_shift;
31 unsigned int irq_nr;
32 unsigned int irq_base;
33 spinlock_t lock;
34 u16 irq_bothedge[4];
35 struct gpio_chip gpio;
36 struct device *dev;
37};
38
39static int asic3_gpio_get(struct gpio_chip *chip, unsigned offset);
40
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -080041static inline void asic3_write_register(struct asic3 *asic,
42 unsigned int reg, u32 value)
43{
Al Virob32661e2008-03-29 03:10:58 +000044 iowrite16(value, asic->mapping +
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -080045 (reg >> asic->bus_shift));
46}
47
48static inline u32 asic3_read_register(struct asic3 *asic,
49 unsigned int reg)
50{
Al Virob32661e2008-03-29 03:10:58 +000051 return ioread16(asic->mapping +
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -080052 (reg >> asic->bus_shift));
53}
54
55/* IRQs */
56#define MAX_ASIC_ISR_LOOPS 20
Samuel Ortiz3b8139f2008-06-20 11:12:21 +020057#define ASIC3_GPIO_BASE_INCR \
58 (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE)
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -080059
60static void asic3_irq_flip_edge(struct asic3 *asic,
61 u32 base, int bit)
62{
63 u16 edge;
64 unsigned long flags;
65
66 spin_lock_irqsave(&asic->lock, flags);
67 edge = asic3_read_register(asic,
Samuel Ortiz3b8139f2008-06-20 11:12:21 +020068 base + ASIC3_GPIO_EDGE_TRIGGER);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -080069 edge ^= bit;
70 asic3_write_register(asic,
Samuel Ortiz3b8139f2008-06-20 11:12:21 +020071 base + ASIC3_GPIO_EDGE_TRIGGER, edge);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -080072 spin_unlock_irqrestore(&asic->lock, flags);
73}
74
75static void asic3_irq_demux(unsigned int irq, struct irq_desc *desc)
76{
77 int iter, i;
78 unsigned long flags;
79 struct asic3 *asic;
80
81 desc->chip->ack(irq);
82
83 asic = desc->handler_data;
84
85 for (iter = 0 ; iter < MAX_ASIC_ISR_LOOPS; iter++) {
86 u32 status;
87 int bank;
88
89 spin_lock_irqsave(&asic->lock, flags);
90 status = asic3_read_register(asic,
Samuel Ortiz3b8139f2008-06-20 11:12:21 +020091 ASIC3_OFFSET(INTR, P_INT_STAT));
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -080092 spin_unlock_irqrestore(&asic->lock, flags);
93
94 /* Check all ten register bits */
95 if ((status & 0x3ff) == 0)
96 break;
97
98 /* Handle GPIO IRQs */
99 for (bank = 0; bank < ASIC3_NUM_GPIO_BANKS; bank++) {
100 if (status & (1 << bank)) {
101 unsigned long base, istat;
102
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200103 base = ASIC3_GPIO_A_BASE
104 + bank * ASIC3_GPIO_BASE_INCR;
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800105
106 spin_lock_irqsave(&asic->lock, flags);
107 istat = asic3_read_register(asic,
108 base +
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200109 ASIC3_GPIO_INT_STATUS);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800110 /* Clearing IntStatus */
111 asic3_write_register(asic,
112 base +
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200113 ASIC3_GPIO_INT_STATUS, 0);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800114 spin_unlock_irqrestore(&asic->lock, flags);
115
116 for (i = 0; i < ASIC3_GPIOS_PER_BANK; i++) {
117 int bit = (1 << i);
118 unsigned int irqnr;
119
120 if (!(istat & bit))
121 continue;
122
123 irqnr = asic->irq_base +
124 (ASIC3_GPIOS_PER_BANK * bank)
125 + i;
126 desc = irq_desc + irqnr;
127 desc->handle_irq(irqnr, desc);
128 if (asic->irq_bothedge[bank] & bit)
129 asic3_irq_flip_edge(asic, base,
130 bit);
131 }
132 }
133 }
134
135 /* Handle remaining IRQs in the status register */
136 for (i = ASIC3_NUM_GPIOS; i < ASIC3_NR_IRQS; i++) {
137 /* They start at bit 4 and go up */
138 if (status & (1 << (i - ASIC3_NUM_GPIOS + 4))) {
Philipp Zabelde0d23c2008-07-03 11:08:27 +0200139 desc = irq_desc + asic->irq_base + i;
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800140 desc->handle_irq(asic->irq_base + i,
141 desc);
142 }
143 }
144 }
145
146 if (iter >= MAX_ASIC_ISR_LOOPS)
Samuel Ortiz24f4f2e2008-06-20 11:11:19 +0200147 dev_err(asic->dev, "interrupt processing overrun\n");
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800148}
149
150static inline int asic3_irq_to_bank(struct asic3 *asic, int irq)
151{
152 int n;
153
154 n = (irq - asic->irq_base) >> 4;
155
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200156 return (n * (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE));
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800157}
158
159static inline int asic3_irq_to_index(struct asic3 *asic, int irq)
160{
161 return (irq - asic->irq_base) & 0xf;
162}
163
164static void asic3_mask_gpio_irq(unsigned int irq)
165{
166 struct asic3 *asic = get_irq_chip_data(irq);
167 u32 val, bank, index;
168 unsigned long flags;
169
170 bank = asic3_irq_to_bank(asic, irq);
171 index = asic3_irq_to_index(asic, irq);
172
173 spin_lock_irqsave(&asic->lock, flags);
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200174 val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800175 val |= 1 << index;
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200176 asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800177 spin_unlock_irqrestore(&asic->lock, flags);
178}
179
180static void asic3_mask_irq(unsigned int irq)
181{
182 struct asic3 *asic = get_irq_chip_data(irq);
183 int regval;
184 unsigned long flags;
185
186 spin_lock_irqsave(&asic->lock, flags);
187 regval = asic3_read_register(asic,
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200188 ASIC3_INTR_BASE +
189 ASIC3_INTR_INT_MASK);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800190
191 regval &= ~(ASIC3_INTMASK_MASK0 <<
192 (irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
193
194 asic3_write_register(asic,
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200195 ASIC3_INTR_BASE +
196 ASIC3_INTR_INT_MASK,
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800197 regval);
198 spin_unlock_irqrestore(&asic->lock, flags);
199}
200
201static void asic3_unmask_gpio_irq(unsigned int irq)
202{
203 struct asic3 *asic = get_irq_chip_data(irq);
204 u32 val, bank, index;
205 unsigned long flags;
206
207 bank = asic3_irq_to_bank(asic, irq);
208 index = asic3_irq_to_index(asic, irq);
209
210 spin_lock_irqsave(&asic->lock, flags);
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200211 val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800212 val &= ~(1 << index);
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200213 asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800214 spin_unlock_irqrestore(&asic->lock, flags);
215}
216
217static void asic3_unmask_irq(unsigned int irq)
218{
219 struct asic3 *asic = get_irq_chip_data(irq);
220 int regval;
221 unsigned long flags;
222
223 spin_lock_irqsave(&asic->lock, flags);
224 regval = asic3_read_register(asic,
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200225 ASIC3_INTR_BASE +
226 ASIC3_INTR_INT_MASK);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800227
228 regval |= (ASIC3_INTMASK_MASK0 <<
229 (irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
230
231 asic3_write_register(asic,
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200232 ASIC3_INTR_BASE +
233 ASIC3_INTR_INT_MASK,
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800234 regval);
235 spin_unlock_irqrestore(&asic->lock, flags);
236}
237
238static int asic3_gpio_irq_type(unsigned int irq, unsigned int type)
239{
240 struct asic3 *asic = get_irq_chip_data(irq);
241 u32 bank, index;
242 u16 trigger, level, edge, bit;
243 unsigned long flags;
244
245 bank = asic3_irq_to_bank(asic, irq);
246 index = asic3_irq_to_index(asic, irq);
247 bit = 1<<index;
248
249 spin_lock_irqsave(&asic->lock, flags);
250 level = asic3_read_register(asic,
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200251 bank + ASIC3_GPIO_LEVEL_TRIGGER);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800252 edge = asic3_read_register(asic,
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200253 bank + ASIC3_GPIO_EDGE_TRIGGER);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800254 trigger = asic3_read_register(asic,
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200255 bank + ASIC3_GPIO_TRIGGER_TYPE);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800256 asic->irq_bothedge[(irq - asic->irq_base) >> 4] &= ~bit;
257
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100258 if (type == IRQ_TYPE_EDGE_RISING) {
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800259 trigger |= bit;
260 edge |= bit;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100261 } else if (type == IRQ_TYPE_EDGE_FALLING) {
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800262 trigger |= bit;
263 edge &= ~bit;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100264 } else if (type == IRQ_TYPE_EDGE_BOTH) {
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800265 trigger |= bit;
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200266 if (asic3_gpio_get(&asic->gpio, irq - asic->irq_base))
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800267 edge &= ~bit;
268 else
269 edge |= bit;
270 asic->irq_bothedge[(irq - asic->irq_base) >> 4] |= bit;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100271 } else if (type == IRQ_TYPE_LEVEL_LOW) {
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800272 trigger &= ~bit;
273 level &= ~bit;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100274 } else if (type == IRQ_TYPE_LEVEL_HIGH) {
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800275 trigger &= ~bit;
276 level |= bit;
277 } else {
278 /*
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100279 * if type == IRQ_TYPE_NONE, we should mask interrupts, but
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800280 * be careful to not unmask them if mask was also called.
281 * Probably need internal state for mask.
282 */
Samuel Ortiz24f4f2e2008-06-20 11:11:19 +0200283 dev_notice(asic->dev, "irq type not changed\n");
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800284 }
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200285 asic3_write_register(asic, bank + ASIC3_GPIO_LEVEL_TRIGGER,
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800286 level);
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200287 asic3_write_register(asic, bank + ASIC3_GPIO_EDGE_TRIGGER,
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800288 edge);
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200289 asic3_write_register(asic, bank + ASIC3_GPIO_TRIGGER_TYPE,
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800290 trigger);
291 spin_unlock_irqrestore(&asic->lock, flags);
292 return 0;
293}
294
295static struct irq_chip asic3_gpio_irq_chip = {
296 .name = "ASIC3-GPIO",
297 .ack = asic3_mask_gpio_irq,
298 .mask = asic3_mask_gpio_irq,
299 .unmask = asic3_unmask_gpio_irq,
300 .set_type = asic3_gpio_irq_type,
301};
302
303static struct irq_chip asic3_irq_chip = {
304 .name = "ASIC3",
305 .ack = asic3_mask_irq,
306 .mask = asic3_mask_irq,
307 .unmask = asic3_unmask_irq,
308};
309
Philipp Zabel065032f2008-06-21 00:51:38 +0200310static int __init asic3_irq_probe(struct platform_device *pdev)
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800311{
312 struct asic3 *asic = platform_get_drvdata(pdev);
313 unsigned long clksel = 0;
314 unsigned int irq, irq_base;
Philipp Zabel99cdb0c2008-07-10 02:17:02 +0200315 int map_size;
Roel Kluinc491b2f2008-07-25 19:44:41 -0700316 int ret;
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800317
Roel Kluinc491b2f2008-07-25 19:44:41 -0700318 ret = platform_get_irq(pdev, 0);
319 if (ret < 0)
320 return ret;
321 asic->irq_nr = ret;
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800322
323 /* turn on clock to IRQ controller */
324 clksel |= CLOCK_SEL_CX;
325 asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL),
326 clksel);
327
328 irq_base = asic->irq_base;
329
330 for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
331 if (irq < asic->irq_base + ASIC3_NUM_GPIOS)
332 set_irq_chip(irq, &asic3_gpio_irq_chip);
333 else
334 set_irq_chip(irq, &asic3_irq_chip);
335
336 set_irq_chip_data(irq, asic);
337 set_irq_handler(irq, handle_level_irq);
338 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
339 }
340
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200341 asic3_write_register(asic, ASIC3_OFFSET(INTR, INT_MASK),
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800342 ASIC3_INTMASK_GINTMASK);
343
344 set_irq_chained_handler(asic->irq_nr, asic3_irq_demux);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100345 set_irq_type(asic->irq_nr, IRQ_TYPE_EDGE_RISING);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800346 set_irq_data(asic->irq_nr, asic);
347
348 return 0;
349}
350
351static void asic3_irq_remove(struct platform_device *pdev)
352{
353 struct asic3 *asic = platform_get_drvdata(pdev);
354 unsigned int irq, irq_base;
355
356 irq_base = asic->irq_base;
357
358 for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
359 set_irq_flags(irq, 0);
360 set_irq_handler(irq, NULL);
361 set_irq_chip(irq, NULL);
362 set_irq_chip_data(irq, NULL);
363 }
364 set_irq_chained_handler(asic->irq_nr, NULL);
365}
366
367/* GPIOs */
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200368static int asic3_gpio_direction(struct gpio_chip *chip,
369 unsigned offset, int out)
370{
371 u32 mask = ASIC3_GPIO_TO_MASK(offset), out_reg;
372 unsigned int gpio_base;
373 unsigned long flags;
374 struct asic3 *asic;
375
376 asic = container_of(chip, struct asic3, gpio);
377 gpio_base = ASIC3_GPIO_TO_BASE(offset);
378
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200379 if (gpio_base > ASIC3_GPIO_D_BASE) {
Samuel Ortiz24f4f2e2008-06-20 11:11:19 +0200380 dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
381 gpio_base, offset);
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200382 return -EINVAL;
383 }
384
385 spin_lock_irqsave(&asic->lock, flags);
386
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200387 out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_DIRECTION);
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200388
389 /* Input is 0, Output is 1 */
390 if (out)
391 out_reg |= mask;
392 else
393 out_reg &= ~mask;
394
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200395 asic3_write_register(asic, gpio_base + ASIC3_GPIO_DIRECTION, out_reg);
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200396
397 spin_unlock_irqrestore(&asic->lock, flags);
398
399 return 0;
400
401}
402
403static int asic3_gpio_direction_input(struct gpio_chip *chip,
404 unsigned offset)
405{
406 return asic3_gpio_direction(chip, offset, 0);
407}
408
409static int asic3_gpio_direction_output(struct gpio_chip *chip,
410 unsigned offset, int value)
411{
412 return asic3_gpio_direction(chip, offset, 1);
413}
414
415static int asic3_gpio_get(struct gpio_chip *chip,
416 unsigned offset)
417{
418 unsigned int gpio_base;
419 u32 mask = ASIC3_GPIO_TO_MASK(offset);
420 struct asic3 *asic;
421
422 asic = container_of(chip, struct asic3, gpio);
423 gpio_base = ASIC3_GPIO_TO_BASE(offset);
424
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200425 if (gpio_base > ASIC3_GPIO_D_BASE) {
Samuel Ortiz24f4f2e2008-06-20 11:11:19 +0200426 dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
427 gpio_base, offset);
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200428 return -EINVAL;
429 }
430
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200431 return asic3_read_register(asic, gpio_base + ASIC3_GPIO_STATUS) & mask;
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200432}
433
434static void asic3_gpio_set(struct gpio_chip *chip,
435 unsigned offset, int value)
436{
437 u32 mask, out_reg;
438 unsigned int gpio_base;
439 unsigned long flags;
440 struct asic3 *asic;
441
442 asic = container_of(chip, struct asic3, gpio);
443 gpio_base = ASIC3_GPIO_TO_BASE(offset);
444
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200445 if (gpio_base > ASIC3_GPIO_D_BASE) {
Samuel Ortiz24f4f2e2008-06-20 11:11:19 +0200446 dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
447 gpio_base, offset);
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200448 return;
449 }
450
451 mask = ASIC3_GPIO_TO_MASK(offset);
452
453 spin_lock_irqsave(&asic->lock, flags);
454
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200455 out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_OUT);
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200456
457 if (value)
458 out_reg |= mask;
459 else
460 out_reg &= ~mask;
461
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200462 asic3_write_register(asic, gpio_base + ASIC3_GPIO_OUT, out_reg);
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200463
464 spin_unlock_irqrestore(&asic->lock, flags);
465
466 return;
467}
468
Philipp Zabel065032f2008-06-21 00:51:38 +0200469static __init int asic3_gpio_probe(struct platform_device *pdev,
470 u16 *gpio_config, int num)
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800471{
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800472 struct asic3 *asic = platform_get_drvdata(pdev);
Samuel Ortiz3b26bf12008-06-20 11:09:51 +0200473 u16 alt_reg[ASIC3_NUM_GPIO_BANKS];
474 u16 out_reg[ASIC3_NUM_GPIO_BANKS];
475 u16 dir_reg[ASIC3_NUM_GPIO_BANKS];
476 int i;
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800477
Philipp Zabel786bef32008-06-24 01:31:24 +0200478 memzero(alt_reg, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
479 memzero(out_reg, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
480 memzero(dir_reg, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
Samuel Ortiz3b26bf12008-06-20 11:09:51 +0200481
482 /* Enable all GPIOs */
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200483 asic3_write_register(asic, ASIC3_GPIO_OFFSET(A, MASK), 0xffff);
484 asic3_write_register(asic, ASIC3_GPIO_OFFSET(B, MASK), 0xffff);
485 asic3_write_register(asic, ASIC3_GPIO_OFFSET(C, MASK), 0xffff);
486 asic3_write_register(asic, ASIC3_GPIO_OFFSET(D, MASK), 0xffff);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800487
Samuel Ortiz3b26bf12008-06-20 11:09:51 +0200488 for (i = 0; i < num; i++) {
489 u8 alt, pin, dir, init, bank_num, bit_num;
490 u16 config = gpio_config[i];
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800491
Samuel Ortiz3b26bf12008-06-20 11:09:51 +0200492 pin = ASIC3_CONFIG_GPIO_PIN(config);
493 alt = ASIC3_CONFIG_GPIO_ALT(config);
494 dir = ASIC3_CONFIG_GPIO_DIR(config);
495 init = ASIC3_CONFIG_GPIO_INIT(config);
496
497 bank_num = ASIC3_GPIO_TO_BANK(pin);
498 bit_num = ASIC3_GPIO_TO_BIT(pin);
499
500 alt_reg[bank_num] |= (alt << bit_num);
501 out_reg[bank_num] |= (init << bit_num);
502 dir_reg[bank_num] |= (dir << bit_num);
503 }
504
505 for (i = 0; i < ASIC3_NUM_GPIO_BANKS; i++) {
506 asic3_write_register(asic,
507 ASIC3_BANK_TO_BASE(i) +
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200508 ASIC3_GPIO_DIRECTION,
Samuel Ortiz3b26bf12008-06-20 11:09:51 +0200509 dir_reg[i]);
510 asic3_write_register(asic,
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200511 ASIC3_BANK_TO_BASE(i) + ASIC3_GPIO_OUT,
Samuel Ortiz3b26bf12008-06-20 11:09:51 +0200512 out_reg[i]);
513 asic3_write_register(asic,
514 ASIC3_BANK_TO_BASE(i) +
Samuel Ortiz3b8139f2008-06-20 11:12:21 +0200515 ASIC3_GPIO_ALT_FUNCTION,
Samuel Ortiz3b26bf12008-06-20 11:09:51 +0200516 alt_reg[i]);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800517 }
518
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200519 return gpiochip_add(&asic->gpio);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800520}
521
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200522static int asic3_gpio_remove(struct platform_device *pdev)
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800523{
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200524 struct asic3 *asic = platform_get_drvdata(pdev);
525
526 return gpiochip_remove(&asic->gpio);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800527}
528
529
530/* Core */
Philipp Zabel065032f2008-06-21 00:51:38 +0200531static int __init asic3_probe(struct platform_device *pdev)
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800532{
533 struct asic3_platform_data *pdata = pdev->dev.platform_data;
534 struct asic3 *asic;
535 struct resource *mem;
536 unsigned long clksel;
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200537 int ret = 0;
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800538
539 asic = kzalloc(sizeof(struct asic3), GFP_KERNEL);
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200540 if (asic == NULL) {
541 printk(KERN_ERR "kzalloc failed\n");
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800542 return -ENOMEM;
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200543 }
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800544
545 spin_lock_init(&asic->lock);
546 platform_set_drvdata(pdev, asic);
547 asic->dev = &pdev->dev;
548
549 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
550 if (!mem) {
551 ret = -ENOMEM;
Samuel Ortiz24f4f2e2008-06-20 11:11:19 +0200552 dev_err(asic->dev, "no MEM resource\n");
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200553 goto out_free;
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800554 }
555
Philipp Zabel99cdb0c2008-07-10 02:17:02 +0200556 map_size = mem->end - mem->start + 1;
557 asic->mapping = ioremap(mem->start, map_size);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800558 if (!asic->mapping) {
559 ret = -ENOMEM;
Samuel Ortiz24f4f2e2008-06-20 11:11:19 +0200560 dev_err(asic->dev, "Couldn't ioremap\n");
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200561 goto out_free;
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800562 }
563
564 asic->irq_base = pdata->irq_base;
565
Philipp Zabel99cdb0c2008-07-10 02:17:02 +0200566 /* calculate bus shift from mem resource */
567 asic->bus_shift = 2 - (map_size >> 12);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800568
569 clksel = 0;
570 asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), clksel);
571
572 ret = asic3_irq_probe(pdev);
573 if (ret < 0) {
Samuel Ortiz24f4f2e2008-06-20 11:11:19 +0200574 dev_err(asic->dev, "Couldn't probe IRQs\n");
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200575 goto out_unmap;
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800576 }
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200577
578 asic->gpio.base = pdata->gpio_base;
579 asic->gpio.ngpio = ASIC3_NUM_GPIOS;
580 asic->gpio.get = asic3_gpio_get;
581 asic->gpio.set = asic3_gpio_set;
582 asic->gpio.direction_input = asic3_gpio_direction_input;
583 asic->gpio.direction_output = asic3_gpio_direction_output;
584
Samuel Ortiz3b26bf12008-06-20 11:09:51 +0200585 ret = asic3_gpio_probe(pdev,
586 pdata->gpio_config,
587 pdata->gpio_config_num);
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200588 if (ret < 0) {
Samuel Ortiz24f4f2e2008-06-20 11:11:19 +0200589 dev_err(asic->dev, "GPIO probe failed\n");
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200590 goto out_irq;
591 }
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800592
Samuel Ortiz24f4f2e2008-06-20 11:11:19 +0200593 dev_info(asic->dev, "ASIC3 Core driver\n");
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800594
595 return 0;
596
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200597 out_irq:
598 asic3_irq_remove(pdev);
599
600 out_unmap:
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800601 iounmap(asic->mapping);
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200602
603 out_free:
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800604 kfree(asic);
605
606 return ret;
607}
608
609static int asic3_remove(struct platform_device *pdev)
610{
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200611 int ret;
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800612 struct asic3 *asic = platform_get_drvdata(pdev);
613
Samuel Ortiz6f2384c2008-06-20 11:02:19 +0200614 ret = asic3_gpio_remove(pdev);
615 if (ret < 0)
616 return ret;
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800617 asic3_irq_remove(pdev);
618
619 asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), 0);
620
621 iounmap(asic->mapping);
622
623 kfree(asic);
624
625 return 0;
626}
627
628static void asic3_shutdown(struct platform_device *pdev)
629{
630}
631
632static struct platform_driver asic3_device_driver = {
633 .driver = {
634 .name = "asic3",
635 },
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800636 .remove = __devexit_p(asic3_remove),
637 .shutdown = asic3_shutdown,
638};
639
640static int __init asic3_init(void)
641{
642 int retval = 0;
Philipp Zabel065032f2008-06-21 00:51:38 +0200643 retval = platform_driver_probe(&asic3_device_driver, asic3_probe);
Samuel Ortizfa9ff4b2008-02-07 00:14:49 -0800644 return retval;
645}
646
647subsys_initcall(asic3_init);