blob: 663b92b364bb842ac56cc30a195c5501f1daa149 [file] [log] [blame]
Yusuke Godafdc50a92010-05-26 14:41:59 -07001/*
2 * MMCIF eMMC driver.
3 *
4 * Copyright (C) 2010 Renesas Solutions Corp.
5 * Yusuke Goda <yusuke.goda.sx@renesas.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License.
10 *
11 *
12 * TODO
13 * 1. DMA
14 * 2. Power management
15 * 3. Handle MMC errors better
16 *
17 */
18
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +010019/*
20 * The MMCIF driver is now processing MMC requests asynchronously, according
21 * to the Linux MMC API requirement.
22 *
23 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
24 * data, and optional stop. To achieve asynchronous processing each of these
25 * stages is split into two halves: a top and a bottom half. The top half
26 * initialises the hardware, installs a timeout handler to handle completion
27 * timeouts, and returns. In case of the command stage this immediately returns
28 * control to the caller, leaving all further processing to run asynchronously.
29 * All further request processing is performed by the bottom halves.
30 *
31 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
32 * thread, a DMA completion callback, if DMA is used, a timeout work, and
33 * request- and stage-specific handler methods.
34 *
35 * Each bottom half run begins with either a hardware interrupt, a DMA callback
36 * invocation, or a timeout work run. In case of an error or a successful
37 * processing completion, the MMC core is informed and the request processing is
38 * finished. In case processing has to continue, i.e., if data has to be read
39 * from or written to the card, or if a stop command has to be sent, the next
40 * top half is called, which performs the necessary hardware handling and
41 * reschedules the timeout work. This returns the driver state machine into the
42 * bottom half waiting state.
43 */
44
Guennadi Liakhovetski86df1742011-11-23 15:52:30 +010045#include <linux/bitops.h>
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +000046#include <linux/clk.h>
47#include <linux/completion.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000048#include <linux/delay.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070049#include <linux/dma-mapping.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000050#include <linux/dmaengine.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070051#include <linux/mmc/card.h>
52#include <linux/mmc/core.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000053#include <linux/mmc/host.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070054#include <linux/mmc/mmc.h>
55#include <linux/mmc/sdio.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070056#include <linux/mmc/sh_mmcif.h>
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +020057#include <linux/mmc/slot-gpio.h>
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +020058#include <linux/mod_devicetable.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000059#include <linux/pagemap.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000060#include <linux/platform_device.h>
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +010061#include <linux/pm_qos.h>
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +000062#include <linux/pm_runtime.h>
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +000063#include <linux/spinlock.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040064#include <linux/module.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070065
66#define DRIVER_NAME "sh_mmcif"
67#define DRIVER_VERSION "2010-04-28"
68
Yusuke Godafdc50a92010-05-26 14:41:59 -070069/* CE_CMD_SET */
70#define CMD_MASK 0x3f000000
71#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
72#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
73#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
74#define CMD_SET_RBSY (1 << 21) /* R1b */
75#define CMD_SET_CCSEN (1 << 20)
76#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
77#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
78#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
79#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
80#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
81#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
82#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
83#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
84#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
85#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
86#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
87#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
88#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
89#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
90#define CMD_SET_CCSH (1 << 5)
Teppei Kamijou555061f2012-12-12 15:38:08 +010091#define CMD_SET_DARS (1 << 2) /* Dual Data Rate */
Yusuke Godafdc50a92010-05-26 14:41:59 -070092#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
93#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
94#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
95
96/* CE_CMD_CTRL */
97#define CMD_CTRL_BREAK (1 << 0)
98
99/* CE_BLOCK_SET */
100#define BLOCK_SIZE_MASK 0x0000ffff
101
Yusuke Godafdc50a92010-05-26 14:41:59 -0700102/* CE_INT */
103#define INT_CCSDE (1 << 29)
104#define INT_CMD12DRE (1 << 26)
105#define INT_CMD12RBE (1 << 25)
106#define INT_CMD12CRE (1 << 24)
107#define INT_DTRANE (1 << 23)
108#define INT_BUFRE (1 << 22)
109#define INT_BUFWEN (1 << 21)
110#define INT_BUFREN (1 << 20)
111#define INT_CCSRCV (1 << 19)
112#define INT_RBSYE (1 << 17)
113#define INT_CRSPE (1 << 16)
114#define INT_CMDVIO (1 << 15)
115#define INT_BUFVIO (1 << 14)
116#define INT_WDATERR (1 << 11)
117#define INT_RDATERR (1 << 10)
118#define INT_RIDXERR (1 << 9)
119#define INT_RSPERR (1 << 8)
120#define INT_CCSTO (1 << 5)
121#define INT_CRCSTO (1 << 4)
122#define INT_WDATTO (1 << 3)
123#define INT_RDATTO (1 << 2)
124#define INT_RBSYTO (1 << 1)
125#define INT_RSPTO (1 << 0)
126#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
127 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
128 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
129 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
130
131/* CE_INT_MASK */
132#define MASK_ALL 0x00000000
133#define MASK_MCCSDE (1 << 29)
134#define MASK_MCMD12DRE (1 << 26)
135#define MASK_MCMD12RBE (1 << 25)
136#define MASK_MCMD12CRE (1 << 24)
137#define MASK_MDTRANE (1 << 23)
138#define MASK_MBUFRE (1 << 22)
139#define MASK_MBUFWEN (1 << 21)
140#define MASK_MBUFREN (1 << 20)
141#define MASK_MCCSRCV (1 << 19)
142#define MASK_MRBSYE (1 << 17)
143#define MASK_MCRSPE (1 << 16)
144#define MASK_MCMDVIO (1 << 15)
145#define MASK_MBUFVIO (1 << 14)
146#define MASK_MWDATERR (1 << 11)
147#define MASK_MRDATERR (1 << 10)
148#define MASK_MRIDXERR (1 << 9)
149#define MASK_MRSPERR (1 << 8)
150#define MASK_MCCSTO (1 << 5)
151#define MASK_MCRCSTO (1 << 4)
152#define MASK_MWDATTO (1 << 3)
153#define MASK_MRDATTO (1 << 2)
154#define MASK_MRBSYTO (1 << 1)
155#define MASK_MRSPTO (1 << 0)
156
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100157#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
158 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
159 MASK_MCCSTO | MASK_MCRCSTO | MASK_MWDATTO | \
160 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
161
Yusuke Godafdc50a92010-05-26 14:41:59 -0700162/* CE_HOST_STS1 */
163#define STS1_CMDSEQ (1 << 31)
164
165/* CE_HOST_STS2 */
166#define STS2_CRCSTE (1 << 31)
167#define STS2_CRC16E (1 << 30)
168#define STS2_AC12CRCE (1 << 29)
169#define STS2_RSPCRC7E (1 << 28)
170#define STS2_CRCSTEBE (1 << 27)
171#define STS2_RDATEBE (1 << 26)
172#define STS2_AC12REBE (1 << 25)
173#define STS2_RSPEBE (1 << 24)
174#define STS2_AC12IDXE (1 << 23)
175#define STS2_RSPIDXE (1 << 22)
176#define STS2_CCSTO (1 << 15)
177#define STS2_RDATTO (1 << 14)
178#define STS2_DATBSYTO (1 << 13)
179#define STS2_CRCSTTO (1 << 12)
180#define STS2_AC12BSYTO (1 << 11)
181#define STS2_RSPBSYTO (1 << 10)
182#define STS2_AC12RSPTO (1 << 9)
183#define STS2_RSPTO (1 << 8)
184#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
185 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
186#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
187 STS2_DATBSYTO | STS2_CRCSTTO | \
188 STS2_AC12BSYTO | STS2_RSPBSYTO | \
189 STS2_AC12RSPTO | STS2_RSPTO)
190
Yusuke Godafdc50a92010-05-26 14:41:59 -0700191#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
192#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
193#define CLKDEV_INIT 400000 /* 400 KHz */
194
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000195enum mmcif_state {
196 STATE_IDLE,
197 STATE_REQUEST,
198 STATE_IOS,
199};
200
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100201enum mmcif_wait_for {
202 MMCIF_WAIT_FOR_REQUEST,
203 MMCIF_WAIT_FOR_CMD,
204 MMCIF_WAIT_FOR_MREAD,
205 MMCIF_WAIT_FOR_MWRITE,
206 MMCIF_WAIT_FOR_READ,
207 MMCIF_WAIT_FOR_WRITE,
208 MMCIF_WAIT_FOR_READ_END,
209 MMCIF_WAIT_FOR_WRITE_END,
210 MMCIF_WAIT_FOR_STOP,
211};
212
Yusuke Godafdc50a92010-05-26 14:41:59 -0700213struct sh_mmcif_host {
214 struct mmc_host *mmc;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100215 struct mmc_request *mrq;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700216 struct platform_device *pd;
217 struct clk *hclk;
218 unsigned int clk;
219 int bus_width;
Teppei Kamijou555061f2012-12-12 15:38:08 +0100220 unsigned char timing;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000221 bool sd_error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100222 bool dying;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700223 long timeout;
224 void __iomem *addr;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100225 u32 *pio_ptr;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100226 spinlock_t lock; /* protect sh_mmcif_host::state */
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000227 enum mmcif_state state;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100228 enum mmcif_wait_for wait_for;
229 struct delayed_work timeout_work;
230 size_t blocksize;
231 int sg_idx;
232 int sg_blkidx;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000233 bool power;
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200234 bool card_present;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700235
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000236 /* DMA support */
237 struct dma_chan *chan_rx;
238 struct dma_chan *chan_tx;
239 struct completion dma_complete;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100240 bool dma_active;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000241};
Yusuke Godafdc50a92010-05-26 14:41:59 -0700242
243static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
244 unsigned int reg, u32 val)
245{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000246 writel(val | readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700247}
248
249static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
250 unsigned int reg, u32 val)
251{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000252 writel(~val & readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700253}
254
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000255static void mmcif_dma_complete(void *arg)
256{
257 struct sh_mmcif_host *host = arg;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500258 struct mmc_data *data = host->mrq->data;
259
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000260 dev_dbg(&host->pd->dev, "Command completed\n");
261
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500262 if (WARN(!data, "%s: NULL data in DMA completion!\n",
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000263 dev_name(&host->pd->dev)))
264 return;
265
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500266 if (data->flags & MMC_DATA_READ)
Linus Walleij1ed828d2011-02-10 16:09:29 +0100267 dma_unmap_sg(host->chan_rx->device->dev,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500268 data->sg, data->sg_len,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000269 DMA_FROM_DEVICE);
270 else
Linus Walleij1ed828d2011-02-10 16:09:29 +0100271 dma_unmap_sg(host->chan_tx->device->dev,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500272 data->sg, data->sg_len,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000273 DMA_TO_DEVICE);
274
275 complete(&host->dma_complete);
276}
277
278static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
279{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500280 struct mmc_data *data = host->mrq->data;
281 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000282 struct dma_async_tx_descriptor *desc = NULL;
283 struct dma_chan *chan = host->chan_rx;
284 dma_cookie_t cookie = -EINVAL;
285 int ret;
286
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500287 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100288 DMA_FROM_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000289 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100290 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500291 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530292 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000293 }
294
295 if (desc) {
296 desc->callback = mmcif_dma_complete;
297 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100298 cookie = dmaengine_submit(desc);
299 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
300 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000301 }
302 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500303 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000304
305 if (!desc) {
306 /* DMA failed, fall back to PIO */
307 if (ret >= 0)
308 ret = -EIO;
309 host->chan_rx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100310 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000311 dma_release_channel(chan);
312 /* Free the Tx channel too */
313 chan = host->chan_tx;
314 if (chan) {
315 host->chan_tx = NULL;
316 dma_release_channel(chan);
317 }
318 dev_warn(&host->pd->dev,
319 "DMA failed: %d, falling back to PIO\n", ret);
320 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
321 }
322
323 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500324 desc, cookie, data->sg_len);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000325}
326
327static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
328{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500329 struct mmc_data *data = host->mrq->data;
330 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000331 struct dma_async_tx_descriptor *desc = NULL;
332 struct dma_chan *chan = host->chan_tx;
333 dma_cookie_t cookie = -EINVAL;
334 int ret;
335
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500336 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100337 DMA_TO_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000338 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100339 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500340 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530341 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000342 }
343
344 if (desc) {
345 desc->callback = mmcif_dma_complete;
346 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100347 cookie = dmaengine_submit(desc);
348 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
349 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000350 }
351 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500352 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000353
354 if (!desc) {
355 /* DMA failed, fall back to PIO */
356 if (ret >= 0)
357 ret = -EIO;
358 host->chan_tx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100359 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000360 dma_release_channel(chan);
361 /* Free the Rx channel too */
362 chan = host->chan_rx;
363 if (chan) {
364 host->chan_rx = NULL;
365 dma_release_channel(chan);
366 }
367 dev_warn(&host->pd->dev,
368 "DMA failed: %d, falling back to PIO\n", ret);
369 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
370 }
371
372 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
373 desc, cookie);
374}
375
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000376static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
377 struct sh_mmcif_plat_data *pdata)
378{
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200379 struct resource *res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
380 struct dma_slave_config cfg;
381 dma_cap_mask_t mask;
382 int ret;
383
Linus Walleijf38f94c2011-02-10 16:09:50 +0100384 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000385
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200386 if (!pdata)
387 return;
388
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200389 if (pdata->slave_id_tx <= 0 || pdata->slave_id_rx <= 0)
390 return;
391
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000392 /* We can only either use DMA for both Tx and Rx or not use it at all */
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200393 dma_cap_zero(mask);
394 dma_cap_set(DMA_SLAVE, mask);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000395
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200396 host->chan_tx = dma_request_channel(mask, shdma_chan_filter,
397 (void *)pdata->slave_id_tx);
398 dev_dbg(&host->pd->dev, "%s: TX: got channel %p\n", __func__,
399 host->chan_tx);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000400
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200401 if (!host->chan_tx)
402 return;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000403
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200404 cfg.slave_id = pdata->slave_id_tx;
405 cfg.direction = DMA_MEM_TO_DEV;
406 cfg.dst_addr = res->start + MMCIF_CE_DATA;
407 cfg.src_addr = 0;
408 ret = dmaengine_slave_config(host->chan_tx, &cfg);
409 if (ret < 0)
410 goto ecfgtx;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000411
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200412 host->chan_rx = dma_request_channel(mask, shdma_chan_filter,
413 (void *)pdata->slave_id_rx);
414 dev_dbg(&host->pd->dev, "%s: RX: got channel %p\n", __func__,
415 host->chan_rx);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000416
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200417 if (!host->chan_rx)
418 goto erqrx;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000419
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200420 cfg.slave_id = pdata->slave_id_rx;
421 cfg.direction = DMA_DEV_TO_MEM;
422 cfg.dst_addr = 0;
423 cfg.src_addr = res->start + MMCIF_CE_DATA;
424 ret = dmaengine_slave_config(host->chan_rx, &cfg);
425 if (ret < 0)
426 goto ecfgrx;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000427
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200428 init_completion(&host->dma_complete);
429
430 return;
431
432ecfgrx:
433 dma_release_channel(host->chan_rx);
434 host->chan_rx = NULL;
435erqrx:
436ecfgtx:
437 dma_release_channel(host->chan_tx);
438 host->chan_tx = NULL;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000439}
440
441static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
442{
443 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
444 /* Descriptors are freed automatically */
445 if (host->chan_tx) {
446 struct dma_chan *chan = host->chan_tx;
447 host->chan_tx = NULL;
448 dma_release_channel(chan);
449 }
450 if (host->chan_rx) {
451 struct dma_chan *chan = host->chan_rx;
452 host->chan_rx = NULL;
453 dma_release_channel(chan);
454 }
455
Linus Walleijf38f94c2011-02-10 16:09:50 +0100456 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000457}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700458
459static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
460{
461 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200462 bool sup_pclk = p ? p->sup_pclk : false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700463
464 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
465 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
466
467 if (!clk)
468 return;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200469 if (sup_pclk && clk == host->clk)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700470 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
471 else
472 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
Simon Hormanf9388252012-03-28 18:01:09 +0900473 ((fls(DIV_ROUND_UP(host->clk,
474 clk) - 1) - 1) << 16));
Yusuke Godafdc50a92010-05-26 14:41:59 -0700475
476 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
477}
478
479static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
480{
481 u32 tmp;
482
Magnus Damm487d9fc2010-05-18 14:42:51 +0000483 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700484
Magnus Damm487d9fc2010-05-18 14:42:51 +0000485 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
486 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700487 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
488 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
489 /* byte swap on */
490 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
491}
492
493static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
494{
495 u32 state1, state2;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100496 int ret, timeout;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700497
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000498 host->sd_error = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700499
Magnus Damm487d9fc2010-05-18 14:42:51 +0000500 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
501 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000502 dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
503 dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700504
505 if (state1 & STS1_CMDSEQ) {
506 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
507 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100508 for (timeout = 10000000; timeout; timeout--) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000509 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100510 & STS1_CMDSEQ))
Yusuke Godafdc50a92010-05-26 14:41:59 -0700511 break;
512 mdelay(1);
513 }
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100514 if (!timeout) {
515 dev_err(&host->pd->dev,
516 "Forced end of command sequence timeout err\n");
517 return -EIO;
518 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700519 sh_mmcif_sync_reset(host);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000520 dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700521 return -EIO;
522 }
523
524 if (state2 & STS2_CRC_ERR) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100525 dev_dbg(&host->pd->dev, ": CRC error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700526 ret = -EIO;
527 } else if (state2 & STS2_TIMEOUT_ERR) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100528 dev_dbg(&host->pd->dev, ": Timeout\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700529 ret = -ETIMEDOUT;
530 } else {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100531 dev_dbg(&host->pd->dev, ": End/Index error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700532 ret = -EIO;
533 }
534 return ret;
535}
536
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100537static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700538{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100539 struct mmc_data *data = host->mrq->data;
540
541 host->sg_blkidx += host->blocksize;
542
543 /* data->sg->length must be a multiple of host->blocksize? */
544 BUG_ON(host->sg_blkidx > data->sg->length);
545
546 if (host->sg_blkidx == data->sg->length) {
547 host->sg_blkidx = 0;
548 if (++host->sg_idx < data->sg_len)
549 host->pio_ptr = sg_virt(++data->sg);
550 } else {
551 host->pio_ptr = p;
552 }
553
554 if (host->sg_idx == data->sg_len)
555 return false;
556
557 return true;
558}
559
560static void sh_mmcif_single_read(struct sh_mmcif_host *host,
561 struct mmc_request *mrq)
562{
563 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
564 BLOCK_SIZE_MASK) + 3;
565
566 host->wait_for = MMCIF_WAIT_FOR_READ;
567 schedule_delayed_work(&host->timeout_work, host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700568
Yusuke Godafdc50a92010-05-26 14:41:59 -0700569 /* buf read enable */
570 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100571}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700572
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100573static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
574{
575 struct mmc_data *data = host->mrq->data;
576 u32 *p = sg_virt(data->sg);
577 int i;
578
579 if (host->sd_error) {
580 data->error = sh_mmcif_error_manage(host);
581 return false;
582 }
583
584 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000585 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700586
587 /* buffer read end */
588 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100589 host->wait_for = MMCIF_WAIT_FOR_READ_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700590
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100591 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700592}
593
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100594static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
595 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700596{
597 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700598
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100599 if (!data->sg_len || !data->sg->length)
600 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700601
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100602 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
603 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700604
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100605 host->wait_for = MMCIF_WAIT_FOR_MREAD;
606 host->sg_idx = 0;
607 host->sg_blkidx = 0;
608 host->pio_ptr = sg_virt(data->sg);
609 schedule_delayed_work(&host->timeout_work, host->timeout);
610 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
611}
612
613static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
614{
615 struct mmc_data *data = host->mrq->data;
616 u32 *p = host->pio_ptr;
617 int i;
618
619 if (host->sd_error) {
620 data->error = sh_mmcif_error_manage(host);
621 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700622 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100623
624 BUG_ON(!data->sg->length);
625
626 for (i = 0; i < host->blocksize / 4; i++)
627 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
628
629 if (!sh_mmcif_next_block(host, p))
630 return false;
631
632 schedule_delayed_work(&host->timeout_work, host->timeout);
633 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
634
635 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700636}
637
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100638static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700639 struct mmc_request *mrq)
640{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100641 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
642 BLOCK_SIZE_MASK) + 3;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700643
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100644 host->wait_for = MMCIF_WAIT_FOR_WRITE;
645 schedule_delayed_work(&host->timeout_work, host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700646
647 /* buf write enable */
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100648 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
649}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700650
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100651static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
652{
653 struct mmc_data *data = host->mrq->data;
654 u32 *p = sg_virt(data->sg);
655 int i;
656
657 if (host->sd_error) {
658 data->error = sh_mmcif_error_manage(host);
659 return false;
660 }
661
662 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000663 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700664
665 /* buffer write end */
666 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100667 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700668
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100669 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700670}
671
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100672static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
673 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700674{
675 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700676
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100677 if (!data->sg_len || !data->sg->length)
678 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700679
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100680 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
681 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700682
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100683 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
684 host->sg_idx = 0;
685 host->sg_blkidx = 0;
686 host->pio_ptr = sg_virt(data->sg);
687 schedule_delayed_work(&host->timeout_work, host->timeout);
688 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
689}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700690
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100691static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
692{
693 struct mmc_data *data = host->mrq->data;
694 u32 *p = host->pio_ptr;
695 int i;
696
697 if (host->sd_error) {
698 data->error = sh_mmcif_error_manage(host);
699 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700700 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100701
702 BUG_ON(!data->sg->length);
703
704 for (i = 0; i < host->blocksize / 4; i++)
705 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
706
707 if (!sh_mmcif_next_block(host, p))
708 return false;
709
710 schedule_delayed_work(&host->timeout_work, host->timeout);
711 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
712
713 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700714}
715
716static void sh_mmcif_get_response(struct sh_mmcif_host *host,
717 struct mmc_command *cmd)
718{
719 if (cmd->flags & MMC_RSP_136) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000720 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
721 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
722 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
723 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700724 } else
Magnus Damm487d9fc2010-05-18 14:42:51 +0000725 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700726}
727
728static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
729 struct mmc_command *cmd)
730{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000731 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700732}
733
734static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500735 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700736{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500737 struct mmc_data *data = mrq->data;
738 struct mmc_command *cmd = mrq->cmd;
739 u32 opc = cmd->opcode;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700740 u32 tmp = 0;
741
742 /* Response Type check */
743 switch (mmc_resp_type(cmd)) {
744 case MMC_RSP_NONE:
745 tmp |= CMD_SET_RTYP_NO;
746 break;
747 case MMC_RSP_R1:
748 case MMC_RSP_R1B:
749 case MMC_RSP_R3:
750 tmp |= CMD_SET_RTYP_6B;
751 break;
752 case MMC_RSP_R2:
753 tmp |= CMD_SET_RTYP_17B;
754 break;
755 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000756 dev_err(&host->pd->dev, "Unsupported response type.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700757 break;
758 }
759 switch (opc) {
760 /* RBSY */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100761 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700762 case MMC_SWITCH:
763 case MMC_STOP_TRANSMISSION:
764 case MMC_SET_WRITE_PROT:
765 case MMC_CLR_WRITE_PROT:
766 case MMC_ERASE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700767 tmp |= CMD_SET_RBSY;
768 break;
769 }
770 /* WDAT / DATW */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500771 if (data) {
Yusuke Godafdc50a92010-05-26 14:41:59 -0700772 tmp |= CMD_SET_WDAT;
773 switch (host->bus_width) {
774 case MMC_BUS_WIDTH_1:
775 tmp |= CMD_SET_DATW_1;
776 break;
777 case MMC_BUS_WIDTH_4:
778 tmp |= CMD_SET_DATW_4;
779 break;
780 case MMC_BUS_WIDTH_8:
781 tmp |= CMD_SET_DATW_8;
782 break;
783 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000784 dev_err(&host->pd->dev, "Unsupported bus width.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700785 break;
786 }
Teppei Kamijou555061f2012-12-12 15:38:08 +0100787 switch (host->timing) {
788 case MMC_TIMING_UHS_DDR50:
789 /*
790 * MMC core will only set this timing, if the host
791 * advertises the MMC_CAP_UHS_DDR50 capability. MMCIF
792 * implementations with this capability, e.g. sh73a0,
793 * will have to set it in their platform data.
794 */
795 tmp |= CMD_SET_DARS;
796 break;
797 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700798 }
799 /* DWEN */
800 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
801 tmp |= CMD_SET_DWEN;
802 /* CMLTE/CMD12EN */
803 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
804 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
805 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500806 data->blocks << 16);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700807 }
808 /* RIDXC[1:0] check bits */
809 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
810 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
811 tmp |= CMD_SET_RIDXC_BITS;
812 /* RCRC7C[1:0] check bits */
813 if (opc == MMC_SEND_OP_COND)
814 tmp |= CMD_SET_CRC7C_BITS;
815 /* RCRC7C[1:0] internal CRC7 */
816 if (opc == MMC_ALL_SEND_CID ||
817 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
818 tmp |= CMD_SET_CRC7C_INTERNAL;
819
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500820 return (opc << 24) | tmp;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700821}
822
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000823static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100824 struct mmc_request *mrq, u32 opc)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700825{
Yusuke Godafdc50a92010-05-26 14:41:59 -0700826 switch (opc) {
827 case MMC_READ_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100828 sh_mmcif_multi_read(host, mrq);
829 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700830 case MMC_WRITE_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100831 sh_mmcif_multi_write(host, mrq);
832 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700833 case MMC_WRITE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100834 sh_mmcif_single_write(host, mrq);
835 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700836 case MMC_READ_SINGLE_BLOCK:
837 case MMC_SEND_EXT_CSD:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100838 sh_mmcif_single_read(host, mrq);
839 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700840 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000841 dev_err(&host->pd->dev, "UNSUPPORTED CMD = d'%08d\n", opc);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100842 return -EINVAL;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700843 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700844}
845
846static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100847 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700848{
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100849 struct mmc_command *cmd = mrq->cmd;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100850 u32 opc = cmd->opcode;
851 u32 mask;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700852
Yusuke Godafdc50a92010-05-26 14:41:59 -0700853 switch (opc) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100854 /* response busy check */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100855 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700856 case MMC_SWITCH:
857 case MMC_STOP_TRANSMISSION:
858 case MMC_SET_WRITE_PROT:
859 case MMC_CLR_WRITE_PROT:
860 case MMC_ERASE:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100861 mask = MASK_START_CMD | MASK_MRBSYE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700862 break;
863 default:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100864 mask = MASK_START_CMD | MASK_MCRSPE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700865 break;
866 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700867
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500868 if (mrq->data) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000869 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
870 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
871 mrq->data->blksz);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700872 }
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500873 opc = sh_mmcif_set_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700874
Magnus Damm487d9fc2010-05-18 14:42:51 +0000875 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
876 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700877 /* set arg */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000878 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700879 /* set cmd */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000880 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700881
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100882 host->wait_for = MMCIF_WAIT_FOR_CMD;
883 schedule_delayed_work(&host->timeout_work, host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700884}
885
886static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100887 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700888{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500889 switch (mrq->cmd->opcode) {
890 case MMC_READ_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700891 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500892 break;
893 case MMC_WRITE_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700894 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500895 break;
896 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000897 dev_err(&host->pd->dev, "unsupported stop cmd\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500898 mrq->stop->error = sh_mmcif_error_manage(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700899 return;
900 }
901
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100902 host->wait_for = MMCIF_WAIT_FOR_STOP;
903 schedule_delayed_work(&host->timeout_work, host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700904}
905
906static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
907{
908 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000909 unsigned long flags;
910
911 spin_lock_irqsave(&host->lock, flags);
912 if (host->state != STATE_IDLE) {
913 spin_unlock_irqrestore(&host->lock, flags);
914 mrq->cmd->error = -EAGAIN;
915 mmc_request_done(mmc, mrq);
916 return;
917 }
918
919 host->state = STATE_REQUEST;
920 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700921
922 switch (mrq->cmd->opcode) {
923 /* MMCIF does not support SD/SDIO command */
Laurent Pinchart7541ca92012-06-12 22:56:09 +0200924 case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
925 case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
926 if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
927 break;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700928 case MMC_APP_CMD:
Teppei Kamijou92ff0c52012-12-12 15:38:05 +0100929 case SD_IO_RW_DIRECT:
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000930 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700931 mrq->cmd->error = -ETIMEDOUT;
932 mmc_request_done(mmc, mrq);
933 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700934 default:
935 break;
936 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700937
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100938 host->mrq = mrq;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100939
940 sh_mmcif_start_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700941}
942
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200943static int sh_mmcif_clk_update(struct sh_mmcif_host *host)
944{
945 int ret = clk_enable(host->hclk);
946
947 if (!ret) {
948 host->clk = clk_get_rate(host->hclk);
949 host->mmc->f_max = host->clk / 2;
950 host->mmc->f_min = host->clk / 512;
951 }
952
953 return ret;
954}
955
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200956static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
957{
958 struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
959 struct mmc_host *mmc = host->mmc;
960
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200961 if (pd && pd->set_pwr)
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200962 pd->set_pwr(host->pd, ios->power_mode != MMC_POWER_OFF);
963 if (!IS_ERR(mmc->supply.vmmc))
964 /* Errors ignored... */
965 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
966 ios->power_mode ? ios->vdd : 0);
967}
968
Yusuke Godafdc50a92010-05-26 14:41:59 -0700969static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
970{
971 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000972 unsigned long flags;
973
974 spin_lock_irqsave(&host->lock, flags);
975 if (host->state != STATE_IDLE) {
976 spin_unlock_irqrestore(&host->lock, flags);
977 return;
978 }
979
980 host->state = STATE_IOS;
981 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700982
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100983 if (ios->power_mode == MMC_POWER_UP) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200984 if (!host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000985 /* See if we also get DMA */
986 sh_mmcif_request_dma(host, host->pd->dev.platform_data);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200987 host->card_present = true;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000988 }
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200989 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100990 } else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
991 /* clock stop */
992 sh_mmcif_clock_control(host, 0);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000993 if (ios->power_mode == MMC_POWER_OFF) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200994 if (host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000995 sh_mmcif_release_dma(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200996 host->card_present = false;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000997 }
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200998 }
999 if (host->power) {
Teppei Kamijouf8a8ced2012-12-12 15:38:06 +01001000 pm_runtime_put_sync(&host->pd->dev);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001001 clk_disable(host->hclk);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001002 host->power = false;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001003 if (ios->power_mode == MMC_POWER_OFF)
1004 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001005 }
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001006 host->state = STATE_IDLE;
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +01001007 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001008 }
1009
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001010 if (ios->clock) {
1011 if (!host->power) {
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001012 sh_mmcif_clk_update(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001013 pm_runtime_get_sync(&host->pd->dev);
1014 host->power = true;
1015 sh_mmcif_sync_reset(host);
1016 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001017 sh_mmcif_clock_control(host, ios->clock);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001018 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001019
Teppei Kamijou555061f2012-12-12 15:38:08 +01001020 host->timing = ios->timing;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001021 host->bus_width = ios->bus_width;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001022 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001023}
1024
Arnd Hannemann777271d2010-08-24 17:27:01 +02001025static int sh_mmcif_get_cd(struct mmc_host *mmc)
1026{
1027 struct sh_mmcif_host *host = mmc_priv(mmc);
1028 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001029 int ret = mmc_gpio_get_cd(mmc);
1030
1031 if (ret >= 0)
1032 return ret;
Arnd Hannemann777271d2010-08-24 17:27:01 +02001033
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001034 if (!p || !p->get_cd)
Arnd Hannemann777271d2010-08-24 17:27:01 +02001035 return -ENOSYS;
1036 else
1037 return p->get_cd(host->pd);
1038}
1039
Yusuke Godafdc50a92010-05-26 14:41:59 -07001040static struct mmc_host_ops sh_mmcif_ops = {
1041 .request = sh_mmcif_request,
1042 .set_ios = sh_mmcif_set_ios,
Arnd Hannemann777271d2010-08-24 17:27:01 +02001043 .get_cd = sh_mmcif_get_cd,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001044};
1045
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001046static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1047{
1048 struct mmc_command *cmd = host->mrq->cmd;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001049 struct mmc_data *data = host->mrq->data;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001050 long time;
1051
1052 if (host->sd_error) {
1053 switch (cmd->opcode) {
1054 case MMC_ALL_SEND_CID:
1055 case MMC_SELECT_CARD:
1056 case MMC_APP_CMD:
1057 cmd->error = -ETIMEDOUT;
1058 host->sd_error = false;
1059 break;
1060 default:
1061 cmd->error = sh_mmcif_error_manage(host);
1062 dev_dbg(&host->pd->dev, "Cmd(d'%d) error %d\n",
1063 cmd->opcode, cmd->error);
1064 break;
1065 }
1066 return false;
1067 }
1068 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1069 cmd->error = 0;
1070 return false;
1071 }
1072
1073 sh_mmcif_get_response(host, cmd);
1074
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001075 if (!data)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001076 return false;
1077
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001078 if (data->flags & MMC_DATA_READ) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001079 if (host->chan_rx)
1080 sh_mmcif_start_dma_rx(host);
1081 } else {
1082 if (host->chan_tx)
1083 sh_mmcif_start_dma_tx(host);
1084 }
1085
1086 if (!host->dma_active) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001087 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
1088 if (!data->error)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001089 return true;
1090 return false;
1091 }
1092
1093 /* Running in the IRQ thread, can sleep */
1094 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1095 host->timeout);
1096 if (host->sd_error) {
1097 dev_err(host->mmc->parent,
1098 "Error IRQ while waiting for DMA completion!\n");
1099 /* Woken up by an error IRQ: abort DMA */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001100 if (data->flags & MMC_DATA_READ)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001101 dmaengine_terminate_all(host->chan_rx);
1102 else
1103 dmaengine_terminate_all(host->chan_tx);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001104 data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001105 } else if (!time) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001106 data->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001107 } else if (time < 0) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001108 data->error = time;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001109 }
1110 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1111 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1112 host->dma_active = false;
1113
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001114 if (data->error)
1115 data->bytes_xfered = 0;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001116
1117 return false;
1118}
1119
1120static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1121{
1122 struct sh_mmcif_host *host = dev_id;
1123 struct mmc_request *mrq = host->mrq;
1124
1125 cancel_delayed_work_sync(&host->timeout_work);
1126
1127 /*
1128 * All handlers return true, if processing continues, and false, if the
1129 * request has to be completed - successfully or not
1130 */
1131 switch (host->wait_for) {
1132 case MMCIF_WAIT_FOR_REQUEST:
1133 /* We're too late, the timeout has already kicked in */
1134 return IRQ_HANDLED;
1135 case MMCIF_WAIT_FOR_CMD:
1136 if (sh_mmcif_end_cmd(host))
1137 /* Wait for data */
1138 return IRQ_HANDLED;
1139 break;
1140 case MMCIF_WAIT_FOR_MREAD:
1141 if (sh_mmcif_mread_block(host))
1142 /* Wait for more data */
1143 return IRQ_HANDLED;
1144 break;
1145 case MMCIF_WAIT_FOR_READ:
1146 if (sh_mmcif_read_block(host))
1147 /* Wait for data end */
1148 return IRQ_HANDLED;
1149 break;
1150 case MMCIF_WAIT_FOR_MWRITE:
1151 if (sh_mmcif_mwrite_block(host))
1152 /* Wait data to write */
1153 return IRQ_HANDLED;
1154 break;
1155 case MMCIF_WAIT_FOR_WRITE:
1156 if (sh_mmcif_write_block(host))
1157 /* Wait for data end */
1158 return IRQ_HANDLED;
1159 break;
1160 case MMCIF_WAIT_FOR_STOP:
1161 if (host->sd_error) {
1162 mrq->stop->error = sh_mmcif_error_manage(host);
1163 break;
1164 }
1165 sh_mmcif_get_cmd12response(host, mrq->stop);
1166 mrq->stop->error = 0;
1167 break;
1168 case MMCIF_WAIT_FOR_READ_END:
1169 case MMCIF_WAIT_FOR_WRITE_END:
1170 if (host->sd_error)
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001171 mrq->data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001172 break;
1173 default:
1174 BUG();
1175 }
1176
1177 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001178 struct mmc_data *data = mrq->data;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001179 if (!mrq->cmd->error && data && !data->error)
1180 data->bytes_xfered =
1181 data->blocks * data->blksz;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001182
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001183 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001184 sh_mmcif_stop_cmd(host, mrq);
1185 if (!mrq->stop->error)
1186 return IRQ_HANDLED;
1187 }
1188 }
1189
1190 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1191 host->state = STATE_IDLE;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001192 host->mrq = NULL;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001193 mmc_request_done(host->mmc, mrq);
1194
1195 return IRQ_HANDLED;
1196}
1197
Yusuke Godafdc50a92010-05-26 14:41:59 -07001198static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1199{
1200 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001201 u32 state;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001202 int err = 0;
1203
Magnus Damm487d9fc2010-05-18 14:42:51 +00001204 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001205
Guennadi Liakhovetski8a8284a2011-12-14 19:31:51 +01001206 if (state & INT_ERR_STS) {
1207 /* error interrupts - process first */
1208 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
1209 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
1210 err = 1;
1211 } else if (state & INT_RBSYE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001212 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
1213 ~(INT_RBSYE | INT_CRSPE));
Yusuke Godafdc50a92010-05-26 14:41:59 -07001214 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MRBSYE);
1215 } else if (state & INT_CRSPE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001216 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_CRSPE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001217 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCRSPE);
1218 } else if (state & INT_BUFREN) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001219 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFREN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001220 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
1221 } else if (state & INT_BUFWEN) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001222 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFWEN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001223 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
1224 } else if (state & INT_CMD12DRE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001225 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001226 ~(INT_CMD12DRE | INT_CMD12RBE |
1227 INT_CMD12CRE | INT_BUFRE));
1228 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
1229 } else if (state & INT_BUFRE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001230 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFRE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001231 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
1232 } else if (state & INT_DTRANE) {
Guennadi Liakhovetski7a7eb322012-09-18 23:10:24 +00001233 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
1234 ~(INT_CMD12DRE | INT_CMD12RBE |
1235 INT_CMD12CRE | INT_DTRANE));
Yusuke Godafdc50a92010-05-26 14:41:59 -07001236 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
1237 } else if (state & INT_CMD12RBE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001238 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001239 ~(INT_CMD12RBE | INT_CMD12CRE));
1240 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001241 } else {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001242 dev_dbg(&host->pd->dev, "Unsupported interrupt: 0x%x\n", state);
Magnus Damm487d9fc2010-05-18 14:42:51 +00001243 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001244 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
1245 err = 1;
1246 }
1247 if (err) {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001248 host->sd_error = true;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001249 dev_dbg(&host->pd->dev, "int err state = %08x\n", state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001250 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001251 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
1252 if (!host->dma_active)
1253 return IRQ_WAKE_THREAD;
1254 else if (host->sd_error)
1255 mmcif_dma_complete(host);
1256 } else {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001257 dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001258 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001259
1260 return IRQ_HANDLED;
1261}
1262
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001263static void mmcif_timeout_work(struct work_struct *work)
1264{
1265 struct delayed_work *d = container_of(work, struct delayed_work, work);
1266 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1267 struct mmc_request *mrq = host->mrq;
1268
1269 if (host->dying)
1270 /* Don't run after mmc_remove_host() */
1271 return;
1272
1273 /*
1274 * Handle races with cancel_delayed_work(), unless
1275 * cancel_delayed_work_sync() is used
1276 */
1277 switch (host->wait_for) {
1278 case MMCIF_WAIT_FOR_CMD:
1279 mrq->cmd->error = sh_mmcif_error_manage(host);
1280 break;
1281 case MMCIF_WAIT_FOR_STOP:
1282 mrq->stop->error = sh_mmcif_error_manage(host);
1283 break;
1284 case MMCIF_WAIT_FOR_MREAD:
1285 case MMCIF_WAIT_FOR_MWRITE:
1286 case MMCIF_WAIT_FOR_READ:
1287 case MMCIF_WAIT_FOR_WRITE:
1288 case MMCIF_WAIT_FOR_READ_END:
1289 case MMCIF_WAIT_FOR_WRITE_END:
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001290 mrq->data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001291 break;
1292 default:
1293 BUG();
1294 }
1295
1296 host->state = STATE_IDLE;
1297 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001298 host->mrq = NULL;
1299 mmc_request_done(host->mmc, mrq);
1300}
1301
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001302static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1303{
1304 struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
1305 struct mmc_host *mmc = host->mmc;
1306
1307 mmc_regulator_get_supply(mmc);
1308
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001309 if (!pd)
1310 return;
1311
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001312 if (!mmc->ocr_avail)
1313 mmc->ocr_avail = pd->ocr;
1314 else if (pd->ocr)
1315 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1316}
1317
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001318static int sh_mmcif_probe(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001319{
1320 int ret = 0, irq[2];
1321 struct mmc_host *mmc;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001322 struct sh_mmcif_host *host;
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001323 struct sh_mmcif_plat_data *pd = pdev->dev.platform_data;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001324 struct resource *res;
1325 void __iomem *reg;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001326 const char *name;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001327
1328 irq[0] = platform_get_irq(pdev, 0);
1329 irq[1] = platform_get_irq(pdev, 1);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001330 if (irq[0] < 0) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001331 dev_err(&pdev->dev, "Get irq error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -07001332 return -ENXIO;
1333 }
1334 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1335 if (!res) {
1336 dev_err(&pdev->dev, "platform_get_resource error.\n");
1337 return -ENXIO;
1338 }
1339 reg = ioremap(res->start, resource_size(res));
1340 if (!reg) {
1341 dev_err(&pdev->dev, "ioremap error.\n");
1342 return -ENOMEM;
1343 }
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001344
Yusuke Godafdc50a92010-05-26 14:41:59 -07001345 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), &pdev->dev);
1346 if (!mmc) {
1347 ret = -ENOMEM;
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001348 goto ealloch;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001349 }
1350 host = mmc_priv(mmc);
1351 host->mmc = mmc;
1352 host->addr = reg;
Teppei Kamijouf9fd54f2012-12-12 15:38:09 +01001353 host->timeout = msecs_to_jiffies(1000);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001354
Yusuke Godafdc50a92010-05-26 14:41:59 -07001355 host->pd = pdev;
1356
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001357 spin_lock_init(&host->lock);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001358
1359 mmc->ops = &sh_mmcif_ops;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001360 sh_mmcif_init_ocr(host);
1361
Teppei Kamijoua812ba02012-12-12 15:38:10 +01001362 mmc->caps = MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001363 if (pd && pd->caps)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001364 mmc->caps |= pd->caps;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001365 mmc->max_segs = 32;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001366 mmc->max_blk_size = 512;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001367 mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
1368 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001369 mmc->max_seg_size = mmc->max_req_size;
1370
Yusuke Godafdc50a92010-05-26 14:41:59 -07001371 platform_set_drvdata(pdev, host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001372
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001373 pm_runtime_enable(&pdev->dev);
1374 host->power = false;
1375
Guennadi Liakhovetski047a9ce2012-11-28 10:24:27 +01001376 host->hclk = clk_get(&pdev->dev, NULL);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001377 if (IS_ERR(host->hclk)) {
1378 ret = PTR_ERR(host->hclk);
Guennadi Liakhovetski047a9ce2012-11-28 10:24:27 +01001379 dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001380 goto eclkget;
1381 }
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001382 ret = sh_mmcif_clk_update(host);
1383 if (ret < 0)
1384 goto eclkupdate;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001385
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001386 ret = pm_runtime_resume(&pdev->dev);
1387 if (ret < 0)
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001388 goto eresume;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001389
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001390 INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001391
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001392 sh_mmcif_sync_reset(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001393 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1394
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001395 name = irq[1] < 0 ? dev_name(&pdev->dev) : "sh_mmc:error";
1396 ret = request_threaded_irq(irq[0], sh_mmcif_intr, sh_mmcif_irqt, 0, name, host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001397 if (ret) {
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001398 dev_err(&pdev->dev, "request_irq error (%s)\n", name);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001399 goto ereqirq0;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001400 }
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001401 if (irq[1] >= 0) {
1402 ret = request_threaded_irq(irq[1], sh_mmcif_intr, sh_mmcif_irqt,
1403 0, "sh_mmc:int", host);
1404 if (ret) {
1405 dev_err(&pdev->dev, "request_irq error (sh_mmc:int)\n");
1406 goto ereqirq1;
1407 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001408 }
1409
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001410 if (pd && pd->use_cd_gpio) {
1411 ret = mmc_gpio_request_cd(mmc, pd->cd_gpio);
1412 if (ret < 0)
1413 goto erqcd;
1414 }
1415
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001416 clk_disable(host->hclk);
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001417 ret = mmc_add_host(mmc);
1418 if (ret < 0)
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001419 goto emmcaddh;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001420
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001421 dev_pm_qos_expose_latency_limit(&pdev->dev, 100);
1422
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001423 dev_info(&pdev->dev, "driver version %s\n", DRIVER_VERSION);
1424 dev_dbg(&pdev->dev, "chip ver H'%04x\n",
Magnus Damm487d9fc2010-05-18 14:42:51 +00001425 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0x0000ffff);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001426 return ret;
1427
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001428emmcaddh:
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001429erqcd:
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001430 if (irq[1] >= 0)
1431 free_irq(irq[1], host);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001432ereqirq1:
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001433 free_irq(irq[0], host);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001434ereqirq0:
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001435 pm_runtime_suspend(&pdev->dev);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001436eresume:
Yusuke Godafdc50a92010-05-26 14:41:59 -07001437 clk_disable(host->hclk);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001438eclkupdate:
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001439 clk_put(host->hclk);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001440eclkget:
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001441 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001442 mmc_free_host(mmc);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001443ealloch:
1444 iounmap(reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001445 return ret;
1446}
1447
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001448static int sh_mmcif_remove(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001449{
1450 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
1451 int irq[2];
1452
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001453 host->dying = true;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001454 clk_enable(host->hclk);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001455 pm_runtime_get_sync(&pdev->dev);
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001456
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001457 dev_pm_qos_hide_latency_limit(&pdev->dev);
1458
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001459 mmc_remove_host(host->mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001460 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1461
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001462 /*
1463 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1464 * mmc_remove_host() call above. But swapping order doesn't help either
1465 * (a query on the linux-mmc mailing list didn't bring any replies).
1466 */
1467 cancel_delayed_work_sync(&host->timeout_work);
1468
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001469 if (host->addr)
1470 iounmap(host->addr);
1471
Yusuke Godafdc50a92010-05-26 14:41:59 -07001472 irq[0] = platform_get_irq(pdev, 0);
1473 irq[1] = platform_get_irq(pdev, 1);
1474
Yusuke Godafdc50a92010-05-26 14:41:59 -07001475 free_irq(irq[0], host);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001476 if (irq[1] >= 0)
1477 free_irq(irq[1], host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001478
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001479 platform_set_drvdata(pdev, NULL);
1480
Guennadi Liakhovetskia0d28ba2012-10-23 14:08:52 +02001481 clk_disable(host->hclk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001482 mmc_free_host(host->mmc);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001483 pm_runtime_put_sync(&pdev->dev);
1484 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001485
1486 return 0;
1487}
1488
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001489#ifdef CONFIG_PM
1490static int sh_mmcif_suspend(struct device *dev)
1491{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001492 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001493 int ret = mmc_suspend_host(host->mmc);
1494
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001495 if (!ret)
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001496 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001497
1498 return ret;
1499}
1500
1501static int sh_mmcif_resume(struct device *dev)
1502{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001503 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001504
1505 return mmc_resume_host(host->mmc);
1506}
1507#else
1508#define sh_mmcif_suspend NULL
1509#define sh_mmcif_resume NULL
1510#endif /* CONFIG_PM */
1511
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001512static const struct of_device_id mmcif_of_match[] = {
1513 { .compatible = "renesas,sh-mmcif" },
1514 { }
1515};
1516MODULE_DEVICE_TABLE(of, mmcif_of_match);
1517
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001518static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
1519 .suspend = sh_mmcif_suspend,
1520 .resume = sh_mmcif_resume,
1521};
1522
Yusuke Godafdc50a92010-05-26 14:41:59 -07001523static struct platform_driver sh_mmcif_driver = {
1524 .probe = sh_mmcif_probe,
1525 .remove = sh_mmcif_remove,
1526 .driver = {
1527 .name = DRIVER_NAME,
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001528 .pm = &sh_mmcif_dev_pm_ops,
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001529 .owner = THIS_MODULE,
1530 .of_match_table = mmcif_of_match,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001531 },
1532};
1533
Axel Lind1f81a62011-11-26 12:55:43 +08001534module_platform_driver(sh_mmcif_driver);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001535
1536MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
1537MODULE_LICENSE("GPL");
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001538MODULE_ALIAS("platform:" DRIVER_NAME);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001539MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");