blob: 17bd7dc7b2af902a03720c079bb0575ca2d971ac [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings0a6f40c2011-02-25 00:01:34 +00004 * Copyright 2006-2010 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#include <linux/bitops.h>
12#include <linux/delay.h>
13#include <linux/pci.h>
14#include <linux/module.h>
15#include <linux/seq_file.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010016#include <linux/i2c.h>
Ben Hutchingsf31a45d2008-12-12 21:43:33 -080017#include <linux/mii.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010019#include "net_driver.h"
20#include "bitfield.h"
21#include "efx.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010022#include "spi.h"
Ben Hutchings744093c2009-11-29 15:12:08 +000023#include "nic.h"
Ben Hutchings8b8a95a2012-09-18 01:57:07 +010024#include "farch_regs.h"
Ben Hutchings12d00ca2009-10-23 08:30:46 +000025#include "io.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010026#include "phy.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010027#include "workarounds.h"
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +010028#include "selftest.h"
Ben Hutchingsab0115f2012-09-13 01:11:31 +010029#include "mdio_10g.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010030
Ben Hutchings89863522009-11-25 16:09:04 +000031/* Hardware control for SFC4000 (aka Falcon). */
Ben Hutchings8ceee662008-04-27 12:55:59 +010032
Ben Hutchingsab0115f2012-09-13 01:11:31 +010033/**************************************************************************
34 *
35 * MAC stats DMA format
36 *
37 **************************************************************************
38 */
39
40#define FALCON_MAC_STATS_SIZE 0x100
41
42#define XgRxOctets_offset 0x0
43#define XgRxOctets_WIDTH 48
44#define XgRxOctetsOK_offset 0x8
45#define XgRxOctetsOK_WIDTH 48
46#define XgRxPkts_offset 0x10
47#define XgRxPkts_WIDTH 32
48#define XgRxPktsOK_offset 0x14
49#define XgRxPktsOK_WIDTH 32
50#define XgRxBroadcastPkts_offset 0x18
51#define XgRxBroadcastPkts_WIDTH 32
52#define XgRxMulticastPkts_offset 0x1C
53#define XgRxMulticastPkts_WIDTH 32
54#define XgRxUnicastPkts_offset 0x20
55#define XgRxUnicastPkts_WIDTH 32
56#define XgRxUndersizePkts_offset 0x24
57#define XgRxUndersizePkts_WIDTH 32
58#define XgRxOversizePkts_offset 0x28
59#define XgRxOversizePkts_WIDTH 32
60#define XgRxJabberPkts_offset 0x2C
61#define XgRxJabberPkts_WIDTH 32
62#define XgRxUndersizeFCSerrorPkts_offset 0x30
63#define XgRxUndersizeFCSerrorPkts_WIDTH 32
64#define XgRxDropEvents_offset 0x34
65#define XgRxDropEvents_WIDTH 32
66#define XgRxFCSerrorPkts_offset 0x38
67#define XgRxFCSerrorPkts_WIDTH 32
68#define XgRxAlignError_offset 0x3C
69#define XgRxAlignError_WIDTH 32
70#define XgRxSymbolError_offset 0x40
71#define XgRxSymbolError_WIDTH 32
72#define XgRxInternalMACError_offset 0x44
73#define XgRxInternalMACError_WIDTH 32
74#define XgRxControlPkts_offset 0x48
75#define XgRxControlPkts_WIDTH 32
76#define XgRxPausePkts_offset 0x4C
77#define XgRxPausePkts_WIDTH 32
78#define XgRxPkts64Octets_offset 0x50
79#define XgRxPkts64Octets_WIDTH 32
80#define XgRxPkts65to127Octets_offset 0x54
81#define XgRxPkts65to127Octets_WIDTH 32
82#define XgRxPkts128to255Octets_offset 0x58
83#define XgRxPkts128to255Octets_WIDTH 32
84#define XgRxPkts256to511Octets_offset 0x5C
85#define XgRxPkts256to511Octets_WIDTH 32
86#define XgRxPkts512to1023Octets_offset 0x60
87#define XgRxPkts512to1023Octets_WIDTH 32
88#define XgRxPkts1024to15xxOctets_offset 0x64
89#define XgRxPkts1024to15xxOctets_WIDTH 32
90#define XgRxPkts15xxtoMaxOctets_offset 0x68
91#define XgRxPkts15xxtoMaxOctets_WIDTH 32
92#define XgRxLengthError_offset 0x6C
93#define XgRxLengthError_WIDTH 32
94#define XgTxPkts_offset 0x80
95#define XgTxPkts_WIDTH 32
96#define XgTxOctets_offset 0x88
97#define XgTxOctets_WIDTH 48
98#define XgTxMulticastPkts_offset 0x90
99#define XgTxMulticastPkts_WIDTH 32
100#define XgTxBroadcastPkts_offset 0x94
101#define XgTxBroadcastPkts_WIDTH 32
102#define XgTxUnicastPkts_offset 0x98
103#define XgTxUnicastPkts_WIDTH 32
104#define XgTxControlPkts_offset 0x9C
105#define XgTxControlPkts_WIDTH 32
106#define XgTxPausePkts_offset 0xA0
107#define XgTxPausePkts_WIDTH 32
108#define XgTxPkts64Octets_offset 0xA4
109#define XgTxPkts64Octets_WIDTH 32
110#define XgTxPkts65to127Octets_offset 0xA8
111#define XgTxPkts65to127Octets_WIDTH 32
112#define XgTxPkts128to255Octets_offset 0xAC
113#define XgTxPkts128to255Octets_WIDTH 32
114#define XgTxPkts256to511Octets_offset 0xB0
115#define XgTxPkts256to511Octets_WIDTH 32
116#define XgTxPkts512to1023Octets_offset 0xB4
117#define XgTxPkts512to1023Octets_WIDTH 32
118#define XgTxPkts1024to15xxOctets_offset 0xB8
119#define XgTxPkts1024to15xxOctets_WIDTH 32
120#define XgTxPkts1519toMaxOctets_offset 0xBC
121#define XgTxPkts1519toMaxOctets_WIDTH 32
122#define XgTxUndersizePkts_offset 0xC0
123#define XgTxUndersizePkts_WIDTH 32
124#define XgTxOversizePkts_offset 0xC4
125#define XgTxOversizePkts_WIDTH 32
126#define XgTxNonTcpUdpPkt_offset 0xC8
127#define XgTxNonTcpUdpPkt_WIDTH 16
128#define XgTxMacSrcErrPkt_offset 0xCC
129#define XgTxMacSrcErrPkt_WIDTH 16
130#define XgTxIpSrcErrPkt_offset 0xD0
131#define XgTxIpSrcErrPkt_WIDTH 16
132#define XgDmaDone_offset 0xD4
133#define XgDmaDone_WIDTH 32
134
135#define FALCON_STATS_NOT_DONE 0x00000000
136#define FALCON_STATS_DONE 0xffffffff
137
138#define FALCON_STAT_OFFSET(falcon_stat) EFX_VAL(falcon_stat, offset)
139#define FALCON_STAT_WIDTH(falcon_stat) EFX_VAL(falcon_stat, WIDTH)
140
141/* Retrieve statistic from statistics block */
142#define FALCON_STAT(efx, falcon_stat, efx_stat) do { \
143 if (FALCON_STAT_WIDTH(falcon_stat) == 16) \
144 (efx)->mac_stats.efx_stat += le16_to_cpu( \
145 *((__force __le16 *) \
146 (efx->stats_buffer.addr + \
147 FALCON_STAT_OFFSET(falcon_stat)))); \
148 else if (FALCON_STAT_WIDTH(falcon_stat) == 32) \
149 (efx)->mac_stats.efx_stat += le32_to_cpu( \
150 *((__force __le32 *) \
151 (efx->stats_buffer.addr + \
152 FALCON_STAT_OFFSET(falcon_stat)))); \
153 else \
154 (efx)->mac_stats.efx_stat += le64_to_cpu( \
155 *((__force __le64 *) \
156 (efx->stats_buffer.addr + \
157 FALCON_STAT_OFFSET(falcon_stat)))); \
158 } while (0)
159
160/**************************************************************************
161 *
162 * Non-volatile configuration
163 *
164 **************************************************************************
165 */
166
167/* Board configuration v2 (v1 is obsolete; later versions are compatible) */
168struct falcon_nvconfig_board_v2 {
169 __le16 nports;
170 u8 port0_phy_addr;
171 u8 port0_phy_type;
172 u8 port1_phy_addr;
173 u8 port1_phy_type;
174 __le16 asic_sub_revision;
175 __le16 board_revision;
176} __packed;
177
178/* Board configuration v3 extra information */
179struct falcon_nvconfig_board_v3 {
180 __le32 spi_device_type[2];
181} __packed;
182
183/* Bit numbers for spi_device_type */
184#define SPI_DEV_TYPE_SIZE_LBN 0
185#define SPI_DEV_TYPE_SIZE_WIDTH 5
186#define SPI_DEV_TYPE_ADDR_LEN_LBN 6
187#define SPI_DEV_TYPE_ADDR_LEN_WIDTH 2
188#define SPI_DEV_TYPE_ERASE_CMD_LBN 8
189#define SPI_DEV_TYPE_ERASE_CMD_WIDTH 8
190#define SPI_DEV_TYPE_ERASE_SIZE_LBN 16
191#define SPI_DEV_TYPE_ERASE_SIZE_WIDTH 5
192#define SPI_DEV_TYPE_BLOCK_SIZE_LBN 24
193#define SPI_DEV_TYPE_BLOCK_SIZE_WIDTH 5
194#define SPI_DEV_TYPE_FIELD(type, field) \
195 (((type) >> EFX_LOW_BIT(field)) & EFX_MASK32(EFX_WIDTH(field)))
196
197#define FALCON_NVCONFIG_OFFSET 0x300
198
199#define FALCON_NVCONFIG_BOARD_MAGIC_NUM 0xFA1C
200struct falcon_nvconfig {
201 efx_oword_t ee_vpd_cfg_reg; /* 0x300 */
202 u8 mac_address[2][8]; /* 0x310 */
203 efx_oword_t pcie_sd_ctl0123_reg; /* 0x320 */
204 efx_oword_t pcie_sd_ctl45_reg; /* 0x330 */
205 efx_oword_t pcie_pcs_ctl_stat_reg; /* 0x340 */
206 efx_oword_t hw_init_reg; /* 0x350 */
207 efx_oword_t nic_stat_reg; /* 0x360 */
208 efx_oword_t glb_ctl_reg; /* 0x370 */
209 efx_oword_t srm_cfg_reg; /* 0x380 */
210 efx_oword_t spare_reg; /* 0x390 */
211 __le16 board_magic_num; /* 0x3A0 */
212 __le16 board_struct_ver;
213 __le16 board_checksum;
214 struct falcon_nvconfig_board_v2 board_v2;
215 efx_oword_t ee_base_page_reg; /* 0x3B0 */
216 struct falcon_nvconfig_board_v3 board_v3; /* 0x3C0 */
217} __packed;
218
219/*************************************************************************/
220
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100221static int falcon_reset_hw(struct efx_nic *efx, enum reset_type method);
Ben Hutchingsab0115f2012-09-13 01:11:31 +0100222static void falcon_reconfigure_mac_wrapper(struct efx_nic *efx);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100223
Ben Hutchings2f7f5732008-12-12 21:34:25 -0800224static const unsigned int
225/* "Large" EEPROM device: Atmel AT25640 or similar
226 * 8 KB, 16-bit address, 32 B write block */
227large_eeprom_type = ((13 << SPI_DEV_TYPE_SIZE_LBN)
228 | (2 << SPI_DEV_TYPE_ADDR_LEN_LBN)
229 | (5 << SPI_DEV_TYPE_BLOCK_SIZE_LBN)),
230/* Default flash device: Atmel AT25F1024
231 * 128 KB, 24-bit address, 32 KB erase block, 256 B write block */
232default_flash_type = ((17 << SPI_DEV_TYPE_SIZE_LBN)
233 | (3 << SPI_DEV_TYPE_ADDR_LEN_LBN)
234 | (0x52 << SPI_DEV_TYPE_ERASE_CMD_LBN)
235 | (15 << SPI_DEV_TYPE_ERASE_SIZE_LBN)
236 | (8 << SPI_DEV_TYPE_BLOCK_SIZE_LBN));
237
Ben Hutchings8ceee662008-04-27 12:55:59 +0100238/**************************************************************************
239 *
240 * I2C bus - this is a bit-bashing interface using GPIO pins
241 * Note that it uses the output enables to tristate the outputs
242 * SDA is the data pin and SCL is the clock
243 *
244 **************************************************************************
245 */
Ben Hutchings37b5a602008-05-30 22:27:04 +0100246static void falcon_setsda(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100247{
Ben Hutchings37b5a602008-05-30 22:27:04 +0100248 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100249 efx_oword_t reg;
250
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000251 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000252 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO3_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000253 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100254}
255
Ben Hutchings37b5a602008-05-30 22:27:04 +0100256static void falcon_setscl(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100257{
Ben Hutchings37b5a602008-05-30 22:27:04 +0100258 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100259 efx_oword_t reg;
260
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000261 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000262 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO0_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000263 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings37b5a602008-05-30 22:27:04 +0100264}
265
266static int falcon_getsda(void *data)
267{
268 struct efx_nic *efx = (struct efx_nic *)data;
269 efx_oword_t reg;
270
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000271 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000272 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO3_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100273}
274
Ben Hutchings37b5a602008-05-30 22:27:04 +0100275static int falcon_getscl(void *data)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100276{
Ben Hutchings37b5a602008-05-30 22:27:04 +0100277 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100278 efx_oword_t reg;
279
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000280 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000281 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO0_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100282}
283
Ben Hutchings18e83e42012-01-05 19:05:20 +0000284static const struct i2c_algo_bit_data falcon_i2c_bit_operations = {
Ben Hutchings37b5a602008-05-30 22:27:04 +0100285 .setsda = falcon_setsda,
286 .setscl = falcon_setscl,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100287 .getsda = falcon_getsda,
288 .getscl = falcon_getscl,
Ben Hutchings62c78322008-05-30 22:27:46 +0100289 .udelay = 5,
Ben Hutchings9dadae62008-07-18 18:59:12 +0100290 /* Wait up to 50 ms for slave to let us pull SCL high */
291 .timeout = DIV_ROUND_UP(HZ, 20),
Ben Hutchings8ceee662008-04-27 12:55:59 +0100292};
293
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000294static void falcon_push_irq_moderation(struct efx_channel *channel)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100295{
296 efx_dword_t timer_cmd;
297 struct efx_nic *efx = channel->efx;
298
299 /* Set timer register */
300 if (channel->irq_moderation) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100301 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000302 FRF_AB_TC_TIMER_MODE,
303 FFE_BB_TIMER_MODE_INT_HLDOFF,
304 FRF_AB_TC_TIMER_VAL,
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000305 channel->irq_moderation - 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100306 } else {
307 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000308 FRF_AB_TC_TIMER_MODE,
309 FFE_BB_TIMER_MODE_DIS,
310 FRF_AB_TC_TIMER_VAL, 0);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100311 }
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000312 BUILD_BUG_ON(FR_AA_TIMER_COMMAND_KER != FR_BZ_TIMER_COMMAND_P0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000313 efx_writed_page_locked(efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
314 channel->channel);
Ben Hutchings127e6e12009-11-25 16:09:55 +0000315}
316
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000317static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx);
318
Ben Hutchings127e6e12009-11-25 16:09:55 +0000319static void falcon_prepare_flush(struct efx_nic *efx)
320{
321 falcon_deconfigure_mac_wrapper(efx);
322
323 /* Wait for the tx and rx fifo's to get to the next packet boundary
324 * (~1ms without back-pressure), then to drain the remainder of the
325 * fifo's at data path speeds (negligible), with a healthy margin. */
326 msleep(10);
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100327}
328
Ben Hutchings8ceee662008-04-27 12:55:59 +0100329/* Acknowledge a legacy interrupt from Falcon
330 *
331 * This acknowledges a legacy (not MSI) interrupt via INT_ACK_KER_REG.
332 *
333 * Due to SFC bug 3706 (silicon revision <=A1) reads can be duplicated in the
334 * BIU. Interrupt acknowledge is read sensitive so must write instead
335 * (then read to ensure the BIU collector is flushed)
336 *
337 * NB most hardware supports MSI interrupts
338 */
Ben Hutchings18406672013-01-03 23:36:57 +0000339static inline void falcon_irq_ack_a1(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100340{
341 efx_dword_t reg;
342
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000343 EFX_POPULATE_DWORD_1(reg, FRF_AA_INT_ACK_KER_FIELD, 0xb7eb7e);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000344 efx_writed(efx, &reg, FR_AA_INT_ACK_KER);
345 efx_readd(efx, &reg, FR_AA_WORK_AROUND_BROKEN_PCI_READS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100346}
347
Ben Hutchings8ceee662008-04-27 12:55:59 +0100348
Ben Hutchings86094f72013-08-21 19:51:04 +0100349static irqreturn_t falcon_legacy_interrupt_a1(int irq, void *dev_id)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100350{
Ben Hutchingsd3208b52008-05-16 21:20:00 +0100351 struct efx_nic *efx = dev_id;
352 efx_oword_t *int_ker = efx->irq_status.addr;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100353 int syserr;
354 int queues;
355
356 /* Check to see if this is our interrupt. If it isn't, we
357 * exit without having touched the hardware.
358 */
359 if (unlikely(EFX_OWORD_IS_ZERO(*int_ker))) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000360 netif_vdbg(efx, intr, efx->net_dev,
361 "IRQ %d on CPU %d not for me\n", irq,
362 raw_smp_processor_id());
Ben Hutchings8ceee662008-04-27 12:55:59 +0100363 return IRQ_NONE;
364 }
365 efx->last_irq_cpu = raw_smp_processor_id();
Ben Hutchings62776d02010-06-23 11:30:07 +0000366 netif_vdbg(efx, intr, efx->net_dev,
367 "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
368 irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100369
Ben Hutchingsd8291182012-10-05 23:35:41 +0100370 if (!likely(ACCESS_ONCE(efx->irq_soft_enabled)))
371 return IRQ_HANDLED;
372
Ben Hutchingsf70d1842012-01-06 01:08:24 +0000373 /* Check to see if we have a serious error condition */
374 syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
375 if (unlikely(syserr))
Ben Hutchings86094f72013-08-21 19:51:04 +0100376 return efx_farch_fatal_interrupt(efx);
Ben Hutchingsf70d1842012-01-06 01:08:24 +0000377
Ben Hutchings8ceee662008-04-27 12:55:59 +0100378 /* Determine interrupting queues, clear interrupt status
379 * register and acknowledge the device interrupt.
380 */
Ben Hutchings674979d2009-11-29 03:42:10 +0000381 BUILD_BUG_ON(FSF_AZ_NET_IVEC_INT_Q_WIDTH > EFX_MAX_CHANNELS);
382 queues = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_INT_Q);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100383 EFX_ZERO_OWORD(*int_ker);
384 wmb(); /* Ensure the vector is cleared before interrupt ack */
385 falcon_irq_ack_a1(efx);
386
Ben Hutchings8313aca2010-09-10 06:41:57 +0000387 if (queues & 1)
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000388 efx_schedule_channel_irq(efx_get_channel(efx, 0));
Ben Hutchings8313aca2010-09-10 06:41:57 +0000389 if (queues & 2)
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000390 efx_schedule_channel_irq(efx_get_channel(efx, 1));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100391 return IRQ_HANDLED;
392}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100393/**************************************************************************
394 *
395 * EEPROM/flash
396 *
397 **************************************************************************
398 */
399
Ben Hutchings23d30f02008-12-12 21:56:11 -0800400#define FALCON_SPI_MAX_LEN sizeof(efx_oword_t)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100401
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800402static int falcon_spi_poll(struct efx_nic *efx)
403{
404 efx_oword_t reg;
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000405 efx_reado(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000406 return EFX_OWORD_FIELD(reg, FRF_AB_EE_SPI_HCMD_CMD_EN) ? -EBUSY : 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800407}
408
Ben Hutchings8ceee662008-04-27 12:55:59 +0100409/* Wait for SPI command completion */
410static int falcon_spi_wait(struct efx_nic *efx)
411{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800412 /* Most commands will finish quickly, so we start polling at
413 * very short intervals. Sometimes the command may have to
414 * wait for VPD or expansion ROM access outside of our
415 * control, so we allow up to 100 ms. */
416 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 10);
417 int i;
418
419 for (i = 0; i < 10; i++) {
420 if (!falcon_spi_poll(efx))
421 return 0;
422 udelay(10);
423 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100424
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100425 for (;;) {
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800426 if (!falcon_spi_poll(efx))
Ben Hutchings8ceee662008-04-27 12:55:59 +0100427 return 0;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100428 if (time_after_eq(jiffies, timeout)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000429 netif_err(efx, hw, efx->net_dev,
430 "timed out waiting for SPI\n");
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100431 return -ETIMEDOUT;
432 }
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800433 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100434 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100435}
436
Ben Hutchings76884832009-11-29 15:10:44 +0000437int falcon_spi_cmd(struct efx_nic *efx, const struct efx_spi_device *spi,
Ben Hutchingsf4150722008-11-04 20:34:28 +0000438 unsigned int command, int address,
Ben Hutchings23d30f02008-12-12 21:56:11 -0800439 const void *in, void *out, size_t len)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100440{
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100441 bool addressed = (address >= 0);
442 bool reading = (out != NULL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100443 efx_oword_t reg;
444 int rc;
445
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100446 /* Input validation */
447 if (len > FALCON_SPI_MAX_LEN)
448 return -EINVAL;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100449
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800450 /* Check that previous command is not still running */
451 rc = falcon_spi_poll(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100452 if (rc)
453 return rc;
454
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100455 /* Program address register, if we have an address */
456 if (addressed) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000457 EFX_POPULATE_OWORD_1(reg, FRF_AB_EE_SPI_HADR_ADR, address);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000458 efx_writeo(efx, &reg, FR_AB_EE_SPI_HADR);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100459 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100460
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100461 /* Program data register, if we have data */
462 if (in != NULL) {
463 memcpy(&reg, in, len);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000464 efx_writeo(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100465 }
466
467 /* Issue read/write command */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100468 EFX_POPULATE_OWORD_7(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000469 FRF_AB_EE_SPI_HCMD_CMD_EN, 1,
470 FRF_AB_EE_SPI_HCMD_SF_SEL, spi->device_id,
471 FRF_AB_EE_SPI_HCMD_DABCNT, len,
472 FRF_AB_EE_SPI_HCMD_READ, reading,
473 FRF_AB_EE_SPI_HCMD_DUBCNT, 0,
474 FRF_AB_EE_SPI_HCMD_ADBCNT,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100475 (addressed ? spi->addr_len : 0),
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000476 FRF_AB_EE_SPI_HCMD_ENC, command);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000477 efx_writeo(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100478
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100479 /* Wait for read/write to complete */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100480 rc = falcon_spi_wait(efx);
481 if (rc)
482 return rc;
483
484 /* Read data */
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100485 if (out != NULL) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000486 efx_reado(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100487 memcpy(out, &reg, len);
488 }
489
Ben Hutchings8ceee662008-04-27 12:55:59 +0100490 return 0;
491}
492
Ben Hutchings23d30f02008-12-12 21:56:11 -0800493static size_t
494falcon_spi_write_limit(const struct efx_spi_device *spi, size_t start)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100495{
496 return min(FALCON_SPI_MAX_LEN,
497 (spi->block_size - (start & (spi->block_size - 1))));
498}
499
500static inline u8
501efx_spi_munge_command(const struct efx_spi_device *spi,
502 const u8 command, const unsigned int address)
503{
504 return command | (((address >> 8) & spi->munge_address) << 3);
505}
506
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800507/* Wait up to 10 ms for buffered write completion */
Ben Hutchings76884832009-11-29 15:10:44 +0000508int
509falcon_spi_wait_write(struct efx_nic *efx, const struct efx_spi_device *spi)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100510{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800511 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 100);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100512 u8 status;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800513 int rc;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100514
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800515 for (;;) {
Ben Hutchings76884832009-11-29 15:10:44 +0000516 rc = falcon_spi_cmd(efx, spi, SPI_RDSR, -1, NULL,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100517 &status, sizeof(status));
518 if (rc)
519 return rc;
520 if (!(status & SPI_STATUS_NRDY))
521 return 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800522 if (time_after_eq(jiffies, timeout)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000523 netif_err(efx, hw, efx->net_dev,
524 "SPI write timeout on device %d"
525 " last status=0x%02x\n",
526 spi->device_id, status);
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800527 return -ETIMEDOUT;
528 }
529 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100530 }
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100531}
532
Ben Hutchings76884832009-11-29 15:10:44 +0000533int falcon_spi_read(struct efx_nic *efx, const struct efx_spi_device *spi,
534 loff_t start, size_t len, size_t *retlen, u8 *buffer)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100535{
Ben Hutchings23d30f02008-12-12 21:56:11 -0800536 size_t block_len, pos = 0;
537 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100538 int rc = 0;
539
540 while (pos < len) {
Ben Hutchings23d30f02008-12-12 21:56:11 -0800541 block_len = min(len - pos, FALCON_SPI_MAX_LEN);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100542
543 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000544 rc = falcon_spi_cmd(efx, spi, command, start + pos, NULL,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100545 buffer + pos, block_len);
546 if (rc)
547 break;
548 pos += block_len;
549
550 /* Avoid locking up the system */
551 cond_resched();
552 if (signal_pending(current)) {
553 rc = -EINTR;
554 break;
555 }
556 }
557
558 if (retlen)
559 *retlen = pos;
560 return rc;
561}
562
Ben Hutchings76884832009-11-29 15:10:44 +0000563int
564falcon_spi_write(struct efx_nic *efx, const struct efx_spi_device *spi,
565 loff_t start, size_t len, size_t *retlen, const u8 *buffer)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100566{
567 u8 verify_buffer[FALCON_SPI_MAX_LEN];
Ben Hutchings23d30f02008-12-12 21:56:11 -0800568 size_t block_len, pos = 0;
569 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100570 int rc = 0;
571
572 while (pos < len) {
Ben Hutchings76884832009-11-29 15:10:44 +0000573 rc = falcon_spi_cmd(efx, spi, SPI_WREN, -1, NULL, NULL, 0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100574 if (rc)
575 break;
576
Ben Hutchings23d30f02008-12-12 21:56:11 -0800577 block_len = min(len - pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100578 falcon_spi_write_limit(spi, start + pos));
579 command = efx_spi_munge_command(spi, SPI_WRITE, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000580 rc = falcon_spi_cmd(efx, spi, command, start + pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100581 buffer + pos, NULL, block_len);
582 if (rc)
583 break;
584
Ben Hutchings76884832009-11-29 15:10:44 +0000585 rc = falcon_spi_wait_write(efx, spi);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100586 if (rc)
587 break;
588
589 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000590 rc = falcon_spi_cmd(efx, spi, command, start + pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100591 NULL, verify_buffer, block_len);
592 if (memcmp(verify_buffer, buffer + pos, block_len)) {
593 rc = -EIO;
594 break;
595 }
596
597 pos += block_len;
598
599 /* Avoid locking up the system */
600 cond_resched();
601 if (signal_pending(current)) {
602 rc = -EINTR;
603 break;
604 }
605 }
606
607 if (retlen)
608 *retlen = pos;
609 return rc;
610}
611
Ben Hutchings8ceee662008-04-27 12:55:59 +0100612/**************************************************************************
613 *
Ben Hutchingsab0115f2012-09-13 01:11:31 +0100614 * XMAC operations
615 *
616 **************************************************************************
617 */
618
619/* Configure the XAUI driver that is an output from Falcon */
620static void falcon_setup_xaui(struct efx_nic *efx)
621{
622 efx_oword_t sdctl, txdrv;
623
624 /* Move the XAUI into low power, unless there is no PHY, in
625 * which case the XAUI will have to drive a cable. */
626 if (efx->phy_type == PHY_TYPE_NONE)
627 return;
628
629 efx_reado(efx, &sdctl, FR_AB_XX_SD_CTL);
630 EFX_SET_OWORD_FIELD(sdctl, FRF_AB_XX_HIDRVD, FFE_AB_XX_SD_CTL_DRV_DEF);
631 EFX_SET_OWORD_FIELD(sdctl, FRF_AB_XX_LODRVD, FFE_AB_XX_SD_CTL_DRV_DEF);
632 EFX_SET_OWORD_FIELD(sdctl, FRF_AB_XX_HIDRVC, FFE_AB_XX_SD_CTL_DRV_DEF);
633 EFX_SET_OWORD_FIELD(sdctl, FRF_AB_XX_LODRVC, FFE_AB_XX_SD_CTL_DRV_DEF);
634 EFX_SET_OWORD_FIELD(sdctl, FRF_AB_XX_HIDRVB, FFE_AB_XX_SD_CTL_DRV_DEF);
635 EFX_SET_OWORD_FIELD(sdctl, FRF_AB_XX_LODRVB, FFE_AB_XX_SD_CTL_DRV_DEF);
636 EFX_SET_OWORD_FIELD(sdctl, FRF_AB_XX_HIDRVA, FFE_AB_XX_SD_CTL_DRV_DEF);
637 EFX_SET_OWORD_FIELD(sdctl, FRF_AB_XX_LODRVA, FFE_AB_XX_SD_CTL_DRV_DEF);
638 efx_writeo(efx, &sdctl, FR_AB_XX_SD_CTL);
639
640 EFX_POPULATE_OWORD_8(txdrv,
641 FRF_AB_XX_DEQD, FFE_AB_XX_TXDRV_DEQ_DEF,
642 FRF_AB_XX_DEQC, FFE_AB_XX_TXDRV_DEQ_DEF,
643 FRF_AB_XX_DEQB, FFE_AB_XX_TXDRV_DEQ_DEF,
644 FRF_AB_XX_DEQA, FFE_AB_XX_TXDRV_DEQ_DEF,
645 FRF_AB_XX_DTXD, FFE_AB_XX_TXDRV_DTX_DEF,
646 FRF_AB_XX_DTXC, FFE_AB_XX_TXDRV_DTX_DEF,
647 FRF_AB_XX_DTXB, FFE_AB_XX_TXDRV_DTX_DEF,
648 FRF_AB_XX_DTXA, FFE_AB_XX_TXDRV_DTX_DEF);
649 efx_writeo(efx, &txdrv, FR_AB_XX_TXDRV_CTL);
650}
651
652int falcon_reset_xaui(struct efx_nic *efx)
653{
654 struct falcon_nic_data *nic_data = efx->nic_data;
655 efx_oword_t reg;
656 int count;
657
658 /* Don't fetch MAC statistics over an XMAC reset */
659 WARN_ON(nic_data->stats_disable_count == 0);
660
661 /* Start reset sequence */
662 EFX_POPULATE_OWORD_1(reg, FRF_AB_XX_RST_XX_EN, 1);
663 efx_writeo(efx, &reg, FR_AB_XX_PWR_RST);
664
665 /* Wait up to 10 ms for completion, then reinitialise */
666 for (count = 0; count < 1000; count++) {
667 efx_reado(efx, &reg, FR_AB_XX_PWR_RST);
668 if (EFX_OWORD_FIELD(reg, FRF_AB_XX_RST_XX_EN) == 0 &&
669 EFX_OWORD_FIELD(reg, FRF_AB_XX_SD_RST_ACT) == 0) {
670 falcon_setup_xaui(efx);
671 return 0;
672 }
673 udelay(10);
674 }
675 netif_err(efx, hw, efx->net_dev,
676 "timed out waiting for XAUI/XGXS reset\n");
677 return -ETIMEDOUT;
678}
679
680static void falcon_ack_status_intr(struct efx_nic *efx)
681{
682 struct falcon_nic_data *nic_data = efx->nic_data;
683 efx_oword_t reg;
684
685 if ((efx_nic_rev(efx) != EFX_REV_FALCON_B0) || LOOPBACK_INTERNAL(efx))
686 return;
687
688 /* We expect xgmii faults if the wireside link is down */
689 if (!EFX_WORKAROUND_5147(efx) || !efx->link_state.up)
690 return;
691
692 /* We can only use this interrupt to signal the negative edge of
693 * xaui_align [we have to poll the positive edge]. */
694 if (nic_data->xmac_poll_required)
695 return;
696
697 efx_reado(efx, &reg, FR_AB_XM_MGT_INT_MSK);
698}
699
700static bool falcon_xgxs_link_ok(struct efx_nic *efx)
701{
702 efx_oword_t reg;
703 bool align_done, link_ok = false;
704 int sync_status;
705
706 /* Read link status */
707 efx_reado(efx, &reg, FR_AB_XX_CORE_STAT);
708
709 align_done = EFX_OWORD_FIELD(reg, FRF_AB_XX_ALIGN_DONE);
710 sync_status = EFX_OWORD_FIELD(reg, FRF_AB_XX_SYNC_STAT);
711 if (align_done && (sync_status == FFE_AB_XX_STAT_ALL_LANES))
712 link_ok = true;
713
714 /* Clear link status ready for next read */
715 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_COMMA_DET, FFE_AB_XX_STAT_ALL_LANES);
716 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_CHAR_ERR, FFE_AB_XX_STAT_ALL_LANES);
717 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_DISPERR, FFE_AB_XX_STAT_ALL_LANES);
718 efx_writeo(efx, &reg, FR_AB_XX_CORE_STAT);
719
720 return link_ok;
721}
722
723static bool falcon_xmac_link_ok(struct efx_nic *efx)
724{
725 /*
726 * Check MAC's XGXS link status except when using XGMII loopback
727 * which bypasses the XGXS block.
728 * If possible, check PHY's XGXS link status except when using
729 * MAC loopback.
730 */
731 return (efx->loopback_mode == LOOPBACK_XGMII ||
732 falcon_xgxs_link_ok(efx)) &&
733 (!(efx->mdio.mmds & (1 << MDIO_MMD_PHYXS)) ||
734 LOOPBACK_INTERNAL(efx) ||
735 efx_mdio_phyxgxs_lane_sync(efx));
736}
737
738static void falcon_reconfigure_xmac_core(struct efx_nic *efx)
739{
740 unsigned int max_frame_len;
741 efx_oword_t reg;
742 bool rx_fc = !!(efx->link_state.fc & EFX_FC_RX);
743 bool tx_fc = !!(efx->link_state.fc & EFX_FC_TX);
744
745 /* Configure MAC - cut-thru mode is hard wired on */
746 EFX_POPULATE_OWORD_3(reg,
747 FRF_AB_XM_RX_JUMBO_MODE, 1,
748 FRF_AB_XM_TX_STAT_EN, 1,
749 FRF_AB_XM_RX_STAT_EN, 1);
750 efx_writeo(efx, &reg, FR_AB_XM_GLB_CFG);
751
752 /* Configure TX */
753 EFX_POPULATE_OWORD_6(reg,
754 FRF_AB_XM_TXEN, 1,
755 FRF_AB_XM_TX_PRMBL, 1,
756 FRF_AB_XM_AUTO_PAD, 1,
757 FRF_AB_XM_TXCRC, 1,
758 FRF_AB_XM_FCNTL, tx_fc,
759 FRF_AB_XM_IPG, 0x3);
760 efx_writeo(efx, &reg, FR_AB_XM_TX_CFG);
761
762 /* Configure RX */
763 EFX_POPULATE_OWORD_5(reg,
764 FRF_AB_XM_RXEN, 1,
765 FRF_AB_XM_AUTO_DEPAD, 0,
766 FRF_AB_XM_ACPT_ALL_MCAST, 1,
767 FRF_AB_XM_ACPT_ALL_UCAST, efx->promiscuous,
768 FRF_AB_XM_PASS_CRC_ERR, 1);
769 efx_writeo(efx, &reg, FR_AB_XM_RX_CFG);
770
771 /* Set frame length */
772 max_frame_len = EFX_MAX_FRAME_LEN(efx->net_dev->mtu);
773 EFX_POPULATE_OWORD_1(reg, FRF_AB_XM_MAX_RX_FRM_SIZE, max_frame_len);
774 efx_writeo(efx, &reg, FR_AB_XM_RX_PARAM);
775 EFX_POPULATE_OWORD_2(reg,
776 FRF_AB_XM_MAX_TX_FRM_SIZE, max_frame_len,
777 FRF_AB_XM_TX_JUMBO_MODE, 1);
778 efx_writeo(efx, &reg, FR_AB_XM_TX_PARAM);
779
780 EFX_POPULATE_OWORD_2(reg,
781 FRF_AB_XM_PAUSE_TIME, 0xfffe, /* MAX PAUSE TIME */
782 FRF_AB_XM_DIS_FCNTL, !rx_fc);
783 efx_writeo(efx, &reg, FR_AB_XM_FC);
784
785 /* Set MAC address */
786 memcpy(&reg, &efx->net_dev->dev_addr[0], 4);
787 efx_writeo(efx, &reg, FR_AB_XM_ADR_LO);
788 memcpy(&reg, &efx->net_dev->dev_addr[4], 2);
789 efx_writeo(efx, &reg, FR_AB_XM_ADR_HI);
790}
791
792static void falcon_reconfigure_xgxs_core(struct efx_nic *efx)
793{
794 efx_oword_t reg;
795 bool xgxs_loopback = (efx->loopback_mode == LOOPBACK_XGXS);
796 bool xaui_loopback = (efx->loopback_mode == LOOPBACK_XAUI);
797 bool xgmii_loopback = (efx->loopback_mode == LOOPBACK_XGMII);
798
799 /* XGXS block is flaky and will need to be reset if moving
800 * into our out of XGMII, XGXS or XAUI loopbacks. */
801 if (EFX_WORKAROUND_5147(efx)) {
802 bool old_xgmii_loopback, old_xgxs_loopback, old_xaui_loopback;
803 bool reset_xgxs;
804
805 efx_reado(efx, &reg, FR_AB_XX_CORE_STAT);
806 old_xgxs_loopback = EFX_OWORD_FIELD(reg, FRF_AB_XX_XGXS_LB_EN);
807 old_xgmii_loopback =
808 EFX_OWORD_FIELD(reg, FRF_AB_XX_XGMII_LB_EN);
809
810 efx_reado(efx, &reg, FR_AB_XX_SD_CTL);
811 old_xaui_loopback = EFX_OWORD_FIELD(reg, FRF_AB_XX_LPBKA);
812
813 /* The PHY driver may have turned XAUI off */
814 reset_xgxs = ((xgxs_loopback != old_xgxs_loopback) ||
815 (xaui_loopback != old_xaui_loopback) ||
816 (xgmii_loopback != old_xgmii_loopback));
817
818 if (reset_xgxs)
819 falcon_reset_xaui(efx);
820 }
821
822 efx_reado(efx, &reg, FR_AB_XX_CORE_STAT);
823 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_FORCE_SIG,
824 (xgxs_loopback || xaui_loopback) ?
825 FFE_AB_XX_FORCE_SIG_ALL_LANES : 0);
826 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_XGXS_LB_EN, xgxs_loopback);
827 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_XGMII_LB_EN, xgmii_loopback);
828 efx_writeo(efx, &reg, FR_AB_XX_CORE_STAT);
829
830 efx_reado(efx, &reg, FR_AB_XX_SD_CTL);
831 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_LPBKD, xaui_loopback);
832 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_LPBKC, xaui_loopback);
833 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_LPBKB, xaui_loopback);
834 EFX_SET_OWORD_FIELD(reg, FRF_AB_XX_LPBKA, xaui_loopback);
835 efx_writeo(efx, &reg, FR_AB_XX_SD_CTL);
836}
837
838
839/* Try to bring up the Falcon side of the Falcon-Phy XAUI link */
840static bool falcon_xmac_link_ok_retry(struct efx_nic *efx, int tries)
841{
842 bool mac_up = falcon_xmac_link_ok(efx);
843
844 if (LOOPBACK_MASK(efx) & LOOPBACKS_EXTERNAL(efx) & LOOPBACKS_WS ||
845 efx_phy_mode_disabled(efx->phy_mode))
846 /* XAUI link is expected to be down */
847 return mac_up;
848
849 falcon_stop_nic_stats(efx);
850
851 while (!mac_up && tries) {
852 netif_dbg(efx, hw, efx->net_dev, "bashing xaui\n");
853 falcon_reset_xaui(efx);
854 udelay(200);
855
856 mac_up = falcon_xmac_link_ok(efx);
857 --tries;
858 }
859
860 falcon_start_nic_stats(efx);
861
862 return mac_up;
863}
864
865static bool falcon_xmac_check_fault(struct efx_nic *efx)
866{
867 return !falcon_xmac_link_ok_retry(efx, 5);
868}
869
870static int falcon_reconfigure_xmac(struct efx_nic *efx)
871{
872 struct falcon_nic_data *nic_data = efx->nic_data;
873
874 falcon_reconfigure_xgxs_core(efx);
875 falcon_reconfigure_xmac_core(efx);
876
877 falcon_reconfigure_mac_wrapper(efx);
878
879 nic_data->xmac_poll_required = !falcon_xmac_link_ok_retry(efx, 5);
880 falcon_ack_status_intr(efx);
881
882 return 0;
883}
884
885static void falcon_update_stats_xmac(struct efx_nic *efx)
886{
887 struct efx_mac_stats *mac_stats = &efx->mac_stats;
888
889 /* Update MAC stats from DMAed values */
890 FALCON_STAT(efx, XgRxOctets, rx_bytes);
891 FALCON_STAT(efx, XgRxOctetsOK, rx_good_bytes);
892 FALCON_STAT(efx, XgRxPkts, rx_packets);
893 FALCON_STAT(efx, XgRxPktsOK, rx_good);
894 FALCON_STAT(efx, XgRxBroadcastPkts, rx_broadcast);
895 FALCON_STAT(efx, XgRxMulticastPkts, rx_multicast);
896 FALCON_STAT(efx, XgRxUnicastPkts, rx_unicast);
897 FALCON_STAT(efx, XgRxUndersizePkts, rx_lt64);
898 FALCON_STAT(efx, XgRxOversizePkts, rx_gtjumbo);
899 FALCON_STAT(efx, XgRxJabberPkts, rx_bad_gtjumbo);
900 FALCON_STAT(efx, XgRxUndersizeFCSerrorPkts, rx_bad_lt64);
901 FALCON_STAT(efx, XgRxDropEvents, rx_overflow);
902 FALCON_STAT(efx, XgRxFCSerrorPkts, rx_bad);
903 FALCON_STAT(efx, XgRxAlignError, rx_align_error);
904 FALCON_STAT(efx, XgRxSymbolError, rx_symbol_error);
905 FALCON_STAT(efx, XgRxInternalMACError, rx_internal_error);
906 FALCON_STAT(efx, XgRxControlPkts, rx_control);
907 FALCON_STAT(efx, XgRxPausePkts, rx_pause);
908 FALCON_STAT(efx, XgRxPkts64Octets, rx_64);
909 FALCON_STAT(efx, XgRxPkts65to127Octets, rx_65_to_127);
910 FALCON_STAT(efx, XgRxPkts128to255Octets, rx_128_to_255);
911 FALCON_STAT(efx, XgRxPkts256to511Octets, rx_256_to_511);
912 FALCON_STAT(efx, XgRxPkts512to1023Octets, rx_512_to_1023);
913 FALCON_STAT(efx, XgRxPkts1024to15xxOctets, rx_1024_to_15xx);
914 FALCON_STAT(efx, XgRxPkts15xxtoMaxOctets, rx_15xx_to_jumbo);
915 FALCON_STAT(efx, XgRxLengthError, rx_length_error);
916 FALCON_STAT(efx, XgTxPkts, tx_packets);
917 FALCON_STAT(efx, XgTxOctets, tx_bytes);
918 FALCON_STAT(efx, XgTxMulticastPkts, tx_multicast);
919 FALCON_STAT(efx, XgTxBroadcastPkts, tx_broadcast);
920 FALCON_STAT(efx, XgTxUnicastPkts, tx_unicast);
921 FALCON_STAT(efx, XgTxControlPkts, tx_control);
922 FALCON_STAT(efx, XgTxPausePkts, tx_pause);
923 FALCON_STAT(efx, XgTxPkts64Octets, tx_64);
924 FALCON_STAT(efx, XgTxPkts65to127Octets, tx_65_to_127);
925 FALCON_STAT(efx, XgTxPkts128to255Octets, tx_128_to_255);
926 FALCON_STAT(efx, XgTxPkts256to511Octets, tx_256_to_511);
927 FALCON_STAT(efx, XgTxPkts512to1023Octets, tx_512_to_1023);
928 FALCON_STAT(efx, XgTxPkts1024to15xxOctets, tx_1024_to_15xx);
929 FALCON_STAT(efx, XgTxPkts1519toMaxOctets, tx_15xx_to_jumbo);
930 FALCON_STAT(efx, XgTxUndersizePkts, tx_lt64);
931 FALCON_STAT(efx, XgTxOversizePkts, tx_gtjumbo);
932 FALCON_STAT(efx, XgTxNonTcpUdpPkt, tx_non_tcpudp);
933 FALCON_STAT(efx, XgTxMacSrcErrPkt, tx_mac_src_error);
934 FALCON_STAT(efx, XgTxIpSrcErrPkt, tx_ip_src_error);
935
936 /* Update derived statistics */
937 efx_update_diff_stat(&mac_stats->tx_good_bytes,
938 mac_stats->tx_bytes - mac_stats->tx_bad_bytes -
939 mac_stats->tx_control * 64);
940 efx_update_diff_stat(&mac_stats->rx_bad_bytes,
941 mac_stats->rx_bytes - mac_stats->rx_good_bytes -
942 mac_stats->rx_control * 64);
943}
944
945static void falcon_poll_xmac(struct efx_nic *efx)
946{
947 struct falcon_nic_data *nic_data = efx->nic_data;
948
949 if (!EFX_WORKAROUND_5147(efx) || !efx->link_state.up ||
950 !nic_data->xmac_poll_required)
951 return;
952
953 nic_data->xmac_poll_required = !falcon_xmac_link_ok_retry(efx, 1);
954 falcon_ack_status_intr(efx);
955}
956
957/**************************************************************************
958 *
Ben Hutchings8ceee662008-04-27 12:55:59 +0100959 * MAC wrapper
960 *
961 **************************************************************************
962 */
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800963
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000964static void falcon_push_multicast_hash(struct efx_nic *efx)
965{
966 union efx_multicast_hash *mc_hash = &efx->multicast_hash;
967
968 WARN_ON(!mutex_is_locked(&efx->mac_lock));
969
970 efx_writeo(efx, &mc_hash->oword[0], FR_AB_MAC_MC_HASH_REG0);
971 efx_writeo(efx, &mc_hash->oword[1], FR_AB_MAC_MC_HASH_REG1);
972}
973
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000974static void falcon_reset_macs(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100975{
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000976 struct falcon_nic_data *nic_data = efx->nic_data;
977 efx_oword_t reg, mac_ctrl;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100978 int count;
979
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000980 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0) {
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800981 /* It's not safe to use GLB_CTL_REG to reset the
982 * macs, so instead use the internal MAC resets
983 */
Ben Hutchings8fbca792010-09-22 10:00:11 +0000984 EFX_POPULATE_OWORD_1(reg, FRF_AB_XM_CORE_RST, 1);
985 efx_writeo(efx, &reg, FR_AB_XM_GLB_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100986
Ben Hutchings8fbca792010-09-22 10:00:11 +0000987 for (count = 0; count < 10000; count++) {
988 efx_reado(efx, &reg, FR_AB_XM_GLB_CFG);
989 if (EFX_OWORD_FIELD(reg, FRF_AB_XM_CORE_RST) ==
990 0)
991 return;
992 udelay(10);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800993 }
Ben Hutchings8fbca792010-09-22 10:00:11 +0000994
995 netif_err(efx, hw, efx->net_dev,
996 "timed out waiting for XMAC core reset\n");
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800997 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100998
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000999 /* Mac stats will fail whist the TX fifo is draining */
1000 WARN_ON(nic_data->stats_disable_count == 0);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001001
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001002 efx_reado(efx, &mac_ctrl, FR_AB_MAC_CTRL);
1003 EFX_SET_OWORD_FIELD(mac_ctrl, FRF_BB_TXFIFO_DRAIN_EN, 1);
1004 efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001005
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001006 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001007 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGTX, 1);
1008 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGRX, 1);
1009 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_EM, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001010 efx_writeo(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001011
1012 count = 0;
1013 while (1) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001014 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001015 if (!EFX_OWORD_FIELD(reg, FRF_AB_RST_XGTX) &&
1016 !EFX_OWORD_FIELD(reg, FRF_AB_RST_XGRX) &&
1017 !EFX_OWORD_FIELD(reg, FRF_AB_RST_EM)) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001018 netif_dbg(efx, hw, efx->net_dev,
1019 "Completed MAC reset after %d loops\n",
1020 count);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001021 break;
1022 }
1023 if (count > 20) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001024 netif_err(efx, hw, efx->net_dev, "MAC reset failed\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001025 break;
1026 }
1027 count++;
1028 udelay(10);
1029 }
1030
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001031 /* Ensure the correct MAC is selected before statistics
1032 * are re-enabled by the caller */
1033 efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
Steve Hodgsonb7b40ee2010-04-28 09:28:10 +00001034
Steve Hodgsonb7b40ee2010-04-28 09:28:10 +00001035 falcon_setup_xaui(efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001036}
1037
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001038static void falcon_drain_tx_fifo(struct efx_nic *efx)
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001039{
1040 efx_oword_t reg;
1041
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001042 if ((efx_nic_rev(efx) < EFX_REV_FALCON_B0) ||
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001043 (efx->loopback_mode != LOOPBACK_NONE))
1044 return;
1045
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001046 efx_reado(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001047 /* There is no point in draining more than once */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001048 if (EFX_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN))
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001049 return;
1050
1051 falcon_reset_macs(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001052}
1053
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001054static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001055{
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001056 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001057
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001058 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001059 return;
1060
1061 /* Isolate the MAC -> RX */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001062 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001063 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001064 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001065
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001066 /* Isolate TX -> MAC */
1067 falcon_drain_tx_fifo(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001068}
1069
Ben Hutchingsab0115f2012-09-13 01:11:31 +01001070static void falcon_reconfigure_mac_wrapper(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001071{
Ben Hutchingseb50c0d2009-11-23 16:06:30 +00001072 struct efx_link_state *link_state = &efx->link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001073 efx_oword_t reg;
Steve Hodgsonfd371e32010-06-01 11:17:51 +00001074 int link_speed, isolate;
1075
Ben Hutchingsa7d529a2011-06-24 20:46:31 +01001076 isolate = !!ACCESS_ONCE(efx->reset_pending);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001077
Ben Hutchingseb50c0d2009-11-23 16:06:30 +00001078 switch (link_state->speed) {
Ben Hutchingsf31a45d2008-12-12 21:43:33 -08001079 case 10000: link_speed = 3; break;
1080 case 1000: link_speed = 2; break;
1081 case 100: link_speed = 1; break;
1082 default: link_speed = 0; break;
1083 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001084 /* MAC_LINK_STATUS controls MAC backpressure but doesn't work
1085 * as advertised. Disable to ensure packets are not
1086 * indefinitely held and TX queue can be flushed at any point
1087 * while the link is down. */
1088 EFX_POPULATE_OWORD_5(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001089 FRF_AB_MAC_XOFF_VAL, 0xffff /* max pause time */,
1090 FRF_AB_MAC_BCAD_ACPT, 1,
1091 FRF_AB_MAC_UC_PROM, efx->promiscuous,
1092 FRF_AB_MAC_LINK_STATUS, 1, /* always set */
1093 FRF_AB_MAC_SPEED, link_speed);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001094 /* On B0, MAC backpressure can be disabled and packets get
1095 * discarded. */
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001096 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001097 EFX_SET_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN,
Steve Hodgsonfd371e32010-06-01 11:17:51 +00001098 !link_state->up || isolate);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001099 }
1100
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001101 efx_writeo(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001102
1103 /* Restore the multicast hash registers. */
Ben Hutchings8be4f3e2009-11-25 16:12:16 +00001104 falcon_push_multicast_hash(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001105
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001106 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings4b0d29d2009-11-29 03:42:18 +00001107 /* Enable XOFF signal from RX FIFO (we enabled it during NIC
1108 * initialisation but it may read back as 0) */
1109 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001110 /* Unisolate the MAC -> RX */
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001111 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
Steve Hodgsonfd371e32010-06-01 11:17:51 +00001112 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, !isolate);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001113 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001114}
1115
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001116static void falcon_stats_request(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001117{
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001118 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001119 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001120
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001121 WARN_ON(nic_data->stats_pending);
1122 WARN_ON(nic_data->stats_disable_count);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001123
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001124 if (nic_data->stats_dma_done == NULL)
1125 return; /* no mac selected */
Ben Hutchings8ceee662008-04-27 12:55:59 +01001126
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001127 *nic_data->stats_dma_done = FALCON_STATS_NOT_DONE;
1128 nic_data->stats_pending = true;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001129 wmb(); /* ensure done flag is clear */
1130
1131 /* Initiate DMA transfer of stats */
1132 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001133 FRF_AB_MAC_STAT_DMA_CMD, 1,
1134 FRF_AB_MAC_STAT_DMA_ADR,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001135 efx->stats_buffer.dma_addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001136 efx_writeo(efx, &reg, FR_AB_MAC_STAT_DMA);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001137
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001138 mod_timer(&nic_data->stats_timer, round_jiffies_up(jiffies + HZ / 2));
1139}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001140
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001141static void falcon_stats_complete(struct efx_nic *efx)
1142{
1143 struct falcon_nic_data *nic_data = efx->nic_data;
1144
1145 if (!nic_data->stats_pending)
1146 return;
1147
Rusty Russell3db1cd52011-12-19 13:56:45 +00001148 nic_data->stats_pending = false;
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001149 if (*nic_data->stats_dma_done == FALCON_STATS_DONE) {
1150 rmb(); /* read the done flag before the stats */
Ben Hutchings710b2082011-09-03 00:15:00 +01001151 falcon_update_stats_xmac(efx);
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001152 } else {
Ben Hutchings62776d02010-06-23 11:30:07 +00001153 netif_err(efx, hw, efx->net_dev,
1154 "timed out waiting for statistics\n");
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001155 }
1156}
1157
1158static void falcon_stats_timer_func(unsigned long context)
1159{
1160 struct efx_nic *efx = (struct efx_nic *)context;
1161 struct falcon_nic_data *nic_data = efx->nic_data;
1162
1163 spin_lock(&efx->stats_lock);
1164
1165 falcon_stats_complete(efx);
1166 if (nic_data->stats_disable_count == 0)
1167 falcon_stats_request(efx);
1168
1169 spin_unlock(&efx->stats_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001170}
1171
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001172static bool falcon_loopback_link_poll(struct efx_nic *efx)
1173{
1174 struct efx_link_state old_state = efx->link_state;
1175
1176 WARN_ON(!mutex_is_locked(&efx->mac_lock));
1177 WARN_ON(!LOOPBACK_INTERNAL(efx));
1178
1179 efx->link_state.fd = true;
1180 efx->link_state.fc = efx->wanted_fc;
1181 efx->link_state.up = true;
Ben Hutchings8fbca792010-09-22 10:00:11 +00001182 efx->link_state.speed = 10000;
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001183
1184 return !efx_link_state_equal(&efx->link_state, &old_state);
1185}
1186
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001187static int falcon_reconfigure_port(struct efx_nic *efx)
1188{
1189 int rc;
1190
1191 WARN_ON(efx_nic_rev(efx) > EFX_REV_FALCON_B0);
1192
1193 /* Poll the PHY link state *before* reconfiguring it. This means we
1194 * will pick up the correct speed (in loopback) to select the correct
1195 * MAC.
1196 */
1197 if (LOOPBACK_INTERNAL(efx))
1198 falcon_loopback_link_poll(efx);
1199 else
1200 efx->phy_op->poll(efx);
1201
1202 falcon_stop_nic_stats(efx);
1203 falcon_deconfigure_mac_wrapper(efx);
1204
Ben Hutchings8fbca792010-09-22 10:00:11 +00001205 falcon_reset_macs(efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001206
1207 efx->phy_op->reconfigure(efx);
Ben Hutchings710b2082011-09-03 00:15:00 +01001208 rc = falcon_reconfigure_xmac(efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001209 BUG_ON(rc);
1210
1211 falcon_start_nic_stats(efx);
1212
1213 /* Synchronise efx->link_state with the kernel */
1214 efx_link_status_changed(efx);
1215
1216 return 0;
1217}
1218
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001219/* TX flow control may automatically turn itself off if the link
1220 * partner (intermittently) stops responding to pause frames. There
1221 * isn't any indication that this has happened, so the best we do is
1222 * leave it up to the user to spot this and fix it by cycling transmit
1223 * flow control on this end.
1224 */
1225
1226static void falcon_a1_prepare_enable_fc_tx(struct efx_nic *efx)
1227{
1228 /* Schedule a reset to recover */
1229 efx_schedule_reset(efx, RESET_TYPE_INVISIBLE);
1230}
1231
1232static void falcon_b0_prepare_enable_fc_tx(struct efx_nic *efx)
1233{
1234 /* Recover by resetting the EM block */
1235 falcon_stop_nic_stats(efx);
1236 falcon_drain_tx_fifo(efx);
1237 falcon_reconfigure_xmac(efx);
1238 falcon_start_nic_stats(efx);
1239}
1240
Ben Hutchings8ceee662008-04-27 12:55:59 +01001241/**************************************************************************
1242 *
1243 * PHY access via GMII
1244 *
1245 **************************************************************************
1246 */
1247
Ben Hutchings8ceee662008-04-27 12:55:59 +01001248/* Wait for GMII access to complete */
1249static int falcon_gmii_wait(struct efx_nic *efx)
1250{
Ben Hutchings80cb9a02009-11-25 16:08:41 +00001251 efx_oword_t md_stat;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001252 int count;
1253
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001254 /* wait up to 50ms - taken max from datasheet */
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001255 for (count = 0; count < 5000; count++) {
Ben Hutchings80cb9a02009-11-25 16:08:41 +00001256 efx_reado(efx, &md_stat, FR_AB_MD_STAT);
1257 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSY) == 0) {
1258 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_LNFL) != 0 ||
1259 EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSERR) != 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001260 netif_err(efx, hw, efx->net_dev,
1261 "error from GMII access "
1262 EFX_OWORD_FMT"\n",
1263 EFX_OWORD_VAL(md_stat));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001264 return -EIO;
1265 }
1266 return 0;
1267 }
1268 udelay(10);
1269 }
Ben Hutchings62776d02010-06-23 11:30:07 +00001270 netif_err(efx, hw, efx->net_dev, "timed out waiting for GMII\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001271 return -ETIMEDOUT;
1272}
1273
Ben Hutchings68e7f452009-04-29 08:05:08 +00001274/* Write an MDIO register of a PHY connected to Falcon. */
1275static int falcon_mdio_write(struct net_device *net_dev,
1276 int prtad, int devad, u16 addr, u16 value)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001277{
Ben Hutchings767e4682008-09-01 12:43:14 +01001278 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings4833f022010-12-02 13:47:35 +00001279 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001280 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +00001281 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001282
Ben Hutchings62776d02010-06-23 11:30:07 +00001283 netif_vdbg(efx, hw, efx->net_dev,
1284 "writing MDIO %d register %d.%d with 0x%04x\n",
Ben Hutchings68e7f452009-04-29 08:05:08 +00001285 prtad, devad, addr, value);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001286
Ben Hutchings4833f022010-12-02 13:47:35 +00001287 mutex_lock(&nic_data->mdio_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001288
Ben Hutchings68e7f452009-04-29 08:05:08 +00001289 /* Check MDIO not currently being accessed */
1290 rc = falcon_gmii_wait(efx);
1291 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001292 goto out;
1293
1294 /* Write the address/ID register */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001295 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001296 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001297
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001298 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
1299 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001300 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001301
1302 /* Write data */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001303 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_TXD, value);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001304 efx_writeo(efx, &reg, FR_AB_MD_TXD);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001305
1306 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001307 FRF_AB_MD_WRC, 1,
1308 FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001309 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001310
1311 /* Wait for data to be written */
Ben Hutchings68e7f452009-04-29 08:05:08 +00001312 rc = falcon_gmii_wait(efx);
1313 if (rc) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001314 /* Abort the write operation */
1315 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001316 FRF_AB_MD_WRC, 0,
1317 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001318 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001319 udelay(10);
1320 }
1321
Steve Hodgsonab867462009-11-28 05:34:44 +00001322out:
Ben Hutchings4833f022010-12-02 13:47:35 +00001323 mutex_unlock(&nic_data->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +00001324 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001325}
1326
Ben Hutchings68e7f452009-04-29 08:05:08 +00001327/* Read an MDIO register of a PHY connected to Falcon. */
1328static int falcon_mdio_read(struct net_device *net_dev,
1329 int prtad, int devad, u16 addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001330{
Ben Hutchings767e4682008-09-01 12:43:14 +01001331 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings4833f022010-12-02 13:47:35 +00001332 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001333 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +00001334 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001335
Ben Hutchings4833f022010-12-02 13:47:35 +00001336 mutex_lock(&nic_data->mdio_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001337
Ben Hutchings68e7f452009-04-29 08:05:08 +00001338 /* Check MDIO not currently being accessed */
1339 rc = falcon_gmii_wait(efx);
1340 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001341 goto out;
1342
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001343 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001344 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001345
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001346 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
1347 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001348 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001349
1350 /* Request data to be read */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001351 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_RDC, 1, FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001352 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001353
1354 /* Wait for data to become available */
Ben Hutchings68e7f452009-04-29 08:05:08 +00001355 rc = falcon_gmii_wait(efx);
1356 if (rc == 0) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001357 efx_reado(efx, &reg, FR_AB_MD_RXD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001358 rc = EFX_OWORD_FIELD(reg, FRF_AB_MD_RXD);
Ben Hutchings62776d02010-06-23 11:30:07 +00001359 netif_vdbg(efx, hw, efx->net_dev,
1360 "read from MDIO %d register %d.%d, got %04x\n",
1361 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001362 } else {
1363 /* Abort the read operation */
1364 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001365 FRF_AB_MD_RIC, 0,
1366 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001367 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001368
Ben Hutchings62776d02010-06-23 11:30:07 +00001369 netif_dbg(efx, hw, efx->net_dev,
1370 "read from MDIO %d register %d.%d, got error %d\n",
1371 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001372 }
1373
Steve Hodgsonab867462009-11-28 05:34:44 +00001374out:
Ben Hutchings4833f022010-12-02 13:47:35 +00001375 mutex_unlock(&nic_data->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +00001376 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001377}
1378
Ben Hutchings8ceee662008-04-27 12:55:59 +01001379/* This call is responsible for hooking in the MAC and PHY operations */
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001380static int falcon_probe_port(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001381{
Ben Hutchings8fbca792010-09-22 10:00:11 +00001382 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001383 int rc;
1384
Ben Hutchings96c457262009-10-23 08:32:42 +00001385 switch (efx->phy_type) {
1386 case PHY_TYPE_SFX7101:
1387 efx->phy_op = &falcon_sfx7101_phy_ops;
1388 break;
Ben Hutchings96c457262009-10-23 08:32:42 +00001389 case PHY_TYPE_QT2022C2:
1390 case PHY_TYPE_QT2025C:
Ben Hutchingsb37b62f2009-10-23 08:33:42 +00001391 efx->phy_op = &falcon_qt202x_phy_ops;
Ben Hutchings96c457262009-10-23 08:32:42 +00001392 break;
Ben Hutchings7e51b432010-09-22 10:00:47 +00001393 case PHY_TYPE_TXC43128:
1394 efx->phy_op = &falcon_txc_phy_ops;
1395 break;
Ben Hutchings96c457262009-10-23 08:32:42 +00001396 default:
Ben Hutchings62776d02010-06-23 11:30:07 +00001397 netif_err(efx, probe, efx->net_dev, "Unknown PHY type %d\n",
1398 efx->phy_type);
Ben Hutchings96c457262009-10-23 08:32:42 +00001399 return -ENODEV;
1400 }
1401
Ben Hutchingsc1c4f452009-11-29 15:08:55 +00001402 /* Fill out MDIO structure and loopback modes */
Ben Hutchings4833f022010-12-02 13:47:35 +00001403 mutex_init(&nic_data->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +00001404 efx->mdio.mdio_read = falcon_mdio_read;
1405 efx->mdio.mdio_write = falcon_mdio_write;
Ben Hutchingsc1c4f452009-11-29 15:08:55 +00001406 rc = efx->phy_op->probe(efx);
1407 if (rc != 0)
1408 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001409
Steve Hodgsonb895d732009-11-28 05:35:00 +00001410 /* Initial assumption */
1411 efx->link_state.speed = 10000;
1412 efx->link_state.fd = true;
1413
Ben Hutchings8ceee662008-04-27 12:55:59 +01001414 /* Hardware flow ctrl. FalconA RX FIFO too small for pause generation */
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001415 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -08001416 efx->wanted_fc = EFX_FC_RX | EFX_FC_TX;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001417 else
Ben Hutchings04cc8ca2008-12-12 21:50:46 -08001418 efx->wanted_fc = EFX_FC_RX;
Steve Hodgson7a6b8f62010-02-03 09:30:38 +00001419 if (efx->mdio.mmds & MDIO_DEVS_AN)
1420 efx->wanted_fc |= EFX_FC_AUTO;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001421
1422 /* Allocate buffer for stats */
Ben Hutchings152b6a62009-11-29 03:43:56 +00001423 rc = efx_nic_alloc_buffer(efx, &efx->stats_buffer,
Ben Hutchings0d19a542012-09-18 21:59:52 +01001424 FALCON_MAC_STATS_SIZE, GFP_KERNEL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001425 if (rc)
1426 return rc;
Ben Hutchings62776d02010-06-23 11:30:07 +00001427 netif_dbg(efx, probe, efx->net_dev,
1428 "stats buffer at %llx (virt %p phys %llx)\n",
1429 (u64)efx->stats_buffer.dma_addr,
1430 efx->stats_buffer.addr,
1431 (u64)virt_to_phys(efx->stats_buffer.addr));
Ben Hutchings8fbca792010-09-22 10:00:11 +00001432 nic_data->stats_dma_done = efx->stats_buffer.addr + XgDmaDone_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001433
1434 return 0;
1435}
1436
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001437static void falcon_remove_port(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001438{
Steve Hodgsonff3b00a2009-12-23 13:46:36 +00001439 efx->phy_op->remove(efx);
Ben Hutchings152b6a62009-11-29 03:43:56 +00001440 efx_nic_free_buffer(efx, &efx->stats_buffer);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001441}
1442
Ben Hutchings40641ed2010-12-02 13:47:45 +00001443/* Global events are basically PHY events */
1444static bool
1445falcon_handle_global_event(struct efx_channel *channel, efx_qword_t *event)
1446{
1447 struct efx_nic *efx = channel->efx;
Ben Hutchingscef68bd2010-12-02 13:47:51 +00001448 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings40641ed2010-12-02 13:47:45 +00001449
1450 if (EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_G_PHY0_INTR) ||
1451 EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_XG_PHY0_INTR) ||
1452 EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_XFP_PHY0_INTR))
1453 /* Ignored */
1454 return true;
1455
1456 if ((efx_nic_rev(efx) == EFX_REV_FALCON_B0) &&
1457 EFX_QWORD_FIELD(*event, FSF_BB_GLB_EV_XG_MGT_INTR)) {
Ben Hutchingscef68bd2010-12-02 13:47:51 +00001458 nic_data->xmac_poll_required = true;
Ben Hutchings40641ed2010-12-02 13:47:45 +00001459 return true;
1460 }
1461
1462 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1 ?
1463 EFX_QWORD_FIELD(*event, FSF_AA_GLB_EV_RX_RECOVERY) :
1464 EFX_QWORD_FIELD(*event, FSF_BB_GLB_EV_RX_RECOVERY)) {
1465 netif_err(efx, rx_err, efx->net_dev,
1466 "channel %d seen global RX_RESET event. Resetting.\n",
1467 channel->channel);
1468
1469 atomic_inc(&efx->rx_reset);
1470 efx_schedule_reset(efx, EFX_WORKAROUND_6555(efx) ?
1471 RESET_TYPE_RX_RECOVERY : RESET_TYPE_DISABLE);
1472 return true;
1473 }
1474
1475 return false;
1476}
1477
Ben Hutchings8ceee662008-04-27 12:55:59 +01001478/**************************************************************************
1479 *
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001480 * Falcon test code
1481 *
1482 **************************************************************************/
1483
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001484static int
1485falcon_read_nvram(struct efx_nic *efx, struct falcon_nvconfig *nvconfig_out)
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001486{
Ben Hutchings4de92182010-12-02 13:47:29 +00001487 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001488 struct falcon_nvconfig *nvconfig;
1489 struct efx_spi_device *spi;
1490 void *region;
1491 int rc, magic_num, struct_ver;
1492 __le16 *word, *limit;
1493 u32 csum;
1494
Ben Hutchings4de92182010-12-02 13:47:29 +00001495 if (efx_spi_present(&nic_data->spi_flash))
1496 spi = &nic_data->spi_flash;
1497 else if (efx_spi_present(&nic_data->spi_eeprom))
1498 spi = &nic_data->spi_eeprom;
1499 else
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001500 return -EINVAL;
1501
Ben Hutchings0a95f562008-11-04 20:33:11 +00001502 region = kmalloc(FALCON_NVCONFIG_END, GFP_KERNEL);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001503 if (!region)
1504 return -ENOMEM;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001505 nvconfig = region + FALCON_NVCONFIG_OFFSET;
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001506
Ben Hutchings4de92182010-12-02 13:47:29 +00001507 mutex_lock(&nic_data->spi_lock);
Ben Hutchings76884832009-11-29 15:10:44 +00001508 rc = falcon_spi_read(efx, spi, 0, FALCON_NVCONFIG_END, NULL, region);
Ben Hutchings4de92182010-12-02 13:47:29 +00001509 mutex_unlock(&nic_data->spi_lock);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001510 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001511 netif_err(efx, hw, efx->net_dev, "Failed to read %s\n",
Ben Hutchings4de92182010-12-02 13:47:29 +00001512 efx_spi_present(&nic_data->spi_flash) ?
1513 "flash" : "EEPROM");
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001514 rc = -EIO;
1515 goto out;
1516 }
1517
1518 magic_num = le16_to_cpu(nvconfig->board_magic_num);
1519 struct_ver = le16_to_cpu(nvconfig->board_struct_ver);
1520
1521 rc = -EINVAL;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001522 if (magic_num != FALCON_NVCONFIG_BOARD_MAGIC_NUM) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001523 netif_err(efx, hw, efx->net_dev,
1524 "NVRAM bad magic 0x%x\n", magic_num);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001525 goto out;
1526 }
1527 if (struct_ver < 2) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001528 netif_err(efx, hw, efx->net_dev,
1529 "NVRAM has ancient version 0x%x\n", struct_ver);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001530 goto out;
1531 } else if (struct_ver < 4) {
1532 word = &nvconfig->board_magic_num;
1533 limit = (__le16 *) (nvconfig + 1);
1534 } else {
1535 word = region;
Ben Hutchings0a95f562008-11-04 20:33:11 +00001536 limit = region + FALCON_NVCONFIG_END;
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001537 }
1538 for (csum = 0; word < limit; ++word)
1539 csum += le16_to_cpu(*word);
1540
1541 if (~csum & 0xffff) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001542 netif_err(efx, hw, efx->net_dev,
1543 "NVRAM has incorrect checksum\n");
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001544 goto out;
1545 }
1546
1547 rc = 0;
1548 if (nvconfig_out)
1549 memcpy(nvconfig_out, nvconfig, sizeof(*nvconfig));
1550
1551 out:
1552 kfree(region);
1553 return rc;
1554}
1555
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001556static int falcon_test_nvram(struct efx_nic *efx)
1557{
1558 return falcon_read_nvram(efx, NULL);
1559}
1560
Ben Hutchings86094f72013-08-21 19:51:04 +01001561static const struct efx_farch_register_test falcon_b0_register_tests[] = {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001562 { FR_AZ_ADR_REGION,
Steve Hodgson4cddca52010-02-03 09:31:40 +00001563 EFX_OWORD32(0x0003FFFF, 0x0003FFFF, 0x0003FFFF, 0x0003FFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001564 { FR_AZ_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001565 EFX_OWORD32(0xFFFFFFFE, 0x00017FFF, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001566 { FR_AZ_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001567 EFX_OWORD32(0x7FFF0037, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001568 { FR_AZ_TX_RESERVED,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001569 EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001570 { FR_AB_MAC_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001571 EFX_OWORD32(0xFFFF0000, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001572 { FR_AZ_SRM_TX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001573 EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001574 { FR_AZ_RX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001575 EFX_OWORD32(0x0000000F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001576 { FR_AZ_RX_DC_PF_WM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001577 EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001578 { FR_BZ_DP_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001579 EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001580 { FR_AB_GM_CFG2,
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001581 EFX_OWORD32(0x00007337, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001582 { FR_AB_GMF_CFG0,
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001583 EFX_OWORD32(0x00001F1F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001584 { FR_AB_XM_GLB_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001585 EFX_OWORD32(0x00000C68, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001586 { FR_AB_XM_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001587 EFX_OWORD32(0x00080164, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001588 { FR_AB_XM_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001589 EFX_OWORD32(0x07100A0C, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001590 { FR_AB_XM_RX_PARAM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001591 EFX_OWORD32(0x00001FF8, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001592 { FR_AB_XM_FC,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001593 EFX_OWORD32(0xFFFF0001, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001594 { FR_AB_XM_ADR_LO,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001595 EFX_OWORD32(0xFFFFFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001596 { FR_AB_XX_SD_CTL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001597 EFX_OWORD32(0x0003FF0F, 0x00000000, 0x00000000, 0x00000000) },
1598};
1599
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001600static int
1601falcon_b0_test_chip(struct efx_nic *efx, struct efx_self_tests *tests)
Ben Hutchings152b6a62009-11-29 03:43:56 +00001602{
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001603 enum reset_type reset_method = RESET_TYPE_INVISIBLE;
1604 int rc, rc2;
1605
1606 mutex_lock(&efx->mac_lock);
1607 if (efx->loopback_modes) {
1608 /* We need the 312 clock from the PHY to test the XMAC
1609 * registers, so move into XGMII loopback if available */
1610 if (efx->loopback_modes & (1 << LOOPBACK_XGMII))
1611 efx->loopback_mode = LOOPBACK_XGMII;
1612 else
1613 efx->loopback_mode = __ffs(efx->loopback_modes);
1614 }
1615 __efx_reconfigure_port(efx);
1616 mutex_unlock(&efx->mac_lock);
1617
1618 efx_reset_down(efx, reset_method);
1619
1620 tests->registers =
Ben Hutchings86094f72013-08-21 19:51:04 +01001621 efx_farch_test_registers(efx, falcon_b0_register_tests,
1622 ARRAY_SIZE(falcon_b0_register_tests))
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001623 ? -1 : 1;
1624
1625 rc = falcon_reset_hw(efx, reset_method);
1626 rc2 = efx_reset_up(efx, reset_method, rc == 0);
1627 return rc ? rc : rc2;
Ben Hutchings152b6a62009-11-29 03:43:56 +00001628}
1629
Ben Hutchings8ceee662008-04-27 12:55:59 +01001630/**************************************************************************
1631 *
1632 * Device reset
1633 *
1634 **************************************************************************
1635 */
1636
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001637static enum reset_type falcon_map_reset_reason(enum reset_type reason)
1638{
1639 switch (reason) {
1640 case RESET_TYPE_RX_RECOVERY:
1641 case RESET_TYPE_RX_DESC_FETCH:
1642 case RESET_TYPE_TX_DESC_FETCH:
1643 case RESET_TYPE_TX_SKIP:
1644 /* These can occasionally occur due to hardware bugs.
1645 * We try to reset without disrupting the link.
1646 */
1647 return RESET_TYPE_INVISIBLE;
1648 default:
1649 return RESET_TYPE_ALL;
1650 }
1651}
1652
1653static int falcon_map_reset_flags(u32 *flags)
1654{
1655 enum {
1656 FALCON_RESET_INVISIBLE = (ETH_RESET_DMA | ETH_RESET_FILTER |
1657 ETH_RESET_OFFLOAD | ETH_RESET_MAC),
1658 FALCON_RESET_ALL = FALCON_RESET_INVISIBLE | ETH_RESET_PHY,
1659 FALCON_RESET_WORLD = FALCON_RESET_ALL | ETH_RESET_IRQ,
1660 };
1661
1662 if ((*flags & FALCON_RESET_WORLD) == FALCON_RESET_WORLD) {
1663 *flags &= ~FALCON_RESET_WORLD;
1664 return RESET_TYPE_WORLD;
1665 }
1666
1667 if ((*flags & FALCON_RESET_ALL) == FALCON_RESET_ALL) {
1668 *flags &= ~FALCON_RESET_ALL;
1669 return RESET_TYPE_ALL;
1670 }
1671
1672 if ((*flags & FALCON_RESET_INVISIBLE) == FALCON_RESET_INVISIBLE) {
1673 *flags &= ~FALCON_RESET_INVISIBLE;
1674 return RESET_TYPE_INVISIBLE;
1675 }
1676
1677 return -EINVAL;
1678}
1679
Ben Hutchings8ceee662008-04-27 12:55:59 +01001680/* Resets NIC to known state. This routine must be called in process
1681 * context and is allowed to sleep. */
Ben Hutchings4de92182010-12-02 13:47:29 +00001682static int __falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001683{
1684 struct falcon_nic_data *nic_data = efx->nic_data;
1685 efx_oword_t glb_ctl_reg_ker;
1686 int rc;
1687
Ben Hutchings62776d02010-06-23 11:30:07 +00001688 netif_dbg(efx, hw, efx->net_dev, "performing %s hardware reset\n",
1689 RESET_TYPE(method));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001690
1691 /* Initiate device reset */
1692 if (method == RESET_TYPE_WORLD) {
1693 rc = pci_save_state(efx->pci_dev);
1694 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001695 netif_err(efx, drv, efx->net_dev,
1696 "failed to backup PCI state of primary "
1697 "function prior to hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001698 goto fail1;
1699 }
Ben Hutchings152b6a62009-11-29 03:43:56 +00001700 if (efx_nic_is_dual_func(efx)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001701 rc = pci_save_state(nic_data->pci_dev2);
1702 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001703 netif_err(efx, drv, efx->net_dev,
1704 "failed to backup PCI state of "
1705 "secondary function prior to "
1706 "hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001707 goto fail2;
1708 }
1709 }
1710
1711 EFX_POPULATE_OWORD_2(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001712 FRF_AB_EXT_PHY_RST_DUR,
1713 FFE_AB_EXT_PHY_RST_DUR_10240US,
1714 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001715 } else {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001716 EFX_POPULATE_OWORD_7(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001717 /* exclude PHY from "invisible" reset */
1718 FRF_AB_EXT_PHY_RST_CTL,
1719 method == RESET_TYPE_INVISIBLE,
1720 /* exclude EEPROM/flash and PCIe */
1721 FRF_AB_PCIE_CORE_RST_CTL, 1,
1722 FRF_AB_PCIE_NSTKY_RST_CTL, 1,
1723 FRF_AB_PCIE_SD_RST_CTL, 1,
1724 FRF_AB_EE_RST_CTL, 1,
1725 FRF_AB_EXT_PHY_RST_DUR,
1726 FFE_AB_EXT_PHY_RST_DUR_10240US,
1727 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001728 }
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001729 efx_writeo(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001730
Ben Hutchings62776d02010-06-23 11:30:07 +00001731 netif_dbg(efx, hw, efx->net_dev, "waiting for hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001732 schedule_timeout_uninterruptible(HZ / 20);
1733
1734 /* Restore PCI configuration if needed */
1735 if (method == RESET_TYPE_WORLD) {
Jon Mason1d3c16a2010-11-30 17:43:26 -06001736 if (efx_nic_is_dual_func(efx))
1737 pci_restore_state(nic_data->pci_dev2);
1738 pci_restore_state(efx->pci_dev);
Ben Hutchings62776d02010-06-23 11:30:07 +00001739 netif_dbg(efx, drv, efx->net_dev,
1740 "successfully restored PCI config\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001741 }
1742
1743 /* Assert that reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001744 efx_reado(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001745 if (EFX_OWORD_FIELD(glb_ctl_reg_ker, FRF_AB_SWRST) != 0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001746 rc = -ETIMEDOUT;
Ben Hutchings62776d02010-06-23 11:30:07 +00001747 netif_err(efx, hw, efx->net_dev,
1748 "timed out waiting for hardware reset\n");
Jon Mason1d3c16a2010-11-30 17:43:26 -06001749 goto fail3;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001750 }
Ben Hutchings62776d02010-06-23 11:30:07 +00001751 netif_dbg(efx, hw, efx->net_dev, "hardware reset complete\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001752
1753 return 0;
1754
1755 /* pci_save_state() and pci_restore_state() MUST be called in pairs */
1756fail2:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001757 pci_restore_state(efx->pci_dev);
1758fail1:
Jon Mason1d3c16a2010-11-30 17:43:26 -06001759fail3:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001760 return rc;
1761}
1762
Ben Hutchings4de92182010-12-02 13:47:29 +00001763static int falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
1764{
1765 struct falcon_nic_data *nic_data = efx->nic_data;
1766 int rc;
1767
1768 mutex_lock(&nic_data->spi_lock);
1769 rc = __falcon_reset_hw(efx, method);
1770 mutex_unlock(&nic_data->spi_lock);
1771
1772 return rc;
1773}
1774
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001775static void falcon_monitor(struct efx_nic *efx)
Ben Hutchingsfe758202009-11-25 16:11:45 +00001776{
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001777 bool link_changed;
Ben Hutchingsfe758202009-11-25 16:11:45 +00001778 int rc;
1779
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001780 BUG_ON(!mutex_is_locked(&efx->mac_lock));
1781
Ben Hutchingsfe758202009-11-25 16:11:45 +00001782 rc = falcon_board(efx)->type->monitor(efx);
1783 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001784 netif_err(efx, hw, efx->net_dev,
1785 "Board sensor %s; shutting down PHY\n",
1786 (rc == -ERANGE) ? "reported fault" : "failed");
Ben Hutchingsfe758202009-11-25 16:11:45 +00001787 efx->phy_mode |= PHY_MODE_LOW_POWER;
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001788 rc = __efx_reconfigure_port(efx);
1789 WARN_ON(rc);
Ben Hutchingsfe758202009-11-25 16:11:45 +00001790 }
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001791
1792 if (LOOPBACK_INTERNAL(efx))
1793 link_changed = falcon_loopback_link_poll(efx);
1794 else
1795 link_changed = efx->phy_op->poll(efx);
1796
1797 if (link_changed) {
1798 falcon_stop_nic_stats(efx);
1799 falcon_deconfigure_mac_wrapper(efx);
1800
Ben Hutchings8fbca792010-09-22 10:00:11 +00001801 falcon_reset_macs(efx);
Ben Hutchings710b2082011-09-03 00:15:00 +01001802 rc = falcon_reconfigure_xmac(efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001803 BUG_ON(rc);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001804
1805 falcon_start_nic_stats(efx);
1806
1807 efx_link_status_changed(efx);
1808 }
1809
Ben Hutchings8fbca792010-09-22 10:00:11 +00001810 falcon_poll_xmac(efx);
Ben Hutchingsfe758202009-11-25 16:11:45 +00001811}
1812
Ben Hutchings8ceee662008-04-27 12:55:59 +01001813/* Zeroes out the SRAM contents. This routine must be called in
1814 * process context and is allowed to sleep.
1815 */
1816static int falcon_reset_sram(struct efx_nic *efx)
1817{
1818 efx_oword_t srm_cfg_reg_ker, gpio_cfg_reg_ker;
1819 int count;
1820
1821 /* Set the SRAM wake/sleep GPIO appropriately. */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001822 efx_reado(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001823 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OEN, 1);
1824 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OUT, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001825 efx_writeo(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001826
1827 /* Initiate SRAM reset */
1828 EFX_POPULATE_OWORD_2(srm_cfg_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001829 FRF_AZ_SRM_INIT_EN, 1,
1830 FRF_AZ_SRM_NB_SZ, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001831 efx_writeo(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001832
1833 /* Wait for SRAM reset to complete */
1834 count = 0;
1835 do {
Ben Hutchings62776d02010-06-23 11:30:07 +00001836 netif_dbg(efx, hw, efx->net_dev,
1837 "waiting for SRAM reset (attempt %d)...\n", count);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001838
1839 /* SRAM reset is slow; expect around 16ms */
1840 schedule_timeout_uninterruptible(HZ / 50);
1841
1842 /* Check for reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001843 efx_reado(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001844 if (!EFX_OWORD_FIELD(srm_cfg_reg_ker, FRF_AZ_SRM_INIT_EN)) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001845 netif_dbg(efx, hw, efx->net_dev,
1846 "SRAM reset complete\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001847
1848 return 0;
1849 }
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001850 } while (++count < 20); /* wait up to 0.4 sec */
Ben Hutchings8ceee662008-04-27 12:55:59 +01001851
Ben Hutchings62776d02010-06-23 11:30:07 +00001852 netif_err(efx, hw, efx->net_dev, "timed out waiting for SRAM reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001853 return -ETIMEDOUT;
1854}
1855
Ben Hutchings4de92182010-12-02 13:47:29 +00001856static void falcon_spi_device_init(struct efx_nic *efx,
1857 struct efx_spi_device *spi_device,
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001858 unsigned int device_id, u32 device_type)
1859{
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001860 if (device_type != 0) {
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001861 spi_device->device_id = device_id;
1862 spi_device->size =
1863 1 << SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_SIZE);
1864 spi_device->addr_len =
1865 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ADDR_LEN);
1866 spi_device->munge_address = (spi_device->size == 1 << 9 &&
1867 spi_device->addr_len == 1);
Ben Hutchingsf4150722008-11-04 20:34:28 +00001868 spi_device->erase_command =
1869 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ERASE_CMD);
1870 spi_device->erase_size =
1871 1 << SPI_DEV_TYPE_FIELD(device_type,
1872 SPI_DEV_TYPE_ERASE_SIZE);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001873 spi_device->block_size =
1874 1 << SPI_DEV_TYPE_FIELD(device_type,
1875 SPI_DEV_TYPE_BLOCK_SIZE);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001876 } else {
Ben Hutchings4de92182010-12-02 13:47:29 +00001877 spi_device->size = 0;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001878 }
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001879}
1880
Ben Hutchings8ceee662008-04-27 12:55:59 +01001881/* Extract non-volatile configuration */
1882static int falcon_probe_nvconfig(struct efx_nic *efx)
1883{
Ben Hutchings4de92182010-12-02 13:47:29 +00001884 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001885 struct falcon_nvconfig *nvconfig;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001886 int rc;
1887
Ben Hutchings8ceee662008-04-27 12:55:59 +01001888 nvconfig = kmalloc(sizeof(*nvconfig), GFP_KERNEL);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001889 if (!nvconfig)
1890 return -ENOMEM;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001891
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001892 rc = falcon_read_nvram(efx, nvconfig);
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001893 if (rc)
Ben Hutchings4de92182010-12-02 13:47:29 +00001894 goto out;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001895
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001896 efx->phy_type = nvconfig->board_v2.port0_phy_type;
1897 efx->mdio.prtad = nvconfig->board_v2.port0_phy_addr;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001898
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001899 if (le16_to_cpu(nvconfig->board_struct_ver) >= 3) {
Ben Hutchings4de92182010-12-02 13:47:29 +00001900 falcon_spi_device_init(
1901 efx, &nic_data->spi_flash, FFE_AB_SPI_DEVICE_FLASH,
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001902 le32_to_cpu(nvconfig->board_v3
1903 .spi_device_type[FFE_AB_SPI_DEVICE_FLASH]));
Ben Hutchings4de92182010-12-02 13:47:29 +00001904 falcon_spi_device_init(
1905 efx, &nic_data->spi_eeprom, FFE_AB_SPI_DEVICE_EEPROM,
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001906 le32_to_cpu(nvconfig->board_v3
1907 .spi_device_type[FFE_AB_SPI_DEVICE_EEPROM]));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001908 }
1909
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001910 /* Read the MAC addresses */
Ben Hutchings7e300bc2010-12-02 13:48:28 +00001911 memcpy(efx->net_dev->perm_addr, nvconfig->mac_address[0], ETH_ALEN);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001912
Ben Hutchings62776d02010-06-23 11:30:07 +00001913 netif_dbg(efx, probe, efx->net_dev, "PHY is %d phy_id %d\n",
1914 efx->phy_type, efx->mdio.prtad);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001915
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001916 rc = falcon_probe_board(efx,
1917 le16_to_cpu(nvconfig->board_v2.board_revision));
Ben Hutchings4de92182010-12-02 13:47:29 +00001918out:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001919 kfree(nvconfig);
1920 return rc;
1921}
1922
Ben Hutchings28e47c42012-02-15 01:58:49 +00001923static void falcon_dimension_resources(struct efx_nic *efx)
1924{
1925 efx->rx_dc_base = 0x20000;
1926 efx->tx_dc_base = 0x26000;
1927}
1928
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001929/* Probe all SPI devices on the NIC */
1930static void falcon_probe_spi_devices(struct efx_nic *efx)
1931{
Ben Hutchings4de92182010-12-02 13:47:29 +00001932 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001933 efx_oword_t nic_stat, gpio_ctl, ee_vpd_cfg;
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001934 int boot_dev;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001935
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001936 efx_reado(efx, &gpio_ctl, FR_AB_GPIO_CTL);
1937 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
1938 efx_reado(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001939
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001940 if (EFX_OWORD_FIELD(gpio_ctl, FRF_AB_GPIO3_PWRUP_VALUE)) {
1941 boot_dev = (EFX_OWORD_FIELD(nic_stat, FRF_AB_SF_PRST) ?
1942 FFE_AB_SPI_DEVICE_FLASH : FFE_AB_SPI_DEVICE_EEPROM);
Ben Hutchings62776d02010-06-23 11:30:07 +00001943 netif_dbg(efx, probe, efx->net_dev, "Booted from %s\n",
1944 boot_dev == FFE_AB_SPI_DEVICE_FLASH ?
1945 "flash" : "EEPROM");
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001946 } else {
1947 /* Disable VPD and set clock dividers to safe
1948 * values for initial programming. */
1949 boot_dev = -1;
Ben Hutchings62776d02010-06-23 11:30:07 +00001950 netif_dbg(efx, probe, efx->net_dev,
1951 "Booted from internal ASIC settings;"
1952 " setting SPI config\n");
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001953 EFX_POPULATE_OWORD_3(ee_vpd_cfg, FRF_AB_EE_VPD_EN, 0,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001954 /* 125 MHz / 7 ~= 20 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001955 FRF_AB_EE_SF_CLOCK_DIV, 7,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001956 /* 125 MHz / 63 ~= 2 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001957 FRF_AB_EE_EE_CLOCK_DIV, 63);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001958 efx_writeo(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001959 }
1960
Ben Hutchings4de92182010-12-02 13:47:29 +00001961 mutex_init(&nic_data->spi_lock);
1962
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001963 if (boot_dev == FFE_AB_SPI_DEVICE_FLASH)
Ben Hutchings4de92182010-12-02 13:47:29 +00001964 falcon_spi_device_init(efx, &nic_data->spi_flash,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001965 FFE_AB_SPI_DEVICE_FLASH,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001966 default_flash_type);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001967 if (boot_dev == FFE_AB_SPI_DEVICE_EEPROM)
Ben Hutchings4de92182010-12-02 13:47:29 +00001968 falcon_spi_device_init(efx, &nic_data->spi_eeprom,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001969 FFE_AB_SPI_DEVICE_EEPROM,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001970 large_eeprom_type);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001971}
1972
Ben Hutchingsb1057982012-09-19 00:56:47 +01001973static unsigned int falcon_a1_mem_map_size(struct efx_nic *efx)
1974{
1975 return 0x20000;
1976}
1977
1978static unsigned int falcon_b0_mem_map_size(struct efx_nic *efx)
1979{
1980 /* Map everything up to and including the RSS indirection table.
1981 * The PCI core takes care of mapping the MSI-X tables.
1982 */
1983 return FR_BZ_RX_INDIRECTION_TBL +
1984 FR_BZ_RX_INDIRECTION_TBL_STEP * FR_BZ_RX_INDIRECTION_TBL_ROWS;
1985}
1986
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001987static int falcon_probe_nic(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001988{
1989 struct falcon_nic_data *nic_data;
Ben Hutchingse775fb92009-11-23 16:06:02 +00001990 struct falcon_board *board;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001991 int rc;
1992
Ben Hutchings8ceee662008-04-27 12:55:59 +01001993 /* Allocate storage for hardware specific data */
1994 nic_data = kzalloc(sizeof(*nic_data), GFP_KERNEL);
Ben Hutchings88c59422008-09-03 15:07:50 +01001995 if (!nic_data)
1996 return -ENOMEM;
Ben Hutchings5daab962008-05-16 21:19:43 +01001997 efx->nic_data = nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001998
Ben Hutchings57849462009-11-29 15:08:21 +00001999 rc = -ENODEV;
2000
Ben Hutchings86094f72013-08-21 19:51:04 +01002001 if (efx_farch_fpga_ver(efx) != 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00002002 netif_err(efx, probe, efx->net_dev,
2003 "Falcon FPGA not supported\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01002004 goto fail1;
Ben Hutchings57849462009-11-29 15:08:21 +00002005 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01002006
Ben Hutchings57849462009-11-29 15:08:21 +00002007 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
2008 efx_oword_t nic_stat;
2009 struct pci_dev *dev;
2010 u8 pci_rev = efx->pci_dev->revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002011
Ben Hutchings57849462009-11-29 15:08:21 +00002012 if ((pci_rev == 0xff) || (pci_rev == 0)) {
Ben Hutchings62776d02010-06-23 11:30:07 +00002013 netif_err(efx, probe, efx->net_dev,
2014 "Falcon rev A0 not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00002015 goto fail1;
2016 }
2017 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
2018 if (EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_10G) == 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00002019 netif_err(efx, probe, efx->net_dev,
2020 "Falcon rev A1 1G not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00002021 goto fail1;
2022 }
2023 if (EFX_OWORD_FIELD(nic_stat, FRF_AA_STRAP_PCIE) == 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00002024 netif_err(efx, probe, efx->net_dev,
2025 "Falcon rev A1 PCI-X not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00002026 goto fail1;
2027 }
2028
2029 dev = pci_dev_get(efx->pci_dev);
Linus Torvalds0e59e7e72011-10-28 14:20:44 -07002030 while ((dev = pci_get_device(PCI_VENDOR_ID_SOLARFLARE,
2031 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1,
Ben Hutchings8ceee662008-04-27 12:55:59 +01002032 dev))) {
2033 if (dev->bus == efx->pci_dev->bus &&
2034 dev->devfn == efx->pci_dev->devfn + 1) {
2035 nic_data->pci_dev2 = dev;
2036 break;
2037 }
2038 }
2039 if (!nic_data->pci_dev2) {
Ben Hutchings62776d02010-06-23 11:30:07 +00002040 netif_err(efx, probe, efx->net_dev,
2041 "failed to find secondary function\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01002042 rc = -ENODEV;
2043 goto fail2;
2044 }
2045 }
2046
2047 /* Now we can reset the NIC */
Ben Hutchings4de92182010-12-02 13:47:29 +00002048 rc = __falcon_reset_hw(efx, RESET_TYPE_ALL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002049 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00002050 netif_err(efx, probe, efx->net_dev, "failed to reset NIC\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01002051 goto fail3;
2052 }
2053
2054 /* Allocate memory for INT_KER */
Ben Hutchings0d19a542012-09-18 21:59:52 +01002055 rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t),
2056 GFP_KERNEL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002057 if (rc)
2058 goto fail4;
2059 BUG_ON(efx->irq_status.dma_addr & 0x0f);
2060
Ben Hutchings62776d02010-06-23 11:30:07 +00002061 netif_dbg(efx, probe, efx->net_dev,
2062 "INT_KER at %llx (virt %p phys %llx)\n",
2063 (u64)efx->irq_status.dma_addr,
2064 efx->irq_status.addr,
2065 (u64)virt_to_phys(efx->irq_status.addr));
Ben Hutchings8ceee662008-04-27 12:55:59 +01002066
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002067 falcon_probe_spi_devices(efx);
2068
Ben Hutchings8ceee662008-04-27 12:55:59 +01002069 /* Read in the non-volatile configuration */
2070 rc = falcon_probe_nvconfig(efx);
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00002071 if (rc) {
2072 if (rc == -EINVAL)
2073 netif_err(efx, probe, efx->net_dev, "NVRAM is invalid\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01002074 goto fail5;
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00002075 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01002076
Ben Hutchingsb1057982012-09-19 00:56:47 +01002077 efx->max_channels = (efx_nic_rev(efx) <= EFX_REV_FALCON_A1 ? 4 :
2078 EFX_MAX_CHANNELS);
Ben Hutchingscc180b62011-12-08 19:51:47 +00002079 efx->timer_quantum_ns = 4968; /* 621 cycles */
2080
Ben Hutchings37b5a602008-05-30 22:27:04 +01002081 /* Initialise I2C adapter */
Ben Hutchingse775fb92009-11-23 16:06:02 +00002082 board = falcon_board(efx);
2083 board->i2c_adap.owner = THIS_MODULE;
2084 board->i2c_data = falcon_i2c_bit_operations;
2085 board->i2c_data.data = efx;
2086 board->i2c_adap.algo_data = &board->i2c_data;
2087 board->i2c_adap.dev.parent = &efx->pci_dev->dev;
2088 strlcpy(board->i2c_adap.name, "SFC4000 GPIO",
2089 sizeof(board->i2c_adap.name));
2090 rc = i2c_bit_add_bus(&board->i2c_adap);
Ben Hutchings37b5a602008-05-30 22:27:04 +01002091 if (rc)
2092 goto fail5;
2093
Ben Hutchings44838a42009-11-25 16:09:41 +00002094 rc = falcon_board(efx)->type->init(efx);
Ben Hutchings278c0622009-11-23 16:05:12 +00002095 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00002096 netif_err(efx, probe, efx->net_dev,
2097 "failed to initialise board\n");
Ben Hutchings278c0622009-11-23 16:05:12 +00002098 goto fail6;
2099 }
2100
Ben Hutchings55edc6e2009-11-25 16:11:35 +00002101 nic_data->stats_disable_count = 1;
2102 setup_timer(&nic_data->stats_timer, &falcon_stats_timer_func,
2103 (unsigned long)efx);
2104
Ben Hutchings8ceee662008-04-27 12:55:59 +01002105 return 0;
2106
Ben Hutchings278c0622009-11-23 16:05:12 +00002107 fail6:
Lars-Peter Clausenbf51a8c2013-03-09 08:16:46 +00002108 i2c_del_adapter(&board->i2c_adap);
Ben Hutchingse775fb92009-11-23 16:06:02 +00002109 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
Ben Hutchings8ceee662008-04-27 12:55:59 +01002110 fail5:
Ben Hutchings152b6a62009-11-29 03:43:56 +00002111 efx_nic_free_buffer(efx, &efx->irq_status);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002112 fail4:
Ben Hutchings8ceee662008-04-27 12:55:59 +01002113 fail3:
2114 if (nic_data->pci_dev2) {
2115 pci_dev_put(nic_data->pci_dev2);
2116 nic_data->pci_dev2 = NULL;
2117 }
2118 fail2:
Ben Hutchings8ceee662008-04-27 12:55:59 +01002119 fail1:
2120 kfree(efx->nic_data);
2121 return rc;
2122}
2123
Ben Hutchings56241ce2009-10-23 08:30:06 +00002124static void falcon_init_rx_cfg(struct efx_nic *efx)
2125{
Ben Hutchings56241ce2009-10-23 08:30:06 +00002126 /* RX control FIFO thresholds (32 entries) */
2127 const unsigned ctrl_xon_thr = 20;
2128 const unsigned ctrl_xoff_thr = 25;
Ben Hutchings56241ce2009-10-23 08:30:06 +00002129 efx_oword_t reg;
2130
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002131 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchingsdaeda632009-11-28 05:36:04 +00002132 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
Ben Hutchings85740cdf2013-01-29 23:33:15 +00002133 /* Data FIFO size is 5.5K. The RX DMA engine only
2134 * supports scattering for user-mode queues, but will
2135 * split DMA writes at intervals of RX_USR_BUF_SIZE
2136 * (32-byte units) even for kernel-mode queues. We
2137 * set it to be so large that that never happens.
2138 */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002139 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_DESC_PUSH_EN, 0);
2140 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_USR_BUF_SIZE,
Ben Hutchings85740cdf2013-01-29 23:33:15 +00002141 (3 * 4096) >> 5);
Ben Hutchings5fb6b062011-02-24 19:30:41 +00002142 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_MAC_TH, 512 >> 8);
2143 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_MAC_TH, 2048 >> 8);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002144 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_TX_TH, ctrl_xon_thr);
2145 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_TX_TH, ctrl_xoff_thr);
Ben Hutchings56241ce2009-10-23 08:30:06 +00002146 } else {
Ben Hutchings625b4512009-10-23 08:30:17 +00002147 /* Data FIFO size is 80K; register fields moved */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002148 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_DESC_PUSH_EN, 0);
2149 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_USR_BUF_SIZE,
Ben Hutchings85740cdf2013-01-29 23:33:15 +00002150 EFX_RX_USR_BUF_SIZE >> 5);
Ben Hutchings5fb6b062011-02-24 19:30:41 +00002151 /* Send XON and XOFF at ~3 * max MTU away from empty/full */
2152 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_MAC_TH, 27648 >> 8);
2153 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_MAC_TH, 54272 >> 8);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002154 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_TX_TH, ctrl_xon_thr);
2155 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_TX_TH, ctrl_xoff_thr);
2156 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1);
Ben Hutchings477e54e2010-06-25 07:05:56 +00002157
2158 /* Enable hash insertion. This is broken for the
2159 * 'Falcon' hash so also select Toeplitz TCP/IPv4 and
2160 * IPv4 hashes. */
2161 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_INSRT_HDR, 1);
2162 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_ALG, 1);
2163 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_IP_HASH, 1);
Ben Hutchings56241ce2009-10-23 08:30:06 +00002164 }
Ben Hutchings4b0d29d2009-11-29 03:42:18 +00002165 /* Always enable XOFF signal from RX FIFO. We enable
2166 * or disable transmission of pause frames at the MAC. */
2167 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002168 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings56241ce2009-10-23 08:30:06 +00002169}
2170
Ben Hutchings152b6a62009-11-29 03:43:56 +00002171/* This call performs hardware-specific global initialisation, such as
2172 * defining the descriptor cache sizes and number of RSS channels.
2173 * It does not set up any buffers, descriptor rings or event queues.
2174 */
2175static int falcon_init_nic(struct efx_nic *efx)
2176{
2177 efx_oword_t temp;
2178 int rc;
2179
2180 /* Use on-chip SRAM */
2181 efx_reado(efx, &temp, FR_AB_NIC_STAT);
2182 EFX_SET_OWORD_FIELD(temp, FRF_AB_ONCHIP_SRAM, 1);
2183 efx_writeo(efx, &temp, FR_AB_NIC_STAT);
2184
Ben Hutchings152b6a62009-11-29 03:43:56 +00002185 rc = falcon_reset_sram(efx);
2186 if (rc)
2187 return rc;
2188
2189 /* Clear the parity enables on the TX data fifos as
2190 * they produce false parity errors because of timing issues
2191 */
2192 if (EFX_WORKAROUND_5129(efx)) {
2193 efx_reado(efx, &temp, FR_AZ_CSR_SPARE);
2194 EFX_SET_OWORD_FIELD(temp, FRF_AB_MEM_PERR_EN_TX_DATA, 0);
2195 efx_writeo(efx, &temp, FR_AZ_CSR_SPARE);
2196 }
2197
2198 if (EFX_WORKAROUND_7244(efx)) {
2199 efx_reado(efx, &temp, FR_BZ_RX_FILTER_CTL);
2200 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_FULL_SRCH_LIMIT, 8);
2201 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_WILD_SRCH_LIMIT, 8);
2202 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_FULL_SRCH_LIMIT, 8);
2203 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_WILD_SRCH_LIMIT, 8);
2204 efx_writeo(efx, &temp, FR_BZ_RX_FILTER_CTL);
2205 }
2206
2207 /* XXX This is documented only for Falcon A0/A1 */
2208 /* Setup RX. Wait for descriptor is broken and must
2209 * be disabled. RXDP recovery shouldn't be needed, but is.
2210 */
2211 efx_reado(efx, &temp, FR_AA_RX_SELF_RST);
2212 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_NODESC_WAIT_DIS, 1);
2213 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_SELF_RST_EN, 1);
2214 if (EFX_WORKAROUND_5583(efx))
2215 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_ISCSI_DIS, 1);
2216 efx_writeo(efx, &temp, FR_AA_RX_SELF_RST);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002217
2218 /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
2219 * descriptors (which is bad).
2220 */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002221 efx_reado(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002222 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002223 efx_writeo(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002224
Ben Hutchings56241ce2009-10-23 08:30:06 +00002225 falcon_init_rx_cfg(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002226
Ben Hutchingsdaeda632009-11-28 05:36:04 +00002227 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
Ben Hutchings477e54e2010-06-25 07:05:56 +00002228 /* Set hash key for IPv4 */
2229 memcpy(&temp, efx->rx_hash_key, sizeof(temp));
2230 efx_writeo(efx, &temp, FR_BZ_RX_RSS_TKEY);
2231
2232 /* Set destination of both TX and RX Flush events */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002233 EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002234 efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002235 }
2236
Ben Hutchings86094f72013-08-21 19:51:04 +01002237 efx_farch_init_common(efx);
Ben Hutchings152b6a62009-11-29 03:43:56 +00002238
Ben Hutchings8ceee662008-04-27 12:55:59 +01002239 return 0;
2240}
2241
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00002242static void falcon_remove_nic(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01002243{
2244 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchingse775fb92009-11-23 16:06:02 +00002245 struct falcon_board *board = falcon_board(efx);
Ben Hutchings37b5a602008-05-30 22:27:04 +01002246
Ben Hutchings44838a42009-11-25 16:09:41 +00002247 board->type->fini(efx);
Ben Hutchings278c0622009-11-23 16:05:12 +00002248
Ben Hutchings8c870372009-03-04 09:53:02 +00002249 /* Remove I2C adapter and clear it in preparation for a retry */
Lars-Peter Clausenbf51a8c2013-03-09 08:16:46 +00002250 i2c_del_adapter(&board->i2c_adap);
Ben Hutchingse775fb92009-11-23 16:06:02 +00002251 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
Ben Hutchings8ceee662008-04-27 12:55:59 +01002252
Ben Hutchings152b6a62009-11-29 03:43:56 +00002253 efx_nic_free_buffer(efx, &efx->irq_status);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002254
Ben Hutchings4de92182010-12-02 13:47:29 +00002255 __falcon_reset_hw(efx, RESET_TYPE_ALL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002256
2257 /* Release the second function after the reset */
2258 if (nic_data->pci_dev2) {
2259 pci_dev_put(nic_data->pci_dev2);
2260 nic_data->pci_dev2 = NULL;
2261 }
2262
2263 /* Tear down the private nic state */
2264 kfree(efx->nic_data);
2265 efx->nic_data = NULL;
2266}
2267
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00002268static void falcon_update_nic_stats(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01002269{
Ben Hutchings55edc6e2009-11-25 16:11:35 +00002270 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002271 efx_oword_t cnt;
2272
Ben Hutchings55edc6e2009-11-25 16:11:35 +00002273 if (nic_data->stats_disable_count)
2274 return;
2275
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002276 efx_reado(efx, &cnt, FR_AZ_RX_NODESC_DROP);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002277 efx->n_rx_nodesc_drop_cnt +=
2278 EFX_OWORD_FIELD(cnt, FRF_AB_RX_NODESC_DROP_CNT);
Ben Hutchings55edc6e2009-11-25 16:11:35 +00002279
2280 if (nic_data->stats_pending &&
2281 *nic_data->stats_dma_done == FALCON_STATS_DONE) {
2282 nic_data->stats_pending = false;
2283 rmb(); /* read the done flag before the stats */
Ben Hutchings710b2082011-09-03 00:15:00 +01002284 falcon_update_stats_xmac(efx);
Ben Hutchings55edc6e2009-11-25 16:11:35 +00002285 }
2286}
2287
2288void falcon_start_nic_stats(struct efx_nic *efx)
2289{
2290 struct falcon_nic_data *nic_data = efx->nic_data;
2291
2292 spin_lock_bh(&efx->stats_lock);
2293 if (--nic_data->stats_disable_count == 0)
2294 falcon_stats_request(efx);
2295 spin_unlock_bh(&efx->stats_lock);
2296}
2297
2298void falcon_stop_nic_stats(struct efx_nic *efx)
2299{
2300 struct falcon_nic_data *nic_data = efx->nic_data;
2301 int i;
2302
2303 might_sleep();
2304
2305 spin_lock_bh(&efx->stats_lock);
2306 ++nic_data->stats_disable_count;
2307 spin_unlock_bh(&efx->stats_lock);
2308
2309 del_timer_sync(&nic_data->stats_timer);
2310
2311 /* Wait enough time for the most recent transfer to
2312 * complete. */
2313 for (i = 0; i < 4 && nic_data->stats_pending; i++) {
2314 if (*nic_data->stats_dma_done == FALCON_STATS_DONE)
2315 break;
2316 msleep(1);
2317 }
2318
2319 spin_lock_bh(&efx->stats_lock);
2320 falcon_stats_complete(efx);
2321 spin_unlock_bh(&efx->stats_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002322}
2323
Ben Hutchings06629f02009-11-29 03:43:43 +00002324static void falcon_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
2325{
2326 falcon_board(efx)->type->set_id_led(efx, mode);
2327}
2328
Ben Hutchings8ceee662008-04-27 12:55:59 +01002329/**************************************************************************
2330 *
Ben Hutchings89c758f2009-11-29 03:43:07 +00002331 * Wake on LAN
2332 *
2333 **************************************************************************
2334 */
2335
2336static void falcon_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
2337{
2338 wol->supported = 0;
2339 wol->wolopts = 0;
2340 memset(&wol->sopass, 0, sizeof(wol->sopass));
2341}
2342
2343static int falcon_set_wol(struct efx_nic *efx, u32 type)
2344{
2345 if (type != 0)
2346 return -EINVAL;
2347 return 0;
2348}
2349
2350/**************************************************************************
2351 *
Ben Hutchings754c6532010-02-03 09:31:57 +00002352 * Revision-dependent attributes used by efx.c and nic.c
Ben Hutchings8ceee662008-04-27 12:55:59 +01002353 *
2354 **************************************************************************
2355 */
2356
stephen hemminger6c8c2512011-04-14 05:50:12 +00002357const struct efx_nic_type falcon_a1_nic_type = {
Ben Hutchingsb1057982012-09-19 00:56:47 +01002358 .mem_map_size = falcon_a1_mem_map_size,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00002359 .probe = falcon_probe_nic,
2360 .remove = falcon_remove_nic,
2361 .init = falcon_init_nic,
Ben Hutchings28e47c42012-02-15 01:58:49 +00002362 .dimension_resources = falcon_dimension_resources,
Ben Hutchings18406672013-01-03 23:36:57 +00002363 .fini = falcon_irq_ack_a1,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00002364 .monitor = falcon_monitor,
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01002365 .map_reset_reason = falcon_map_reset_reason,
2366 .map_reset_flags = falcon_map_reset_flags,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00002367 .reset = falcon_reset_hw,
2368 .probe_port = falcon_probe_port,
2369 .remove_port = falcon_remove_port,
Ben Hutchings40641ed2010-12-02 13:47:45 +00002370 .handle_global_event = falcon_handle_global_event,
Ben Hutchingse42c3d82013-05-27 16:52:54 +01002371 .fini_dmaq = efx_farch_fini_dmaq,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00002372 .prepare_flush = falcon_prepare_flush,
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +01002373 .finish_flush = efx_port_dummy_op_void,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00002374 .update_stats = falcon_update_nic_stats,
2375 .start_stats = falcon_start_nic_stats,
2376 .stop_stats = falcon_stop_nic_stats,
Ben Hutchings06629f02009-11-29 03:43:43 +00002377 .set_id_led = falcon_set_id_led,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00002378 .push_irq_moderation = falcon_push_irq_moderation,
Ben Hutchingsd3245b22009-11-29 03:42:41 +00002379 .reconfigure_port = falcon_reconfigure_port,
Ben Hutchings9dd3a132012-09-13 01:11:25 +01002380 .prepare_enable_fc_tx = falcon_a1_prepare_enable_fc_tx,
Ben Hutchings710b2082011-09-03 00:15:00 +01002381 .reconfigure_mac = falcon_reconfigure_xmac,
2382 .check_mac_fault = falcon_xmac_check_fault,
Ben Hutchings89c758f2009-11-29 03:43:07 +00002383 .get_wol = falcon_get_wol,
2384 .set_wol = falcon_set_wol,
2385 .resume_wol = efx_port_dummy_op_void,
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00002386 .test_nvram = falcon_test_nvram,
Ben Hutchings86094f72013-08-21 19:51:04 +01002387 .irq_enable_master = efx_farch_irq_enable_master,
2388 .irq_test_generate = efx_farch_irq_test_generate,
2389 .irq_disable_non_ev = efx_farch_irq_disable_master,
2390 .irq_handle_msi = efx_farch_msi_interrupt,
2391 .irq_handle_legacy = falcon_legacy_interrupt_a1,
2392 .tx_probe = efx_farch_tx_probe,
2393 .tx_init = efx_farch_tx_init,
2394 .tx_remove = efx_farch_tx_remove,
2395 .tx_write = efx_farch_tx_write,
2396 .rx_push_indir_table = efx_farch_rx_push_indir_table,
2397 .rx_probe = efx_farch_rx_probe,
2398 .rx_init = efx_farch_rx_init,
2399 .rx_remove = efx_farch_rx_remove,
2400 .rx_write = efx_farch_rx_write,
2401 .rx_defer_refill = efx_farch_rx_defer_refill,
2402 .ev_probe = efx_farch_ev_probe,
2403 .ev_init = efx_farch_ev_init,
2404 .ev_fini = efx_farch_ev_fini,
2405 .ev_remove = efx_farch_ev_remove,
2406 .ev_process = efx_farch_ev_process,
2407 .ev_read_ack = efx_farch_ev_read_ack,
2408 .ev_test_generate = efx_farch_ev_test_generate,
Steve Hodgsonb895d732009-11-28 05:35:00 +00002409
Ben Hutchingsdaeda632009-11-28 05:36:04 +00002410 .revision = EFX_REV_FALCON_A1,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002411 .txd_ptr_tbl_base = FR_AA_TX_DESC_PTR_TBL_KER,
2412 .rxd_ptr_tbl_base = FR_AA_RX_DESC_PTR_TBL_KER,
2413 .buf_tbl_base = FR_AA_BUF_FULL_TBL_KER,
2414 .evq_ptr_tbl_base = FR_AA_EVQ_PTR_TBL_KER,
2415 .evq_rptr_tbl_base = FR_AA_EVQ_RPTR_KER,
Ben Hutchings6d51d302009-10-23 08:31:07 +00002416 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings8ceee662008-04-27 12:55:59 +01002417 .rx_buffer_padding = 0x24,
Ben Hutchings85740cdf2013-01-29 23:33:15 +00002418 .can_rx_scatter = false,
Ben Hutchings8ceee662008-04-27 12:55:59 +01002419 .max_interrupt_mode = EFX_INT_MODE_MSI,
Ben Hutchingscc180b62011-12-08 19:51:47 +00002420 .timer_period_max = 1 << FRF_AB_TC_TIMER_VAL_WIDTH,
Ben Hutchingsc383b532009-11-29 15:11:02 +00002421 .offload_features = NETIF_F_IP_CSUM,
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01002422 .mcdi_max_ver = -1,
Ben Hutchings8ceee662008-04-27 12:55:59 +01002423};
2424
stephen hemminger6c8c2512011-04-14 05:50:12 +00002425const struct efx_nic_type falcon_b0_nic_type = {
Ben Hutchingsb1057982012-09-19 00:56:47 +01002426 .mem_map_size = falcon_b0_mem_map_size,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00002427 .probe = falcon_probe_nic,
2428 .remove = falcon_remove_nic,
2429 .init = falcon_init_nic,
Ben Hutchings28e47c42012-02-15 01:58:49 +00002430 .dimension_resources = falcon_dimension_resources,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00002431 .fini = efx_port_dummy_op_void,
2432 .monitor = falcon_monitor,
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01002433 .map_reset_reason = falcon_map_reset_reason,
2434 .map_reset_flags = falcon_map_reset_flags,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00002435 .reset = falcon_reset_hw,
2436 .probe_port = falcon_probe_port,
2437 .remove_port = falcon_remove_port,
Ben Hutchings40641ed2010-12-02 13:47:45 +00002438 .handle_global_event = falcon_handle_global_event,
Ben Hutchingse42c3d82013-05-27 16:52:54 +01002439 .fini_dmaq = efx_farch_fini_dmaq,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00002440 .prepare_flush = falcon_prepare_flush,
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +01002441 .finish_flush = efx_port_dummy_op_void,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00002442 .update_stats = falcon_update_nic_stats,
2443 .start_stats = falcon_start_nic_stats,
2444 .stop_stats = falcon_stop_nic_stats,
Ben Hutchings06629f02009-11-29 03:43:43 +00002445 .set_id_led = falcon_set_id_led,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00002446 .push_irq_moderation = falcon_push_irq_moderation,
Ben Hutchingsd3245b22009-11-29 03:42:41 +00002447 .reconfigure_port = falcon_reconfigure_port,
Ben Hutchings9dd3a132012-09-13 01:11:25 +01002448 .prepare_enable_fc_tx = falcon_b0_prepare_enable_fc_tx,
Ben Hutchings710b2082011-09-03 00:15:00 +01002449 .reconfigure_mac = falcon_reconfigure_xmac,
2450 .check_mac_fault = falcon_xmac_check_fault,
Ben Hutchings89c758f2009-11-29 03:43:07 +00002451 .get_wol = falcon_get_wol,
2452 .set_wol = falcon_set_wol,
2453 .resume_wol = efx_port_dummy_op_void,
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01002454 .test_chip = falcon_b0_test_chip,
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00002455 .test_nvram = falcon_test_nvram,
Ben Hutchings86094f72013-08-21 19:51:04 +01002456 .irq_enable_master = efx_farch_irq_enable_master,
2457 .irq_test_generate = efx_farch_irq_test_generate,
2458 .irq_disable_non_ev = efx_farch_irq_disable_master,
2459 .irq_handle_msi = efx_farch_msi_interrupt,
2460 .irq_handle_legacy = efx_farch_legacy_interrupt,
2461 .tx_probe = efx_farch_tx_probe,
2462 .tx_init = efx_farch_tx_init,
2463 .tx_remove = efx_farch_tx_remove,
2464 .tx_write = efx_farch_tx_write,
2465 .rx_push_indir_table = efx_farch_rx_push_indir_table,
2466 .rx_probe = efx_farch_rx_probe,
2467 .rx_init = efx_farch_rx_init,
2468 .rx_remove = efx_farch_rx_remove,
2469 .rx_write = efx_farch_rx_write,
2470 .rx_defer_refill = efx_farch_rx_defer_refill,
2471 .ev_probe = efx_farch_ev_probe,
2472 .ev_init = efx_farch_ev_init,
2473 .ev_fini = efx_farch_ev_fini,
2474 .ev_remove = efx_farch_ev_remove,
2475 .ev_process = efx_farch_ev_process,
2476 .ev_read_ack = efx_farch_ev_read_ack,
2477 .ev_test_generate = efx_farch_ev_test_generate,
Steve Hodgsonb895d732009-11-28 05:35:00 +00002478
Ben Hutchingsdaeda632009-11-28 05:36:04 +00002479 .revision = EFX_REV_FALCON_B0,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002480 .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
2481 .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
2482 .buf_tbl_base = FR_BZ_BUF_FULL_TBL,
2483 .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
2484 .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
Ben Hutchings6d51d302009-10-23 08:31:07 +00002485 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings39c9cf02010-06-23 11:31:28 +00002486 .rx_buffer_hash_size = 0x10,
Ben Hutchings8ceee662008-04-27 12:55:59 +01002487 .rx_buffer_padding = 0,
Ben Hutchings85740cdf2013-01-29 23:33:15 +00002488 .can_rx_scatter = true,
Ben Hutchings8ceee662008-04-27 12:55:59 +01002489 .max_interrupt_mode = EFX_INT_MODE_MSIX,
Ben Hutchingscc180b62011-12-08 19:51:47 +00002490 .timer_period_max = 1 << FRF_AB_TC_TIMER_VAL_WIDTH,
Ben Hutchingsb4187e42010-09-20 08:43:42 +00002491 .offload_features = NETIF_F_IP_CSUM | NETIF_F_RXHASH | NETIF_F_NTUPLE,
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01002492 .mcdi_max_ver = -1,
Ben Hutchings8ceee662008-04-27 12:55:59 +01002493};
2494