blob: b4e91edec0fa9f7b1371dbb4860b255a2882554b [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings0a6f40c2011-02-25 00:01:34 +00004 * Copyright 2006-2010 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#include <linux/bitops.h>
12#include <linux/delay.h>
13#include <linux/pci.h>
14#include <linux/module.h>
15#include <linux/seq_file.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010016#include <linux/i2c.h>
Ben Hutchingsf31a45d2008-12-12 21:43:33 -080017#include <linux/mii.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010019#include "net_driver.h"
20#include "bitfield.h"
21#include "efx.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010022#include "spi.h"
Ben Hutchings744093c2009-11-29 15:12:08 +000023#include "nic.h"
Ben Hutchings3e6c4532009-10-23 08:30:36 +000024#include "regs.h"
Ben Hutchings12d00ca2009-10-23 08:30:46 +000025#include "io.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010026#include "phy.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010027#include "workarounds.h"
28
Ben Hutchings89863522009-11-25 16:09:04 +000029/* Hardware control for SFC4000 (aka Falcon). */
Ben Hutchings8ceee662008-04-27 12:55:59 +010030
Ben Hutchings2f7f5732008-12-12 21:34:25 -080031static const unsigned int
32/* "Large" EEPROM device: Atmel AT25640 or similar
33 * 8 KB, 16-bit address, 32 B write block */
34large_eeprom_type = ((13 << SPI_DEV_TYPE_SIZE_LBN)
35 | (2 << SPI_DEV_TYPE_ADDR_LEN_LBN)
36 | (5 << SPI_DEV_TYPE_BLOCK_SIZE_LBN)),
37/* Default flash device: Atmel AT25F1024
38 * 128 KB, 24-bit address, 32 KB erase block, 256 B write block */
39default_flash_type = ((17 << SPI_DEV_TYPE_SIZE_LBN)
40 | (3 << SPI_DEV_TYPE_ADDR_LEN_LBN)
41 | (0x52 << SPI_DEV_TYPE_ERASE_CMD_LBN)
42 | (15 << SPI_DEV_TYPE_ERASE_SIZE_LBN)
43 | (8 << SPI_DEV_TYPE_BLOCK_SIZE_LBN));
44
Ben Hutchings8ceee662008-04-27 12:55:59 +010045/**************************************************************************
46 *
47 * I2C bus - this is a bit-bashing interface using GPIO pins
48 * Note that it uses the output enables to tristate the outputs
49 * SDA is the data pin and SCL is the clock
50 *
51 **************************************************************************
52 */
Ben Hutchings37b5a602008-05-30 22:27:04 +010053static void falcon_setsda(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +010054{
Ben Hutchings37b5a602008-05-30 22:27:04 +010055 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010056 efx_oword_t reg;
57
Ben Hutchings12d00ca2009-10-23 08:30:46 +000058 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000059 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO3_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +000060 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +010061}
62
Ben Hutchings37b5a602008-05-30 22:27:04 +010063static void falcon_setscl(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +010064{
Ben Hutchings37b5a602008-05-30 22:27:04 +010065 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010066 efx_oword_t reg;
67
Ben Hutchings12d00ca2009-10-23 08:30:46 +000068 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000069 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO0_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +000070 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings37b5a602008-05-30 22:27:04 +010071}
72
73static int falcon_getsda(void *data)
74{
75 struct efx_nic *efx = (struct efx_nic *)data;
76 efx_oword_t reg;
77
Ben Hutchings12d00ca2009-10-23 08:30:46 +000078 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000079 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO3_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +010080}
81
Ben Hutchings37b5a602008-05-30 22:27:04 +010082static int falcon_getscl(void *data)
Ben Hutchings8ceee662008-04-27 12:55:59 +010083{
Ben Hutchings37b5a602008-05-30 22:27:04 +010084 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010085 efx_oword_t reg;
86
Ben Hutchings12d00ca2009-10-23 08:30:46 +000087 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000088 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO0_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +010089}
90
Ben Hutchings18e83e42012-01-05 19:05:20 +000091static const struct i2c_algo_bit_data falcon_i2c_bit_operations = {
Ben Hutchings37b5a602008-05-30 22:27:04 +010092 .setsda = falcon_setsda,
93 .setscl = falcon_setscl,
Ben Hutchings8ceee662008-04-27 12:55:59 +010094 .getsda = falcon_getsda,
95 .getscl = falcon_getscl,
Ben Hutchings62c78322008-05-30 22:27:46 +010096 .udelay = 5,
Ben Hutchings9dadae62008-07-18 18:59:12 +010097 /* Wait up to 50 ms for slave to let us pull SCL high */
98 .timeout = DIV_ROUND_UP(HZ, 20),
Ben Hutchings8ceee662008-04-27 12:55:59 +010099};
100
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000101static void falcon_push_irq_moderation(struct efx_channel *channel)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100102{
103 efx_dword_t timer_cmd;
104 struct efx_nic *efx = channel->efx;
105
106 /* Set timer register */
107 if (channel->irq_moderation) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100108 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000109 FRF_AB_TC_TIMER_MODE,
110 FFE_BB_TIMER_MODE_INT_HLDOFF,
111 FRF_AB_TC_TIMER_VAL,
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000112 channel->irq_moderation - 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100113 } else {
114 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000115 FRF_AB_TC_TIMER_MODE,
116 FFE_BB_TIMER_MODE_DIS,
117 FRF_AB_TC_TIMER_VAL, 0);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100118 }
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000119 BUILD_BUG_ON(FR_AA_TIMER_COMMAND_KER != FR_BZ_TIMER_COMMAND_P0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000120 efx_writed_page_locked(efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
121 channel->channel);
Ben Hutchings127e6e12009-11-25 16:09:55 +0000122}
123
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000124static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx);
125
Ben Hutchings127e6e12009-11-25 16:09:55 +0000126static void falcon_prepare_flush(struct efx_nic *efx)
127{
128 falcon_deconfigure_mac_wrapper(efx);
129
130 /* Wait for the tx and rx fifo's to get to the next packet boundary
131 * (~1ms without back-pressure), then to drain the remainder of the
132 * fifo's at data path speeds (negligible), with a healthy margin. */
133 msleep(10);
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100134}
135
Ben Hutchings8ceee662008-04-27 12:55:59 +0100136/* Acknowledge a legacy interrupt from Falcon
137 *
138 * This acknowledges a legacy (not MSI) interrupt via INT_ACK_KER_REG.
139 *
140 * Due to SFC bug 3706 (silicon revision <=A1) reads can be duplicated in the
141 * BIU. Interrupt acknowledge is read sensitive so must write instead
142 * (then read to ensure the BIU collector is flushed)
143 *
144 * NB most hardware supports MSI interrupts
145 */
Ben Hutchings152b6a62009-11-29 03:43:56 +0000146inline void falcon_irq_ack_a1(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100147{
148 efx_dword_t reg;
149
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000150 EFX_POPULATE_DWORD_1(reg, FRF_AA_INT_ACK_KER_FIELD, 0xb7eb7e);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000151 efx_writed(efx, &reg, FR_AA_INT_ACK_KER);
152 efx_readd(efx, &reg, FR_AA_WORK_AROUND_BROKEN_PCI_READS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100153}
154
Ben Hutchings8ceee662008-04-27 12:55:59 +0100155
Ben Hutchings152b6a62009-11-29 03:43:56 +0000156irqreturn_t falcon_legacy_interrupt_a1(int irq, void *dev_id)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100157{
Ben Hutchingsd3208b52008-05-16 21:20:00 +0100158 struct efx_nic *efx = dev_id;
159 efx_oword_t *int_ker = efx->irq_status.addr;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100160 int syserr;
161 int queues;
162
163 /* Check to see if this is our interrupt. If it isn't, we
164 * exit without having touched the hardware.
165 */
166 if (unlikely(EFX_OWORD_IS_ZERO(*int_ker))) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000167 netif_vdbg(efx, intr, efx->net_dev,
168 "IRQ %d on CPU %d not for me\n", irq,
169 raw_smp_processor_id());
Ben Hutchings8ceee662008-04-27 12:55:59 +0100170 return IRQ_NONE;
171 }
172 efx->last_irq_cpu = raw_smp_processor_id();
Ben Hutchings62776d02010-06-23 11:30:07 +0000173 netif_vdbg(efx, intr, efx->net_dev,
174 "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
175 irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100176
Ben Hutchingsf70d1842012-01-06 01:08:24 +0000177 /* Check to see if we have a serious error condition */
178 syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
179 if (unlikely(syserr))
180 return efx_nic_fatal_interrupt(efx);
181
Ben Hutchings8ceee662008-04-27 12:55:59 +0100182 /* Determine interrupting queues, clear interrupt status
183 * register and acknowledge the device interrupt.
184 */
Ben Hutchings674979d2009-11-29 03:42:10 +0000185 BUILD_BUG_ON(FSF_AZ_NET_IVEC_INT_Q_WIDTH > EFX_MAX_CHANNELS);
186 queues = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_INT_Q);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100187 EFX_ZERO_OWORD(*int_ker);
188 wmb(); /* Ensure the vector is cleared before interrupt ack */
189 falcon_irq_ack_a1(efx);
190
Ben Hutchings8313aca2010-09-10 06:41:57 +0000191 if (queues & 1)
192 efx_schedule_channel(efx_get_channel(efx, 0));
193 if (queues & 2)
194 efx_schedule_channel(efx_get_channel(efx, 1));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100195 return IRQ_HANDLED;
196}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100197/**************************************************************************
198 *
199 * EEPROM/flash
200 *
201 **************************************************************************
202 */
203
Ben Hutchings23d30f02008-12-12 21:56:11 -0800204#define FALCON_SPI_MAX_LEN sizeof(efx_oword_t)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100205
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800206static int falcon_spi_poll(struct efx_nic *efx)
207{
208 efx_oword_t reg;
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000209 efx_reado(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000210 return EFX_OWORD_FIELD(reg, FRF_AB_EE_SPI_HCMD_CMD_EN) ? -EBUSY : 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800211}
212
Ben Hutchings8ceee662008-04-27 12:55:59 +0100213/* Wait for SPI command completion */
214static int falcon_spi_wait(struct efx_nic *efx)
215{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800216 /* Most commands will finish quickly, so we start polling at
217 * very short intervals. Sometimes the command may have to
218 * wait for VPD or expansion ROM access outside of our
219 * control, so we allow up to 100 ms. */
220 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 10);
221 int i;
222
223 for (i = 0; i < 10; i++) {
224 if (!falcon_spi_poll(efx))
225 return 0;
226 udelay(10);
227 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100228
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100229 for (;;) {
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800230 if (!falcon_spi_poll(efx))
Ben Hutchings8ceee662008-04-27 12:55:59 +0100231 return 0;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100232 if (time_after_eq(jiffies, timeout)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000233 netif_err(efx, hw, efx->net_dev,
234 "timed out waiting for SPI\n");
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100235 return -ETIMEDOUT;
236 }
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800237 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100238 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100239}
240
Ben Hutchings76884832009-11-29 15:10:44 +0000241int falcon_spi_cmd(struct efx_nic *efx, const struct efx_spi_device *spi,
Ben Hutchingsf4150722008-11-04 20:34:28 +0000242 unsigned int command, int address,
Ben Hutchings23d30f02008-12-12 21:56:11 -0800243 const void *in, void *out, size_t len)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100244{
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100245 bool addressed = (address >= 0);
246 bool reading = (out != NULL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100247 efx_oword_t reg;
248 int rc;
249
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100250 /* Input validation */
251 if (len > FALCON_SPI_MAX_LEN)
252 return -EINVAL;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100253
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800254 /* Check that previous command is not still running */
255 rc = falcon_spi_poll(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100256 if (rc)
257 return rc;
258
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100259 /* Program address register, if we have an address */
260 if (addressed) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000261 EFX_POPULATE_OWORD_1(reg, FRF_AB_EE_SPI_HADR_ADR, address);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000262 efx_writeo(efx, &reg, FR_AB_EE_SPI_HADR);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100263 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100264
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100265 /* Program data register, if we have data */
266 if (in != NULL) {
267 memcpy(&reg, in, len);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000268 efx_writeo(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100269 }
270
271 /* Issue read/write command */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100272 EFX_POPULATE_OWORD_7(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000273 FRF_AB_EE_SPI_HCMD_CMD_EN, 1,
274 FRF_AB_EE_SPI_HCMD_SF_SEL, spi->device_id,
275 FRF_AB_EE_SPI_HCMD_DABCNT, len,
276 FRF_AB_EE_SPI_HCMD_READ, reading,
277 FRF_AB_EE_SPI_HCMD_DUBCNT, 0,
278 FRF_AB_EE_SPI_HCMD_ADBCNT,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100279 (addressed ? spi->addr_len : 0),
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000280 FRF_AB_EE_SPI_HCMD_ENC, command);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000281 efx_writeo(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100282
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100283 /* Wait for read/write to complete */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100284 rc = falcon_spi_wait(efx);
285 if (rc)
286 return rc;
287
288 /* Read data */
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100289 if (out != NULL) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000290 efx_reado(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100291 memcpy(out, &reg, len);
292 }
293
Ben Hutchings8ceee662008-04-27 12:55:59 +0100294 return 0;
295}
296
Ben Hutchings23d30f02008-12-12 21:56:11 -0800297static size_t
298falcon_spi_write_limit(const struct efx_spi_device *spi, size_t start)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100299{
300 return min(FALCON_SPI_MAX_LEN,
301 (spi->block_size - (start & (spi->block_size - 1))));
302}
303
304static inline u8
305efx_spi_munge_command(const struct efx_spi_device *spi,
306 const u8 command, const unsigned int address)
307{
308 return command | (((address >> 8) & spi->munge_address) << 3);
309}
310
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800311/* Wait up to 10 ms for buffered write completion */
Ben Hutchings76884832009-11-29 15:10:44 +0000312int
313falcon_spi_wait_write(struct efx_nic *efx, const struct efx_spi_device *spi)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100314{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800315 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 100);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100316 u8 status;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800317 int rc;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100318
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800319 for (;;) {
Ben Hutchings76884832009-11-29 15:10:44 +0000320 rc = falcon_spi_cmd(efx, spi, SPI_RDSR, -1, NULL,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100321 &status, sizeof(status));
322 if (rc)
323 return rc;
324 if (!(status & SPI_STATUS_NRDY))
325 return 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800326 if (time_after_eq(jiffies, timeout)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000327 netif_err(efx, hw, efx->net_dev,
328 "SPI write timeout on device %d"
329 " last status=0x%02x\n",
330 spi->device_id, status);
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800331 return -ETIMEDOUT;
332 }
333 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100334 }
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100335}
336
Ben Hutchings76884832009-11-29 15:10:44 +0000337int falcon_spi_read(struct efx_nic *efx, const struct efx_spi_device *spi,
338 loff_t start, size_t len, size_t *retlen, u8 *buffer)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100339{
Ben Hutchings23d30f02008-12-12 21:56:11 -0800340 size_t block_len, pos = 0;
341 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100342 int rc = 0;
343
344 while (pos < len) {
Ben Hutchings23d30f02008-12-12 21:56:11 -0800345 block_len = min(len - pos, FALCON_SPI_MAX_LEN);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100346
347 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000348 rc = falcon_spi_cmd(efx, spi, command, start + pos, NULL,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100349 buffer + pos, block_len);
350 if (rc)
351 break;
352 pos += block_len;
353
354 /* Avoid locking up the system */
355 cond_resched();
356 if (signal_pending(current)) {
357 rc = -EINTR;
358 break;
359 }
360 }
361
362 if (retlen)
363 *retlen = pos;
364 return rc;
365}
366
Ben Hutchings76884832009-11-29 15:10:44 +0000367int
368falcon_spi_write(struct efx_nic *efx, const struct efx_spi_device *spi,
369 loff_t start, size_t len, size_t *retlen, const u8 *buffer)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100370{
371 u8 verify_buffer[FALCON_SPI_MAX_LEN];
Ben Hutchings23d30f02008-12-12 21:56:11 -0800372 size_t block_len, pos = 0;
373 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100374 int rc = 0;
375
376 while (pos < len) {
Ben Hutchings76884832009-11-29 15:10:44 +0000377 rc = falcon_spi_cmd(efx, spi, SPI_WREN, -1, NULL, NULL, 0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100378 if (rc)
379 break;
380
Ben Hutchings23d30f02008-12-12 21:56:11 -0800381 block_len = min(len - pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100382 falcon_spi_write_limit(spi, start + pos));
383 command = efx_spi_munge_command(spi, SPI_WRITE, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000384 rc = falcon_spi_cmd(efx, spi, command, start + pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100385 buffer + pos, NULL, block_len);
386 if (rc)
387 break;
388
Ben Hutchings76884832009-11-29 15:10:44 +0000389 rc = falcon_spi_wait_write(efx, spi);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100390 if (rc)
391 break;
392
393 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000394 rc = falcon_spi_cmd(efx, spi, command, start + pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100395 NULL, verify_buffer, block_len);
396 if (memcmp(verify_buffer, buffer + pos, block_len)) {
397 rc = -EIO;
398 break;
399 }
400
401 pos += block_len;
402
403 /* Avoid locking up the system */
404 cond_resched();
405 if (signal_pending(current)) {
406 rc = -EINTR;
407 break;
408 }
409 }
410
411 if (retlen)
412 *retlen = pos;
413 return rc;
414}
415
Ben Hutchings8ceee662008-04-27 12:55:59 +0100416/**************************************************************************
417 *
418 * MAC wrapper
419 *
420 **************************************************************************
421 */
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800422
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000423static void falcon_push_multicast_hash(struct efx_nic *efx)
424{
425 union efx_multicast_hash *mc_hash = &efx->multicast_hash;
426
427 WARN_ON(!mutex_is_locked(&efx->mac_lock));
428
429 efx_writeo(efx, &mc_hash->oword[0], FR_AB_MAC_MC_HASH_REG0);
430 efx_writeo(efx, &mc_hash->oword[1], FR_AB_MAC_MC_HASH_REG1);
431}
432
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000433static void falcon_reset_macs(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100434{
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000435 struct falcon_nic_data *nic_data = efx->nic_data;
436 efx_oword_t reg, mac_ctrl;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100437 int count;
438
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000439 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0) {
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800440 /* It's not safe to use GLB_CTL_REG to reset the
441 * macs, so instead use the internal MAC resets
442 */
Ben Hutchings8fbca792010-09-22 10:00:11 +0000443 EFX_POPULATE_OWORD_1(reg, FRF_AB_XM_CORE_RST, 1);
444 efx_writeo(efx, &reg, FR_AB_XM_GLB_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100445
Ben Hutchings8fbca792010-09-22 10:00:11 +0000446 for (count = 0; count < 10000; count++) {
447 efx_reado(efx, &reg, FR_AB_XM_GLB_CFG);
448 if (EFX_OWORD_FIELD(reg, FRF_AB_XM_CORE_RST) ==
449 0)
450 return;
451 udelay(10);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800452 }
Ben Hutchings8fbca792010-09-22 10:00:11 +0000453
454 netif_err(efx, hw, efx->net_dev,
455 "timed out waiting for XMAC core reset\n");
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800456 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100457
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000458 /* Mac stats will fail whist the TX fifo is draining */
459 WARN_ON(nic_data->stats_disable_count == 0);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100460
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000461 efx_reado(efx, &mac_ctrl, FR_AB_MAC_CTRL);
462 EFX_SET_OWORD_FIELD(mac_ctrl, FRF_BB_TXFIFO_DRAIN_EN, 1);
463 efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100464
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000465 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000466 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGTX, 1);
467 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGRX, 1);
468 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_EM, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000469 efx_writeo(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100470
471 count = 0;
472 while (1) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000473 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000474 if (!EFX_OWORD_FIELD(reg, FRF_AB_RST_XGTX) &&
475 !EFX_OWORD_FIELD(reg, FRF_AB_RST_XGRX) &&
476 !EFX_OWORD_FIELD(reg, FRF_AB_RST_EM)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000477 netif_dbg(efx, hw, efx->net_dev,
478 "Completed MAC reset after %d loops\n",
479 count);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100480 break;
481 }
482 if (count > 20) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000483 netif_err(efx, hw, efx->net_dev, "MAC reset failed\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +0100484 break;
485 }
486 count++;
487 udelay(10);
488 }
489
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000490 /* Ensure the correct MAC is selected before statistics
491 * are re-enabled by the caller */
492 efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
Steve Hodgsonb7b40ee2010-04-28 09:28:10 +0000493
Steve Hodgsonb7b40ee2010-04-28 09:28:10 +0000494 falcon_setup_xaui(efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800495}
496
497void falcon_drain_tx_fifo(struct efx_nic *efx)
498{
499 efx_oword_t reg;
500
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000501 if ((efx_nic_rev(efx) < EFX_REV_FALCON_B0) ||
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800502 (efx->loopback_mode != LOOPBACK_NONE))
503 return;
504
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000505 efx_reado(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800506 /* There is no point in draining more than once */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000507 if (EFX_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN))
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800508 return;
509
510 falcon_reset_macs(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100511}
512
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000513static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100514{
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800515 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100516
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000517 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100518 return;
519
520 /* Isolate the MAC -> RX */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000521 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000522 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000523 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100524
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000525 /* Isolate TX -> MAC */
526 falcon_drain_tx_fifo(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100527}
528
529void falcon_reconfigure_mac_wrapper(struct efx_nic *efx)
530{
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000531 struct efx_link_state *link_state = &efx->link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100532 efx_oword_t reg;
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000533 int link_speed, isolate;
534
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100535 isolate = !!ACCESS_ONCE(efx->reset_pending);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100536
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000537 switch (link_state->speed) {
Ben Hutchingsf31a45d2008-12-12 21:43:33 -0800538 case 10000: link_speed = 3; break;
539 case 1000: link_speed = 2; break;
540 case 100: link_speed = 1; break;
541 default: link_speed = 0; break;
542 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100543 /* MAC_LINK_STATUS controls MAC backpressure but doesn't work
544 * as advertised. Disable to ensure packets are not
545 * indefinitely held and TX queue can be flushed at any point
546 * while the link is down. */
547 EFX_POPULATE_OWORD_5(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000548 FRF_AB_MAC_XOFF_VAL, 0xffff /* max pause time */,
549 FRF_AB_MAC_BCAD_ACPT, 1,
550 FRF_AB_MAC_UC_PROM, efx->promiscuous,
551 FRF_AB_MAC_LINK_STATUS, 1, /* always set */
552 FRF_AB_MAC_SPEED, link_speed);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100553 /* On B0, MAC backpressure can be disabled and packets get
554 * discarded. */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000555 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000556 EFX_SET_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN,
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000557 !link_state->up || isolate);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100558 }
559
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000560 efx_writeo(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100561
562 /* Restore the multicast hash registers. */
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000563 falcon_push_multicast_hash(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100564
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000565 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings4b0d29d2009-11-29 03:42:18 +0000566 /* Enable XOFF signal from RX FIFO (we enabled it during NIC
567 * initialisation but it may read back as 0) */
568 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100569 /* Unisolate the MAC -> RX */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000570 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000571 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, !isolate);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000572 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100573}
574
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000575static void falcon_stats_request(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100576{
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000577 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100578 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100579
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000580 WARN_ON(nic_data->stats_pending);
581 WARN_ON(nic_data->stats_disable_count);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100582
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000583 if (nic_data->stats_dma_done == NULL)
584 return; /* no mac selected */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100585
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000586 *nic_data->stats_dma_done = FALCON_STATS_NOT_DONE;
587 nic_data->stats_pending = true;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100588 wmb(); /* ensure done flag is clear */
589
590 /* Initiate DMA transfer of stats */
591 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000592 FRF_AB_MAC_STAT_DMA_CMD, 1,
593 FRF_AB_MAC_STAT_DMA_ADR,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100594 efx->stats_buffer.dma_addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000595 efx_writeo(efx, &reg, FR_AB_MAC_STAT_DMA);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100596
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000597 mod_timer(&nic_data->stats_timer, round_jiffies_up(jiffies + HZ / 2));
598}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100599
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000600static void falcon_stats_complete(struct efx_nic *efx)
601{
602 struct falcon_nic_data *nic_data = efx->nic_data;
603
604 if (!nic_data->stats_pending)
605 return;
606
Rusty Russell3db1cd52011-12-19 13:56:45 +0000607 nic_data->stats_pending = false;
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000608 if (*nic_data->stats_dma_done == FALCON_STATS_DONE) {
609 rmb(); /* read the done flag before the stats */
Ben Hutchings710b2082011-09-03 00:15:00 +0100610 falcon_update_stats_xmac(efx);
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000611 } else {
Ben Hutchings62776d02010-06-23 11:30:07 +0000612 netif_err(efx, hw, efx->net_dev,
613 "timed out waiting for statistics\n");
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000614 }
615}
616
617static void falcon_stats_timer_func(unsigned long context)
618{
619 struct efx_nic *efx = (struct efx_nic *)context;
620 struct falcon_nic_data *nic_data = efx->nic_data;
621
622 spin_lock(&efx->stats_lock);
623
624 falcon_stats_complete(efx);
625 if (nic_data->stats_disable_count == 0)
626 falcon_stats_request(efx);
627
628 spin_unlock(&efx->stats_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100629}
630
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000631static bool falcon_loopback_link_poll(struct efx_nic *efx)
632{
633 struct efx_link_state old_state = efx->link_state;
634
635 WARN_ON(!mutex_is_locked(&efx->mac_lock));
636 WARN_ON(!LOOPBACK_INTERNAL(efx));
637
638 efx->link_state.fd = true;
639 efx->link_state.fc = efx->wanted_fc;
640 efx->link_state.up = true;
Ben Hutchings8fbca792010-09-22 10:00:11 +0000641 efx->link_state.speed = 10000;
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000642
643 return !efx_link_state_equal(&efx->link_state, &old_state);
644}
645
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000646static int falcon_reconfigure_port(struct efx_nic *efx)
647{
648 int rc;
649
650 WARN_ON(efx_nic_rev(efx) > EFX_REV_FALCON_B0);
651
652 /* Poll the PHY link state *before* reconfiguring it. This means we
653 * will pick up the correct speed (in loopback) to select the correct
654 * MAC.
655 */
656 if (LOOPBACK_INTERNAL(efx))
657 falcon_loopback_link_poll(efx);
658 else
659 efx->phy_op->poll(efx);
660
661 falcon_stop_nic_stats(efx);
662 falcon_deconfigure_mac_wrapper(efx);
663
Ben Hutchings8fbca792010-09-22 10:00:11 +0000664 falcon_reset_macs(efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000665
666 efx->phy_op->reconfigure(efx);
Ben Hutchings710b2082011-09-03 00:15:00 +0100667 rc = falcon_reconfigure_xmac(efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000668 BUG_ON(rc);
669
670 falcon_start_nic_stats(efx);
671
672 /* Synchronise efx->link_state with the kernel */
673 efx_link_status_changed(efx);
674
675 return 0;
676}
677
Ben Hutchings8ceee662008-04-27 12:55:59 +0100678/**************************************************************************
679 *
680 * PHY access via GMII
681 *
682 **************************************************************************
683 */
684
Ben Hutchings8ceee662008-04-27 12:55:59 +0100685/* Wait for GMII access to complete */
686static int falcon_gmii_wait(struct efx_nic *efx)
687{
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000688 efx_oword_t md_stat;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100689 int count;
690
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300691 /* wait up to 50ms - taken max from datasheet */
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800692 for (count = 0; count < 5000; count++) {
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000693 efx_reado(efx, &md_stat, FR_AB_MD_STAT);
694 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSY) == 0) {
695 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_LNFL) != 0 ||
696 EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSERR) != 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000697 netif_err(efx, hw, efx->net_dev,
698 "error from GMII access "
699 EFX_OWORD_FMT"\n",
700 EFX_OWORD_VAL(md_stat));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100701 return -EIO;
702 }
703 return 0;
704 }
705 udelay(10);
706 }
Ben Hutchings62776d02010-06-23 11:30:07 +0000707 netif_err(efx, hw, efx->net_dev, "timed out waiting for GMII\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +0100708 return -ETIMEDOUT;
709}
710
Ben Hutchings68e7f452009-04-29 08:05:08 +0000711/* Write an MDIO register of a PHY connected to Falcon. */
712static int falcon_mdio_write(struct net_device *net_dev,
713 int prtad, int devad, u16 addr, u16 value)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100714{
Ben Hutchings767e4682008-09-01 12:43:14 +0100715 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings4833f022010-12-02 13:47:35 +0000716 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100717 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000718 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100719
Ben Hutchings62776d02010-06-23 11:30:07 +0000720 netif_vdbg(efx, hw, efx->net_dev,
721 "writing MDIO %d register %d.%d with 0x%04x\n",
Ben Hutchings68e7f452009-04-29 08:05:08 +0000722 prtad, devad, addr, value);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100723
Ben Hutchings4833f022010-12-02 13:47:35 +0000724 mutex_lock(&nic_data->mdio_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100725
Ben Hutchings68e7f452009-04-29 08:05:08 +0000726 /* Check MDIO not currently being accessed */
727 rc = falcon_gmii_wait(efx);
728 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100729 goto out;
730
731 /* Write the address/ID register */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000732 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000733 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100734
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000735 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
736 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000737 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100738
739 /* Write data */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000740 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_TXD, value);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000741 efx_writeo(efx, &reg, FR_AB_MD_TXD);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100742
743 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000744 FRF_AB_MD_WRC, 1,
745 FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000746 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100747
748 /* Wait for data to be written */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000749 rc = falcon_gmii_wait(efx);
750 if (rc) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100751 /* Abort the write operation */
752 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000753 FRF_AB_MD_WRC, 0,
754 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000755 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100756 udelay(10);
757 }
758
Steve Hodgsonab867462009-11-28 05:34:44 +0000759out:
Ben Hutchings4833f022010-12-02 13:47:35 +0000760 mutex_unlock(&nic_data->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000761 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100762}
763
Ben Hutchings68e7f452009-04-29 08:05:08 +0000764/* Read an MDIO register of a PHY connected to Falcon. */
765static int falcon_mdio_read(struct net_device *net_dev,
766 int prtad, int devad, u16 addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100767{
Ben Hutchings767e4682008-09-01 12:43:14 +0100768 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings4833f022010-12-02 13:47:35 +0000769 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100770 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000771 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100772
Ben Hutchings4833f022010-12-02 13:47:35 +0000773 mutex_lock(&nic_data->mdio_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100774
Ben Hutchings68e7f452009-04-29 08:05:08 +0000775 /* Check MDIO not currently being accessed */
776 rc = falcon_gmii_wait(efx);
777 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100778 goto out;
779
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000780 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000781 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100782
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000783 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
784 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000785 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100786
787 /* Request data to be read */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000788 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_RDC, 1, FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000789 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100790
791 /* Wait for data to become available */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000792 rc = falcon_gmii_wait(efx);
793 if (rc == 0) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000794 efx_reado(efx, &reg, FR_AB_MD_RXD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000795 rc = EFX_OWORD_FIELD(reg, FRF_AB_MD_RXD);
Ben Hutchings62776d02010-06-23 11:30:07 +0000796 netif_vdbg(efx, hw, efx->net_dev,
797 "read from MDIO %d register %d.%d, got %04x\n",
798 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100799 } else {
800 /* Abort the read operation */
801 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000802 FRF_AB_MD_RIC, 0,
803 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000804 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100805
Ben Hutchings62776d02010-06-23 11:30:07 +0000806 netif_dbg(efx, hw, efx->net_dev,
807 "read from MDIO %d register %d.%d, got error %d\n",
808 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100809 }
810
Steve Hodgsonab867462009-11-28 05:34:44 +0000811out:
Ben Hutchings4833f022010-12-02 13:47:35 +0000812 mutex_unlock(&nic_data->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000813 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100814}
815
Ben Hutchings8ceee662008-04-27 12:55:59 +0100816/* This call is responsible for hooking in the MAC and PHY operations */
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000817static int falcon_probe_port(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100818{
Ben Hutchings8fbca792010-09-22 10:00:11 +0000819 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100820 int rc;
821
Ben Hutchings96c457262009-10-23 08:32:42 +0000822 switch (efx->phy_type) {
823 case PHY_TYPE_SFX7101:
824 efx->phy_op = &falcon_sfx7101_phy_ops;
825 break;
Ben Hutchings96c457262009-10-23 08:32:42 +0000826 case PHY_TYPE_QT2022C2:
827 case PHY_TYPE_QT2025C:
Ben Hutchingsb37b62f2009-10-23 08:33:42 +0000828 efx->phy_op = &falcon_qt202x_phy_ops;
Ben Hutchings96c457262009-10-23 08:32:42 +0000829 break;
Ben Hutchings7e51b432010-09-22 10:00:47 +0000830 case PHY_TYPE_TXC43128:
831 efx->phy_op = &falcon_txc_phy_ops;
832 break;
Ben Hutchings96c457262009-10-23 08:32:42 +0000833 default:
Ben Hutchings62776d02010-06-23 11:30:07 +0000834 netif_err(efx, probe, efx->net_dev, "Unknown PHY type %d\n",
835 efx->phy_type);
Ben Hutchings96c457262009-10-23 08:32:42 +0000836 return -ENODEV;
837 }
838
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000839 /* Fill out MDIO structure and loopback modes */
Ben Hutchings4833f022010-12-02 13:47:35 +0000840 mutex_init(&nic_data->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000841 efx->mdio.mdio_read = falcon_mdio_read;
842 efx->mdio.mdio_write = falcon_mdio_write;
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000843 rc = efx->phy_op->probe(efx);
844 if (rc != 0)
845 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100846
Steve Hodgsonb895d732009-11-28 05:35:00 +0000847 /* Initial assumption */
848 efx->link_state.speed = 10000;
849 efx->link_state.fd = true;
850
Ben Hutchings8ceee662008-04-27 12:55:59 +0100851 /* Hardware flow ctrl. FalconA RX FIFO too small for pause generation */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000852 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800853 efx->wanted_fc = EFX_FC_RX | EFX_FC_TX;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100854 else
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800855 efx->wanted_fc = EFX_FC_RX;
Steve Hodgson7a6b8f62010-02-03 09:30:38 +0000856 if (efx->mdio.mmds & MDIO_DEVS_AN)
857 efx->wanted_fc |= EFX_FC_AUTO;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100858
859 /* Allocate buffer for stats */
Ben Hutchings152b6a62009-11-29 03:43:56 +0000860 rc = efx_nic_alloc_buffer(efx, &efx->stats_buffer,
861 FALCON_MAC_STATS_SIZE);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100862 if (rc)
863 return rc;
Ben Hutchings62776d02010-06-23 11:30:07 +0000864 netif_dbg(efx, probe, efx->net_dev,
865 "stats buffer at %llx (virt %p phys %llx)\n",
866 (u64)efx->stats_buffer.dma_addr,
867 efx->stats_buffer.addr,
868 (u64)virt_to_phys(efx->stats_buffer.addr));
Ben Hutchings8fbca792010-09-22 10:00:11 +0000869 nic_data->stats_dma_done = efx->stats_buffer.addr + XgDmaDone_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100870
871 return 0;
872}
873
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000874static void falcon_remove_port(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100875{
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000876 efx->phy_op->remove(efx);
Ben Hutchings152b6a62009-11-29 03:43:56 +0000877 efx_nic_free_buffer(efx, &efx->stats_buffer);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100878}
879
Ben Hutchings40641ed2010-12-02 13:47:45 +0000880/* Global events are basically PHY events */
881static bool
882falcon_handle_global_event(struct efx_channel *channel, efx_qword_t *event)
883{
884 struct efx_nic *efx = channel->efx;
Ben Hutchingscef68bd2010-12-02 13:47:51 +0000885 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings40641ed2010-12-02 13:47:45 +0000886
887 if (EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_G_PHY0_INTR) ||
888 EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_XG_PHY0_INTR) ||
889 EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_XFP_PHY0_INTR))
890 /* Ignored */
891 return true;
892
893 if ((efx_nic_rev(efx) == EFX_REV_FALCON_B0) &&
894 EFX_QWORD_FIELD(*event, FSF_BB_GLB_EV_XG_MGT_INTR)) {
Ben Hutchingscef68bd2010-12-02 13:47:51 +0000895 nic_data->xmac_poll_required = true;
Ben Hutchings40641ed2010-12-02 13:47:45 +0000896 return true;
897 }
898
899 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1 ?
900 EFX_QWORD_FIELD(*event, FSF_AA_GLB_EV_RX_RECOVERY) :
901 EFX_QWORD_FIELD(*event, FSF_BB_GLB_EV_RX_RECOVERY)) {
902 netif_err(efx, rx_err, efx->net_dev,
903 "channel %d seen global RX_RESET event. Resetting.\n",
904 channel->channel);
905
906 atomic_inc(&efx->rx_reset);
907 efx_schedule_reset(efx, EFX_WORKAROUND_6555(efx) ?
908 RESET_TYPE_RX_RECOVERY : RESET_TYPE_DISABLE);
909 return true;
910 }
911
912 return false;
913}
914
Ben Hutchings8ceee662008-04-27 12:55:59 +0100915/**************************************************************************
916 *
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100917 * Falcon test code
918 *
919 **************************************************************************/
920
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000921static int
922falcon_read_nvram(struct efx_nic *efx, struct falcon_nvconfig *nvconfig_out)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100923{
Ben Hutchings4de92182010-12-02 13:47:29 +0000924 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100925 struct falcon_nvconfig *nvconfig;
926 struct efx_spi_device *spi;
927 void *region;
928 int rc, magic_num, struct_ver;
929 __le16 *word, *limit;
930 u32 csum;
931
Ben Hutchings4de92182010-12-02 13:47:29 +0000932 if (efx_spi_present(&nic_data->spi_flash))
933 spi = &nic_data->spi_flash;
934 else if (efx_spi_present(&nic_data->spi_eeprom))
935 spi = &nic_data->spi_eeprom;
936 else
Ben Hutchings2f7f5732008-12-12 21:34:25 -0800937 return -EINVAL;
938
Ben Hutchings0a95f562008-11-04 20:33:11 +0000939 region = kmalloc(FALCON_NVCONFIG_END, GFP_KERNEL);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100940 if (!region)
941 return -ENOMEM;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000942 nvconfig = region + FALCON_NVCONFIG_OFFSET;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100943
Ben Hutchings4de92182010-12-02 13:47:29 +0000944 mutex_lock(&nic_data->spi_lock);
Ben Hutchings76884832009-11-29 15:10:44 +0000945 rc = falcon_spi_read(efx, spi, 0, FALCON_NVCONFIG_END, NULL, region);
Ben Hutchings4de92182010-12-02 13:47:29 +0000946 mutex_unlock(&nic_data->spi_lock);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100947 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000948 netif_err(efx, hw, efx->net_dev, "Failed to read %s\n",
Ben Hutchings4de92182010-12-02 13:47:29 +0000949 efx_spi_present(&nic_data->spi_flash) ?
950 "flash" : "EEPROM");
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100951 rc = -EIO;
952 goto out;
953 }
954
955 magic_num = le16_to_cpu(nvconfig->board_magic_num);
956 struct_ver = le16_to_cpu(nvconfig->board_struct_ver);
957
958 rc = -EINVAL;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000959 if (magic_num != FALCON_NVCONFIG_BOARD_MAGIC_NUM) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000960 netif_err(efx, hw, efx->net_dev,
961 "NVRAM bad magic 0x%x\n", magic_num);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100962 goto out;
963 }
964 if (struct_ver < 2) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000965 netif_err(efx, hw, efx->net_dev,
966 "NVRAM has ancient version 0x%x\n", struct_ver);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100967 goto out;
968 } else if (struct_ver < 4) {
969 word = &nvconfig->board_magic_num;
970 limit = (__le16 *) (nvconfig + 1);
971 } else {
972 word = region;
Ben Hutchings0a95f562008-11-04 20:33:11 +0000973 limit = region + FALCON_NVCONFIG_END;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100974 }
975 for (csum = 0; word < limit; ++word)
976 csum += le16_to_cpu(*word);
977
978 if (~csum & 0xffff) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000979 netif_err(efx, hw, efx->net_dev,
980 "NVRAM has incorrect checksum\n");
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100981 goto out;
982 }
983
984 rc = 0;
985 if (nvconfig_out)
986 memcpy(nvconfig_out, nvconfig, sizeof(*nvconfig));
987
988 out:
989 kfree(region);
990 return rc;
991}
992
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000993static int falcon_test_nvram(struct efx_nic *efx)
994{
995 return falcon_read_nvram(efx, NULL);
996}
997
Ben Hutchings152b6a62009-11-29 03:43:56 +0000998static const struct efx_nic_register_test falcon_b0_register_tests[] = {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000999 { FR_AZ_ADR_REGION,
Steve Hodgson4cddca52010-02-03 09:31:40 +00001000 EFX_OWORD32(0x0003FFFF, 0x0003FFFF, 0x0003FFFF, 0x0003FFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001001 { FR_AZ_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001002 EFX_OWORD32(0xFFFFFFFE, 0x00017FFF, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001003 { FR_AZ_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001004 EFX_OWORD32(0x7FFF0037, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001005 { FR_AZ_TX_RESERVED,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001006 EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001007 { FR_AB_MAC_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001008 EFX_OWORD32(0xFFFF0000, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001009 { FR_AZ_SRM_TX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001010 EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001011 { FR_AZ_RX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001012 EFX_OWORD32(0x0000000F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001013 { FR_AZ_RX_DC_PF_WM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001014 EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001015 { FR_BZ_DP_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001016 EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001017 { FR_AB_GM_CFG2,
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001018 EFX_OWORD32(0x00007337, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001019 { FR_AB_GMF_CFG0,
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001020 EFX_OWORD32(0x00001F1F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001021 { FR_AB_XM_GLB_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001022 EFX_OWORD32(0x00000C68, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001023 { FR_AB_XM_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001024 EFX_OWORD32(0x00080164, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001025 { FR_AB_XM_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001026 EFX_OWORD32(0x07100A0C, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001027 { FR_AB_XM_RX_PARAM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001028 EFX_OWORD32(0x00001FF8, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001029 { FR_AB_XM_FC,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001030 EFX_OWORD32(0xFFFF0001, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001031 { FR_AB_XM_ADR_LO,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001032 EFX_OWORD32(0xFFFFFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001033 { FR_AB_XX_SD_CTL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001034 EFX_OWORD32(0x0003FF0F, 0x00000000, 0x00000000, 0x00000000) },
1035};
1036
Ben Hutchings152b6a62009-11-29 03:43:56 +00001037static int falcon_b0_test_registers(struct efx_nic *efx)
1038{
1039 return efx_nic_test_registers(efx, falcon_b0_register_tests,
1040 ARRAY_SIZE(falcon_b0_register_tests));
1041}
1042
Ben Hutchings8ceee662008-04-27 12:55:59 +01001043/**************************************************************************
1044 *
1045 * Device reset
1046 *
1047 **************************************************************************
1048 */
1049
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001050static enum reset_type falcon_map_reset_reason(enum reset_type reason)
1051{
1052 switch (reason) {
1053 case RESET_TYPE_RX_RECOVERY:
1054 case RESET_TYPE_RX_DESC_FETCH:
1055 case RESET_TYPE_TX_DESC_FETCH:
1056 case RESET_TYPE_TX_SKIP:
1057 /* These can occasionally occur due to hardware bugs.
1058 * We try to reset without disrupting the link.
1059 */
1060 return RESET_TYPE_INVISIBLE;
1061 default:
1062 return RESET_TYPE_ALL;
1063 }
1064}
1065
1066static int falcon_map_reset_flags(u32 *flags)
1067{
1068 enum {
1069 FALCON_RESET_INVISIBLE = (ETH_RESET_DMA | ETH_RESET_FILTER |
1070 ETH_RESET_OFFLOAD | ETH_RESET_MAC),
1071 FALCON_RESET_ALL = FALCON_RESET_INVISIBLE | ETH_RESET_PHY,
1072 FALCON_RESET_WORLD = FALCON_RESET_ALL | ETH_RESET_IRQ,
1073 };
1074
1075 if ((*flags & FALCON_RESET_WORLD) == FALCON_RESET_WORLD) {
1076 *flags &= ~FALCON_RESET_WORLD;
1077 return RESET_TYPE_WORLD;
1078 }
1079
1080 if ((*flags & FALCON_RESET_ALL) == FALCON_RESET_ALL) {
1081 *flags &= ~FALCON_RESET_ALL;
1082 return RESET_TYPE_ALL;
1083 }
1084
1085 if ((*flags & FALCON_RESET_INVISIBLE) == FALCON_RESET_INVISIBLE) {
1086 *flags &= ~FALCON_RESET_INVISIBLE;
1087 return RESET_TYPE_INVISIBLE;
1088 }
1089
1090 return -EINVAL;
1091}
1092
Ben Hutchings8ceee662008-04-27 12:55:59 +01001093/* Resets NIC to known state. This routine must be called in process
1094 * context and is allowed to sleep. */
Ben Hutchings4de92182010-12-02 13:47:29 +00001095static int __falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001096{
1097 struct falcon_nic_data *nic_data = efx->nic_data;
1098 efx_oword_t glb_ctl_reg_ker;
1099 int rc;
1100
Ben Hutchings62776d02010-06-23 11:30:07 +00001101 netif_dbg(efx, hw, efx->net_dev, "performing %s hardware reset\n",
1102 RESET_TYPE(method));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001103
1104 /* Initiate device reset */
1105 if (method == RESET_TYPE_WORLD) {
1106 rc = pci_save_state(efx->pci_dev);
1107 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001108 netif_err(efx, drv, efx->net_dev,
1109 "failed to backup PCI state of primary "
1110 "function prior to hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001111 goto fail1;
1112 }
Ben Hutchings152b6a62009-11-29 03:43:56 +00001113 if (efx_nic_is_dual_func(efx)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001114 rc = pci_save_state(nic_data->pci_dev2);
1115 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001116 netif_err(efx, drv, efx->net_dev,
1117 "failed to backup PCI state of "
1118 "secondary function prior to "
1119 "hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001120 goto fail2;
1121 }
1122 }
1123
1124 EFX_POPULATE_OWORD_2(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001125 FRF_AB_EXT_PHY_RST_DUR,
1126 FFE_AB_EXT_PHY_RST_DUR_10240US,
1127 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001128 } else {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001129 EFX_POPULATE_OWORD_7(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001130 /* exclude PHY from "invisible" reset */
1131 FRF_AB_EXT_PHY_RST_CTL,
1132 method == RESET_TYPE_INVISIBLE,
1133 /* exclude EEPROM/flash and PCIe */
1134 FRF_AB_PCIE_CORE_RST_CTL, 1,
1135 FRF_AB_PCIE_NSTKY_RST_CTL, 1,
1136 FRF_AB_PCIE_SD_RST_CTL, 1,
1137 FRF_AB_EE_RST_CTL, 1,
1138 FRF_AB_EXT_PHY_RST_DUR,
1139 FFE_AB_EXT_PHY_RST_DUR_10240US,
1140 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001141 }
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001142 efx_writeo(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001143
Ben Hutchings62776d02010-06-23 11:30:07 +00001144 netif_dbg(efx, hw, efx->net_dev, "waiting for hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001145 schedule_timeout_uninterruptible(HZ / 20);
1146
1147 /* Restore PCI configuration if needed */
1148 if (method == RESET_TYPE_WORLD) {
Jon Mason1d3c16a2010-11-30 17:43:26 -06001149 if (efx_nic_is_dual_func(efx))
1150 pci_restore_state(nic_data->pci_dev2);
1151 pci_restore_state(efx->pci_dev);
Ben Hutchings62776d02010-06-23 11:30:07 +00001152 netif_dbg(efx, drv, efx->net_dev,
1153 "successfully restored PCI config\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001154 }
1155
1156 /* Assert that reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001157 efx_reado(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001158 if (EFX_OWORD_FIELD(glb_ctl_reg_ker, FRF_AB_SWRST) != 0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001159 rc = -ETIMEDOUT;
Ben Hutchings62776d02010-06-23 11:30:07 +00001160 netif_err(efx, hw, efx->net_dev,
1161 "timed out waiting for hardware reset\n");
Jon Mason1d3c16a2010-11-30 17:43:26 -06001162 goto fail3;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001163 }
Ben Hutchings62776d02010-06-23 11:30:07 +00001164 netif_dbg(efx, hw, efx->net_dev, "hardware reset complete\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001165
1166 return 0;
1167
1168 /* pci_save_state() and pci_restore_state() MUST be called in pairs */
1169fail2:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001170 pci_restore_state(efx->pci_dev);
1171fail1:
Jon Mason1d3c16a2010-11-30 17:43:26 -06001172fail3:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001173 return rc;
1174}
1175
Ben Hutchings4de92182010-12-02 13:47:29 +00001176static int falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
1177{
1178 struct falcon_nic_data *nic_data = efx->nic_data;
1179 int rc;
1180
1181 mutex_lock(&nic_data->spi_lock);
1182 rc = __falcon_reset_hw(efx, method);
1183 mutex_unlock(&nic_data->spi_lock);
1184
1185 return rc;
1186}
1187
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001188static void falcon_monitor(struct efx_nic *efx)
Ben Hutchingsfe758202009-11-25 16:11:45 +00001189{
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001190 bool link_changed;
Ben Hutchingsfe758202009-11-25 16:11:45 +00001191 int rc;
1192
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001193 BUG_ON(!mutex_is_locked(&efx->mac_lock));
1194
Ben Hutchingsfe758202009-11-25 16:11:45 +00001195 rc = falcon_board(efx)->type->monitor(efx);
1196 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001197 netif_err(efx, hw, efx->net_dev,
1198 "Board sensor %s; shutting down PHY\n",
1199 (rc == -ERANGE) ? "reported fault" : "failed");
Ben Hutchingsfe758202009-11-25 16:11:45 +00001200 efx->phy_mode |= PHY_MODE_LOW_POWER;
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001201 rc = __efx_reconfigure_port(efx);
1202 WARN_ON(rc);
Ben Hutchingsfe758202009-11-25 16:11:45 +00001203 }
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001204
1205 if (LOOPBACK_INTERNAL(efx))
1206 link_changed = falcon_loopback_link_poll(efx);
1207 else
1208 link_changed = efx->phy_op->poll(efx);
1209
1210 if (link_changed) {
1211 falcon_stop_nic_stats(efx);
1212 falcon_deconfigure_mac_wrapper(efx);
1213
Ben Hutchings8fbca792010-09-22 10:00:11 +00001214 falcon_reset_macs(efx);
Ben Hutchings710b2082011-09-03 00:15:00 +01001215 rc = falcon_reconfigure_xmac(efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001216 BUG_ON(rc);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001217
1218 falcon_start_nic_stats(efx);
1219
1220 efx_link_status_changed(efx);
1221 }
1222
Ben Hutchings8fbca792010-09-22 10:00:11 +00001223 falcon_poll_xmac(efx);
Ben Hutchingsfe758202009-11-25 16:11:45 +00001224}
1225
Ben Hutchings8ceee662008-04-27 12:55:59 +01001226/* Zeroes out the SRAM contents. This routine must be called in
1227 * process context and is allowed to sleep.
1228 */
1229static int falcon_reset_sram(struct efx_nic *efx)
1230{
1231 efx_oword_t srm_cfg_reg_ker, gpio_cfg_reg_ker;
1232 int count;
1233
1234 /* Set the SRAM wake/sleep GPIO appropriately. */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001235 efx_reado(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001236 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OEN, 1);
1237 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OUT, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001238 efx_writeo(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001239
1240 /* Initiate SRAM reset */
1241 EFX_POPULATE_OWORD_2(srm_cfg_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001242 FRF_AZ_SRM_INIT_EN, 1,
1243 FRF_AZ_SRM_NB_SZ, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001244 efx_writeo(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001245
1246 /* Wait for SRAM reset to complete */
1247 count = 0;
1248 do {
Ben Hutchings62776d02010-06-23 11:30:07 +00001249 netif_dbg(efx, hw, efx->net_dev,
1250 "waiting for SRAM reset (attempt %d)...\n", count);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001251
1252 /* SRAM reset is slow; expect around 16ms */
1253 schedule_timeout_uninterruptible(HZ / 50);
1254
1255 /* Check for reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001256 efx_reado(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001257 if (!EFX_OWORD_FIELD(srm_cfg_reg_ker, FRF_AZ_SRM_INIT_EN)) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001258 netif_dbg(efx, hw, efx->net_dev,
1259 "SRAM reset complete\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001260
1261 return 0;
1262 }
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001263 } while (++count < 20); /* wait up to 0.4 sec */
Ben Hutchings8ceee662008-04-27 12:55:59 +01001264
Ben Hutchings62776d02010-06-23 11:30:07 +00001265 netif_err(efx, hw, efx->net_dev, "timed out waiting for SRAM reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001266 return -ETIMEDOUT;
1267}
1268
Ben Hutchings4de92182010-12-02 13:47:29 +00001269static void falcon_spi_device_init(struct efx_nic *efx,
1270 struct efx_spi_device *spi_device,
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001271 unsigned int device_id, u32 device_type)
1272{
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001273 if (device_type != 0) {
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001274 spi_device->device_id = device_id;
1275 spi_device->size =
1276 1 << SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_SIZE);
1277 spi_device->addr_len =
1278 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ADDR_LEN);
1279 spi_device->munge_address = (spi_device->size == 1 << 9 &&
1280 spi_device->addr_len == 1);
Ben Hutchingsf4150722008-11-04 20:34:28 +00001281 spi_device->erase_command =
1282 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ERASE_CMD);
1283 spi_device->erase_size =
1284 1 << SPI_DEV_TYPE_FIELD(device_type,
1285 SPI_DEV_TYPE_ERASE_SIZE);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001286 spi_device->block_size =
1287 1 << SPI_DEV_TYPE_FIELD(device_type,
1288 SPI_DEV_TYPE_BLOCK_SIZE);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001289 } else {
Ben Hutchings4de92182010-12-02 13:47:29 +00001290 spi_device->size = 0;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001291 }
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001292}
1293
Ben Hutchings8ceee662008-04-27 12:55:59 +01001294/* Extract non-volatile configuration */
1295static int falcon_probe_nvconfig(struct efx_nic *efx)
1296{
Ben Hutchings4de92182010-12-02 13:47:29 +00001297 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001298 struct falcon_nvconfig *nvconfig;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001299 int rc;
1300
Ben Hutchings8ceee662008-04-27 12:55:59 +01001301 nvconfig = kmalloc(sizeof(*nvconfig), GFP_KERNEL);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001302 if (!nvconfig)
1303 return -ENOMEM;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001304
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001305 rc = falcon_read_nvram(efx, nvconfig);
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001306 if (rc)
Ben Hutchings4de92182010-12-02 13:47:29 +00001307 goto out;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001308
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001309 efx->phy_type = nvconfig->board_v2.port0_phy_type;
1310 efx->mdio.prtad = nvconfig->board_v2.port0_phy_addr;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001311
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001312 if (le16_to_cpu(nvconfig->board_struct_ver) >= 3) {
Ben Hutchings4de92182010-12-02 13:47:29 +00001313 falcon_spi_device_init(
1314 efx, &nic_data->spi_flash, FFE_AB_SPI_DEVICE_FLASH,
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001315 le32_to_cpu(nvconfig->board_v3
1316 .spi_device_type[FFE_AB_SPI_DEVICE_FLASH]));
Ben Hutchings4de92182010-12-02 13:47:29 +00001317 falcon_spi_device_init(
1318 efx, &nic_data->spi_eeprom, FFE_AB_SPI_DEVICE_EEPROM,
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001319 le32_to_cpu(nvconfig->board_v3
1320 .spi_device_type[FFE_AB_SPI_DEVICE_EEPROM]));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001321 }
1322
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001323 /* Read the MAC addresses */
Ben Hutchings7e300bc2010-12-02 13:48:28 +00001324 memcpy(efx->net_dev->perm_addr, nvconfig->mac_address[0], ETH_ALEN);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001325
Ben Hutchings62776d02010-06-23 11:30:07 +00001326 netif_dbg(efx, probe, efx->net_dev, "PHY is %d phy_id %d\n",
1327 efx->phy_type, efx->mdio.prtad);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001328
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001329 rc = falcon_probe_board(efx,
1330 le16_to_cpu(nvconfig->board_v2.board_revision));
Ben Hutchings4de92182010-12-02 13:47:29 +00001331out:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001332 kfree(nvconfig);
1333 return rc;
1334}
1335
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001336/* Probe all SPI devices on the NIC */
1337static void falcon_probe_spi_devices(struct efx_nic *efx)
1338{
Ben Hutchings4de92182010-12-02 13:47:29 +00001339 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001340 efx_oword_t nic_stat, gpio_ctl, ee_vpd_cfg;
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001341 int boot_dev;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001342
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001343 efx_reado(efx, &gpio_ctl, FR_AB_GPIO_CTL);
1344 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
1345 efx_reado(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001346
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001347 if (EFX_OWORD_FIELD(gpio_ctl, FRF_AB_GPIO3_PWRUP_VALUE)) {
1348 boot_dev = (EFX_OWORD_FIELD(nic_stat, FRF_AB_SF_PRST) ?
1349 FFE_AB_SPI_DEVICE_FLASH : FFE_AB_SPI_DEVICE_EEPROM);
Ben Hutchings62776d02010-06-23 11:30:07 +00001350 netif_dbg(efx, probe, efx->net_dev, "Booted from %s\n",
1351 boot_dev == FFE_AB_SPI_DEVICE_FLASH ?
1352 "flash" : "EEPROM");
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001353 } else {
1354 /* Disable VPD and set clock dividers to safe
1355 * values for initial programming. */
1356 boot_dev = -1;
Ben Hutchings62776d02010-06-23 11:30:07 +00001357 netif_dbg(efx, probe, efx->net_dev,
1358 "Booted from internal ASIC settings;"
1359 " setting SPI config\n");
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001360 EFX_POPULATE_OWORD_3(ee_vpd_cfg, FRF_AB_EE_VPD_EN, 0,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001361 /* 125 MHz / 7 ~= 20 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001362 FRF_AB_EE_SF_CLOCK_DIV, 7,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001363 /* 125 MHz / 63 ~= 2 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001364 FRF_AB_EE_EE_CLOCK_DIV, 63);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001365 efx_writeo(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001366 }
1367
Ben Hutchings4de92182010-12-02 13:47:29 +00001368 mutex_init(&nic_data->spi_lock);
1369
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001370 if (boot_dev == FFE_AB_SPI_DEVICE_FLASH)
Ben Hutchings4de92182010-12-02 13:47:29 +00001371 falcon_spi_device_init(efx, &nic_data->spi_flash,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001372 FFE_AB_SPI_DEVICE_FLASH,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001373 default_flash_type);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001374 if (boot_dev == FFE_AB_SPI_DEVICE_EEPROM)
Ben Hutchings4de92182010-12-02 13:47:29 +00001375 falcon_spi_device_init(efx, &nic_data->spi_eeprom,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001376 FFE_AB_SPI_DEVICE_EEPROM,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001377 large_eeprom_type);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001378}
1379
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001380static int falcon_probe_nic(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001381{
1382 struct falcon_nic_data *nic_data;
Ben Hutchingse775fb92009-11-23 16:06:02 +00001383 struct falcon_board *board;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001384 int rc;
1385
Ben Hutchings8ceee662008-04-27 12:55:59 +01001386 /* Allocate storage for hardware specific data */
1387 nic_data = kzalloc(sizeof(*nic_data), GFP_KERNEL);
Ben Hutchings88c59422008-09-03 15:07:50 +01001388 if (!nic_data)
1389 return -ENOMEM;
Ben Hutchings5daab962008-05-16 21:19:43 +01001390 efx->nic_data = nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001391
Ben Hutchings57849462009-11-29 15:08:21 +00001392 rc = -ENODEV;
1393
1394 if (efx_nic_fpga_ver(efx) != 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001395 netif_err(efx, probe, efx->net_dev,
1396 "Falcon FPGA not supported\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001397 goto fail1;
Ben Hutchings57849462009-11-29 15:08:21 +00001398 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001399
Ben Hutchings57849462009-11-29 15:08:21 +00001400 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
1401 efx_oword_t nic_stat;
1402 struct pci_dev *dev;
1403 u8 pci_rev = efx->pci_dev->revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001404
Ben Hutchings57849462009-11-29 15:08:21 +00001405 if ((pci_rev == 0xff) || (pci_rev == 0)) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001406 netif_err(efx, probe, efx->net_dev,
1407 "Falcon rev A0 not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001408 goto fail1;
1409 }
1410 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
1411 if (EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_10G) == 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001412 netif_err(efx, probe, efx->net_dev,
1413 "Falcon rev A1 1G not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001414 goto fail1;
1415 }
1416 if (EFX_OWORD_FIELD(nic_stat, FRF_AA_STRAP_PCIE) == 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001417 netif_err(efx, probe, efx->net_dev,
1418 "Falcon rev A1 PCI-X not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001419 goto fail1;
1420 }
1421
1422 dev = pci_dev_get(efx->pci_dev);
Linus Torvalds0e59e7e72011-10-28 14:20:44 -07001423 while ((dev = pci_get_device(PCI_VENDOR_ID_SOLARFLARE,
1424 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001425 dev))) {
1426 if (dev->bus == efx->pci_dev->bus &&
1427 dev->devfn == efx->pci_dev->devfn + 1) {
1428 nic_data->pci_dev2 = dev;
1429 break;
1430 }
1431 }
1432 if (!nic_data->pci_dev2) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001433 netif_err(efx, probe, efx->net_dev,
1434 "failed to find secondary function\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001435 rc = -ENODEV;
1436 goto fail2;
1437 }
1438 }
1439
1440 /* Now we can reset the NIC */
Ben Hutchings4de92182010-12-02 13:47:29 +00001441 rc = __falcon_reset_hw(efx, RESET_TYPE_ALL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001442 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001443 netif_err(efx, probe, efx->net_dev, "failed to reset NIC\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001444 goto fail3;
1445 }
1446
1447 /* Allocate memory for INT_KER */
Ben Hutchings152b6a62009-11-29 03:43:56 +00001448 rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001449 if (rc)
1450 goto fail4;
1451 BUG_ON(efx->irq_status.dma_addr & 0x0f);
1452
Ben Hutchings62776d02010-06-23 11:30:07 +00001453 netif_dbg(efx, probe, efx->net_dev,
1454 "INT_KER at %llx (virt %p phys %llx)\n",
1455 (u64)efx->irq_status.dma_addr,
1456 efx->irq_status.addr,
1457 (u64)virt_to_phys(efx->irq_status.addr));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001458
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001459 falcon_probe_spi_devices(efx);
1460
Ben Hutchings8ceee662008-04-27 12:55:59 +01001461 /* Read in the non-volatile configuration */
1462 rc = falcon_probe_nvconfig(efx);
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001463 if (rc) {
1464 if (rc == -EINVAL)
1465 netif_err(efx, probe, efx->net_dev, "NVRAM is invalid\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001466 goto fail5;
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001467 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001468
Ben Hutchingscc180b62011-12-08 19:51:47 +00001469 efx->timer_quantum_ns = 4968; /* 621 cycles */
1470
Ben Hutchings37b5a602008-05-30 22:27:04 +01001471 /* Initialise I2C adapter */
Ben Hutchingse775fb92009-11-23 16:06:02 +00001472 board = falcon_board(efx);
1473 board->i2c_adap.owner = THIS_MODULE;
1474 board->i2c_data = falcon_i2c_bit_operations;
1475 board->i2c_data.data = efx;
1476 board->i2c_adap.algo_data = &board->i2c_data;
1477 board->i2c_adap.dev.parent = &efx->pci_dev->dev;
1478 strlcpy(board->i2c_adap.name, "SFC4000 GPIO",
1479 sizeof(board->i2c_adap.name));
1480 rc = i2c_bit_add_bus(&board->i2c_adap);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001481 if (rc)
1482 goto fail5;
1483
Ben Hutchings44838a42009-11-25 16:09:41 +00001484 rc = falcon_board(efx)->type->init(efx);
Ben Hutchings278c0622009-11-23 16:05:12 +00001485 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001486 netif_err(efx, probe, efx->net_dev,
1487 "failed to initialise board\n");
Ben Hutchings278c0622009-11-23 16:05:12 +00001488 goto fail6;
1489 }
1490
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001491 nic_data->stats_disable_count = 1;
1492 setup_timer(&nic_data->stats_timer, &falcon_stats_timer_func,
1493 (unsigned long)efx);
1494
Ben Hutchings8ceee662008-04-27 12:55:59 +01001495 return 0;
1496
Ben Hutchings278c0622009-11-23 16:05:12 +00001497 fail6:
Ben Hutchingse775fb92009-11-23 16:06:02 +00001498 BUG_ON(i2c_del_adapter(&board->i2c_adap));
1499 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001500 fail5:
Ben Hutchings152b6a62009-11-29 03:43:56 +00001501 efx_nic_free_buffer(efx, &efx->irq_status);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001502 fail4:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001503 fail3:
1504 if (nic_data->pci_dev2) {
1505 pci_dev_put(nic_data->pci_dev2);
1506 nic_data->pci_dev2 = NULL;
1507 }
1508 fail2:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001509 fail1:
1510 kfree(efx->nic_data);
1511 return rc;
1512}
1513
Ben Hutchings56241ce2009-10-23 08:30:06 +00001514static void falcon_init_rx_cfg(struct efx_nic *efx)
1515{
1516 /* Prior to Siena the RX DMA engine will split each frame at
1517 * intervals of RX_USR_BUF_SIZE (32-byte units). We set it to
1518 * be so large that that never happens. */
1519 const unsigned huge_buf_size = (3 * 4096) >> 5;
1520 /* RX control FIFO thresholds (32 entries) */
1521 const unsigned ctrl_xon_thr = 20;
1522 const unsigned ctrl_xoff_thr = 25;
Ben Hutchings56241ce2009-10-23 08:30:06 +00001523 efx_oword_t reg;
1524
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001525 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001526 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
Ben Hutchings625b4512009-10-23 08:30:17 +00001527 /* Data FIFO size is 5.5K */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001528 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_DESC_PUSH_EN, 0);
1529 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_USR_BUF_SIZE,
1530 huge_buf_size);
Ben Hutchings5fb6b062011-02-24 19:30:41 +00001531 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_MAC_TH, 512 >> 8);
1532 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_MAC_TH, 2048 >> 8);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001533 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_TX_TH, ctrl_xon_thr);
1534 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_TX_TH, ctrl_xoff_thr);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001535 } else {
Ben Hutchings625b4512009-10-23 08:30:17 +00001536 /* Data FIFO size is 80K; register fields moved */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001537 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_DESC_PUSH_EN, 0);
1538 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_USR_BUF_SIZE,
1539 huge_buf_size);
Ben Hutchings5fb6b062011-02-24 19:30:41 +00001540 /* Send XON and XOFF at ~3 * max MTU away from empty/full */
1541 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_MAC_TH, 27648 >> 8);
1542 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_MAC_TH, 54272 >> 8);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001543 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_TX_TH, ctrl_xon_thr);
1544 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_TX_TH, ctrl_xoff_thr);
1545 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1);
Ben Hutchings477e54e2010-06-25 07:05:56 +00001546
1547 /* Enable hash insertion. This is broken for the
1548 * 'Falcon' hash so also select Toeplitz TCP/IPv4 and
1549 * IPv4 hashes. */
1550 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_INSRT_HDR, 1);
1551 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_ALG, 1);
1552 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_IP_HASH, 1);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001553 }
Ben Hutchings4b0d29d2009-11-29 03:42:18 +00001554 /* Always enable XOFF signal from RX FIFO. We enable
1555 * or disable transmission of pause frames at the MAC. */
1556 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001557 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001558}
1559
Ben Hutchings152b6a62009-11-29 03:43:56 +00001560/* This call performs hardware-specific global initialisation, such as
1561 * defining the descriptor cache sizes and number of RSS channels.
1562 * It does not set up any buffers, descriptor rings or event queues.
1563 */
1564static int falcon_init_nic(struct efx_nic *efx)
1565{
1566 efx_oword_t temp;
1567 int rc;
1568
1569 /* Use on-chip SRAM */
1570 efx_reado(efx, &temp, FR_AB_NIC_STAT);
1571 EFX_SET_OWORD_FIELD(temp, FRF_AB_ONCHIP_SRAM, 1);
1572 efx_writeo(efx, &temp, FR_AB_NIC_STAT);
1573
Ben Hutchings152b6a62009-11-29 03:43:56 +00001574 rc = falcon_reset_sram(efx);
1575 if (rc)
1576 return rc;
1577
1578 /* Clear the parity enables on the TX data fifos as
1579 * they produce false parity errors because of timing issues
1580 */
1581 if (EFX_WORKAROUND_5129(efx)) {
1582 efx_reado(efx, &temp, FR_AZ_CSR_SPARE);
1583 EFX_SET_OWORD_FIELD(temp, FRF_AB_MEM_PERR_EN_TX_DATA, 0);
1584 efx_writeo(efx, &temp, FR_AZ_CSR_SPARE);
1585 }
1586
1587 if (EFX_WORKAROUND_7244(efx)) {
1588 efx_reado(efx, &temp, FR_BZ_RX_FILTER_CTL);
1589 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_FULL_SRCH_LIMIT, 8);
1590 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_WILD_SRCH_LIMIT, 8);
1591 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_FULL_SRCH_LIMIT, 8);
1592 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_WILD_SRCH_LIMIT, 8);
1593 efx_writeo(efx, &temp, FR_BZ_RX_FILTER_CTL);
1594 }
1595
1596 /* XXX This is documented only for Falcon A0/A1 */
1597 /* Setup RX. Wait for descriptor is broken and must
1598 * be disabled. RXDP recovery shouldn't be needed, but is.
1599 */
1600 efx_reado(efx, &temp, FR_AA_RX_SELF_RST);
1601 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_NODESC_WAIT_DIS, 1);
1602 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_SELF_RST_EN, 1);
1603 if (EFX_WORKAROUND_5583(efx))
1604 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_ISCSI_DIS, 1);
1605 efx_writeo(efx, &temp, FR_AA_RX_SELF_RST);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001606
1607 /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
1608 * descriptors (which is bad).
1609 */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001610 efx_reado(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001611 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001612 efx_writeo(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001613
Ben Hutchings56241ce2009-10-23 08:30:06 +00001614 falcon_init_rx_cfg(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001615
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001616 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
Ben Hutchings477e54e2010-06-25 07:05:56 +00001617 /* Set hash key for IPv4 */
1618 memcpy(&temp, efx->rx_hash_key, sizeof(temp));
1619 efx_writeo(efx, &temp, FR_BZ_RX_RSS_TKEY);
1620
1621 /* Set destination of both TX and RX Flush events */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001622 EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001623 efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001624 }
1625
Ben Hutchings152b6a62009-11-29 03:43:56 +00001626 efx_nic_init_common(efx);
1627
Ben Hutchings8ceee662008-04-27 12:55:59 +01001628 return 0;
1629}
1630
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001631static void falcon_remove_nic(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001632{
1633 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchingse775fb92009-11-23 16:06:02 +00001634 struct falcon_board *board = falcon_board(efx);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001635 int rc;
1636
Ben Hutchings44838a42009-11-25 16:09:41 +00001637 board->type->fini(efx);
Ben Hutchings278c0622009-11-23 16:05:12 +00001638
Ben Hutchings8c870372009-03-04 09:53:02 +00001639 /* Remove I2C adapter and clear it in preparation for a retry */
Ben Hutchingse775fb92009-11-23 16:06:02 +00001640 rc = i2c_del_adapter(&board->i2c_adap);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001641 BUG_ON(rc);
Ben Hutchingse775fb92009-11-23 16:06:02 +00001642 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001643
Ben Hutchings152b6a62009-11-29 03:43:56 +00001644 efx_nic_free_buffer(efx, &efx->irq_status);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001645
Ben Hutchings4de92182010-12-02 13:47:29 +00001646 __falcon_reset_hw(efx, RESET_TYPE_ALL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001647
1648 /* Release the second function after the reset */
1649 if (nic_data->pci_dev2) {
1650 pci_dev_put(nic_data->pci_dev2);
1651 nic_data->pci_dev2 = NULL;
1652 }
1653
1654 /* Tear down the private nic state */
1655 kfree(efx->nic_data);
1656 efx->nic_data = NULL;
1657}
1658
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001659static void falcon_update_nic_stats(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001660{
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001661 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001662 efx_oword_t cnt;
1663
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001664 if (nic_data->stats_disable_count)
1665 return;
1666
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001667 efx_reado(efx, &cnt, FR_AZ_RX_NODESC_DROP);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001668 efx->n_rx_nodesc_drop_cnt +=
1669 EFX_OWORD_FIELD(cnt, FRF_AB_RX_NODESC_DROP_CNT);
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001670
1671 if (nic_data->stats_pending &&
1672 *nic_data->stats_dma_done == FALCON_STATS_DONE) {
1673 nic_data->stats_pending = false;
1674 rmb(); /* read the done flag before the stats */
Ben Hutchings710b2082011-09-03 00:15:00 +01001675 falcon_update_stats_xmac(efx);
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001676 }
1677}
1678
1679void falcon_start_nic_stats(struct efx_nic *efx)
1680{
1681 struct falcon_nic_data *nic_data = efx->nic_data;
1682
1683 spin_lock_bh(&efx->stats_lock);
1684 if (--nic_data->stats_disable_count == 0)
1685 falcon_stats_request(efx);
1686 spin_unlock_bh(&efx->stats_lock);
1687}
1688
1689void falcon_stop_nic_stats(struct efx_nic *efx)
1690{
1691 struct falcon_nic_data *nic_data = efx->nic_data;
1692 int i;
1693
1694 might_sleep();
1695
1696 spin_lock_bh(&efx->stats_lock);
1697 ++nic_data->stats_disable_count;
1698 spin_unlock_bh(&efx->stats_lock);
1699
1700 del_timer_sync(&nic_data->stats_timer);
1701
1702 /* Wait enough time for the most recent transfer to
1703 * complete. */
1704 for (i = 0; i < 4 && nic_data->stats_pending; i++) {
1705 if (*nic_data->stats_dma_done == FALCON_STATS_DONE)
1706 break;
1707 msleep(1);
1708 }
1709
1710 spin_lock_bh(&efx->stats_lock);
1711 falcon_stats_complete(efx);
1712 spin_unlock_bh(&efx->stats_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001713}
1714
Ben Hutchings06629f02009-11-29 03:43:43 +00001715static void falcon_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
1716{
1717 falcon_board(efx)->type->set_id_led(efx, mode);
1718}
1719
Ben Hutchings8ceee662008-04-27 12:55:59 +01001720/**************************************************************************
1721 *
Ben Hutchings89c758f2009-11-29 03:43:07 +00001722 * Wake on LAN
1723 *
1724 **************************************************************************
1725 */
1726
1727static void falcon_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
1728{
1729 wol->supported = 0;
1730 wol->wolopts = 0;
1731 memset(&wol->sopass, 0, sizeof(wol->sopass));
1732}
1733
1734static int falcon_set_wol(struct efx_nic *efx, u32 type)
1735{
1736 if (type != 0)
1737 return -EINVAL;
1738 return 0;
1739}
1740
1741/**************************************************************************
1742 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001743 * Revision-dependent attributes used by efx.c and nic.c
Ben Hutchings8ceee662008-04-27 12:55:59 +01001744 *
1745 **************************************************************************
1746 */
1747
stephen hemminger6c8c2512011-04-14 05:50:12 +00001748const struct efx_nic_type falcon_a1_nic_type = {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001749 .probe = falcon_probe_nic,
1750 .remove = falcon_remove_nic,
1751 .init = falcon_init_nic,
1752 .fini = efx_port_dummy_op_void,
1753 .monitor = falcon_monitor,
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001754 .map_reset_reason = falcon_map_reset_reason,
1755 .map_reset_flags = falcon_map_reset_flags,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001756 .reset = falcon_reset_hw,
1757 .probe_port = falcon_probe_port,
1758 .remove_port = falcon_remove_port,
Ben Hutchings40641ed2010-12-02 13:47:45 +00001759 .handle_global_event = falcon_handle_global_event,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001760 .prepare_flush = falcon_prepare_flush,
1761 .update_stats = falcon_update_nic_stats,
1762 .start_stats = falcon_start_nic_stats,
1763 .stop_stats = falcon_stop_nic_stats,
Ben Hutchings06629f02009-11-29 03:43:43 +00001764 .set_id_led = falcon_set_id_led,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001765 .push_irq_moderation = falcon_push_irq_moderation,
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001766 .reconfigure_port = falcon_reconfigure_port,
Ben Hutchings710b2082011-09-03 00:15:00 +01001767 .reconfigure_mac = falcon_reconfigure_xmac,
1768 .check_mac_fault = falcon_xmac_check_fault,
Ben Hutchings89c758f2009-11-29 03:43:07 +00001769 .get_wol = falcon_get_wol,
1770 .set_wol = falcon_set_wol,
1771 .resume_wol = efx_port_dummy_op_void,
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001772 .test_nvram = falcon_test_nvram,
Steve Hodgsonb895d732009-11-28 05:35:00 +00001773
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001774 .revision = EFX_REV_FALCON_A1,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001775 .mem_map_size = 0x20000,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001776 .txd_ptr_tbl_base = FR_AA_TX_DESC_PTR_TBL_KER,
1777 .rxd_ptr_tbl_base = FR_AA_RX_DESC_PTR_TBL_KER,
1778 .buf_tbl_base = FR_AA_BUF_FULL_TBL_KER,
1779 .evq_ptr_tbl_base = FR_AA_EVQ_PTR_TBL_KER,
1780 .evq_rptr_tbl_base = FR_AA_EVQ_RPTR_KER,
Ben Hutchings6d51d302009-10-23 08:31:07 +00001781 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings8ceee662008-04-27 12:55:59 +01001782 .rx_buffer_padding = 0x24,
1783 .max_interrupt_mode = EFX_INT_MODE_MSI,
1784 .phys_addr_channels = 4,
Ben Hutchingscc180b62011-12-08 19:51:47 +00001785 .timer_period_max = 1 << FRF_AB_TC_TIMER_VAL_WIDTH,
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +00001786 .tx_dc_base = 0x130000,
1787 .rx_dc_base = 0x100000,
Ben Hutchingsc383b532009-11-29 15:11:02 +00001788 .offload_features = NETIF_F_IP_CSUM,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001789};
1790
stephen hemminger6c8c2512011-04-14 05:50:12 +00001791const struct efx_nic_type falcon_b0_nic_type = {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001792 .probe = falcon_probe_nic,
1793 .remove = falcon_remove_nic,
1794 .init = falcon_init_nic,
1795 .fini = efx_port_dummy_op_void,
1796 .monitor = falcon_monitor,
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001797 .map_reset_reason = falcon_map_reset_reason,
1798 .map_reset_flags = falcon_map_reset_flags,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001799 .reset = falcon_reset_hw,
1800 .probe_port = falcon_probe_port,
1801 .remove_port = falcon_remove_port,
Ben Hutchings40641ed2010-12-02 13:47:45 +00001802 .handle_global_event = falcon_handle_global_event,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001803 .prepare_flush = falcon_prepare_flush,
1804 .update_stats = falcon_update_nic_stats,
1805 .start_stats = falcon_start_nic_stats,
1806 .stop_stats = falcon_stop_nic_stats,
Ben Hutchings06629f02009-11-29 03:43:43 +00001807 .set_id_led = falcon_set_id_led,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001808 .push_irq_moderation = falcon_push_irq_moderation,
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001809 .reconfigure_port = falcon_reconfigure_port,
Ben Hutchings710b2082011-09-03 00:15:00 +01001810 .reconfigure_mac = falcon_reconfigure_xmac,
1811 .check_mac_fault = falcon_xmac_check_fault,
Ben Hutchings89c758f2009-11-29 03:43:07 +00001812 .get_wol = falcon_get_wol,
1813 .set_wol = falcon_set_wol,
1814 .resume_wol = efx_port_dummy_op_void,
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +00001815 .test_registers = falcon_b0_test_registers,
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001816 .test_nvram = falcon_test_nvram,
Steve Hodgsonb895d732009-11-28 05:35:00 +00001817
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001818 .revision = EFX_REV_FALCON_B0,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001819 /* Map everything up to and including the RSS indirection
1820 * table. Don't map MSI-X table, MSI-X PBA since Linux
1821 * requires that they not be mapped. */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001822 .mem_map_size = (FR_BZ_RX_INDIRECTION_TBL +
1823 FR_BZ_RX_INDIRECTION_TBL_STEP *
1824 FR_BZ_RX_INDIRECTION_TBL_ROWS),
1825 .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
1826 .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
1827 .buf_tbl_base = FR_BZ_BUF_FULL_TBL,
1828 .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
1829 .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
Ben Hutchings6d51d302009-10-23 08:31:07 +00001830 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings39c9cf02010-06-23 11:31:28 +00001831 .rx_buffer_hash_size = 0x10,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001832 .rx_buffer_padding = 0,
1833 .max_interrupt_mode = EFX_INT_MODE_MSIX,
1834 .phys_addr_channels = 32, /* Hardware limit is 64, but the legacy
1835 * interrupt handler only supports 32
1836 * channels */
Ben Hutchingscc180b62011-12-08 19:51:47 +00001837 .timer_period_max = 1 << FRF_AB_TC_TIMER_VAL_WIDTH,
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +00001838 .tx_dc_base = 0x130000,
1839 .rx_dc_base = 0x100000,
Ben Hutchingsb4187e42010-09-20 08:43:42 +00001840 .offload_features = NETIF_F_IP_CSUM | NETIF_F_RXHASH | NETIF_F_NTUPLE,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001841};
1842