blob: 0880cfacdcba16ce5e033f7c7cd7624610e05d1d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* $Id: tg3.h,v 1.37.2.32 2002/03/11 12:18:18 davem Exp $
2 * tg3.h: Definitions for Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
7 */
8
9#ifndef _T3_H
10#define _T3_H
11
12#define TG3_64BIT_REG_HIGH 0x00UL
13#define TG3_64BIT_REG_LOW 0x04UL
14
15/* Descriptor block info. */
16#define TG3_BDINFO_HOST_ADDR 0x0UL /* 64-bit */
17#define TG3_BDINFO_MAXLEN_FLAGS 0x8UL /* 32-bit */
18#define BDINFO_FLAGS_USE_EXT_RECV 0x00000001 /* ext rx_buffer_desc */
19#define BDINFO_FLAGS_DISABLED 0x00000002
20#define BDINFO_FLAGS_MAXLEN_MASK 0xffff0000
21#define BDINFO_FLAGS_MAXLEN_SHIFT 16
22#define TG3_BDINFO_NIC_ADDR 0xcUL /* 32-bit */
23#define TG3_BDINFO_SIZE 0x10UL
24
25#define RX_COPY_THRESHOLD 256
26
Michael Chanb5d37722006-09-27 16:06:21 -070027#define TG3_RX_INTERNAL_RING_SZ_5906 32
28
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#define RX_STD_MAX_SIZE 1536
30#define RX_STD_MAX_SIZE_5705 512
31#define RX_JUMBO_MAX_SIZE 0xdeadbeef /* XXX */
32
33/* First 256 bytes are a mirror of PCI config space. */
34#define TG3PCI_VENDOR 0x00000000
35#define TG3PCI_VENDOR_BROADCOM 0x14e4
36#define TG3PCI_DEVICE 0x00000002
37#define TG3PCI_DEVICE_TIGON3_1 0x1644 /* BCM5700 */
38#define TG3PCI_DEVICE_TIGON3_2 0x1645 /* BCM5701 */
39#define TG3PCI_DEVICE_TIGON3_3 0x1646 /* BCM5702 */
40#define TG3PCI_DEVICE_TIGON3_4 0x1647 /* BCM5703 */
Matt Carlsonc88e6682008-11-03 16:49:18 -080041#define TG3PCI_DEVICE_TIGON3_5761S 0x1688
42#define TG3PCI_DEVICE_TIGON3_5761SE 0x1689
Matt Carlson321d32a2008-11-21 17:22:19 -080043#define TG3PCI_DEVICE_TIGON3_57780 0x1692
44#define TG3PCI_DEVICE_TIGON3_57760 0x1690
45#define TG3PCI_DEVICE_TIGON3_57790 0x1694
46#define TG3PCI_DEVICE_TIGON3_57720 0x168c
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#define TG3PCI_COMMAND 0x00000004
48#define TG3PCI_STATUS 0x00000006
49#define TG3PCI_CCREVID 0x00000008
50#define TG3PCI_CACHELINESZ 0x0000000c
51#define TG3PCI_LATTIMER 0x0000000d
52#define TG3PCI_HEADERTYPE 0x0000000e
53#define TG3PCI_BIST 0x0000000f
54#define TG3PCI_BASE0_LOW 0x00000010
55#define TG3PCI_BASE0_HIGH 0x00000014
56/* 0x18 --> 0x2c unused */
57#define TG3PCI_SUBSYSVENID 0x0000002c
58#define TG3PCI_SUBSYSID 0x0000002e
59#define TG3PCI_ROMADDR 0x00000030
60#define TG3PCI_CAPLIST 0x00000034
61/* 0x35 --> 0x3c unused */
62#define TG3PCI_IRQ_LINE 0x0000003c
63#define TG3PCI_IRQ_PIN 0x0000003d
64#define TG3PCI_MIN_GNT 0x0000003e
65#define TG3PCI_MAX_LAT 0x0000003f
Matt Carlson9974a352007-10-07 23:27:28 -070066/* 0x40 --> 0x64 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define TG3PCI_MSI_DATA 0x00000064
68/* 0x66 --> 0x68 unused */
69#define TG3PCI_MISC_HOST_CTRL 0x00000068
70#define MISC_HOST_CTRL_CLEAR_INT 0x00000001
71#define MISC_HOST_CTRL_MASK_PCI_INT 0x00000002
72#define MISC_HOST_CTRL_BYTE_SWAP 0x00000004
73#define MISC_HOST_CTRL_WORD_SWAP 0x00000008
74#define MISC_HOST_CTRL_PCISTATE_RW 0x00000010
75#define MISC_HOST_CTRL_CLKREG_RW 0x00000020
76#define MISC_HOST_CTRL_REGWORD_SWAP 0x00000040
77#define MISC_HOST_CTRL_INDIR_ACCESS 0x00000080
78#define MISC_HOST_CTRL_IRQ_MASK_MODE 0x00000100
79#define MISC_HOST_CTRL_TAGGED_STATUS 0x00000200
80#define MISC_HOST_CTRL_CHIPREV 0xffff0000
81#define MISC_HOST_CTRL_CHIPREV_SHIFT 16
82#define GET_CHIP_REV_ID(MISC_HOST_CTRL) \
83 (((MISC_HOST_CTRL) & MISC_HOST_CTRL_CHIPREV) >> \
84 MISC_HOST_CTRL_CHIPREV_SHIFT)
85#define CHIPREV_ID_5700_A0 0x7000
86#define CHIPREV_ID_5700_A1 0x7001
87#define CHIPREV_ID_5700_B0 0x7100
88#define CHIPREV_ID_5700_B1 0x7101
89#define CHIPREV_ID_5700_B3 0x7102
90#define CHIPREV_ID_5700_ALTIMA 0x7104
91#define CHIPREV_ID_5700_C0 0x7200
92#define CHIPREV_ID_5701_A0 0x0000
93#define CHIPREV_ID_5701_B0 0x0100
94#define CHIPREV_ID_5701_B2 0x0102
95#define CHIPREV_ID_5701_B5 0x0105
96#define CHIPREV_ID_5703_A0 0x1000
97#define CHIPREV_ID_5703_A1 0x1001
98#define CHIPREV_ID_5703_A2 0x1002
99#define CHIPREV_ID_5703_A3 0x1003
100#define CHIPREV_ID_5704_A0 0x2000
101#define CHIPREV_ID_5704_A1 0x2001
102#define CHIPREV_ID_5704_A2 0x2002
103#define CHIPREV_ID_5704_A3 0x2003
104#define CHIPREV_ID_5705_A0 0x3000
105#define CHIPREV_ID_5705_A1 0x3001
106#define CHIPREV_ID_5705_A2 0x3002
107#define CHIPREV_ID_5705_A3 0x3003
108#define CHIPREV_ID_5750_A0 0x4000
109#define CHIPREV_ID_5750_A1 0x4001
110#define CHIPREV_ID_5750_A3 0x4003
Michael Chan52c0fd82006-06-29 20:15:54 -0700111#define CHIPREV_ID_5750_C2 0x4202
Michael Chanff645be2005-04-21 17:09:53 -0700112#define CHIPREV_ID_5752_A0_HW 0x5000
113#define CHIPREV_ID_5752_A0 0x6000
John W. Linville053d7802005-04-21 17:03:52 -0700114#define CHIPREV_ID_5752_A1 0x6001
Michael Chan7544b092007-05-05 13:08:32 -0700115#define CHIPREV_ID_5714_A2 0x9002
Michael Chanb5d37722006-09-27 16:06:21 -0700116#define CHIPREV_ID_5906_A1 0xc001
Matt Carlsond30cdd22007-10-07 23:28:35 -0700117#define CHIPREV_ID_5784_A0 0x5784000
Matt Carlsonb5af7122007-11-12 21:22:02 -0800118#define CHIPREV_ID_5784_A1 0x5784001
Matt Carlsonce057f02007-11-12 21:08:03 -0800119#define CHIPREV_ID_5761_A0 0x5761000
Matt Carlsonb5af7122007-11-12 21:22:02 -0800120#define CHIPREV_ID_5761_A1 0x5761001
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121#define GET_ASIC_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 12)
122#define ASIC_REV_5700 0x07
123#define ASIC_REV_5701 0x00
124#define ASIC_REV_5703 0x01
125#define ASIC_REV_5704 0x02
126#define ASIC_REV_5705 0x03
127#define ASIC_REV_5750 0x04
Michael Chanff645be2005-04-21 17:09:53 -0700128#define ASIC_REV_5752 0x06
Michael Chan4cf78e42005-07-25 12:29:19 -0700129#define ASIC_REV_5780 0x08
Michael Chana4e2b342005-10-26 15:46:52 -0700130#define ASIC_REV_5714 0x09
Michael Chanaf36e6b2006-03-23 01:28:06 -0800131#define ASIC_REV_5755 0x0a
Michael Chand9ab5ad2006-03-20 22:27:35 -0800132#define ASIC_REV_5787 0x0b
Michael Chanb5d37722006-09-27 16:06:21 -0700133#define ASIC_REV_5906 0x0c
Matt Carlson795d01c2007-10-07 23:28:17 -0700134#define ASIC_REV_USE_PROD_ID_REG 0x0f
Matt Carlsond30cdd22007-10-07 23:28:35 -0700135#define ASIC_REV_5784 0x5784
Matt Carlson6b91fa02007-10-10 18:01:09 -0700136#define ASIC_REV_5761 0x5761
Matt Carlson57e69832008-05-25 23:48:31 -0700137#define ASIC_REV_5785 0x5785
Matt Carlson321d32a2008-11-21 17:22:19 -0800138#define ASIC_REV_57780 0x57780
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139#define GET_CHIP_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 8)
140#define CHIPREV_5700_AX 0x70
141#define CHIPREV_5700_BX 0x71
142#define CHIPREV_5700_CX 0x72
143#define CHIPREV_5701_AX 0x00
144#define CHIPREV_5703_AX 0x10
145#define CHIPREV_5704_AX 0x20
146#define CHIPREV_5704_BX 0x21
147#define CHIPREV_5750_AX 0x40
148#define CHIPREV_5750_BX 0x41
Matt Carlsonb2a5c192008-04-03 21:44:44 -0700149#define CHIPREV_5784_AX 0x57840
150#define CHIPREV_5761_AX 0x57610
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151#define GET_METAL_REV(CHIP_REV_ID) ((CHIP_REV_ID) & 0xff)
152#define METAL_REV_A0 0x00
153#define METAL_REV_A1 0x01
154#define METAL_REV_B0 0x00
155#define METAL_REV_B1 0x01
156#define METAL_REV_B2 0x02
157#define TG3PCI_DMA_RW_CTRL 0x0000006c
158#define DMA_RWCTRL_MIN_DMA 0x000000ff
159#define DMA_RWCTRL_MIN_DMA_SHIFT 0
160#define DMA_RWCTRL_READ_BNDRY_MASK 0x00000700
161#define DMA_RWCTRL_READ_BNDRY_DISAB 0x00000000
162#define DMA_RWCTRL_READ_BNDRY_16 0x00000100
163#define DMA_RWCTRL_READ_BNDRY_128_PCIX 0x00000100
164#define DMA_RWCTRL_READ_BNDRY_32 0x00000200
165#define DMA_RWCTRL_READ_BNDRY_256_PCIX 0x00000200
166#define DMA_RWCTRL_READ_BNDRY_64 0x00000300
167#define DMA_RWCTRL_READ_BNDRY_384_PCIX 0x00000300
168#define DMA_RWCTRL_READ_BNDRY_128 0x00000400
169#define DMA_RWCTRL_READ_BNDRY_256 0x00000500
170#define DMA_RWCTRL_READ_BNDRY_512 0x00000600
171#define DMA_RWCTRL_READ_BNDRY_1024 0x00000700
172#define DMA_RWCTRL_WRITE_BNDRY_MASK 0x00003800
173#define DMA_RWCTRL_WRITE_BNDRY_DISAB 0x00000000
174#define DMA_RWCTRL_WRITE_BNDRY_16 0x00000800
175#define DMA_RWCTRL_WRITE_BNDRY_128_PCIX 0x00000800
176#define DMA_RWCTRL_WRITE_BNDRY_32 0x00001000
177#define DMA_RWCTRL_WRITE_BNDRY_256_PCIX 0x00001000
178#define DMA_RWCTRL_WRITE_BNDRY_64 0x00001800
179#define DMA_RWCTRL_WRITE_BNDRY_384_PCIX 0x00001800
180#define DMA_RWCTRL_WRITE_BNDRY_128 0x00002000
181#define DMA_RWCTRL_WRITE_BNDRY_256 0x00002800
182#define DMA_RWCTRL_WRITE_BNDRY_512 0x00003000
183#define DMA_RWCTRL_WRITE_BNDRY_1024 0x00003800
184#define DMA_RWCTRL_ONE_DMA 0x00004000
185#define DMA_RWCTRL_READ_WATER 0x00070000
186#define DMA_RWCTRL_READ_WATER_SHIFT 16
187#define DMA_RWCTRL_WRITE_WATER 0x00380000
188#define DMA_RWCTRL_WRITE_WATER_SHIFT 19
189#define DMA_RWCTRL_USE_MEM_READ_MULT 0x00400000
190#define DMA_RWCTRL_ASSERT_ALL_BE 0x00800000
191#define DMA_RWCTRL_PCI_READ_CMD 0x0f000000
192#define DMA_RWCTRL_PCI_READ_CMD_SHIFT 24
193#define DMA_RWCTRL_PCI_WRITE_CMD 0xf0000000
194#define DMA_RWCTRL_PCI_WRITE_CMD_SHIFT 28
195#define DMA_RWCTRL_WRITE_BNDRY_64_PCIE 0x10000000
196#define DMA_RWCTRL_WRITE_BNDRY_128_PCIE 0x30000000
197#define DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE 0x70000000
198#define TG3PCI_PCISTATE 0x00000070
199#define PCISTATE_FORCE_RESET 0x00000001
200#define PCISTATE_INT_NOT_ACTIVE 0x00000002
201#define PCISTATE_CONV_PCI_MODE 0x00000004
202#define PCISTATE_BUS_SPEED_HIGH 0x00000008
203#define PCISTATE_BUS_32BIT 0x00000010
204#define PCISTATE_ROM_ENABLE 0x00000020
205#define PCISTATE_ROM_RETRY_ENABLE 0x00000040
206#define PCISTATE_FLAT_VIEW 0x00000100
207#define PCISTATE_RETRY_SAME_DMA 0x00002000
Matt Carlson0d3031d2007-10-10 18:02:43 -0700208#define PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000
209#define PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210#define TG3PCI_CLOCK_CTRL 0x00000074
211#define CLOCK_CTRL_CORECLK_DISABLE 0x00000200
212#define CLOCK_CTRL_RXCLK_DISABLE 0x00000400
213#define CLOCK_CTRL_TXCLK_DISABLE 0x00000800
214#define CLOCK_CTRL_ALTCLK 0x00001000
215#define CLOCK_CTRL_PWRDOWN_PLL133 0x00008000
216#define CLOCK_CTRL_44MHZ_CORE 0x00040000
217#define CLOCK_CTRL_625_CORE 0x00100000
218#define CLOCK_CTRL_FORCE_CLKRUN 0x00200000
219#define CLOCK_CTRL_CLKRUN_OENABLE 0x00400000
220#define CLOCK_CTRL_DELAY_PCI_GRANT 0x80000000
221#define TG3PCI_REG_BASE_ADDR 0x00000078
222#define TG3PCI_MEM_WIN_BASE_ADDR 0x0000007c
223#define TG3PCI_REG_DATA 0x00000080
224#define TG3PCI_MEM_WIN_DATA 0x00000084
225#define TG3PCI_MODE_CTRL 0x00000088
226#define TG3PCI_MISC_CFG 0x0000008c
227#define TG3PCI_MISC_LOCAL_CTRL 0x00000090
228/* 0x94 --> 0x98 unused */
229#define TG3PCI_STD_RING_PROD_IDX 0x00000098 /* 64-bit */
230#define TG3PCI_RCV_RET_RING_CON_IDX 0x000000a0 /* 64-bit */
231#define TG3PCI_SND_PROD_IDX 0x000000a8 /* 64-bit */
232/* 0xb0 --> 0xb8 unused */
233#define TG3PCI_DUAL_MAC_CTRL 0x000000b8
234#define DUAL_MAC_CTRL_CH_MASK 0x00000003
235#define DUAL_MAC_CTRL_ID 0x00000004
Matt Carlson795d01c2007-10-07 23:28:17 -0700236#define TG3PCI_PRODID_ASICREV 0x000000bc
237#define PROD_ID_ASIC_REV_MASK 0x0fffffff
238/* 0xc0 --> 0x100 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
240/* 0x100 --> 0x200 unused */
241
242/* Mailbox registers */
243#define MAILBOX_INTERRUPT_0 0x00000200 /* 64-bit */
244#define MAILBOX_INTERRUPT_1 0x00000208 /* 64-bit */
245#define MAILBOX_INTERRUPT_2 0x00000210 /* 64-bit */
246#define MAILBOX_INTERRUPT_3 0x00000218 /* 64-bit */
247#define MAILBOX_GENERAL_0 0x00000220 /* 64-bit */
248#define MAILBOX_GENERAL_1 0x00000228 /* 64-bit */
249#define MAILBOX_GENERAL_2 0x00000230 /* 64-bit */
250#define MAILBOX_GENERAL_3 0x00000238 /* 64-bit */
251#define MAILBOX_GENERAL_4 0x00000240 /* 64-bit */
252#define MAILBOX_GENERAL_5 0x00000248 /* 64-bit */
253#define MAILBOX_GENERAL_6 0x00000250 /* 64-bit */
254#define MAILBOX_GENERAL_7 0x00000258 /* 64-bit */
255#define MAILBOX_RELOAD_STAT 0x00000260 /* 64-bit */
256#define MAILBOX_RCV_STD_PROD_IDX 0x00000268 /* 64-bit */
257#define MAILBOX_RCV_JUMBO_PROD_IDX 0x00000270 /* 64-bit */
258#define MAILBOX_RCV_MINI_PROD_IDX 0x00000278 /* 64-bit */
259#define MAILBOX_RCVRET_CON_IDX_0 0x00000280 /* 64-bit */
260#define MAILBOX_RCVRET_CON_IDX_1 0x00000288 /* 64-bit */
261#define MAILBOX_RCVRET_CON_IDX_2 0x00000290 /* 64-bit */
262#define MAILBOX_RCVRET_CON_IDX_3 0x00000298 /* 64-bit */
263#define MAILBOX_RCVRET_CON_IDX_4 0x000002a0 /* 64-bit */
264#define MAILBOX_RCVRET_CON_IDX_5 0x000002a8 /* 64-bit */
265#define MAILBOX_RCVRET_CON_IDX_6 0x000002b0 /* 64-bit */
266#define MAILBOX_RCVRET_CON_IDX_7 0x000002b8 /* 64-bit */
267#define MAILBOX_RCVRET_CON_IDX_8 0x000002c0 /* 64-bit */
268#define MAILBOX_RCVRET_CON_IDX_9 0x000002c8 /* 64-bit */
269#define MAILBOX_RCVRET_CON_IDX_10 0x000002d0 /* 64-bit */
270#define MAILBOX_RCVRET_CON_IDX_11 0x000002d8 /* 64-bit */
271#define MAILBOX_RCVRET_CON_IDX_12 0x000002e0 /* 64-bit */
272#define MAILBOX_RCVRET_CON_IDX_13 0x000002e8 /* 64-bit */
273#define MAILBOX_RCVRET_CON_IDX_14 0x000002f0 /* 64-bit */
274#define MAILBOX_RCVRET_CON_IDX_15 0x000002f8 /* 64-bit */
275#define MAILBOX_SNDHOST_PROD_IDX_0 0x00000300 /* 64-bit */
276#define MAILBOX_SNDHOST_PROD_IDX_1 0x00000308 /* 64-bit */
277#define MAILBOX_SNDHOST_PROD_IDX_2 0x00000310 /* 64-bit */
278#define MAILBOX_SNDHOST_PROD_IDX_3 0x00000318 /* 64-bit */
279#define MAILBOX_SNDHOST_PROD_IDX_4 0x00000320 /* 64-bit */
280#define MAILBOX_SNDHOST_PROD_IDX_5 0x00000328 /* 64-bit */
281#define MAILBOX_SNDHOST_PROD_IDX_6 0x00000330 /* 64-bit */
282#define MAILBOX_SNDHOST_PROD_IDX_7 0x00000338 /* 64-bit */
283#define MAILBOX_SNDHOST_PROD_IDX_8 0x00000340 /* 64-bit */
284#define MAILBOX_SNDHOST_PROD_IDX_9 0x00000348 /* 64-bit */
285#define MAILBOX_SNDHOST_PROD_IDX_10 0x00000350 /* 64-bit */
286#define MAILBOX_SNDHOST_PROD_IDX_11 0x00000358 /* 64-bit */
287#define MAILBOX_SNDHOST_PROD_IDX_12 0x00000360 /* 64-bit */
288#define MAILBOX_SNDHOST_PROD_IDX_13 0x00000368 /* 64-bit */
289#define MAILBOX_SNDHOST_PROD_IDX_14 0x00000370 /* 64-bit */
290#define MAILBOX_SNDHOST_PROD_IDX_15 0x00000378 /* 64-bit */
291#define MAILBOX_SNDNIC_PROD_IDX_0 0x00000380 /* 64-bit */
292#define MAILBOX_SNDNIC_PROD_IDX_1 0x00000388 /* 64-bit */
293#define MAILBOX_SNDNIC_PROD_IDX_2 0x00000390 /* 64-bit */
294#define MAILBOX_SNDNIC_PROD_IDX_3 0x00000398 /* 64-bit */
295#define MAILBOX_SNDNIC_PROD_IDX_4 0x000003a0 /* 64-bit */
296#define MAILBOX_SNDNIC_PROD_IDX_5 0x000003a8 /* 64-bit */
297#define MAILBOX_SNDNIC_PROD_IDX_6 0x000003b0 /* 64-bit */
298#define MAILBOX_SNDNIC_PROD_IDX_7 0x000003b8 /* 64-bit */
299#define MAILBOX_SNDNIC_PROD_IDX_8 0x000003c0 /* 64-bit */
300#define MAILBOX_SNDNIC_PROD_IDX_9 0x000003c8 /* 64-bit */
301#define MAILBOX_SNDNIC_PROD_IDX_10 0x000003d0 /* 64-bit */
302#define MAILBOX_SNDNIC_PROD_IDX_11 0x000003d8 /* 64-bit */
303#define MAILBOX_SNDNIC_PROD_IDX_12 0x000003e0 /* 64-bit */
304#define MAILBOX_SNDNIC_PROD_IDX_13 0x000003e8 /* 64-bit */
305#define MAILBOX_SNDNIC_PROD_IDX_14 0x000003f0 /* 64-bit */
306#define MAILBOX_SNDNIC_PROD_IDX_15 0x000003f8 /* 64-bit */
307
308/* MAC control registers */
309#define MAC_MODE 0x00000400
310#define MAC_MODE_RESET 0x00000001
311#define MAC_MODE_HALF_DUPLEX 0x00000002
312#define MAC_MODE_PORT_MODE_MASK 0x0000000c
313#define MAC_MODE_PORT_MODE_TBI 0x0000000c
314#define MAC_MODE_PORT_MODE_GMII 0x00000008
315#define MAC_MODE_PORT_MODE_MII 0x00000004
316#define MAC_MODE_PORT_MODE_NONE 0x00000000
317#define MAC_MODE_PORT_INT_LPBACK 0x00000010
318#define MAC_MODE_TAGGED_MAC_CTRL 0x00000080
319#define MAC_MODE_TX_BURSTING 0x00000100
320#define MAC_MODE_MAX_DEFER 0x00000200
321#define MAC_MODE_LINK_POLARITY 0x00000400
322#define MAC_MODE_RXSTAT_ENABLE 0x00000800
323#define MAC_MODE_RXSTAT_CLEAR 0x00001000
324#define MAC_MODE_RXSTAT_FLUSH 0x00002000
325#define MAC_MODE_TXSTAT_ENABLE 0x00004000
326#define MAC_MODE_TXSTAT_CLEAR 0x00008000
327#define MAC_MODE_TXSTAT_FLUSH 0x00010000
328#define MAC_MODE_SEND_CONFIGS 0x00020000
329#define MAC_MODE_MAGIC_PKT_ENABLE 0x00040000
330#define MAC_MODE_ACPI_ENABLE 0x00080000
331#define MAC_MODE_MIP_ENABLE 0x00100000
332#define MAC_MODE_TDE_ENABLE 0x00200000
333#define MAC_MODE_RDE_ENABLE 0x00400000
334#define MAC_MODE_FHDE_ENABLE 0x00800000
Matt Carlsonb2aee152008-11-03 16:51:11 -0800335#define MAC_MODE_KEEP_FRAME_IN_WOL 0x01000000
Matt Carlson3bda1252008-08-15 14:08:22 -0700336#define MAC_MODE_APE_RX_EN 0x08000000
337#define MAC_MODE_APE_TX_EN 0x10000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338#define MAC_STATUS 0x00000404
339#define MAC_STATUS_PCS_SYNCED 0x00000001
340#define MAC_STATUS_SIGNAL_DET 0x00000002
341#define MAC_STATUS_RCVD_CFG 0x00000004
342#define MAC_STATUS_CFG_CHANGED 0x00000008
343#define MAC_STATUS_SYNC_CHANGED 0x00000010
344#define MAC_STATUS_PORT_DEC_ERR 0x00000400
345#define MAC_STATUS_LNKSTATE_CHANGED 0x00001000
346#define MAC_STATUS_MI_COMPLETION 0x00400000
347#define MAC_STATUS_MI_INTERRUPT 0x00800000
348#define MAC_STATUS_AP_ERROR 0x01000000
349#define MAC_STATUS_ODI_ERROR 0x02000000
350#define MAC_STATUS_RXSTAT_OVERRUN 0x04000000
351#define MAC_STATUS_TXSTAT_OVERRUN 0x08000000
352#define MAC_EVENT 0x00000408
353#define MAC_EVENT_PORT_DECODE_ERR 0x00000400
354#define MAC_EVENT_LNKSTATE_CHANGED 0x00001000
355#define MAC_EVENT_MI_COMPLETION 0x00400000
356#define MAC_EVENT_MI_INTERRUPT 0x00800000
357#define MAC_EVENT_AP_ERROR 0x01000000
358#define MAC_EVENT_ODI_ERROR 0x02000000
359#define MAC_EVENT_RXSTAT_OVERRUN 0x04000000
360#define MAC_EVENT_TXSTAT_OVERRUN 0x08000000
361#define MAC_LED_CTRL 0x0000040c
362#define LED_CTRL_LNKLED_OVERRIDE 0x00000001
363#define LED_CTRL_1000MBPS_ON 0x00000002
364#define LED_CTRL_100MBPS_ON 0x00000004
365#define LED_CTRL_10MBPS_ON 0x00000008
366#define LED_CTRL_TRAFFIC_OVERRIDE 0x00000010
367#define LED_CTRL_TRAFFIC_BLINK 0x00000020
368#define LED_CTRL_TRAFFIC_LED 0x00000040
369#define LED_CTRL_1000MBPS_STATUS 0x00000080
370#define LED_CTRL_100MBPS_STATUS 0x00000100
371#define LED_CTRL_10MBPS_STATUS 0x00000200
372#define LED_CTRL_TRAFFIC_STATUS 0x00000400
373#define LED_CTRL_MODE_MAC 0x00000000
374#define LED_CTRL_MODE_PHY_1 0x00000800
375#define LED_CTRL_MODE_PHY_2 0x00001000
376#define LED_CTRL_MODE_SHASTA_MAC 0x00002000
377#define LED_CTRL_MODE_SHARED 0x00004000
378#define LED_CTRL_MODE_COMBO 0x00008000
379#define LED_CTRL_BLINK_RATE_MASK 0x7ff80000
380#define LED_CTRL_BLINK_RATE_SHIFT 19
381#define LED_CTRL_BLINK_PER_OVERRIDE 0x00080000
382#define LED_CTRL_BLINK_RATE_OVERRIDE 0x80000000
383#define MAC_ADDR_0_HIGH 0x00000410 /* upper 2 bytes */
384#define MAC_ADDR_0_LOW 0x00000414 /* lower 4 bytes */
385#define MAC_ADDR_1_HIGH 0x00000418 /* upper 2 bytes */
386#define MAC_ADDR_1_LOW 0x0000041c /* lower 4 bytes */
387#define MAC_ADDR_2_HIGH 0x00000420 /* upper 2 bytes */
388#define MAC_ADDR_2_LOW 0x00000424 /* lower 4 bytes */
389#define MAC_ADDR_3_HIGH 0x00000428 /* upper 2 bytes */
390#define MAC_ADDR_3_LOW 0x0000042c /* lower 4 bytes */
391#define MAC_ACPI_MBUF_PTR 0x00000430
392#define MAC_ACPI_LEN_OFFSET 0x00000434
393#define ACPI_LENOFF_LEN_MASK 0x0000ffff
394#define ACPI_LENOFF_LEN_SHIFT 0
395#define ACPI_LENOFF_OFF_MASK 0x0fff0000
396#define ACPI_LENOFF_OFF_SHIFT 16
397#define MAC_TX_BACKOFF_SEED 0x00000438
398#define TX_BACKOFF_SEED_MASK 0x000003ff
399#define MAC_RX_MTU_SIZE 0x0000043c
400#define RX_MTU_SIZE_MASK 0x0000ffff
401#define MAC_PCS_TEST 0x00000440
402#define PCS_TEST_PATTERN_MASK 0x000fffff
403#define PCS_TEST_PATTERN_SHIFT 0
404#define PCS_TEST_ENABLE 0x00100000
405#define MAC_TX_AUTO_NEG 0x00000444
406#define TX_AUTO_NEG_MASK 0x0000ffff
407#define TX_AUTO_NEG_SHIFT 0
408#define MAC_RX_AUTO_NEG 0x00000448
409#define RX_AUTO_NEG_MASK 0x0000ffff
410#define RX_AUTO_NEG_SHIFT 0
411#define MAC_MI_COM 0x0000044c
412#define MI_COM_CMD_MASK 0x0c000000
413#define MI_COM_CMD_WRITE 0x04000000
414#define MI_COM_CMD_READ 0x08000000
415#define MI_COM_READ_FAILED 0x10000000
416#define MI_COM_START 0x20000000
417#define MI_COM_BUSY 0x20000000
418#define MI_COM_PHY_ADDR_MASK 0x03e00000
419#define MI_COM_PHY_ADDR_SHIFT 21
420#define MI_COM_REG_ADDR_MASK 0x001f0000
421#define MI_COM_REG_ADDR_SHIFT 16
422#define MI_COM_DATA_MASK 0x0000ffff
423#define MAC_MI_STAT 0x00000450
424#define MAC_MI_STAT_LNKSTAT_ATTN_ENAB 0x00000001
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800425#define MAC_MI_STAT_10MBPS_MODE 0x00000002
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426#define MAC_MI_MODE 0x00000454
427#define MAC_MI_MODE_CLK_10MHZ 0x00000001
428#define MAC_MI_MODE_SHORT_PREAMBLE 0x00000002
429#define MAC_MI_MODE_AUTO_POLL 0x00000010
Matt Carlson8ef21422008-05-02 16:47:53 -0700430#define MAC_MI_MODE_500KHZ_CONST 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431#define MAC_MI_MODE_BASE 0x000c0000 /* XXX magic values XXX */
432#define MAC_AUTO_POLL_STATUS 0x00000458
433#define MAC_AUTO_POLL_ERROR 0x00000001
434#define MAC_TX_MODE 0x0000045c
435#define TX_MODE_RESET 0x00000001
436#define TX_MODE_ENABLE 0x00000002
437#define TX_MODE_FLOW_CTRL_ENABLE 0x00000010
438#define TX_MODE_BIG_BCKOFF_ENABLE 0x00000020
439#define TX_MODE_LONG_PAUSE_ENABLE 0x00000040
440#define MAC_TX_STATUS 0x00000460
441#define TX_STATUS_XOFFED 0x00000001
442#define TX_STATUS_SENT_XOFF 0x00000002
443#define TX_STATUS_SENT_XON 0x00000004
444#define TX_STATUS_LINK_UP 0x00000008
445#define TX_STATUS_ODI_UNDERRUN 0x00000010
446#define TX_STATUS_ODI_OVERRUN 0x00000020
447#define MAC_TX_LENGTHS 0x00000464
448#define TX_LENGTHS_SLOT_TIME_MASK 0x000000ff
449#define TX_LENGTHS_SLOT_TIME_SHIFT 0
450#define TX_LENGTHS_IPG_MASK 0x00000f00
451#define TX_LENGTHS_IPG_SHIFT 8
452#define TX_LENGTHS_IPG_CRS_MASK 0x00003000
453#define TX_LENGTHS_IPG_CRS_SHIFT 12
454#define MAC_RX_MODE 0x00000468
455#define RX_MODE_RESET 0x00000001
456#define RX_MODE_ENABLE 0x00000002
457#define RX_MODE_FLOW_CTRL_ENABLE 0x00000004
458#define RX_MODE_KEEP_MAC_CTRL 0x00000008
459#define RX_MODE_KEEP_PAUSE 0x00000010
460#define RX_MODE_ACCEPT_OVERSIZED 0x00000020
461#define RX_MODE_ACCEPT_RUNTS 0x00000040
462#define RX_MODE_LEN_CHECK 0x00000080
463#define RX_MODE_PROMISC 0x00000100
464#define RX_MODE_NO_CRC_CHECK 0x00000200
465#define RX_MODE_KEEP_VLAN_TAG 0x00000400
Michael Chanaf36e6b2006-03-23 01:28:06 -0800466#define RX_MODE_IPV6_CSUM_ENABLE 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467#define MAC_RX_STATUS 0x0000046c
468#define RX_STATUS_REMOTE_TX_XOFFED 0x00000001
469#define RX_STATUS_XOFF_RCVD 0x00000002
470#define RX_STATUS_XON_RCVD 0x00000004
471#define MAC_HASH_REG_0 0x00000470
472#define MAC_HASH_REG_1 0x00000474
473#define MAC_HASH_REG_2 0x00000478
474#define MAC_HASH_REG_3 0x0000047c
475#define MAC_RCV_RULE_0 0x00000480
476#define MAC_RCV_VALUE_0 0x00000484
477#define MAC_RCV_RULE_1 0x00000488
478#define MAC_RCV_VALUE_1 0x0000048c
479#define MAC_RCV_RULE_2 0x00000490
480#define MAC_RCV_VALUE_2 0x00000494
481#define MAC_RCV_RULE_3 0x00000498
482#define MAC_RCV_VALUE_3 0x0000049c
483#define MAC_RCV_RULE_4 0x000004a0
484#define MAC_RCV_VALUE_4 0x000004a4
485#define MAC_RCV_RULE_5 0x000004a8
486#define MAC_RCV_VALUE_5 0x000004ac
487#define MAC_RCV_RULE_6 0x000004b0
488#define MAC_RCV_VALUE_6 0x000004b4
489#define MAC_RCV_RULE_7 0x000004b8
490#define MAC_RCV_VALUE_7 0x000004bc
491#define MAC_RCV_RULE_8 0x000004c0
492#define MAC_RCV_VALUE_8 0x000004c4
493#define MAC_RCV_RULE_9 0x000004c8
494#define MAC_RCV_VALUE_9 0x000004cc
495#define MAC_RCV_RULE_10 0x000004d0
496#define MAC_RCV_VALUE_10 0x000004d4
497#define MAC_RCV_RULE_11 0x000004d8
498#define MAC_RCV_VALUE_11 0x000004dc
499#define MAC_RCV_RULE_12 0x000004e0
500#define MAC_RCV_VALUE_12 0x000004e4
501#define MAC_RCV_RULE_13 0x000004e8
502#define MAC_RCV_VALUE_13 0x000004ec
503#define MAC_RCV_RULE_14 0x000004f0
504#define MAC_RCV_VALUE_14 0x000004f4
505#define MAC_RCV_RULE_15 0x000004f8
506#define MAC_RCV_VALUE_15 0x000004fc
507#define RCV_RULE_DISABLE_MASK 0x7fffffff
508#define MAC_RCV_RULE_CFG 0x00000500
509#define RCV_RULE_CFG_DEFAULT_CLASS 0x00000008
510#define MAC_LOW_WMARK_MAX_RX_FRAME 0x00000504
511/* 0x508 --> 0x520 unused */
512#define MAC_HASHREGU_0 0x00000520
513#define MAC_HASHREGU_1 0x00000524
514#define MAC_HASHREGU_2 0x00000528
515#define MAC_HASHREGU_3 0x0000052c
516#define MAC_EXTADDR_0_HIGH 0x00000530
517#define MAC_EXTADDR_0_LOW 0x00000534
518#define MAC_EXTADDR_1_HIGH 0x00000538
519#define MAC_EXTADDR_1_LOW 0x0000053c
520#define MAC_EXTADDR_2_HIGH 0x00000540
521#define MAC_EXTADDR_2_LOW 0x00000544
522#define MAC_EXTADDR_3_HIGH 0x00000548
523#define MAC_EXTADDR_3_LOW 0x0000054c
524#define MAC_EXTADDR_4_HIGH 0x00000550
525#define MAC_EXTADDR_4_LOW 0x00000554
526#define MAC_EXTADDR_5_HIGH 0x00000558
527#define MAC_EXTADDR_5_LOW 0x0000055c
528#define MAC_EXTADDR_6_HIGH 0x00000560
529#define MAC_EXTADDR_6_LOW 0x00000564
530#define MAC_EXTADDR_7_HIGH 0x00000568
531#define MAC_EXTADDR_7_LOW 0x0000056c
532#define MAC_EXTADDR_8_HIGH 0x00000570
533#define MAC_EXTADDR_8_LOW 0x00000574
534#define MAC_EXTADDR_9_HIGH 0x00000578
535#define MAC_EXTADDR_9_LOW 0x0000057c
536#define MAC_EXTADDR_10_HIGH 0x00000580
537#define MAC_EXTADDR_10_LOW 0x00000584
538#define MAC_EXTADDR_11_HIGH 0x00000588
539#define MAC_EXTADDR_11_LOW 0x0000058c
540#define MAC_SERDES_CFG 0x00000590
541#define MAC_SERDES_CFG_EDGE_SELECT 0x00001000
542#define MAC_SERDES_STAT 0x00000594
Matt Carlsona9daf362008-05-25 23:49:44 -0700543/* 0x598 --> 0x5a0 unused */
544#define MAC_PHYCFG1 0x000005a0
545#define MAC_PHYCFG1_RGMII_INT 0x00000001
546#define MAC_PHYCFG1_RGMII_EXT_RX_DEC 0x02000000
547#define MAC_PHYCFG1_RGMII_SND_STAT_EN 0x04000000
548#define MAC_PHYCFG1_TXC_DRV 0x20000000
549#define MAC_PHYCFG2 0x000005a4
550#define MAC_PHYCFG2_INBAND_ENABLE 0x00000001
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800551#define MAC_PHYCFG2_EMODE_MASK_MASK 0x000001c0
552#define MAC_PHYCFG2_EMODE_MASK_AC131 0x000000c0
553#define MAC_PHYCFG2_EMODE_MASK_50610 0x00000100
554#define MAC_PHYCFG2_EMODE_MASK_RT8211 0x00000000
555#define MAC_PHYCFG2_EMODE_MASK_RT8201 0x000001c0
556#define MAC_PHYCFG2_EMODE_COMP_MASK 0x00000e00
557#define MAC_PHYCFG2_EMODE_COMP_AC131 0x00000600
558#define MAC_PHYCFG2_EMODE_COMP_50610 0x00000400
559#define MAC_PHYCFG2_EMODE_COMP_RT8211 0x00000800
560#define MAC_PHYCFG2_EMODE_COMP_RT8201 0x00000000
561#define MAC_PHYCFG2_FMODE_MASK_MASK 0x00007000
562#define MAC_PHYCFG2_FMODE_MASK_AC131 0x00006000
563#define MAC_PHYCFG2_FMODE_MASK_50610 0x00004000
564#define MAC_PHYCFG2_FMODE_MASK_RT8211 0x00000000
565#define MAC_PHYCFG2_FMODE_MASK_RT8201 0x00007000
566#define MAC_PHYCFG2_FMODE_COMP_MASK 0x00038000
567#define MAC_PHYCFG2_FMODE_COMP_AC131 0x00030000
568#define MAC_PHYCFG2_FMODE_COMP_50610 0x00008000
569#define MAC_PHYCFG2_FMODE_COMP_RT8211 0x00038000
570#define MAC_PHYCFG2_FMODE_COMP_RT8201 0x00000000
571#define MAC_PHYCFG2_GMODE_MASK_MASK 0x001c0000
572#define MAC_PHYCFG2_GMODE_MASK_AC131 0x001c0000
573#define MAC_PHYCFG2_GMODE_MASK_50610 0x00100000
574#define MAC_PHYCFG2_GMODE_MASK_RT8211 0x00000000
575#define MAC_PHYCFG2_GMODE_MASK_RT8201 0x001c0000
576#define MAC_PHYCFG2_GMODE_COMP_MASK 0x00e00000
577#define MAC_PHYCFG2_GMODE_COMP_AC131 0x00e00000
578#define MAC_PHYCFG2_GMODE_COMP_50610 0x00000000
579#define MAC_PHYCFG2_GMODE_COMP_RT8211 0x00200000
580#define MAC_PHYCFG2_GMODE_COMP_RT8201 0x00000000
581#define MAC_PHYCFG2_ACT_MASK_MASK 0x03000000
582#define MAC_PHYCFG2_ACT_MASK_AC131 0x03000000
583#define MAC_PHYCFG2_ACT_MASK_50610 0x01000000
584#define MAC_PHYCFG2_ACT_MASK_RT8211 0x03000000
585#define MAC_PHYCFG2_ACT_MASK_RT8201 0x01000000
586#define MAC_PHYCFG2_ACT_COMP_MASK 0x0c000000
587#define MAC_PHYCFG2_ACT_COMP_AC131 0x00000000
588#define MAC_PHYCFG2_ACT_COMP_50610 0x00000000
589#define MAC_PHYCFG2_ACT_COMP_RT8211 0x00000000
590#define MAC_PHYCFG2_ACT_COMP_RT8201 0x08000000
591#define MAC_PHYCFG2_QUAL_MASK_MASK 0x30000000
592#define MAC_PHYCFG2_QUAL_MASK_AC131 0x30000000
593#define MAC_PHYCFG2_QUAL_MASK_50610 0x30000000
594#define MAC_PHYCFG2_QUAL_MASK_RT8211 0x30000000
595#define MAC_PHYCFG2_QUAL_MASK_RT8201 0x30000000
596#define MAC_PHYCFG2_QUAL_COMP_MASK 0xc0000000
597#define MAC_PHYCFG2_QUAL_COMP_AC131 0x00000000
598#define MAC_PHYCFG2_QUAL_COMP_50610 0x00000000
599#define MAC_PHYCFG2_QUAL_COMP_RT8211 0x00000000
600#define MAC_PHYCFG2_QUAL_COMP_RT8201 0x00000000
601#define MAC_PHYCFG2_50610_LED_MODES \
602 (MAC_PHYCFG2_EMODE_MASK_50610 | \
603 MAC_PHYCFG2_EMODE_COMP_50610 | \
604 MAC_PHYCFG2_FMODE_MASK_50610 | \
605 MAC_PHYCFG2_FMODE_COMP_50610 | \
606 MAC_PHYCFG2_GMODE_MASK_50610 | \
607 MAC_PHYCFG2_GMODE_COMP_50610 | \
608 MAC_PHYCFG2_ACT_MASK_50610 | \
609 MAC_PHYCFG2_ACT_COMP_50610 | \
610 MAC_PHYCFG2_QUAL_MASK_50610 | \
611 MAC_PHYCFG2_QUAL_COMP_50610)
612#define MAC_PHYCFG2_AC131_LED_MODES \
613 (MAC_PHYCFG2_EMODE_MASK_AC131 | \
614 MAC_PHYCFG2_EMODE_COMP_AC131 | \
615 MAC_PHYCFG2_FMODE_MASK_AC131 | \
616 MAC_PHYCFG2_FMODE_COMP_AC131 | \
617 MAC_PHYCFG2_GMODE_MASK_AC131 | \
618 MAC_PHYCFG2_GMODE_COMP_AC131 | \
619 MAC_PHYCFG2_ACT_MASK_AC131 | \
620 MAC_PHYCFG2_ACT_COMP_AC131 | \
621 MAC_PHYCFG2_QUAL_MASK_AC131 | \
622 MAC_PHYCFG2_QUAL_COMP_AC131)
623#define MAC_PHYCFG2_RTL8211C_LED_MODES \
624 (MAC_PHYCFG2_EMODE_MASK_RT8211 | \
625 MAC_PHYCFG2_EMODE_COMP_RT8211 | \
626 MAC_PHYCFG2_FMODE_MASK_RT8211 | \
627 MAC_PHYCFG2_FMODE_COMP_RT8211 | \
628 MAC_PHYCFG2_GMODE_MASK_RT8211 | \
629 MAC_PHYCFG2_GMODE_COMP_RT8211 | \
630 MAC_PHYCFG2_ACT_MASK_RT8211 | \
631 MAC_PHYCFG2_ACT_COMP_RT8211 | \
632 MAC_PHYCFG2_QUAL_MASK_RT8211 | \
633 MAC_PHYCFG2_QUAL_COMP_RT8211)
634#define MAC_PHYCFG2_RTL8201E_LED_MODES \
635 (MAC_PHYCFG2_EMODE_MASK_RT8201 | \
636 MAC_PHYCFG2_EMODE_COMP_RT8201 | \
637 MAC_PHYCFG2_FMODE_MASK_RT8201 | \
638 MAC_PHYCFG2_FMODE_COMP_RT8201 | \
639 MAC_PHYCFG2_GMODE_MASK_RT8201 | \
640 MAC_PHYCFG2_GMODE_COMP_RT8201 | \
641 MAC_PHYCFG2_ACT_MASK_RT8201 | \
642 MAC_PHYCFG2_ACT_COMP_RT8201 | \
643 MAC_PHYCFG2_QUAL_MASK_RT8201 | \
644 MAC_PHYCFG2_QUAL_COMP_RT8201)
Matt Carlsona9daf362008-05-25 23:49:44 -0700645#define MAC_EXT_RGMII_MODE 0x000005a8
646#define MAC_RGMII_MODE_TX_ENABLE 0x00000001
647#define MAC_RGMII_MODE_TX_LOWPWR 0x00000002
648#define MAC_RGMII_MODE_TX_RESET 0x00000004
649#define MAC_RGMII_MODE_RX_INT_B 0x00000100
650#define MAC_RGMII_MODE_RX_QUALITY 0x00000200
651#define MAC_RGMII_MODE_RX_ACTIVITY 0x00000400
652#define MAC_RGMII_MODE_RX_ENG_DET 0x00000800
653/* 0x5ac --> 0x5b0 unused */
Michael Chana4e2b342005-10-26 15:46:52 -0700654#define SERDES_RX_CTRL 0x000005b0 /* 5780/5714 only */
655#define SERDES_RX_SIG_DETECT 0x00000400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656#define SG_DIG_CTRL 0x000005b0
657#define SG_DIG_USING_HW_AUTONEG 0x80000000
658#define SG_DIG_SOFT_RESET 0x40000000
659#define SG_DIG_DISABLE_LINKRDY 0x20000000
660#define SG_DIG_CRC16_CLEAR_N 0x01000000
661#define SG_DIG_EN10B 0x00800000
662#define SG_DIG_CLEAR_STATUS 0x00400000
663#define SG_DIG_LOCAL_DUPLEX_STATUS 0x00200000
664#define SG_DIG_LOCAL_LINK_STATUS 0x00100000
665#define SG_DIG_SPEED_STATUS_MASK 0x000c0000
666#define SG_DIG_SPEED_STATUS_SHIFT 18
667#define SG_DIG_JUMBO_PACKET_DISABLE 0x00020000
668#define SG_DIG_RESTART_AUTONEG 0x00010000
669#define SG_DIG_FIBER_MODE 0x00008000
670#define SG_DIG_REMOTE_FAULT_MASK 0x00006000
671#define SG_DIG_PAUSE_MASK 0x00001800
Matt Carlsonc98f6e32007-12-20 20:08:32 -0800672#define SG_DIG_PAUSE_CAP 0x00000800
673#define SG_DIG_ASYM_PAUSE 0x00001000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674#define SG_DIG_GBIC_ENABLE 0x00000400
675#define SG_DIG_CHECK_END_ENABLE 0x00000200
676#define SG_DIG_SGMII_AUTONEG_TIMER 0x00000100
677#define SG_DIG_CLOCK_PHASE_SELECT 0x00000080
678#define SG_DIG_GMII_INPUT_SELECT 0x00000040
679#define SG_DIG_MRADV_CRC16_SELECT 0x00000020
680#define SG_DIG_COMMA_DETECT_ENABLE 0x00000010
681#define SG_DIG_AUTONEG_TIMER_REDUCE 0x00000008
682#define SG_DIG_AUTONEG_LOW_ENABLE 0x00000004
683#define SG_DIG_REMOTE_LOOPBACK 0x00000002
684#define SG_DIG_LOOPBACK 0x00000001
Matt Carlsonc98f6e32007-12-20 20:08:32 -0800685#define SG_DIG_COMMON_SETUP (SG_DIG_CRC16_CLEAR_N | \
686 SG_DIG_LOCAL_DUPLEX_STATUS | \
687 SG_DIG_LOCAL_LINK_STATUS | \
688 (0x2 << SG_DIG_SPEED_STATUS_SHIFT) | \
689 SG_DIG_FIBER_MODE | SG_DIG_GBIC_ENABLE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690#define SG_DIG_STATUS 0x000005b4
691#define SG_DIG_CRC16_BUS_MASK 0xffff0000
692#define SG_DIG_PARTNER_FAULT_MASK 0x00600000 /* If !MRADV_CRC16_SELECT */
693#define SG_DIG_PARTNER_ASYM_PAUSE 0x00100000 /* If !MRADV_CRC16_SELECT */
694#define SG_DIG_PARTNER_PAUSE_CAPABLE 0x00080000 /* If !MRADV_CRC16_SELECT */
695#define SG_DIG_PARTNER_HALF_DUPLEX 0x00040000 /* If !MRADV_CRC16_SELECT */
696#define SG_DIG_PARTNER_FULL_DUPLEX 0x00020000 /* If !MRADV_CRC16_SELECT */
697#define SG_DIG_PARTNER_NEXT_PAGE 0x00010000 /* If !MRADV_CRC16_SELECT */
698#define SG_DIG_AUTONEG_STATE_MASK 0x00000ff0
699#define SG_DIG_COMMA_DETECTOR 0x00000008
700#define SG_DIG_MAC_ACK_STATUS 0x00000004
701#define SG_DIG_AUTONEG_COMPLETE 0x00000002
702#define SG_DIG_AUTONEG_ERROR 0x00000001
703/* 0x5b8 --> 0x600 unused */
704#define MAC_TX_MAC_STATE_BASE 0x00000600 /* 16 bytes */
705#define MAC_RX_MAC_STATE_BASE 0x00000610 /* 20 bytes */
706/* 0x624 --> 0x800 unused */
707#define MAC_TX_STATS_OCTETS 0x00000800
708#define MAC_TX_STATS_RESV1 0x00000804
709#define MAC_TX_STATS_COLLISIONS 0x00000808
710#define MAC_TX_STATS_XON_SENT 0x0000080c
711#define MAC_TX_STATS_XOFF_SENT 0x00000810
712#define MAC_TX_STATS_RESV2 0x00000814
713#define MAC_TX_STATS_MAC_ERRORS 0x00000818
714#define MAC_TX_STATS_SINGLE_COLLISIONS 0x0000081c
715#define MAC_TX_STATS_MULT_COLLISIONS 0x00000820
716#define MAC_TX_STATS_DEFERRED 0x00000824
717#define MAC_TX_STATS_RESV3 0x00000828
718#define MAC_TX_STATS_EXCESSIVE_COL 0x0000082c
719#define MAC_TX_STATS_LATE_COL 0x00000830
720#define MAC_TX_STATS_RESV4_1 0x00000834
721#define MAC_TX_STATS_RESV4_2 0x00000838
722#define MAC_TX_STATS_RESV4_3 0x0000083c
723#define MAC_TX_STATS_RESV4_4 0x00000840
724#define MAC_TX_STATS_RESV4_5 0x00000844
725#define MAC_TX_STATS_RESV4_6 0x00000848
726#define MAC_TX_STATS_RESV4_7 0x0000084c
727#define MAC_TX_STATS_RESV4_8 0x00000850
728#define MAC_TX_STATS_RESV4_9 0x00000854
729#define MAC_TX_STATS_RESV4_10 0x00000858
730#define MAC_TX_STATS_RESV4_11 0x0000085c
731#define MAC_TX_STATS_RESV4_12 0x00000860
732#define MAC_TX_STATS_RESV4_13 0x00000864
733#define MAC_TX_STATS_RESV4_14 0x00000868
734#define MAC_TX_STATS_UCAST 0x0000086c
735#define MAC_TX_STATS_MCAST 0x00000870
736#define MAC_TX_STATS_BCAST 0x00000874
737#define MAC_TX_STATS_RESV5_1 0x00000878
738#define MAC_TX_STATS_RESV5_2 0x0000087c
739#define MAC_RX_STATS_OCTETS 0x00000880
740#define MAC_RX_STATS_RESV1 0x00000884
741#define MAC_RX_STATS_FRAGMENTS 0x00000888
742#define MAC_RX_STATS_UCAST 0x0000088c
743#define MAC_RX_STATS_MCAST 0x00000890
744#define MAC_RX_STATS_BCAST 0x00000894
745#define MAC_RX_STATS_FCS_ERRORS 0x00000898
746#define MAC_RX_STATS_ALIGN_ERRORS 0x0000089c
747#define MAC_RX_STATS_XON_PAUSE_RECVD 0x000008a0
748#define MAC_RX_STATS_XOFF_PAUSE_RECVD 0x000008a4
749#define MAC_RX_STATS_MAC_CTRL_RECVD 0x000008a8
750#define MAC_RX_STATS_XOFF_ENTERED 0x000008ac
751#define MAC_RX_STATS_FRAME_TOO_LONG 0x000008b0
752#define MAC_RX_STATS_JABBERS 0x000008b4
753#define MAC_RX_STATS_UNDERSIZE 0x000008b8
754/* 0x8bc --> 0xc00 unused */
755
756/* Send data initiator control registers */
757#define SNDDATAI_MODE 0x00000c00
758#define SNDDATAI_MODE_RESET 0x00000001
759#define SNDDATAI_MODE_ENABLE 0x00000002
760#define SNDDATAI_MODE_STAT_OFLOW_ENAB 0x00000004
761#define SNDDATAI_STATUS 0x00000c04
762#define SNDDATAI_STATUS_STAT_OFLOW 0x00000004
763#define SNDDATAI_STATSCTRL 0x00000c08
764#define SNDDATAI_SCTRL_ENABLE 0x00000001
765#define SNDDATAI_SCTRL_FASTUPD 0x00000002
766#define SNDDATAI_SCTRL_CLEAR 0x00000004
767#define SNDDATAI_SCTRL_FLUSH 0x00000008
768#define SNDDATAI_SCTRL_FORCE_ZERO 0x00000010
769#define SNDDATAI_STATSENAB 0x00000c0c
770#define SNDDATAI_STATSINCMASK 0x00000c10
Michael Chanb5d37722006-09-27 16:06:21 -0700771#define ISO_PKT_TX 0x00000c20
772/* 0xc24 --> 0xc80 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773#define SNDDATAI_COS_CNT_0 0x00000c80
774#define SNDDATAI_COS_CNT_1 0x00000c84
775#define SNDDATAI_COS_CNT_2 0x00000c88
776#define SNDDATAI_COS_CNT_3 0x00000c8c
777#define SNDDATAI_COS_CNT_4 0x00000c90
778#define SNDDATAI_COS_CNT_5 0x00000c94
779#define SNDDATAI_COS_CNT_6 0x00000c98
780#define SNDDATAI_COS_CNT_7 0x00000c9c
781#define SNDDATAI_COS_CNT_8 0x00000ca0
782#define SNDDATAI_COS_CNT_9 0x00000ca4
783#define SNDDATAI_COS_CNT_10 0x00000ca8
784#define SNDDATAI_COS_CNT_11 0x00000cac
785#define SNDDATAI_COS_CNT_12 0x00000cb0
786#define SNDDATAI_COS_CNT_13 0x00000cb4
787#define SNDDATAI_COS_CNT_14 0x00000cb8
788#define SNDDATAI_COS_CNT_15 0x00000cbc
789#define SNDDATAI_DMA_RDQ_FULL_CNT 0x00000cc0
790#define SNDDATAI_DMA_PRIO_RDQ_FULL_CNT 0x00000cc4
791#define SNDDATAI_SDCQ_FULL_CNT 0x00000cc8
792#define SNDDATAI_NICRNG_SSND_PIDX_CNT 0x00000ccc
793#define SNDDATAI_STATS_UPDATED_CNT 0x00000cd0
794#define SNDDATAI_INTERRUPTS_CNT 0x00000cd4
795#define SNDDATAI_AVOID_INTERRUPTS_CNT 0x00000cd8
796#define SNDDATAI_SND_THRESH_HIT_CNT 0x00000cdc
797/* 0xce0 --> 0x1000 unused */
798
799/* Send data completion control registers */
800#define SNDDATAC_MODE 0x00001000
801#define SNDDATAC_MODE_RESET 0x00000001
802#define SNDDATAC_MODE_ENABLE 0x00000002
Matt Carlson9936bcf2007-10-10 18:03:07 -0700803#define SNDDATAC_MODE_CDELAY 0x00000010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804/* 0x1004 --> 0x1400 unused */
805
806/* Send BD ring selector */
807#define SNDBDS_MODE 0x00001400
808#define SNDBDS_MODE_RESET 0x00000001
809#define SNDBDS_MODE_ENABLE 0x00000002
810#define SNDBDS_MODE_ATTN_ENABLE 0x00000004
811#define SNDBDS_STATUS 0x00001404
812#define SNDBDS_STATUS_ERROR_ATTN 0x00000004
813#define SNDBDS_HWDIAG 0x00001408
814/* 0x140c --> 0x1440 */
815#define SNDBDS_SEL_CON_IDX_0 0x00001440
816#define SNDBDS_SEL_CON_IDX_1 0x00001444
817#define SNDBDS_SEL_CON_IDX_2 0x00001448
818#define SNDBDS_SEL_CON_IDX_3 0x0000144c
819#define SNDBDS_SEL_CON_IDX_4 0x00001450
820#define SNDBDS_SEL_CON_IDX_5 0x00001454
821#define SNDBDS_SEL_CON_IDX_6 0x00001458
822#define SNDBDS_SEL_CON_IDX_7 0x0000145c
823#define SNDBDS_SEL_CON_IDX_8 0x00001460
824#define SNDBDS_SEL_CON_IDX_9 0x00001464
825#define SNDBDS_SEL_CON_IDX_10 0x00001468
826#define SNDBDS_SEL_CON_IDX_11 0x0000146c
827#define SNDBDS_SEL_CON_IDX_12 0x00001470
828#define SNDBDS_SEL_CON_IDX_13 0x00001474
829#define SNDBDS_SEL_CON_IDX_14 0x00001478
830#define SNDBDS_SEL_CON_IDX_15 0x0000147c
831/* 0x1480 --> 0x1800 unused */
832
833/* Send BD initiator control registers */
834#define SNDBDI_MODE 0x00001800
835#define SNDBDI_MODE_RESET 0x00000001
836#define SNDBDI_MODE_ENABLE 0x00000002
837#define SNDBDI_MODE_ATTN_ENABLE 0x00000004
838#define SNDBDI_STATUS 0x00001804
839#define SNDBDI_STATUS_ERROR_ATTN 0x00000004
840#define SNDBDI_IN_PROD_IDX_0 0x00001808
841#define SNDBDI_IN_PROD_IDX_1 0x0000180c
842#define SNDBDI_IN_PROD_IDX_2 0x00001810
843#define SNDBDI_IN_PROD_IDX_3 0x00001814
844#define SNDBDI_IN_PROD_IDX_4 0x00001818
845#define SNDBDI_IN_PROD_IDX_5 0x0000181c
846#define SNDBDI_IN_PROD_IDX_6 0x00001820
847#define SNDBDI_IN_PROD_IDX_7 0x00001824
848#define SNDBDI_IN_PROD_IDX_8 0x00001828
849#define SNDBDI_IN_PROD_IDX_9 0x0000182c
850#define SNDBDI_IN_PROD_IDX_10 0x00001830
851#define SNDBDI_IN_PROD_IDX_11 0x00001834
852#define SNDBDI_IN_PROD_IDX_12 0x00001838
853#define SNDBDI_IN_PROD_IDX_13 0x0000183c
854#define SNDBDI_IN_PROD_IDX_14 0x00001840
855#define SNDBDI_IN_PROD_IDX_15 0x00001844
856/* 0x1848 --> 0x1c00 unused */
857
858/* Send BD completion control registers */
859#define SNDBDC_MODE 0x00001c00
860#define SNDBDC_MODE_RESET 0x00000001
861#define SNDBDC_MODE_ENABLE 0x00000002
862#define SNDBDC_MODE_ATTN_ENABLE 0x00000004
863/* 0x1c04 --> 0x2000 unused */
864
865/* Receive list placement control registers */
866#define RCVLPC_MODE 0x00002000
867#define RCVLPC_MODE_RESET 0x00000001
868#define RCVLPC_MODE_ENABLE 0x00000002
869#define RCVLPC_MODE_CLASS0_ATTN_ENAB 0x00000004
870#define RCVLPC_MODE_MAPOOR_AATTN_ENAB 0x00000008
871#define RCVLPC_MODE_STAT_OFLOW_ENAB 0x00000010
872#define RCVLPC_STATUS 0x00002004
873#define RCVLPC_STATUS_CLASS0 0x00000004
874#define RCVLPC_STATUS_MAPOOR 0x00000008
875#define RCVLPC_STATUS_STAT_OFLOW 0x00000010
876#define RCVLPC_LOCK 0x00002008
877#define RCVLPC_LOCK_REQ_MASK 0x0000ffff
878#define RCVLPC_LOCK_REQ_SHIFT 0
879#define RCVLPC_LOCK_GRANT_MASK 0xffff0000
880#define RCVLPC_LOCK_GRANT_SHIFT 16
881#define RCVLPC_NON_EMPTY_BITS 0x0000200c
882#define RCVLPC_NON_EMPTY_BITS_MASK 0x0000ffff
883#define RCVLPC_CONFIG 0x00002010
884#define RCVLPC_STATSCTRL 0x00002014
885#define RCVLPC_STATSCTRL_ENABLE 0x00000001
886#define RCVLPC_STATSCTRL_FASTUPD 0x00000002
887#define RCVLPC_STATS_ENABLE 0x00002018
Michael Chan16613942006-06-29 20:15:13 -0700888#define RCVLPC_STATSENAB_DACK_FIX 0x00040000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889#define RCVLPC_STATSENAB_LNGBRST_RFIX 0x00400000
890#define RCVLPC_STATS_INCMASK 0x0000201c
891/* 0x2020 --> 0x2100 unused */
892#define RCVLPC_SELLST_BASE 0x00002100 /* 16 16-byte entries */
893#define SELLST_TAIL 0x00000004
894#define SELLST_CONT 0x00000008
895#define SELLST_UNUSED 0x0000000c
896#define RCVLPC_COS_CNTL_BASE 0x00002200 /* 16 4-byte entries */
897#define RCVLPC_DROP_FILTER_CNT 0x00002240
898#define RCVLPC_DMA_WQ_FULL_CNT 0x00002244
899#define RCVLPC_DMA_HIPRIO_WQ_FULL_CNT 0x00002248
900#define RCVLPC_NO_RCV_BD_CNT 0x0000224c
901#define RCVLPC_IN_DISCARDS_CNT 0x00002250
902#define RCVLPC_IN_ERRORS_CNT 0x00002254
903#define RCVLPC_RCV_THRESH_HIT_CNT 0x00002258
904/* 0x225c --> 0x2400 unused */
905
906/* Receive Data and Receive BD Initiator Control */
907#define RCVDBDI_MODE 0x00002400
908#define RCVDBDI_MODE_RESET 0x00000001
909#define RCVDBDI_MODE_ENABLE 0x00000002
910#define RCVDBDI_MODE_JUMBOBD_NEEDED 0x00000004
911#define RCVDBDI_MODE_FRM_TOO_BIG 0x00000008
912#define RCVDBDI_MODE_INV_RING_SZ 0x00000010
913#define RCVDBDI_STATUS 0x00002404
914#define RCVDBDI_STATUS_JUMBOBD_NEEDED 0x00000004
915#define RCVDBDI_STATUS_FRM_TOO_BIG 0x00000008
916#define RCVDBDI_STATUS_INV_RING_SZ 0x00000010
917#define RCVDBDI_SPLIT_FRAME_MINSZ 0x00002408
918/* 0x240c --> 0x2440 unused */
919#define RCVDBDI_JUMBO_BD 0x00002440 /* TG3_BDINFO_... */
920#define RCVDBDI_STD_BD 0x00002450 /* TG3_BDINFO_... */
921#define RCVDBDI_MINI_BD 0x00002460 /* TG3_BDINFO_... */
922#define RCVDBDI_JUMBO_CON_IDX 0x00002470
923#define RCVDBDI_STD_CON_IDX 0x00002474
924#define RCVDBDI_MINI_CON_IDX 0x00002478
925/* 0x247c --> 0x2480 unused */
926#define RCVDBDI_BD_PROD_IDX_0 0x00002480
927#define RCVDBDI_BD_PROD_IDX_1 0x00002484
928#define RCVDBDI_BD_PROD_IDX_2 0x00002488
929#define RCVDBDI_BD_PROD_IDX_3 0x0000248c
930#define RCVDBDI_BD_PROD_IDX_4 0x00002490
931#define RCVDBDI_BD_PROD_IDX_5 0x00002494
932#define RCVDBDI_BD_PROD_IDX_6 0x00002498
933#define RCVDBDI_BD_PROD_IDX_7 0x0000249c
934#define RCVDBDI_BD_PROD_IDX_8 0x000024a0
935#define RCVDBDI_BD_PROD_IDX_9 0x000024a4
936#define RCVDBDI_BD_PROD_IDX_10 0x000024a8
937#define RCVDBDI_BD_PROD_IDX_11 0x000024ac
938#define RCVDBDI_BD_PROD_IDX_12 0x000024b0
939#define RCVDBDI_BD_PROD_IDX_13 0x000024b4
940#define RCVDBDI_BD_PROD_IDX_14 0x000024b8
941#define RCVDBDI_BD_PROD_IDX_15 0x000024bc
942#define RCVDBDI_HWDIAG 0x000024c0
943/* 0x24c4 --> 0x2800 unused */
944
945/* Receive Data Completion Control */
946#define RCVDCC_MODE 0x00002800
947#define RCVDCC_MODE_RESET 0x00000001
948#define RCVDCC_MODE_ENABLE 0x00000002
949#define RCVDCC_MODE_ATTN_ENABLE 0x00000004
950/* 0x2804 --> 0x2c00 unused */
951
952/* Receive BD Initiator Control Registers */
953#define RCVBDI_MODE 0x00002c00
954#define RCVBDI_MODE_RESET 0x00000001
955#define RCVBDI_MODE_ENABLE 0x00000002
956#define RCVBDI_MODE_RCB_ATTN_ENAB 0x00000004
957#define RCVBDI_STATUS 0x00002c04
958#define RCVBDI_STATUS_RCB_ATTN 0x00000004
959#define RCVBDI_JUMBO_PROD_IDX 0x00002c08
960#define RCVBDI_STD_PROD_IDX 0x00002c0c
961#define RCVBDI_MINI_PROD_IDX 0x00002c10
962#define RCVBDI_MINI_THRESH 0x00002c14
963#define RCVBDI_STD_THRESH 0x00002c18
964#define RCVBDI_JUMBO_THRESH 0x00002c1c
965/* 0x2c20 --> 0x3000 unused */
966
967/* Receive BD Completion Control Registers */
968#define RCVCC_MODE 0x00003000
969#define RCVCC_MODE_RESET 0x00000001
970#define RCVCC_MODE_ENABLE 0x00000002
971#define RCVCC_MODE_ATTN_ENABLE 0x00000004
972#define RCVCC_STATUS 0x00003004
973#define RCVCC_STATUS_ERROR_ATTN 0x00000004
974#define RCVCC_JUMP_PROD_IDX 0x00003008
975#define RCVCC_STD_PROD_IDX 0x0000300c
976#define RCVCC_MINI_PROD_IDX 0x00003010
977/* 0x3014 --> 0x3400 unused */
978
979/* Receive list selector control registers */
980#define RCVLSC_MODE 0x00003400
981#define RCVLSC_MODE_RESET 0x00000001
982#define RCVLSC_MODE_ENABLE 0x00000002
983#define RCVLSC_MODE_ATTN_ENABLE 0x00000004
984#define RCVLSC_STATUS 0x00003404
985#define RCVLSC_STATUS_ERROR_ATTN 0x00000004
Matt Carlsond30cdd22007-10-07 23:28:35 -0700986/* 0x3408 --> 0x3600 unused */
987
988/* CPMU registers */
989#define TG3_CPMU_CTRL 0x00003600
990#define CPMU_CTRL_LINK_IDLE_MODE 0x00000200
991#define CPMU_CTRL_LINK_AWARE_MODE 0x00000400
Matt Carlson9936bcf2007-10-10 18:03:07 -0700992#define CPMU_CTRL_LINK_SPEED_MODE 0x00004000
Matt Carlsonb2a5c192008-04-03 21:44:44 -0700993#define CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000
Matt Carlson9acb9612007-11-12 21:10:06 -0800994#define TG3_CPMU_LSPD_10MB_CLK 0x00003604
995#define CPMU_LSPD_10MB_MACCLK_MASK 0x001f0000
996#define CPMU_LSPD_10MB_MACCLK_6_25 0x00130000
997/* 0x3608 --> 0x360c unused */
Matt Carlsonce057f02007-11-12 21:08:03 -0800998
999#define TG3_CPMU_LSPD_1000MB_CLK 0x0000360c
1000#define CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000
1001#define CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000
1002#define CPMU_LSPD_1000MB_MACCLK_MASK 0x001f0000
Matt Carlson9acb9612007-11-12 21:10:06 -08001003#define TG3_CPMU_LNK_AWARE_PWRMD 0x00003610
1004#define CPMU_LNK_AWARE_MACCLK_MASK 0x001f0000
1005#define CPMU_LNK_AWARE_MACCLK_6_25 0x00130000
1006/* 0x3614 --> 0x361c unused */
1007
1008#define TG3_CPMU_HST_ACC 0x0000361c
1009#define CPMU_HST_ACC_MACCLK_MASK 0x001f0000
1010#define CPMU_HST_ACC_MACCLK_6_25 0x00130000
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08001011/* 0x3620 --> 0x3630 unused */
1012
1013#define TG3_CPMU_CLCK_STAT 0x00003630
1014#define CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001f0000
1015#define CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000
1016#define CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000
1017#define CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000
1018/* 0x3634 --> 0x365c unused */
Matt Carlson9936bcf2007-10-10 18:03:07 -07001019
1020#define TG3_CPMU_MUTEX_REQ 0x0000365c
1021#define CPMU_MUTEX_REQ_DRIVER 0x00001000
1022#define TG3_CPMU_MUTEX_GNT 0x00003660
1023#define CPMU_MUTEX_GNT_DRIVER 0x00001000
1024/* 0x3664 --> 0x3800 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025
1026/* Mbuf cluster free registers */
1027#define MBFREE_MODE 0x00003800
1028#define MBFREE_MODE_RESET 0x00000001
1029#define MBFREE_MODE_ENABLE 0x00000002
1030#define MBFREE_STATUS 0x00003804
1031/* 0x3808 --> 0x3c00 unused */
1032
1033/* Host coalescing control registers */
1034#define HOSTCC_MODE 0x00003c00
1035#define HOSTCC_MODE_RESET 0x00000001
1036#define HOSTCC_MODE_ENABLE 0x00000002
1037#define HOSTCC_MODE_ATTN 0x00000004
1038#define HOSTCC_MODE_NOW 0x00000008
1039#define HOSTCC_MODE_FULL_STATUS 0x00000000
1040#define HOSTCC_MODE_64BYTE 0x00000080
1041#define HOSTCC_MODE_32BYTE 0x00000100
1042#define HOSTCC_MODE_CLRTICK_RXBD 0x00000200
1043#define HOSTCC_MODE_CLRTICK_TXBD 0x00000400
1044#define HOSTCC_MODE_NOINT_ON_NOW 0x00000800
1045#define HOSTCC_MODE_NOINT_ON_FORCE 0x00001000
1046#define HOSTCC_STATUS 0x00003c04
1047#define HOSTCC_STATUS_ERROR_ATTN 0x00000004
1048#define HOSTCC_RXCOL_TICKS 0x00003c08
1049#define LOW_RXCOL_TICKS 0x00000032
David S. Miller15f98502005-05-18 22:49:26 -07001050#define LOW_RXCOL_TICKS_CLRTCKS 0x00000014
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051#define DEFAULT_RXCOL_TICKS 0x00000048
1052#define HIGH_RXCOL_TICKS 0x00000096
Michael Chand244c892005-07-05 14:42:33 -07001053#define MAX_RXCOL_TICKS 0x000003ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054#define HOSTCC_TXCOL_TICKS 0x00003c0c
1055#define LOW_TXCOL_TICKS 0x00000096
David S. Miller15f98502005-05-18 22:49:26 -07001056#define LOW_TXCOL_TICKS_CLRTCKS 0x00000048
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057#define DEFAULT_TXCOL_TICKS 0x0000012c
1058#define HIGH_TXCOL_TICKS 0x00000145
Michael Chand244c892005-07-05 14:42:33 -07001059#define MAX_TXCOL_TICKS 0x000003ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060#define HOSTCC_RXMAX_FRAMES 0x00003c10
1061#define LOW_RXMAX_FRAMES 0x00000005
1062#define DEFAULT_RXMAX_FRAMES 0x00000008
1063#define HIGH_RXMAX_FRAMES 0x00000012
Michael Chand244c892005-07-05 14:42:33 -07001064#define MAX_RXMAX_FRAMES 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065#define HOSTCC_TXMAX_FRAMES 0x00003c14
1066#define LOW_TXMAX_FRAMES 0x00000035
1067#define DEFAULT_TXMAX_FRAMES 0x0000004b
1068#define HIGH_TXMAX_FRAMES 0x00000052
Michael Chand244c892005-07-05 14:42:33 -07001069#define MAX_TXMAX_FRAMES 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070#define HOSTCC_RXCOAL_TICK_INT 0x00003c18
1071#define DEFAULT_RXCOAL_TICK_INT 0x00000019
David S. Miller15f98502005-05-18 22:49:26 -07001072#define DEFAULT_RXCOAL_TICK_INT_CLRTCKS 0x00000014
Michael Chand244c892005-07-05 14:42:33 -07001073#define MAX_RXCOAL_TICK_INT 0x000003ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074#define HOSTCC_TXCOAL_TICK_INT 0x00003c1c
1075#define DEFAULT_TXCOAL_TICK_INT 0x00000019
David S. Miller15f98502005-05-18 22:49:26 -07001076#define DEFAULT_TXCOAL_TICK_INT_CLRTCKS 0x00000014
Michael Chand244c892005-07-05 14:42:33 -07001077#define MAX_TXCOAL_TICK_INT 0x000003ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078#define HOSTCC_RXCOAL_MAXF_INT 0x00003c20
1079#define DEFAULT_RXCOAL_MAXF_INT 0x00000005
Michael Chand244c892005-07-05 14:42:33 -07001080#define MAX_RXCOAL_MAXF_INT 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081#define HOSTCC_TXCOAL_MAXF_INT 0x00003c24
1082#define DEFAULT_TXCOAL_MAXF_INT 0x00000005
Michael Chand244c892005-07-05 14:42:33 -07001083#define MAX_TXCOAL_MAXF_INT 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084#define HOSTCC_STAT_COAL_TICKS 0x00003c28
1085#define DEFAULT_STAT_COAL_TICKS 0x000f4240
Michael Chand244c892005-07-05 14:42:33 -07001086#define MAX_STAT_COAL_TICKS 0xd693d400
1087#define MIN_STAT_COAL_TICKS 0x00000064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088/* 0x3c2c --> 0x3c30 unused */
1089#define HOSTCC_STATS_BLK_HOST_ADDR 0x00003c30 /* 64-bit */
1090#define HOSTCC_STATUS_BLK_HOST_ADDR 0x00003c38 /* 64-bit */
1091#define HOSTCC_STATS_BLK_NIC_ADDR 0x00003c40
1092#define HOSTCC_STATUS_BLK_NIC_ADDR 0x00003c44
1093#define HOSTCC_FLOW_ATTN 0x00003c48
1094/* 0x3c4c --> 0x3c50 unused */
1095#define HOSTCC_JUMBO_CON_IDX 0x00003c50
1096#define HOSTCC_STD_CON_IDX 0x00003c54
1097#define HOSTCC_MINI_CON_IDX 0x00003c58
1098/* 0x3c5c --> 0x3c80 unused */
1099#define HOSTCC_RET_PROD_IDX_0 0x00003c80
1100#define HOSTCC_RET_PROD_IDX_1 0x00003c84
1101#define HOSTCC_RET_PROD_IDX_2 0x00003c88
1102#define HOSTCC_RET_PROD_IDX_3 0x00003c8c
1103#define HOSTCC_RET_PROD_IDX_4 0x00003c90
1104#define HOSTCC_RET_PROD_IDX_5 0x00003c94
1105#define HOSTCC_RET_PROD_IDX_6 0x00003c98
1106#define HOSTCC_RET_PROD_IDX_7 0x00003c9c
1107#define HOSTCC_RET_PROD_IDX_8 0x00003ca0
1108#define HOSTCC_RET_PROD_IDX_9 0x00003ca4
1109#define HOSTCC_RET_PROD_IDX_10 0x00003ca8
1110#define HOSTCC_RET_PROD_IDX_11 0x00003cac
1111#define HOSTCC_RET_PROD_IDX_12 0x00003cb0
1112#define HOSTCC_RET_PROD_IDX_13 0x00003cb4
1113#define HOSTCC_RET_PROD_IDX_14 0x00003cb8
1114#define HOSTCC_RET_PROD_IDX_15 0x00003cbc
1115#define HOSTCC_SND_CON_IDX_0 0x00003cc0
1116#define HOSTCC_SND_CON_IDX_1 0x00003cc4
1117#define HOSTCC_SND_CON_IDX_2 0x00003cc8
1118#define HOSTCC_SND_CON_IDX_3 0x00003ccc
1119#define HOSTCC_SND_CON_IDX_4 0x00003cd0
1120#define HOSTCC_SND_CON_IDX_5 0x00003cd4
1121#define HOSTCC_SND_CON_IDX_6 0x00003cd8
1122#define HOSTCC_SND_CON_IDX_7 0x00003cdc
1123#define HOSTCC_SND_CON_IDX_8 0x00003ce0
1124#define HOSTCC_SND_CON_IDX_9 0x00003ce4
1125#define HOSTCC_SND_CON_IDX_10 0x00003ce8
1126#define HOSTCC_SND_CON_IDX_11 0x00003cec
1127#define HOSTCC_SND_CON_IDX_12 0x00003cf0
1128#define HOSTCC_SND_CON_IDX_13 0x00003cf4
1129#define HOSTCC_SND_CON_IDX_14 0x00003cf8
1130#define HOSTCC_SND_CON_IDX_15 0x00003cfc
1131/* 0x3d00 --> 0x4000 unused */
1132
1133/* Memory arbiter control registers */
1134#define MEMARB_MODE 0x00004000
1135#define MEMARB_MODE_RESET 0x00000001
1136#define MEMARB_MODE_ENABLE 0x00000002
1137#define MEMARB_STATUS 0x00004004
1138#define MEMARB_TRAP_ADDR_LOW 0x00004008
1139#define MEMARB_TRAP_ADDR_HIGH 0x0000400c
1140/* 0x4010 --> 0x4400 unused */
1141
1142/* Buffer manager control registers */
1143#define BUFMGR_MODE 0x00004400
1144#define BUFMGR_MODE_RESET 0x00000001
1145#define BUFMGR_MODE_ENABLE 0x00000002
1146#define BUFMGR_MODE_ATTN_ENABLE 0x00000004
1147#define BUFMGR_MODE_BM_TEST 0x00000008
1148#define BUFMGR_MODE_MBLOW_ATTN_ENAB 0x00000010
1149#define BUFMGR_STATUS 0x00004404
1150#define BUFMGR_STATUS_ERROR 0x00000004
1151#define BUFMGR_STATUS_MBLOW 0x00000010
1152#define BUFMGR_MB_POOL_ADDR 0x00004408
1153#define BUFMGR_MB_POOL_SIZE 0x0000440c
1154#define BUFMGR_MB_RDMA_LOW_WATER 0x00004410
1155#define DEFAULT_MB_RDMA_LOW_WATER 0x00000050
1156#define DEFAULT_MB_RDMA_LOW_WATER_5705 0x00000000
1157#define DEFAULT_MB_RDMA_LOW_WATER_JUMBO 0x00000130
Michael Chanfdfec1722005-07-25 12:31:48 -07001158#define DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780 0x00000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159#define BUFMGR_MB_MACRX_LOW_WATER 0x00004414
1160#define DEFAULT_MB_MACRX_LOW_WATER 0x00000020
1161#define DEFAULT_MB_MACRX_LOW_WATER_5705 0x00000010
Michael Chanb5d37722006-09-27 16:06:21 -07001162#define DEFAULT_MB_MACRX_LOW_WATER_5906 0x00000004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163#define DEFAULT_MB_MACRX_LOW_WATER_JUMBO 0x00000098
Michael Chanfdfec1722005-07-25 12:31:48 -07001164#define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780 0x0000004b
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165#define BUFMGR_MB_HIGH_WATER 0x00004418
1166#define DEFAULT_MB_HIGH_WATER 0x00000060
1167#define DEFAULT_MB_HIGH_WATER_5705 0x00000060
Michael Chanb5d37722006-09-27 16:06:21 -07001168#define DEFAULT_MB_HIGH_WATER_5906 0x00000010
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169#define DEFAULT_MB_HIGH_WATER_JUMBO 0x0000017c
Michael Chanfdfec1722005-07-25 12:31:48 -07001170#define DEFAULT_MB_HIGH_WATER_JUMBO_5780 0x00000096
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171#define BUFMGR_RX_MB_ALLOC_REQ 0x0000441c
1172#define BUFMGR_MB_ALLOC_BIT 0x10000000
1173#define BUFMGR_RX_MB_ALLOC_RESP 0x00004420
1174#define BUFMGR_TX_MB_ALLOC_REQ 0x00004424
1175#define BUFMGR_TX_MB_ALLOC_RESP 0x00004428
1176#define BUFMGR_DMA_DESC_POOL_ADDR 0x0000442c
1177#define BUFMGR_DMA_DESC_POOL_SIZE 0x00004430
1178#define BUFMGR_DMA_LOW_WATER 0x00004434
1179#define DEFAULT_DMA_LOW_WATER 0x00000005
1180#define BUFMGR_DMA_HIGH_WATER 0x00004438
1181#define DEFAULT_DMA_HIGH_WATER 0x0000000a
1182#define BUFMGR_RX_DMA_ALLOC_REQ 0x0000443c
1183#define BUFMGR_RX_DMA_ALLOC_RESP 0x00004440
1184#define BUFMGR_TX_DMA_ALLOC_REQ 0x00004444
1185#define BUFMGR_TX_DMA_ALLOC_RESP 0x00004448
1186#define BUFMGR_HWDIAG_0 0x0000444c
1187#define BUFMGR_HWDIAG_1 0x00004450
1188#define BUFMGR_HWDIAG_2 0x00004454
1189/* 0x4458 --> 0x4800 unused */
1190
1191/* Read DMA control registers */
1192#define RDMAC_MODE 0x00004800
1193#define RDMAC_MODE_RESET 0x00000001
1194#define RDMAC_MODE_ENABLE 0x00000002
1195#define RDMAC_MODE_TGTABORT_ENAB 0x00000004
1196#define RDMAC_MODE_MSTABORT_ENAB 0x00000008
1197#define RDMAC_MODE_PARITYERR_ENAB 0x00000010
1198#define RDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1199#define RDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1200#define RDMAC_MODE_FIFOURUN_ENAB 0x00000080
1201#define RDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1202#define RDMAC_MODE_LNGREAD_ENAB 0x00000200
1203#define RDMAC_MODE_SPLIT_ENABLE 0x00000800
Matt Carlsond30cdd22007-10-07 23:28:35 -07001204#define RDMAC_MODE_BD_SBD_CRPT_ENAB 0x00000800
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205#define RDMAC_MODE_SPLIT_RESET 0x00001000
Matt Carlsond30cdd22007-10-07 23:28:35 -07001206#define RDMAC_MODE_MBUF_RBD_CRPT_ENAB 0x00001000
1207#define RDMAC_MODE_MBUF_SBD_CRPT_ENAB 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208#define RDMAC_MODE_FIFO_SIZE_128 0x00020000
1209#define RDMAC_MODE_FIFO_LONG_BURST 0x00030000
1210#define RDMAC_STATUS 0x00004804
1211#define RDMAC_STATUS_TGTABORT 0x00000004
1212#define RDMAC_STATUS_MSTABORT 0x00000008
1213#define RDMAC_STATUS_PARITYERR 0x00000010
1214#define RDMAC_STATUS_ADDROFLOW 0x00000020
1215#define RDMAC_STATUS_FIFOOFLOW 0x00000040
1216#define RDMAC_STATUS_FIFOURUN 0x00000080
1217#define RDMAC_STATUS_FIFOOREAD 0x00000100
1218#define RDMAC_STATUS_LNGREAD 0x00000200
1219/* 0x4808 --> 0x4c00 unused */
1220
1221/* Write DMA control registers */
1222#define WDMAC_MODE 0x00004c00
1223#define WDMAC_MODE_RESET 0x00000001
1224#define WDMAC_MODE_ENABLE 0x00000002
1225#define WDMAC_MODE_TGTABORT_ENAB 0x00000004
1226#define WDMAC_MODE_MSTABORT_ENAB 0x00000008
1227#define WDMAC_MODE_PARITYERR_ENAB 0x00000010
1228#define WDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1229#define WDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1230#define WDMAC_MODE_FIFOURUN_ENAB 0x00000080
1231#define WDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1232#define WDMAC_MODE_LNGREAD_ENAB 0x00000200
1233#define WDMAC_MODE_RX_ACCEL 0x00000400
Matt Carlsonf51f3562008-05-25 23:45:08 -07001234#define WDMAC_MODE_STATUS_TAG_FIX 0x20000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235#define WDMAC_STATUS 0x00004c04
1236#define WDMAC_STATUS_TGTABORT 0x00000004
1237#define WDMAC_STATUS_MSTABORT 0x00000008
1238#define WDMAC_STATUS_PARITYERR 0x00000010
1239#define WDMAC_STATUS_ADDROFLOW 0x00000020
1240#define WDMAC_STATUS_FIFOOFLOW 0x00000040
1241#define WDMAC_STATUS_FIFOURUN 0x00000080
1242#define WDMAC_STATUS_FIFOOREAD 0x00000100
1243#define WDMAC_STATUS_LNGREAD 0x00000200
1244/* 0x4c08 --> 0x5000 unused */
1245
1246/* Per-cpu register offsets (arm9) */
1247#define CPU_MODE 0x00000000
1248#define CPU_MODE_RESET 0x00000001
1249#define CPU_MODE_HALT 0x00000400
1250#define CPU_STATE 0x00000004
1251#define CPU_EVTMASK 0x00000008
1252/* 0xc --> 0x1c reserved */
1253#define CPU_PC 0x0000001c
1254#define CPU_INSN 0x00000020
1255#define CPU_SPAD_UFLOW 0x00000024
1256#define CPU_WDOG_CLEAR 0x00000028
1257#define CPU_WDOG_VECTOR 0x0000002c
1258#define CPU_WDOG_PC 0x00000030
1259#define CPU_HW_BP 0x00000034
1260/* 0x38 --> 0x44 unused */
1261#define CPU_WDOG_SAVED_STATE 0x00000044
1262#define CPU_LAST_BRANCH_ADDR 0x00000048
1263#define CPU_SPAD_UFLOW_SET 0x0000004c
1264/* 0x50 --> 0x200 unused */
1265#define CPU_R0 0x00000200
1266#define CPU_R1 0x00000204
1267#define CPU_R2 0x00000208
1268#define CPU_R3 0x0000020c
1269#define CPU_R4 0x00000210
1270#define CPU_R5 0x00000214
1271#define CPU_R6 0x00000218
1272#define CPU_R7 0x0000021c
1273#define CPU_R8 0x00000220
1274#define CPU_R9 0x00000224
1275#define CPU_R10 0x00000228
1276#define CPU_R11 0x0000022c
1277#define CPU_R12 0x00000230
1278#define CPU_R13 0x00000234
1279#define CPU_R14 0x00000238
1280#define CPU_R15 0x0000023c
1281#define CPU_R16 0x00000240
1282#define CPU_R17 0x00000244
1283#define CPU_R18 0x00000248
1284#define CPU_R19 0x0000024c
1285#define CPU_R20 0x00000250
1286#define CPU_R21 0x00000254
1287#define CPU_R22 0x00000258
1288#define CPU_R23 0x0000025c
1289#define CPU_R24 0x00000260
1290#define CPU_R25 0x00000264
1291#define CPU_R26 0x00000268
1292#define CPU_R27 0x0000026c
1293#define CPU_R28 0x00000270
1294#define CPU_R29 0x00000274
1295#define CPU_R30 0x00000278
1296#define CPU_R31 0x0000027c
1297/* 0x280 --> 0x400 unused */
1298
1299#define RX_CPU_BASE 0x00005000
Chris Elmquist091465d2005-12-20 13:25:19 -08001300#define RX_CPU_MODE 0x00005000
1301#define RX_CPU_STATE 0x00005004
1302#define RX_CPU_PGMCTR 0x0000501c
1303#define RX_CPU_HWBKPT 0x00005034
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304#define TX_CPU_BASE 0x00005400
Chris Elmquist091465d2005-12-20 13:25:19 -08001305#define TX_CPU_MODE 0x00005400
1306#define TX_CPU_STATE 0x00005404
1307#define TX_CPU_PGMCTR 0x0000541c
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308
Michael Chanb5d37722006-09-27 16:06:21 -07001309#define VCPU_STATUS 0x00005100
1310#define VCPU_STATUS_INIT_DONE 0x04000000
1311#define VCPU_STATUS_DRV_RESET 0x08000000
1312
Matt Carlson8ed5d972007-05-07 00:25:49 -07001313#define VCPU_CFGSHDW 0x00005104
Matt Carlson0527ba32007-10-10 18:03:30 -07001314#define VCPU_CFGSHDW_WOL_ENABLE 0x00000001
1315#define VCPU_CFGSHDW_WOL_MAGPKT 0x00000004
Matt Carlson8ed5d972007-05-07 00:25:49 -07001316#define VCPU_CFGSHDW_ASPM_DBNC 0x00001000
1317
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318/* Mailboxes */
Michael Chanb5d37722006-09-27 16:06:21 -07001319#define GRCMBOX_BASE 0x00005600
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320#define GRCMBOX_INTERRUPT_0 0x00005800 /* 64-bit */
1321#define GRCMBOX_INTERRUPT_1 0x00005808 /* 64-bit */
1322#define GRCMBOX_INTERRUPT_2 0x00005810 /* 64-bit */
1323#define GRCMBOX_INTERRUPT_3 0x00005818 /* 64-bit */
1324#define GRCMBOX_GENERAL_0 0x00005820 /* 64-bit */
1325#define GRCMBOX_GENERAL_1 0x00005828 /* 64-bit */
1326#define GRCMBOX_GENERAL_2 0x00005830 /* 64-bit */
1327#define GRCMBOX_GENERAL_3 0x00005838 /* 64-bit */
1328#define GRCMBOX_GENERAL_4 0x00005840 /* 64-bit */
1329#define GRCMBOX_GENERAL_5 0x00005848 /* 64-bit */
1330#define GRCMBOX_GENERAL_6 0x00005850 /* 64-bit */
1331#define GRCMBOX_GENERAL_7 0x00005858 /* 64-bit */
1332#define GRCMBOX_RELOAD_STAT 0x00005860 /* 64-bit */
1333#define GRCMBOX_RCVSTD_PROD_IDX 0x00005868 /* 64-bit */
1334#define GRCMBOX_RCVJUMBO_PROD_IDX 0x00005870 /* 64-bit */
1335#define GRCMBOX_RCVMINI_PROD_IDX 0x00005878 /* 64-bit */
1336#define GRCMBOX_RCVRET_CON_IDX_0 0x00005880 /* 64-bit */
1337#define GRCMBOX_RCVRET_CON_IDX_1 0x00005888 /* 64-bit */
1338#define GRCMBOX_RCVRET_CON_IDX_2 0x00005890 /* 64-bit */
1339#define GRCMBOX_RCVRET_CON_IDX_3 0x00005898 /* 64-bit */
1340#define GRCMBOX_RCVRET_CON_IDX_4 0x000058a0 /* 64-bit */
1341#define GRCMBOX_RCVRET_CON_IDX_5 0x000058a8 /* 64-bit */
1342#define GRCMBOX_RCVRET_CON_IDX_6 0x000058b0 /* 64-bit */
1343#define GRCMBOX_RCVRET_CON_IDX_7 0x000058b8 /* 64-bit */
1344#define GRCMBOX_RCVRET_CON_IDX_8 0x000058c0 /* 64-bit */
1345#define GRCMBOX_RCVRET_CON_IDX_9 0x000058c8 /* 64-bit */
1346#define GRCMBOX_RCVRET_CON_IDX_10 0x000058d0 /* 64-bit */
1347#define GRCMBOX_RCVRET_CON_IDX_11 0x000058d8 /* 64-bit */
1348#define GRCMBOX_RCVRET_CON_IDX_12 0x000058e0 /* 64-bit */
1349#define GRCMBOX_RCVRET_CON_IDX_13 0x000058e8 /* 64-bit */
1350#define GRCMBOX_RCVRET_CON_IDX_14 0x000058f0 /* 64-bit */
1351#define GRCMBOX_RCVRET_CON_IDX_15 0x000058f8 /* 64-bit */
1352#define GRCMBOX_SNDHOST_PROD_IDX_0 0x00005900 /* 64-bit */
1353#define GRCMBOX_SNDHOST_PROD_IDX_1 0x00005908 /* 64-bit */
1354#define GRCMBOX_SNDHOST_PROD_IDX_2 0x00005910 /* 64-bit */
1355#define GRCMBOX_SNDHOST_PROD_IDX_3 0x00005918 /* 64-bit */
1356#define GRCMBOX_SNDHOST_PROD_IDX_4 0x00005920 /* 64-bit */
1357#define GRCMBOX_SNDHOST_PROD_IDX_5 0x00005928 /* 64-bit */
1358#define GRCMBOX_SNDHOST_PROD_IDX_6 0x00005930 /* 64-bit */
1359#define GRCMBOX_SNDHOST_PROD_IDX_7 0x00005938 /* 64-bit */
1360#define GRCMBOX_SNDHOST_PROD_IDX_8 0x00005940 /* 64-bit */
1361#define GRCMBOX_SNDHOST_PROD_IDX_9 0x00005948 /* 64-bit */
1362#define GRCMBOX_SNDHOST_PROD_IDX_10 0x00005950 /* 64-bit */
1363#define GRCMBOX_SNDHOST_PROD_IDX_11 0x00005958 /* 64-bit */
1364#define GRCMBOX_SNDHOST_PROD_IDX_12 0x00005960 /* 64-bit */
1365#define GRCMBOX_SNDHOST_PROD_IDX_13 0x00005968 /* 64-bit */
1366#define GRCMBOX_SNDHOST_PROD_IDX_14 0x00005970 /* 64-bit */
1367#define GRCMBOX_SNDHOST_PROD_IDX_15 0x00005978 /* 64-bit */
1368#define GRCMBOX_SNDNIC_PROD_IDX_0 0x00005980 /* 64-bit */
1369#define GRCMBOX_SNDNIC_PROD_IDX_1 0x00005988 /* 64-bit */
1370#define GRCMBOX_SNDNIC_PROD_IDX_2 0x00005990 /* 64-bit */
1371#define GRCMBOX_SNDNIC_PROD_IDX_3 0x00005998 /* 64-bit */
1372#define GRCMBOX_SNDNIC_PROD_IDX_4 0x000059a0 /* 64-bit */
1373#define GRCMBOX_SNDNIC_PROD_IDX_5 0x000059a8 /* 64-bit */
1374#define GRCMBOX_SNDNIC_PROD_IDX_6 0x000059b0 /* 64-bit */
1375#define GRCMBOX_SNDNIC_PROD_IDX_7 0x000059b8 /* 64-bit */
1376#define GRCMBOX_SNDNIC_PROD_IDX_8 0x000059c0 /* 64-bit */
1377#define GRCMBOX_SNDNIC_PROD_IDX_9 0x000059c8 /* 64-bit */
1378#define GRCMBOX_SNDNIC_PROD_IDX_10 0x000059d0 /* 64-bit */
1379#define GRCMBOX_SNDNIC_PROD_IDX_11 0x000059d8 /* 64-bit */
1380#define GRCMBOX_SNDNIC_PROD_IDX_12 0x000059e0 /* 64-bit */
1381#define GRCMBOX_SNDNIC_PROD_IDX_13 0x000059e8 /* 64-bit */
1382#define GRCMBOX_SNDNIC_PROD_IDX_14 0x000059f0 /* 64-bit */
1383#define GRCMBOX_SNDNIC_PROD_IDX_15 0x000059f8 /* 64-bit */
1384#define GRCMBOX_HIGH_PRIO_EV_VECTOR 0x00005a00
1385#define GRCMBOX_HIGH_PRIO_EV_MASK 0x00005a04
1386#define GRCMBOX_LOW_PRIO_EV_VEC 0x00005a08
1387#define GRCMBOX_LOW_PRIO_EV_MASK 0x00005a0c
1388/* 0x5a10 --> 0x5c00 */
1389
1390/* Flow Through queues */
1391#define FTQ_RESET 0x00005c00
1392/* 0x5c04 --> 0x5c10 unused */
1393#define FTQ_DMA_NORM_READ_CTL 0x00005c10
1394#define FTQ_DMA_NORM_READ_FULL_CNT 0x00005c14
1395#define FTQ_DMA_NORM_READ_FIFO_ENQDEQ 0x00005c18
1396#define FTQ_DMA_NORM_READ_WRITE_PEEK 0x00005c1c
1397#define FTQ_DMA_HIGH_READ_CTL 0x00005c20
1398#define FTQ_DMA_HIGH_READ_FULL_CNT 0x00005c24
1399#define FTQ_DMA_HIGH_READ_FIFO_ENQDEQ 0x00005c28
1400#define FTQ_DMA_HIGH_READ_WRITE_PEEK 0x00005c2c
1401#define FTQ_DMA_COMP_DISC_CTL 0x00005c30
1402#define FTQ_DMA_COMP_DISC_FULL_CNT 0x00005c34
1403#define FTQ_DMA_COMP_DISC_FIFO_ENQDEQ 0x00005c38
1404#define FTQ_DMA_COMP_DISC_WRITE_PEEK 0x00005c3c
1405#define FTQ_SEND_BD_COMP_CTL 0x00005c40
1406#define FTQ_SEND_BD_COMP_FULL_CNT 0x00005c44
1407#define FTQ_SEND_BD_COMP_FIFO_ENQDEQ 0x00005c48
1408#define FTQ_SEND_BD_COMP_WRITE_PEEK 0x00005c4c
1409#define FTQ_SEND_DATA_INIT_CTL 0x00005c50
1410#define FTQ_SEND_DATA_INIT_FULL_CNT 0x00005c54
1411#define FTQ_SEND_DATA_INIT_FIFO_ENQDEQ 0x00005c58
1412#define FTQ_SEND_DATA_INIT_WRITE_PEEK 0x00005c5c
1413#define FTQ_DMA_NORM_WRITE_CTL 0x00005c60
1414#define FTQ_DMA_NORM_WRITE_FULL_CNT 0x00005c64
1415#define FTQ_DMA_NORM_WRITE_FIFO_ENQDEQ 0x00005c68
1416#define FTQ_DMA_NORM_WRITE_WRITE_PEEK 0x00005c6c
1417#define FTQ_DMA_HIGH_WRITE_CTL 0x00005c70
1418#define FTQ_DMA_HIGH_WRITE_FULL_CNT 0x00005c74
1419#define FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ 0x00005c78
1420#define FTQ_DMA_HIGH_WRITE_WRITE_PEEK 0x00005c7c
1421#define FTQ_SWTYPE1_CTL 0x00005c80
1422#define FTQ_SWTYPE1_FULL_CNT 0x00005c84
1423#define FTQ_SWTYPE1_FIFO_ENQDEQ 0x00005c88
1424#define FTQ_SWTYPE1_WRITE_PEEK 0x00005c8c
1425#define FTQ_SEND_DATA_COMP_CTL 0x00005c90
1426#define FTQ_SEND_DATA_COMP_FULL_CNT 0x00005c94
1427#define FTQ_SEND_DATA_COMP_FIFO_ENQDEQ 0x00005c98
1428#define FTQ_SEND_DATA_COMP_WRITE_PEEK 0x00005c9c
1429#define FTQ_HOST_COAL_CTL 0x00005ca0
1430#define FTQ_HOST_COAL_FULL_CNT 0x00005ca4
1431#define FTQ_HOST_COAL_FIFO_ENQDEQ 0x00005ca8
1432#define FTQ_HOST_COAL_WRITE_PEEK 0x00005cac
1433#define FTQ_MAC_TX_CTL 0x00005cb0
1434#define FTQ_MAC_TX_FULL_CNT 0x00005cb4
1435#define FTQ_MAC_TX_FIFO_ENQDEQ 0x00005cb8
1436#define FTQ_MAC_TX_WRITE_PEEK 0x00005cbc
1437#define FTQ_MB_FREE_CTL 0x00005cc0
1438#define FTQ_MB_FREE_FULL_CNT 0x00005cc4
1439#define FTQ_MB_FREE_FIFO_ENQDEQ 0x00005cc8
1440#define FTQ_MB_FREE_WRITE_PEEK 0x00005ccc
1441#define FTQ_RCVBD_COMP_CTL 0x00005cd0
1442#define FTQ_RCVBD_COMP_FULL_CNT 0x00005cd4
1443#define FTQ_RCVBD_COMP_FIFO_ENQDEQ 0x00005cd8
1444#define FTQ_RCVBD_COMP_WRITE_PEEK 0x00005cdc
1445#define FTQ_RCVLST_PLMT_CTL 0x00005ce0
1446#define FTQ_RCVLST_PLMT_FULL_CNT 0x00005ce4
1447#define FTQ_RCVLST_PLMT_FIFO_ENQDEQ 0x00005ce8
1448#define FTQ_RCVLST_PLMT_WRITE_PEEK 0x00005cec
1449#define FTQ_RCVDATA_INI_CTL 0x00005cf0
1450#define FTQ_RCVDATA_INI_FULL_CNT 0x00005cf4
1451#define FTQ_RCVDATA_INI_FIFO_ENQDEQ 0x00005cf8
1452#define FTQ_RCVDATA_INI_WRITE_PEEK 0x00005cfc
1453#define FTQ_RCVDATA_COMP_CTL 0x00005d00
1454#define FTQ_RCVDATA_COMP_FULL_CNT 0x00005d04
1455#define FTQ_RCVDATA_COMP_FIFO_ENQDEQ 0x00005d08
1456#define FTQ_RCVDATA_COMP_WRITE_PEEK 0x00005d0c
1457#define FTQ_SWTYPE2_CTL 0x00005d10
1458#define FTQ_SWTYPE2_FULL_CNT 0x00005d14
1459#define FTQ_SWTYPE2_FIFO_ENQDEQ 0x00005d18
1460#define FTQ_SWTYPE2_WRITE_PEEK 0x00005d1c
1461/* 0x5d20 --> 0x6000 unused */
1462
1463/* Message signaled interrupt registers */
1464#define MSGINT_MODE 0x00006000
1465#define MSGINT_MODE_RESET 0x00000001
1466#define MSGINT_MODE_ENABLE 0x00000002
1467#define MSGINT_STATUS 0x00006004
1468#define MSGINT_FIFO 0x00006008
1469/* 0x600c --> 0x6400 unused */
1470
1471/* DMA completion registers */
1472#define DMAC_MODE 0x00006400
1473#define DMAC_MODE_RESET 0x00000001
1474#define DMAC_MODE_ENABLE 0x00000002
1475/* 0x6404 --> 0x6800 unused */
1476
1477/* GRC registers */
1478#define GRC_MODE 0x00006800
1479#define GRC_MODE_UPD_ON_COAL 0x00000001
1480#define GRC_MODE_BSWAP_NONFRM_DATA 0x00000002
1481#define GRC_MODE_WSWAP_NONFRM_DATA 0x00000004
1482#define GRC_MODE_BSWAP_DATA 0x00000010
1483#define GRC_MODE_WSWAP_DATA 0x00000020
1484#define GRC_MODE_SPLITHDR 0x00000100
1485#define GRC_MODE_NOFRM_CRACKING 0x00000200
1486#define GRC_MODE_INCL_CRC 0x00000400
1487#define GRC_MODE_ALLOW_BAD_FRMS 0x00000800
1488#define GRC_MODE_NOIRQ_ON_SENDS 0x00002000
1489#define GRC_MODE_NOIRQ_ON_RCV 0x00004000
1490#define GRC_MODE_FORCE_PCI32BIT 0x00008000
1491#define GRC_MODE_HOST_STACKUP 0x00010000
1492#define GRC_MODE_HOST_SENDBDS 0x00020000
1493#define GRC_MODE_NO_TX_PHDR_CSUM 0x00100000
1494#define GRC_MODE_NVRAM_WR_ENABLE 0x00200000
1495#define GRC_MODE_NO_RX_PHDR_CSUM 0x00800000
1496#define GRC_MODE_IRQ_ON_TX_CPU_ATTN 0x01000000
1497#define GRC_MODE_IRQ_ON_RX_CPU_ATTN 0x02000000
1498#define GRC_MODE_IRQ_ON_MAC_ATTN 0x04000000
1499#define GRC_MODE_IRQ_ON_DMA_ATTN 0x08000000
1500#define GRC_MODE_IRQ_ON_FLOW_ATTN 0x10000000
1501#define GRC_MODE_4X_NIC_SEND_RINGS 0x20000000
1502#define GRC_MODE_MCAST_FRM_ENABLE 0x40000000
1503#define GRC_MISC_CFG 0x00006804
1504#define GRC_MISC_CFG_CORECLK_RESET 0x00000001
1505#define GRC_MISC_CFG_PRESCALAR_MASK 0x000000fe
1506#define GRC_MISC_CFG_PRESCALAR_SHIFT 1
1507#define GRC_MISC_CFG_BOARD_ID_MASK 0x0001e000
1508#define GRC_MISC_CFG_BOARD_ID_5700 0x0001e000
1509#define GRC_MISC_CFG_BOARD_ID_5701 0x00000000
1510#define GRC_MISC_CFG_BOARD_ID_5702FE 0x00004000
1511#define GRC_MISC_CFG_BOARD_ID_5703 0x00000000
1512#define GRC_MISC_CFG_BOARD_ID_5703S 0x00002000
1513#define GRC_MISC_CFG_BOARD_ID_5704 0x00000000
1514#define GRC_MISC_CFG_BOARD_ID_5704CIOBE 0x00004000
1515#define GRC_MISC_CFG_BOARD_ID_5704_A2 0x00008000
1516#define GRC_MISC_CFG_BOARD_ID_5788 0x00010000
1517#define GRC_MISC_CFG_BOARD_ID_5788M 0x00018000
1518#define GRC_MISC_CFG_BOARD_ID_AC91002A1 0x00018000
Michael Chan60189dd2006-12-17 17:08:07 -08001519#define GRC_MISC_CFG_EPHY_IDDQ 0x00200000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520#define GRC_MISC_CFG_KEEP_GPHY_POWER 0x04000000
1521#define GRC_LOCAL_CTRL 0x00006808
1522#define GRC_LCLCTRL_INT_ACTIVE 0x00000001
1523#define GRC_LCLCTRL_CLEARINT 0x00000002
1524#define GRC_LCLCTRL_SETINT 0x00000004
1525#define GRC_LCLCTRL_INT_ON_ATTN 0x00000008
Michael Chanaf36e6b2006-03-23 01:28:06 -08001526#define GRC_LCLCTRL_GPIO_UART_SEL 0x00000010 /* 5755 only */
Michael Chana4e2b342005-10-26 15:46:52 -07001527#define GRC_LCLCTRL_USE_SIG_DETECT 0x00000010 /* 5714/5780 only */
1528#define GRC_LCLCTRL_USE_EXT_SIG_DETECT 0x00000020 /* 5714/5780 only */
Michael Chan3e7d83b2005-04-21 17:10:36 -07001529#define GRC_LCLCTRL_GPIO_INPUT3 0x00000020
1530#define GRC_LCLCTRL_GPIO_OE3 0x00000040
1531#define GRC_LCLCTRL_GPIO_OUTPUT3 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532#define GRC_LCLCTRL_GPIO_INPUT0 0x00000100
1533#define GRC_LCLCTRL_GPIO_INPUT1 0x00000200
1534#define GRC_LCLCTRL_GPIO_INPUT2 0x00000400
1535#define GRC_LCLCTRL_GPIO_OE0 0x00000800
1536#define GRC_LCLCTRL_GPIO_OE1 0x00001000
1537#define GRC_LCLCTRL_GPIO_OE2 0x00002000
1538#define GRC_LCLCTRL_GPIO_OUTPUT0 0x00004000
1539#define GRC_LCLCTRL_GPIO_OUTPUT1 0x00008000
1540#define GRC_LCLCTRL_GPIO_OUTPUT2 0x00010000
1541#define GRC_LCLCTRL_EXTMEM_ENABLE 0x00020000
1542#define GRC_LCLCTRL_MEMSZ_MASK 0x001c0000
1543#define GRC_LCLCTRL_MEMSZ_256K 0x00000000
1544#define GRC_LCLCTRL_MEMSZ_512K 0x00040000
1545#define GRC_LCLCTRL_MEMSZ_1M 0x00080000
1546#define GRC_LCLCTRL_MEMSZ_2M 0x000c0000
1547#define GRC_LCLCTRL_MEMSZ_4M 0x00100000
1548#define GRC_LCLCTRL_MEMSZ_8M 0x00140000
1549#define GRC_LCLCTRL_MEMSZ_16M 0x00180000
1550#define GRC_LCLCTRL_BANK_SELECT 0x00200000
1551#define GRC_LCLCTRL_SSRAM_TYPE 0x00400000
1552#define GRC_LCLCTRL_AUTO_SEEPROM 0x01000000
1553#define GRC_TIMER 0x0000680c
1554#define GRC_RX_CPU_EVENT 0x00006810
Matt Carlson7c5026a2008-05-02 16:49:29 -07001555#define GRC_RX_CPU_DRIVER_EVENT 0x00004000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556#define GRC_RX_TIMER_REF 0x00006814
1557#define GRC_RX_CPU_SEM 0x00006818
1558#define GRC_REMOTE_RX_CPU_ATTN 0x0000681c
1559#define GRC_TX_CPU_EVENT 0x00006820
1560#define GRC_TX_TIMER_REF 0x00006824
1561#define GRC_TX_CPU_SEM 0x00006828
1562#define GRC_REMOTE_TX_CPU_ATTN 0x0000682c
1563#define GRC_MEM_POWER_UP 0x00006830 /* 64-bit */
1564#define GRC_EEPROM_ADDR 0x00006838
1565#define EEPROM_ADDR_WRITE 0x00000000
1566#define EEPROM_ADDR_READ 0x80000000
1567#define EEPROM_ADDR_COMPLETE 0x40000000
1568#define EEPROM_ADDR_FSM_RESET 0x20000000
1569#define EEPROM_ADDR_DEVID_MASK 0x1c000000
1570#define EEPROM_ADDR_DEVID_SHIFT 26
1571#define EEPROM_ADDR_START 0x02000000
1572#define EEPROM_ADDR_CLKPERD_SHIFT 16
1573#define EEPROM_ADDR_ADDR_MASK 0x0000ffff
1574#define EEPROM_ADDR_ADDR_SHIFT 0
1575#define EEPROM_DEFAULT_CLOCK_PERIOD 0x60
1576#define EEPROM_CHIP_SIZE (64 * 1024)
1577#define GRC_EEPROM_DATA 0x0000683c
1578#define GRC_EEPROM_CTRL 0x00006840
1579#define GRC_MDI_CTRL 0x00006844
1580#define GRC_SEEPROM_DELAY 0x00006848
Michael Chanb5d37722006-09-27 16:06:21 -07001581/* 0x684c --> 0x6890 unused */
1582#define GRC_VCPU_EXT_CTRL 0x00006890
1583#define GRC_VCPU_EXT_CTRL_HALT_CPU 0x00400000
1584#define GRC_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000
Michael Chand9ab5ad2006-03-20 22:27:35 -08001585#define GRC_FASTBOOT_PC 0x00006894 /* 5752, 5755, 5787 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586
1587/* 0x6c00 --> 0x7000 unused */
1588
1589/* NVRAM Control registers */
1590#define NVRAM_CMD 0x00007000
1591#define NVRAM_CMD_RESET 0x00000001
1592#define NVRAM_CMD_DONE 0x00000008
1593#define NVRAM_CMD_GO 0x00000010
1594#define NVRAM_CMD_WR 0x00000020
1595#define NVRAM_CMD_RD 0x00000000
1596#define NVRAM_CMD_ERASE 0x00000040
1597#define NVRAM_CMD_FIRST 0x00000080
1598#define NVRAM_CMD_LAST 0x00000100
1599#define NVRAM_CMD_WREN 0x00010000
1600#define NVRAM_CMD_WRDI 0x00020000
1601#define NVRAM_STAT 0x00007004
1602#define NVRAM_WRDATA 0x00007008
1603#define NVRAM_ADDR 0x0000700c
1604#define NVRAM_ADDR_MSK 0x00ffffff
1605#define NVRAM_RDDATA 0x00007010
1606#define NVRAM_CFG1 0x00007014
1607#define NVRAM_CFG1_FLASHIF_ENAB 0x00000001
1608#define NVRAM_CFG1_BUFFERED_MODE 0x00000002
1609#define NVRAM_CFG1_PASS_THRU 0x00000004
1610#define NVRAM_CFG1_STATUS_BITS 0x00000070
1611#define NVRAM_CFG1_BIT_BANG 0x00000008
1612#define NVRAM_CFG1_FLASH_SIZE 0x02000000
1613#define NVRAM_CFG1_COMPAT_BYPASS 0x80000000
1614#define NVRAM_CFG1_VENDOR_MASK 0x03000003
1615#define FLASH_VENDOR_ATMEL_EEPROM 0x02000000
1616#define FLASH_VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1617#define FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED 0x00000003
1618#define FLASH_VENDOR_ST 0x03000001
1619#define FLASH_VENDOR_SAIFUN 0x01000003
1620#define FLASH_VENDOR_SST_SMALL 0x00000001
1621#define FLASH_VENDOR_SST_LARGE 0x02000001
Michael Chan361b4ac2005-04-21 17:11:21 -07001622#define NVRAM_CFG1_5752VENDOR_MASK 0x03c00003
1623#define FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ 0x00000000
1624#define FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ 0x02000000
1625#define FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1626#define FLASH_5752VENDOR_ST_M45PE10 0x02400000
1627#define FLASH_5752VENDOR_ST_M45PE20 0x02400002
1628#define FLASH_5752VENDOR_ST_M45PE40 0x02400001
Michael Chan1b277772006-03-20 22:27:48 -08001629#define FLASH_5755VENDOR_ATMEL_FLASH_1 0x03400001
1630#define FLASH_5755VENDOR_ATMEL_FLASH_2 0x03400002
1631#define FLASH_5755VENDOR_ATMEL_FLASH_3 0x03400000
Michael Chand3c7b882006-03-23 01:28:25 -08001632#define FLASH_5755VENDOR_ATMEL_FLASH_4 0x00000003
Matt Carlson70b65a22007-07-11 19:48:50 -07001633#define FLASH_5755VENDOR_ATMEL_FLASH_5 0x02000003
Michael Chand3c7b882006-03-23 01:28:25 -08001634#define FLASH_5755VENDOR_ATMEL_EEPROM_64KHZ 0x03c00003
1635#define FLASH_5755VENDOR_ATMEL_EEPROM_376KHZ 0x03c00002
Michael Chan1b277772006-03-20 22:27:48 -08001636#define FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ 0x03000003
1637#define FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ 0x03000002
1638#define FLASH_5787VENDOR_MICRO_EEPROM_64KHZ 0x03000000
1639#define FLASH_5787VENDOR_MICRO_EEPROM_376KHZ 0x02000000
Matt Carlson6b91fa02007-10-10 18:01:09 -07001640#define FLASH_5761VENDOR_ATMEL_MDB021D 0x00800003
1641#define FLASH_5761VENDOR_ATMEL_MDB041D 0x00800000
1642#define FLASH_5761VENDOR_ATMEL_MDB081D 0x00800002
1643#define FLASH_5761VENDOR_ATMEL_MDB161D 0x00800001
1644#define FLASH_5761VENDOR_ATMEL_ADB021D 0x00000003
1645#define FLASH_5761VENDOR_ATMEL_ADB041D 0x00000000
1646#define FLASH_5761VENDOR_ATMEL_ADB081D 0x00000002
1647#define FLASH_5761VENDOR_ATMEL_ADB161D 0x00000001
1648#define FLASH_5761VENDOR_ST_M_M45PE20 0x02800001
1649#define FLASH_5761VENDOR_ST_M_M45PE40 0x02800000
1650#define FLASH_5761VENDOR_ST_M_M45PE80 0x02800002
1651#define FLASH_5761VENDOR_ST_M_M45PE16 0x02800003
1652#define FLASH_5761VENDOR_ST_A_M45PE20 0x02000001
1653#define FLASH_5761VENDOR_ST_A_M45PE40 0x02000000
1654#define FLASH_5761VENDOR_ST_A_M45PE80 0x02000002
1655#define FLASH_5761VENDOR_ST_A_M45PE16 0x02000003
Matt Carlson321d32a2008-11-21 17:22:19 -08001656#define FLASH_57780VENDOR_ATMEL_AT45DB011D 0x00400000
1657#define FLASH_57780VENDOR_ATMEL_AT45DB011B 0x03400000
1658#define FLASH_57780VENDOR_ATMEL_AT45DB021D 0x00400002
1659#define FLASH_57780VENDOR_ATMEL_AT45DB021B 0x03400002
1660#define FLASH_57780VENDOR_ATMEL_AT45DB041D 0x00400001
1661#define FLASH_57780VENDOR_ATMEL_AT45DB041B 0x03400001
Michael Chan361b4ac2005-04-21 17:11:21 -07001662#define NVRAM_CFG1_5752PAGE_SIZE_MASK 0x70000000
1663#define FLASH_5752PAGE_SIZE_256 0x00000000
1664#define FLASH_5752PAGE_SIZE_512 0x10000000
1665#define FLASH_5752PAGE_SIZE_1K 0x20000000
1666#define FLASH_5752PAGE_SIZE_2K 0x30000000
1667#define FLASH_5752PAGE_SIZE_4K 0x40000000
1668#define FLASH_5752PAGE_SIZE_264 0x50000000
Matt Carlson321d32a2008-11-21 17:22:19 -08001669#define FLASH_5752PAGE_SIZE_528 0x60000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670#define NVRAM_CFG2 0x00007018
1671#define NVRAM_CFG3 0x0000701c
1672#define NVRAM_SWARB 0x00007020
1673#define SWARB_REQ_SET0 0x00000001
1674#define SWARB_REQ_SET1 0x00000002
1675#define SWARB_REQ_SET2 0x00000004
1676#define SWARB_REQ_SET3 0x00000008
1677#define SWARB_REQ_CLR0 0x00000010
1678#define SWARB_REQ_CLR1 0x00000020
1679#define SWARB_REQ_CLR2 0x00000040
1680#define SWARB_REQ_CLR3 0x00000080
1681#define SWARB_GNT0 0x00000100
1682#define SWARB_GNT1 0x00000200
1683#define SWARB_GNT2 0x00000400
1684#define SWARB_GNT3 0x00000800
1685#define SWARB_REQ0 0x00001000
1686#define SWARB_REQ1 0x00002000
1687#define SWARB_REQ2 0x00004000
1688#define SWARB_REQ3 0x00008000
1689#define NVRAM_ACCESS 0x00007024
1690#define ACCESS_ENABLE 0x00000001
1691#define ACCESS_WR_ENABLE 0x00000002
1692#define NVRAM_WRITE1 0x00007028
Matt Carlson6b91fa02007-10-10 18:01:09 -07001693/* 0x702c unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694
Matt Carlson6b91fa02007-10-10 18:01:09 -07001695#define NVRAM_ADDR_LOCKOUT 0x00007030
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001696/* 0x7034 --> 0x7500 unused */
1697
1698#define OTP_MODE 0x00007500
1699#define OTP_MODE_OTP_THRU_GRC 0x00000001
1700#define OTP_CTRL 0x00007504
1701#define OTP_CTRL_OTP_PROG_ENABLE 0x00200000
1702#define OTP_CTRL_OTP_CMD_READ 0x00000000
1703#define OTP_CTRL_OTP_CMD_INIT 0x00000008
1704#define OTP_CTRL_OTP_CMD_START 0x00000001
1705#define OTP_STATUS 0x00007508
1706#define OTP_STATUS_CMD_DONE 0x00000001
1707#define OTP_ADDRESS 0x0000750c
1708#define OTP_ADDRESS_MAGIC1 0x000000a0
1709#define OTP_ADDRESS_MAGIC2 0x00000080
1710/* 0x7510 unused */
1711
1712#define OTP_READ_DATA 0x00007514
1713/* 0x7518 --> 0x7c04 unused */
Matt Carlson6b91fa02007-10-10 18:01:09 -07001714
Michael Chanb5d37722006-09-27 16:06:21 -07001715#define PCIE_TRANSACTION_CFG 0x00007c04
1716#define PCIE_TRANS_CFG_1SHOT_MSI 0x20000000
1717#define PCIE_TRANS_CFG_LOM 0x00000020
1718
Matt Carlson8ed5d972007-05-07 00:25:49 -07001719#define PCIE_PWR_MGMT_THRESH 0x00007d28
1720#define PCIE_PWR_MGMT_L1_THRESH_MSK 0x0000ff00
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001722
1723/* OTP bit definitions */
1724#define TG3_OTP_AGCTGT_MASK 0x000000e0
1725#define TG3_OTP_AGCTGT_SHIFT 1
1726#define TG3_OTP_HPFFLTR_MASK 0x00000300
1727#define TG3_OTP_HPFFLTR_SHIFT 1
1728#define TG3_OTP_HPFOVER_MASK 0x00000400
1729#define TG3_OTP_HPFOVER_SHIFT 1
1730#define TG3_OTP_LPFDIS_MASK 0x00000800
1731#define TG3_OTP_LPFDIS_SHIFT 11
1732#define TG3_OTP_VDAC_MASK 0xff000000
1733#define TG3_OTP_VDAC_SHIFT 24
1734#define TG3_OTP_10BTAMP_MASK 0x0000f000
1735#define TG3_OTP_10BTAMP_SHIFT 8
1736#define TG3_OTP_ROFF_MASK 0x00e00000
1737#define TG3_OTP_ROFF_SHIFT 11
1738#define TG3_OTP_RCOFF_MASK 0x001c0000
1739#define TG3_OTP_RCOFF_SHIFT 16
1740
1741#define TG3_OTP_DEFAULT 0x286c1640
1742
1743
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744#define TG3_EEPROM_MAGIC 0x669955aa
Michael Chanb16250e2006-09-27 16:10:14 -07001745#define TG3_EEPROM_MAGIC_FW 0xa5000000
1746#define TG3_EEPROM_MAGIC_FW_MSK 0xff000000
Matt Carlsona5767de2007-11-12 21:10:58 -08001747#define TG3_EEPROM_SB_FORMAT_MASK 0x00e00000
1748#define TG3_EEPROM_SB_FORMAT_1 0x00200000
1749#define TG3_EEPROM_SB_REVISION_MASK 0x001f0000
1750#define TG3_EEPROM_SB_REVISION_0 0x00000000
1751#define TG3_EEPROM_SB_REVISION_2 0x00020000
1752#define TG3_EEPROM_SB_REVISION_3 0x00030000
Michael Chanb16250e2006-09-27 16:10:14 -07001753#define TG3_EEPROM_MAGIC_HW 0xabcd
1754#define TG3_EEPROM_MAGIC_HW_MSK 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755
Matt Carlson9c8a6202007-10-21 16:16:08 -07001756#define TG3_NVM_DIR_START 0x18
1757#define TG3_NVM_DIR_END 0x78
1758#define TG3_NVM_DIRENT_SIZE 0xc
1759#define TG3_NVM_DIRTYPE_SHIFT 24
1760#define TG3_NVM_DIRTYPE_ASFINI 1
1761
Matt Carlsondfe00d72008-11-21 17:19:41 -08001762#define TG3_EEPROM_SB_F1R0_EDH_OFF 0x10
1763#define TG3_EEPROM_SB_F1R2_EDH_OFF 0x14
1764#define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10
1765#define TG3_EEPROM_SB_F1R3_EDH_OFF 0x18
1766#define TG3_EEPROM_SB_EDH_MAJ_MASK 0x00000700
1767#define TG3_EEPROM_SB_EDH_MAJ_SHFT 8
1768#define TG3_EEPROM_SB_EDH_MIN_MASK 0x000000ff
1769#define TG3_EEPROM_SB_EDH_BLD_MASK 0x0000f800
1770#define TG3_EEPROM_SB_EDH_BLD_SHFT 11
1771
1772
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773/* 32K Window into NIC internal memory */
1774#define NIC_SRAM_WIN_BASE 0x00008000
1775
1776/* Offsets into first 32k of NIC internal memory. */
1777#define NIC_SRAM_PAGE_ZERO 0x00000000
1778#define NIC_SRAM_SEND_RCB 0x00000100 /* 16 * TG3_BDINFO_... */
1779#define NIC_SRAM_RCV_RET_RCB 0x00000200 /* 16 * TG3_BDINFO_... */
1780#define NIC_SRAM_STATS_BLK 0x00000300
1781#define NIC_SRAM_STATUS_BLK 0x00000b00
1782
1783#define NIC_SRAM_FIRMWARE_MBOX 0x00000b50
1784#define NIC_SRAM_FIRMWARE_MBOX_MAGIC1 0x4B657654
1785#define NIC_SRAM_FIRMWARE_MBOX_MAGIC2 0x4861764b /* !dma on linkchg */
1786
1787#define NIC_SRAM_DATA_SIG 0x00000b54
1788#define NIC_SRAM_DATA_SIG_MAGIC 0x4b657654 /* ascii for 'KevT' */
1789
1790#define NIC_SRAM_DATA_CFG 0x00000b58
1791#define NIC_SRAM_DATA_CFG_LED_MODE_MASK 0x0000000c
1792#define NIC_SRAM_DATA_CFG_LED_MODE_MAC 0x00000000
1793#define NIC_SRAM_DATA_CFG_LED_MODE_PHY_1 0x00000004
1794#define NIC_SRAM_DATA_CFG_LED_MODE_PHY_2 0x00000008
1795#define NIC_SRAM_DATA_CFG_PHY_TYPE_MASK 0x00000030
1796#define NIC_SRAM_DATA_CFG_PHY_TYPE_UNKNOWN 0x00000000
1797#define NIC_SRAM_DATA_CFG_PHY_TYPE_COPPER 0x00000010
1798#define NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER 0x00000020
1799#define NIC_SRAM_DATA_CFG_WOL_ENABLE 0x00000040
1800#define NIC_SRAM_DATA_CFG_ASF_ENABLE 0x00000080
1801#define NIC_SRAM_DATA_CFG_EEPROM_WP 0x00000100
1802#define NIC_SRAM_DATA_CFG_MINI_PCI 0x00001000
1803#define NIC_SRAM_DATA_CFG_FIBER_WOL 0x00004000
1804#define NIC_SRAM_DATA_CFG_NO_GPIO2 0x00100000
Matt Carlson0d3031d2007-10-10 18:02:43 -07001805#define NIC_SRAM_DATA_CFG_APE_ENABLE 0x00200000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806
1807#define NIC_SRAM_DATA_VER 0x00000b5c
1808#define NIC_SRAM_DATA_VER_SHIFT 16
1809
1810#define NIC_SRAM_DATA_PHY_ID 0x00000b74
1811#define NIC_SRAM_DATA_PHY_ID1_MASK 0xffff0000
1812#define NIC_SRAM_DATA_PHY_ID2_MASK 0x0000ffff
1813
1814#define NIC_SRAM_FW_CMD_MBOX 0x00000b78
1815#define FWCMD_NICDRV_ALIVE 0x00000001
1816#define FWCMD_NICDRV_PAUSE_FW 0x00000002
1817#define FWCMD_NICDRV_IPV4ADDR_CHG 0x00000003
1818#define FWCMD_NICDRV_IPV6ADDR_CHG 0x00000004
1819#define FWCMD_NICDRV_FIX_DMAR 0x00000005
1820#define FWCMD_NICDRV_FIX_DMAW 0x00000006
Matt Carlson7c5026a2008-05-02 16:49:29 -07001821#define FWCMD_NICDRV_LINK_UPDATE 0x0000000c
Michael Chan28fbef72005-10-26 15:48:35 -07001822#define FWCMD_NICDRV_ALIVE2 0x0000000d
Michael Chan130b8e42006-09-27 16:00:40 -07001823#define FWCMD_NICDRV_ALIVE3 0x0000000e
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824#define NIC_SRAM_FW_CMD_LEN_MBOX 0x00000b7c
1825#define NIC_SRAM_FW_CMD_DATA_MBOX 0x00000b80
1826#define NIC_SRAM_FW_ASF_STATUS_MBOX 0x00000c00
1827#define NIC_SRAM_FW_DRV_STATE_MBOX 0x00000c04
1828#define DRV_STATE_START 0x00000001
1829#define DRV_STATE_START_DONE 0x80000001
1830#define DRV_STATE_UNLOAD 0x00000002
1831#define DRV_STATE_UNLOAD_DONE 0x80000002
1832#define DRV_STATE_WOL 0x00000003
1833#define DRV_STATE_SUSPEND 0x00000004
1834
1835#define NIC_SRAM_FW_RESET_TYPE_MBOX 0x00000c08
1836
1837#define NIC_SRAM_MAC_ADDR_HIGH_MBOX 0x00000c14
1838#define NIC_SRAM_MAC_ADDR_LOW_MBOX 0x00000c18
1839
Michael Chan6921d202005-12-13 21:15:53 -08001840#define NIC_SRAM_WOL_MBOX 0x00000d30
1841#define WOL_SIGNATURE 0x474c0000
1842#define WOL_DRV_STATE_SHUTDOWN 0x00000001
1843#define WOL_DRV_WOL 0x00000002
1844#define WOL_SET_MAGIC_PKT 0x00000004
1845
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846#define NIC_SRAM_DATA_CFG_2 0x00000d38
1847
Matt Carlson6833c042008-11-21 17:18:59 -08001848#define NIC_SRAM_DATA_CFG_2_APD_EN 0x00000400
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849#define SHASTA_EXT_LED_MODE_MASK 0x00018000
1850#define SHASTA_EXT_LED_LEGACY 0x00000000
1851#define SHASTA_EXT_LED_SHARED 0x00008000
1852#define SHASTA_EXT_LED_MAC 0x00010000
1853#define SHASTA_EXT_LED_COMBO 0x00018000
1854
Matt Carlson8ed5d972007-05-07 00:25:49 -07001855#define NIC_SRAM_DATA_CFG_3 0x00000d3c
1856#define NIC_SRAM_ASPM_DEBOUNCE 0x00000002
1857
Matt Carlsona9daf362008-05-25 23:49:44 -07001858#define NIC_SRAM_DATA_CFG_4 0x00000d60
1859#define NIC_SRAM_GMII_MODE 0x00000002
1860#define NIC_SRAM_RGMII_STD_IBND_DISABLE 0x00000004
1861#define NIC_SRAM_RGMII_EXT_IBND_RX_EN 0x00000008
1862#define NIC_SRAM_RGMII_EXT_IBND_TX_EN 0x00000010
1863
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864#define NIC_SRAM_RX_MINI_BUFFER_DESC 0x00001000
1865
1866#define NIC_SRAM_DMA_DESC_POOL_BASE 0x00002000
1867#define NIC_SRAM_DMA_DESC_POOL_SIZE 0x00002000
1868#define NIC_SRAM_TX_BUFFER_DESC 0x00004000 /* 512 entries */
1869#define NIC_SRAM_RX_BUFFER_DESC 0x00006000 /* 256 entries */
1870#define NIC_SRAM_RX_JUMBO_BUFFER_DESC 0x00007000 /* 256 entries */
1871#define NIC_SRAM_MBUF_POOL_BASE 0x00008000
1872#define NIC_SRAM_MBUF_POOL_SIZE96 0x00018000
1873#define NIC_SRAM_MBUF_POOL_SIZE64 0x00010000
1874#define NIC_SRAM_MBUF_POOL_BASE5705 0x00010000
1875#define NIC_SRAM_MBUF_POOL_SIZE5705 0x0000e000
1876
1877/* Currently this is fixed. */
1878#define PHY_ADDR 0x01
1879
1880/* Tigon3 specific PHY MII registers. */
1881#define TG3_BMCR_SPEED1000 0x0040
1882
1883#define MII_TG3_CTRL 0x09 /* 1000-baseT control register */
1884#define MII_TG3_CTRL_ADV_1000_HALF 0x0100
1885#define MII_TG3_CTRL_ADV_1000_FULL 0x0200
1886#define MII_TG3_CTRL_AS_MASTER 0x0800
1887#define MII_TG3_CTRL_ENABLE_AS_MASTER 0x1000
1888
1889#define MII_TG3_EXT_CTRL 0x10 /* Extended control register */
1890#define MII_TG3_EXT_CTRL_FIFO_ELASTIC 0x0001
1891#define MII_TG3_EXT_CTRL_LNK3_LED_MODE 0x0002
Michael Chan6921d202005-12-13 21:15:53 -08001892#define MII_TG3_EXT_CTRL_FORCE_LED_OFF 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893#define MII_TG3_EXT_CTRL_TBI 0x8000
1894
1895#define MII_TG3_EXT_STAT 0x11 /* Extended status register */
1896#define MII_TG3_EXT_STAT_LPASS 0x0100
1897
1898#define MII_TG3_DSP_RW_PORT 0x15 /* DSP coefficient read/write port */
1899
Michael Chan715116a2006-09-27 16:09:25 -07001900#define MII_TG3_EPHY_PTEST 0x17 /* 5906 PHY register */
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001901#define MII_TG3_DSP_ADDRESS 0x17 /* DSP address register */
1902
1903#define MII_TG3_DSP_TAP1 0x0001
1904#define MII_TG3_DSP_TAP1_AGCTGT_DFLT 0x0007
1905#define MII_TG3_DSP_AADJ1CH0 0x001f
1906#define MII_TG3_DSP_AADJ1CH3 0x601f
1907#define MII_TG3_DSP_AADJ1CH3_ADCCKADJ 0x0002
1908#define MII_TG3_DSP_EXP8 0x0708
1909#define MII_TG3_DSP_EXP8_REJ2MHz 0x0001
1910#define MII_TG3_DSP_EXP8_AEDW 0x0200
1911#define MII_TG3_DSP_EXP75 0x0f75
1912#define MII_TG3_DSP_EXP96 0x0f96
1913#define MII_TG3_DSP_EXP97 0x0f97
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914
1915#define MII_TG3_AUX_CTRL 0x18 /* auxilliary control register */
1916
Matt Carlson0a459aa2008-11-03 16:54:15 -08001917#define MII_TG3_AUXCTL_PCTL_100TX_LPWR 0x0010
1918#define MII_TG3_AUXCTL_PCTL_SPR_ISOLATE 0x0020
1919#define MII_TG3_AUXCTL_PCTL_VREG_11V 0x0180
1920#define MII_TG3_AUXCTL_SHDWSEL_PWRCTL 0x0002
1921
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001922#define MII_TG3_AUXCTL_MISC_WREN 0x8000
1923#define MII_TG3_AUXCTL_MISC_FORCE_AMDIX 0x0200
1924#define MII_TG3_AUXCTL_MISC_RDSEL_MISC 0x7000
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001925#define MII_TG3_AUXCTL_SHDWSEL_MISC 0x0007
1926
1927#define MII_TG3_AUXCTL_ACTL_SMDSP_ENA 0x0800
1928#define MII_TG3_AUXCTL_ACTL_TX_6DB 0x0400
1929#define MII_TG3_AUXCTL_SHDWSEL_AUXCTL 0x0000
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001930
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931#define MII_TG3_AUX_STAT 0x19 /* auxilliary status register */
1932#define MII_TG3_AUX_STAT_LPASS 0x0004
1933#define MII_TG3_AUX_STAT_SPDMASK 0x0700
1934#define MII_TG3_AUX_STAT_10HALF 0x0100
1935#define MII_TG3_AUX_STAT_10FULL 0x0200
1936#define MII_TG3_AUX_STAT_100HALF 0x0300
1937#define MII_TG3_AUX_STAT_100_4 0x0400
1938#define MII_TG3_AUX_STAT_100FULL 0x0500
1939#define MII_TG3_AUX_STAT_1000HALF 0x0600
1940#define MII_TG3_AUX_STAT_1000FULL 0x0700
Michael Chan715116a2006-09-27 16:09:25 -07001941#define MII_TG3_AUX_STAT_100 0x0008
1942#define MII_TG3_AUX_STAT_FULL 0x0001
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943
1944#define MII_TG3_ISTAT 0x1a /* IRQ status register */
1945#define MII_TG3_IMASK 0x1b /* IRQ mask register */
1946
Matt Carlson662f38d2007-11-12 21:16:17 -08001947#define MII_TG3_MISC_SHDW 0x1c
1948#define MII_TG3_MISC_SHDW_WREN 0x8000
1949#define MII_TG3_MISC_SHDW_APD_SEL 0x2800
1950
1951#define MII_TG3_MISC_SHDW_APD_WKTM_84MS 0x0001
1952
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953/* ISTAT/IMASK event bits */
1954#define MII_TG3_INT_LINKCHG 0x0002
1955#define MII_TG3_INT_SPEEDCHG 0x0004
1956#define MII_TG3_INT_DUPLEXCHG 0x0008
1957#define MII_TG3_INT_ANEG_PAGE_RX 0x0400
1958
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001959#define MII_TG3_MISC_SHDW 0x1c
1960#define MII_TG3_MISC_SHDW_WREN 0x8000
1961#define MII_TG3_MISC_SHDW_SCR5_SEL 0x1400
1962#define MII_TG3_MISC_SHDW_APD_SEL 0x2800
1963
1964#define MII_TG3_MISC_SHDW_SCR5_C125OE 0x0001
1965#define MII_TG3_MISC_SHDW_SCR5_DLLAPD 0x0002
1966#define MII_TG3_MISC_SHDW_SCR5_SDTL 0x0004
1967#define MII_TG3_MISC_SHDW_SCR5_DLPTLM 0x0008
1968#define MII_TG3_MISC_SHDW_SCR5_LPED 0x0010
1969
1970#define MII_TG3_MISC_SHDW_APD_WKTM_84MS 0x0001
1971#define MII_TG3_MISC_SHDW_APD_ENABLE 0x0020
1972
Michael Chan715116a2006-09-27 16:09:25 -07001973#define MII_TG3_EPHY_TEST 0x1f /* 5906 PHY register */
1974#define MII_TG3_EPHY_SHADOW_EN 0x80
1975
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001976#define MII_TG3_EPHYTST_MISCCTRL 0x10 /* 5906 EPHY misc ctrl shadow register */
1977#define MII_TG3_EPHYTST_MISCCTRL_MDIX 0x4000
1978
Michael Chanc1d2a192007-01-08 19:57:20 -08001979#define MII_TG3_TEST1 0x1e
1980#define MII_TG3_TEST1_TRIM_EN 0x0010
Michael Chan569a5df2007-02-13 12:18:15 -08001981#define MII_TG3_TEST1_CRC_EN 0x8000
Michael Chanc1d2a192007-01-08 19:57:20 -08001982
Matt Carlson0d3031d2007-10-10 18:02:43 -07001983/* APE registers. Accessible through BAR1 */
1984#define TG3_APE_EVENT 0x000c
1985#define APE_EVENT_1 0x00000001
1986#define TG3_APE_LOCK_REQ 0x002c
1987#define APE_LOCK_REQ_DRIVER 0x00001000
1988#define TG3_APE_LOCK_GRANT 0x004c
1989#define APE_LOCK_GRANT_DRIVER 0x00001000
1990#define TG3_APE_SEG_SIG 0x4000
1991#define APE_SEG_SIG_MAGIC 0x41504521
1992
1993/* APE shared memory. Accessible through BAR1 */
1994#define TG3_APE_FW_STATUS 0x400c
1995#define APE_FW_STATUS_READY 0x00000100
1996#define TG3_APE_HOST_SEG_SIG 0x4200
1997#define APE_HOST_SEG_SIG_MAGIC 0x484f5354
1998#define TG3_APE_HOST_SEG_LEN 0x4204
1999#define APE_HOST_SEG_LEN_MAGIC 0x0000001c
2000#define TG3_APE_HOST_INIT_COUNT 0x4208
2001#define TG3_APE_HOST_DRIVER_ID 0x420c
2002#define APE_HOST_DRIVER_ID_MAGIC 0xf0035100
2003#define TG3_APE_HOST_BEHAVIOR 0x4210
2004#define APE_HOST_BEHAV_NO_PHYLOCK 0x00000001
2005#define TG3_APE_HOST_HEARTBEAT_INT_MS 0x4214
2006#define APE_HOST_HEARTBEAT_INT_DISABLE 0
2007#define APE_HOST_HEARTBEAT_INT_5SEC 5000
2008#define TG3_APE_HOST_HEARTBEAT_COUNT 0x4218
2009
2010#define TG3_APE_EVENT_STATUS 0x4300
2011
2012#define APE_EVENT_STATUS_DRIVER_EVNT 0x00000010
2013#define APE_EVENT_STATUS_STATE_CHNGE 0x00000500
2014#define APE_EVENT_STATUS_STATE_START 0x00010000
2015#define APE_EVENT_STATUS_STATE_UNLOAD 0x00020000
2016#define APE_EVENT_STATUS_STATE_WOL 0x00030000
2017#define APE_EVENT_STATUS_STATE_SUSPEND 0x00040000
2018#define APE_EVENT_STATUS_EVENT_PENDING 0x80000000
2019
2020/* APE convenience enumerations. */
Matt Carlson77b483f2008-08-15 14:07:24 -07002021#define TG3_APE_LOCK_GRC 1
Matt Carlson0d3031d2007-10-10 18:02:43 -07002022#define TG3_APE_LOCK_MEM 4
2023
Matt Carlsona5767de2007-11-12 21:10:58 -08002024#define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10
2025
Matt Carlson0d3031d2007-10-10 18:02:43 -07002026
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027/* There are two ways to manage the TX descriptors on the tigon3.
2028 * Either the descriptors are in host DMA'able memory, or they
2029 * exist only in the cards on-chip SRAM. All 16 send bds are under
2030 * the same mode, they may not be configured individually.
2031 *
2032 * This driver always uses host memory TX descriptors.
2033 *
2034 * To use host memory TX descriptors:
2035 * 1) Set GRC_MODE_HOST_SENDBDS in GRC_MODE register.
2036 * Make sure GRC_MODE_4X_NIC_SEND_RINGS is clear.
2037 * 2) Allocate DMA'able memory.
2038 * 3) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
2039 * a) Set TG3_BDINFO_HOST_ADDR to DMA address of memory
2040 * obtained in step 2
2041 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC.
2042 * c) Set len field of TG3_BDINFO_MAXLEN_FLAGS to number
2043 * of TX descriptors. Leave flags field clear.
2044 * 4) Access TX descriptors via host memory. The chip
2045 * will refetch into local SRAM as needed when producer
2046 * index mailboxes are updated.
2047 *
2048 * To use on-chip TX descriptors:
2049 * 1) Set GRC_MODE_4X_NIC_SEND_RINGS in GRC_MODE register.
2050 * Make sure GRC_MODE_HOST_SENDBDS is clear.
2051 * 2) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
2052 * a) Set TG3_BDINFO_HOST_ADDR to zero.
2053 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC
2054 * c) TG3_BDINFO_MAXLEN_FLAGS is don't care.
2055 * 3) Access TX descriptors directly in on-chip SRAM
2056 * using normal {read,write}l(). (and not using
2057 * pointer dereferencing of ioremap()'d memory like
2058 * the broken Broadcom driver does)
2059 *
2060 * Note that BDINFO_FLAGS_DISABLED should be set in the flags field of
2061 * TG3_BDINFO_MAXLEN_FLAGS of all unused SEND_RCB indices.
2062 */
2063struct tg3_tx_buffer_desc {
2064 u32 addr_hi;
2065 u32 addr_lo;
2066
2067 u32 len_flags;
2068#define TXD_FLAG_TCPUDP_CSUM 0x0001
2069#define TXD_FLAG_IP_CSUM 0x0002
2070#define TXD_FLAG_END 0x0004
2071#define TXD_FLAG_IP_FRAG 0x0008
2072#define TXD_FLAG_IP_FRAG_END 0x0010
2073#define TXD_FLAG_VLAN 0x0040
2074#define TXD_FLAG_COAL_NOW 0x0080
2075#define TXD_FLAG_CPU_PRE_DMA 0x0100
2076#define TXD_FLAG_CPU_POST_DMA 0x0200
2077#define TXD_FLAG_ADD_SRC_ADDR 0x1000
2078#define TXD_FLAG_CHOOSE_SRC_ADDR 0x6000
2079#define TXD_FLAG_NO_CRC 0x8000
2080#define TXD_LEN_SHIFT 16
2081
2082 u32 vlan_tag;
2083#define TXD_VLAN_TAG_SHIFT 0
2084#define TXD_MSS_SHIFT 16
2085};
2086
2087#define TXD_ADDR 0x00UL /* 64-bit */
2088#define TXD_LEN_FLAGS 0x08UL /* 32-bit (upper 16-bits are len) */
2089#define TXD_VLAN_TAG 0x0cUL /* 32-bit (upper 16-bits are tag) */
2090#define TXD_SIZE 0x10UL
2091
2092struct tg3_rx_buffer_desc {
2093 u32 addr_hi;
2094 u32 addr_lo;
2095
2096 u32 idx_len;
2097#define RXD_IDX_MASK 0xffff0000
2098#define RXD_IDX_SHIFT 16
2099#define RXD_LEN_MASK 0x0000ffff
2100#define RXD_LEN_SHIFT 0
2101
2102 u32 type_flags;
2103#define RXD_TYPE_SHIFT 16
2104#define RXD_FLAGS_SHIFT 0
2105
2106#define RXD_FLAG_END 0x0004
2107#define RXD_FLAG_MINI 0x0800
2108#define RXD_FLAG_JUMBO 0x0020
2109#define RXD_FLAG_VLAN 0x0040
2110#define RXD_FLAG_ERROR 0x0400
2111#define RXD_FLAG_IP_CSUM 0x1000
2112#define RXD_FLAG_TCPUDP_CSUM 0x2000
2113#define RXD_FLAG_IS_TCP 0x4000
2114
2115 u32 ip_tcp_csum;
2116#define RXD_IPCSUM_MASK 0xffff0000
2117#define RXD_IPCSUM_SHIFT 16
2118#define RXD_TCPCSUM_MASK 0x0000ffff
2119#define RXD_TCPCSUM_SHIFT 0
2120
2121 u32 err_vlan;
2122
2123#define RXD_VLAN_MASK 0x0000ffff
2124
2125#define RXD_ERR_BAD_CRC 0x00010000
2126#define RXD_ERR_COLLISION 0x00020000
2127#define RXD_ERR_LINK_LOST 0x00040000
2128#define RXD_ERR_PHY_DECODE 0x00080000
2129#define RXD_ERR_ODD_NIBBLE_RCVD_MII 0x00100000
2130#define RXD_ERR_MAC_ABRT 0x00200000
2131#define RXD_ERR_TOO_SMALL 0x00400000
2132#define RXD_ERR_NO_RESOURCES 0x00800000
2133#define RXD_ERR_HUGE_FRAME 0x01000000
2134#define RXD_ERR_MASK 0xffff0000
2135
2136 u32 reserved;
2137 u32 opaque;
2138#define RXD_OPAQUE_INDEX_MASK 0x0000ffff
2139#define RXD_OPAQUE_INDEX_SHIFT 0
2140#define RXD_OPAQUE_RING_STD 0x00010000
2141#define RXD_OPAQUE_RING_JUMBO 0x00020000
2142#define RXD_OPAQUE_RING_MINI 0x00040000
2143#define RXD_OPAQUE_RING_MASK 0x00070000
2144};
2145
2146struct tg3_ext_rx_buffer_desc {
2147 struct {
2148 u32 addr_hi;
2149 u32 addr_lo;
2150 } addrlist[3];
2151 u32 len2_len1;
2152 u32 resv_len3;
2153 struct tg3_rx_buffer_desc std;
2154};
2155
2156/* We only use this when testing out the DMA engine
2157 * at probe time. This is the internal format of buffer
2158 * descriptors used by the chip at NIC_SRAM_DMA_DESCS.
2159 */
2160struct tg3_internal_buffer_desc {
2161 u32 addr_hi;
2162 u32 addr_lo;
2163 u32 nic_mbuf;
2164 /* XXX FIX THIS */
2165#ifdef __BIG_ENDIAN
2166 u16 cqid_sqid;
2167 u16 len;
2168#else
2169 u16 len;
2170 u16 cqid_sqid;
2171#endif
2172 u32 flags;
2173 u32 __cookie1;
2174 u32 __cookie2;
2175 u32 __cookie3;
2176};
2177
2178#define TG3_HW_STATUS_SIZE 0x50
2179struct tg3_hw_status {
2180 u32 status;
2181#define SD_STATUS_UPDATED 0x00000001
2182#define SD_STATUS_LINK_CHG 0x00000002
2183#define SD_STATUS_ERROR 0x00000004
2184
2185 u32 status_tag;
2186
2187#ifdef __BIG_ENDIAN
2188 u16 rx_consumer;
2189 u16 rx_jumbo_consumer;
2190#else
2191 u16 rx_jumbo_consumer;
2192 u16 rx_consumer;
2193#endif
2194
2195#ifdef __BIG_ENDIAN
2196 u16 reserved;
2197 u16 rx_mini_consumer;
2198#else
2199 u16 rx_mini_consumer;
2200 u16 reserved;
2201#endif
2202 struct {
2203#ifdef __BIG_ENDIAN
2204 u16 tx_consumer;
2205 u16 rx_producer;
2206#else
2207 u16 rx_producer;
2208 u16 tx_consumer;
2209#endif
2210 } idx[16];
2211};
2212
2213typedef struct {
2214 u32 high, low;
2215} tg3_stat64_t;
2216
2217struct tg3_hw_stats {
2218 u8 __reserved0[0x400-0x300];
2219
2220 /* Statistics maintained by Receive MAC. */
2221 tg3_stat64_t rx_octets;
2222 u64 __reserved1;
2223 tg3_stat64_t rx_fragments;
2224 tg3_stat64_t rx_ucast_packets;
2225 tg3_stat64_t rx_mcast_packets;
2226 tg3_stat64_t rx_bcast_packets;
2227 tg3_stat64_t rx_fcs_errors;
2228 tg3_stat64_t rx_align_errors;
2229 tg3_stat64_t rx_xon_pause_rcvd;
2230 tg3_stat64_t rx_xoff_pause_rcvd;
2231 tg3_stat64_t rx_mac_ctrl_rcvd;
2232 tg3_stat64_t rx_xoff_entered;
2233 tg3_stat64_t rx_frame_too_long_errors;
2234 tg3_stat64_t rx_jabbers;
2235 tg3_stat64_t rx_undersize_packets;
2236 tg3_stat64_t rx_in_length_errors;
2237 tg3_stat64_t rx_out_length_errors;
2238 tg3_stat64_t rx_64_or_less_octet_packets;
2239 tg3_stat64_t rx_65_to_127_octet_packets;
2240 tg3_stat64_t rx_128_to_255_octet_packets;
2241 tg3_stat64_t rx_256_to_511_octet_packets;
2242 tg3_stat64_t rx_512_to_1023_octet_packets;
2243 tg3_stat64_t rx_1024_to_1522_octet_packets;
2244 tg3_stat64_t rx_1523_to_2047_octet_packets;
2245 tg3_stat64_t rx_2048_to_4095_octet_packets;
2246 tg3_stat64_t rx_4096_to_8191_octet_packets;
2247 tg3_stat64_t rx_8192_to_9022_octet_packets;
2248
2249 u64 __unused0[37];
2250
2251 /* Statistics maintained by Transmit MAC. */
2252 tg3_stat64_t tx_octets;
2253 u64 __reserved2;
2254 tg3_stat64_t tx_collisions;
2255 tg3_stat64_t tx_xon_sent;
2256 tg3_stat64_t tx_xoff_sent;
2257 tg3_stat64_t tx_flow_control;
2258 tg3_stat64_t tx_mac_errors;
2259 tg3_stat64_t tx_single_collisions;
2260 tg3_stat64_t tx_mult_collisions;
2261 tg3_stat64_t tx_deferred;
2262 u64 __reserved3;
2263 tg3_stat64_t tx_excessive_collisions;
2264 tg3_stat64_t tx_late_collisions;
2265 tg3_stat64_t tx_collide_2times;
2266 tg3_stat64_t tx_collide_3times;
2267 tg3_stat64_t tx_collide_4times;
2268 tg3_stat64_t tx_collide_5times;
2269 tg3_stat64_t tx_collide_6times;
2270 tg3_stat64_t tx_collide_7times;
2271 tg3_stat64_t tx_collide_8times;
2272 tg3_stat64_t tx_collide_9times;
2273 tg3_stat64_t tx_collide_10times;
2274 tg3_stat64_t tx_collide_11times;
2275 tg3_stat64_t tx_collide_12times;
2276 tg3_stat64_t tx_collide_13times;
2277 tg3_stat64_t tx_collide_14times;
2278 tg3_stat64_t tx_collide_15times;
2279 tg3_stat64_t tx_ucast_packets;
2280 tg3_stat64_t tx_mcast_packets;
2281 tg3_stat64_t tx_bcast_packets;
2282 tg3_stat64_t tx_carrier_sense_errors;
2283 tg3_stat64_t tx_discards;
2284 tg3_stat64_t tx_errors;
2285
2286 u64 __unused1[31];
2287
2288 /* Statistics maintained by Receive List Placement. */
2289 tg3_stat64_t COS_rx_packets[16];
2290 tg3_stat64_t COS_rx_filter_dropped;
2291 tg3_stat64_t dma_writeq_full;
2292 tg3_stat64_t dma_write_prioq_full;
2293 tg3_stat64_t rxbds_empty;
2294 tg3_stat64_t rx_discards;
2295 tg3_stat64_t rx_errors;
2296 tg3_stat64_t rx_threshold_hit;
2297
2298 u64 __unused2[9];
2299
2300 /* Statistics maintained by Send Data Initiator. */
2301 tg3_stat64_t COS_out_packets[16];
2302 tg3_stat64_t dma_readq_full;
2303 tg3_stat64_t dma_read_prioq_full;
2304 tg3_stat64_t tx_comp_queue_full;
2305
2306 /* Statistics maintained by Host Coalescing. */
2307 tg3_stat64_t ring_set_send_prod_index;
2308 tg3_stat64_t ring_status_update;
2309 tg3_stat64_t nic_irqs;
2310 tg3_stat64_t nic_avoided_irqs;
2311 tg3_stat64_t nic_tx_threshold_hit;
2312
2313 u8 __reserved4[0xb00-0x9c0];
2314};
2315
2316/* 'mapping' is superfluous as the chip does not write into
2317 * the tx/rx post rings so we could just fetch it from there.
2318 * But the cache behavior is better how we are doing it now.
2319 */
2320struct ring_info {
2321 struct sk_buff *skb;
2322 DECLARE_PCI_UNMAP_ADDR(mapping)
2323};
2324
2325struct tx_ring_info {
2326 struct sk_buff *skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327 u32 prev_vlan_tag;
2328};
2329
2330struct tg3_config_info {
2331 u32 flags;
2332};
2333
2334struct tg3_link_config {
2335 /* Describes what we're trying to get. */
2336 u32 advertising;
2337 u16 speed;
2338 u8 duplex;
2339 u8 autoneg;
Matt Carlson8d018622007-12-20 20:05:44 -08002340 u8 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002341
2342 /* Describes what we actually have. */
Matt Carlson8d018622007-12-20 20:05:44 -08002343 u8 active_flowctrl;
2344
Linus Torvalds1da177e2005-04-16 15:20:36 -07002345 u8 active_duplex;
2346#define SPEED_INVALID 0xffff
2347#define DUPLEX_INVALID 0xff
2348#define AUTONEG_INVALID 0xff
Matt Carlson8d018622007-12-20 20:05:44 -08002349 u16 active_speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002350
2351 /* When we go in and out of low power mode we need
2352 * to swap with this state.
2353 */
2354 int phy_is_low_power;
2355 u16 orig_speed;
2356 u8 orig_duplex;
2357 u8 orig_autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002358 u32 orig_advertising;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359};
2360
2361struct tg3_bufmgr_config {
2362 u32 mbuf_read_dma_low_water;
2363 u32 mbuf_mac_rx_low_water;
2364 u32 mbuf_high_water;
2365
2366 u32 mbuf_read_dma_low_water_jumbo;
2367 u32 mbuf_mac_rx_low_water_jumbo;
2368 u32 mbuf_high_water_jumbo;
2369
2370 u32 dma_low_water;
2371 u32 dma_high_water;
2372};
2373
2374struct tg3_ethtool_stats {
2375 /* Statistics maintained by Receive MAC. */
2376 u64 rx_octets;
2377 u64 rx_fragments;
2378 u64 rx_ucast_packets;
2379 u64 rx_mcast_packets;
2380 u64 rx_bcast_packets;
2381 u64 rx_fcs_errors;
2382 u64 rx_align_errors;
2383 u64 rx_xon_pause_rcvd;
2384 u64 rx_xoff_pause_rcvd;
2385 u64 rx_mac_ctrl_rcvd;
2386 u64 rx_xoff_entered;
2387 u64 rx_frame_too_long_errors;
2388 u64 rx_jabbers;
2389 u64 rx_undersize_packets;
2390 u64 rx_in_length_errors;
2391 u64 rx_out_length_errors;
2392 u64 rx_64_or_less_octet_packets;
2393 u64 rx_65_to_127_octet_packets;
2394 u64 rx_128_to_255_octet_packets;
2395 u64 rx_256_to_511_octet_packets;
2396 u64 rx_512_to_1023_octet_packets;
2397 u64 rx_1024_to_1522_octet_packets;
2398 u64 rx_1523_to_2047_octet_packets;
2399 u64 rx_2048_to_4095_octet_packets;
2400 u64 rx_4096_to_8191_octet_packets;
2401 u64 rx_8192_to_9022_octet_packets;
2402
2403 /* Statistics maintained by Transmit MAC. */
2404 u64 tx_octets;
2405 u64 tx_collisions;
2406 u64 tx_xon_sent;
2407 u64 tx_xoff_sent;
2408 u64 tx_flow_control;
2409 u64 tx_mac_errors;
2410 u64 tx_single_collisions;
2411 u64 tx_mult_collisions;
2412 u64 tx_deferred;
2413 u64 tx_excessive_collisions;
2414 u64 tx_late_collisions;
2415 u64 tx_collide_2times;
2416 u64 tx_collide_3times;
2417 u64 tx_collide_4times;
2418 u64 tx_collide_5times;
2419 u64 tx_collide_6times;
2420 u64 tx_collide_7times;
2421 u64 tx_collide_8times;
2422 u64 tx_collide_9times;
2423 u64 tx_collide_10times;
2424 u64 tx_collide_11times;
2425 u64 tx_collide_12times;
2426 u64 tx_collide_13times;
2427 u64 tx_collide_14times;
2428 u64 tx_collide_15times;
2429 u64 tx_ucast_packets;
2430 u64 tx_mcast_packets;
2431 u64 tx_bcast_packets;
2432 u64 tx_carrier_sense_errors;
2433 u64 tx_discards;
2434 u64 tx_errors;
2435
2436 /* Statistics maintained by Receive List Placement. */
2437 u64 dma_writeq_full;
2438 u64 dma_write_prioq_full;
2439 u64 rxbds_empty;
2440 u64 rx_discards;
2441 u64 rx_errors;
2442 u64 rx_threshold_hit;
2443
2444 /* Statistics maintained by Send Data Initiator. */
2445 u64 dma_readq_full;
2446 u64 dma_read_prioq_full;
2447 u64 tx_comp_queue_full;
2448
2449 /* Statistics maintained by Host Coalescing. */
2450 u64 ring_set_send_prod_index;
2451 u64 ring_status_update;
2452 u64 nic_irqs;
2453 u64 nic_avoided_irqs;
2454 u64 nic_tx_threshold_hit;
2455};
2456
2457struct tg3 {
2458 /* begin "general, frequently-used members" cacheline section */
2459
David S. Millerf47c11e2005-06-24 20:18:35 -07002460 /* If the IRQ handler (which runs lockless) needs to be
2461 * quiesced, the following bitmask state is used. The
2462 * SYNC flag is set by non-IRQ context code to initiate
2463 * the quiescence.
2464 *
2465 * When the IRQ handler notices that SYNC is set, it
2466 * disables interrupts and returns.
2467 *
2468 * When all outstanding IRQ handlers have returned after
2469 * the SYNC flag has been set, the setter can be assured
2470 * that interrupts will no longer get run.
2471 *
2472 * In this way all SMP driver locks are never acquired
2473 * in hw IRQ context, only sw IRQ context or lower.
2474 */
2475 unsigned int irq_sync;
2476
Linus Torvalds1da177e2005-04-16 15:20:36 -07002477 /* SMP locking strategy:
2478 *
Michael Chan00b70502006-06-17 21:58:45 -07002479 * lock: Held during reset, PHY access, timer, and when
2480 * updating tg3_flags and tg3_flags2.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481 *
Michael Chan1b2a7202006-08-07 21:46:02 -07002482 * netif_tx_lock: Held during tg3_start_xmit. tg3_tx holds
2483 * netif_tx_lock when it needs to call
2484 * netif_wake_queue.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002485 *
David S. Millerf47c11e2005-06-24 20:18:35 -07002486 * Both of these locks are to be held with BH safety.
Michael Chan00b70502006-06-17 21:58:45 -07002487 *
2488 * Because the IRQ handler, tg3_poll, and tg3_start_xmit
2489 * are running lockless, it is necessary to completely
2490 * quiesce the chip with tg3_netif_stop and tg3_full_lock
2491 * before reconfiguring the device.
2492 *
2493 * indirect_lock: Held when accessing registers indirectly
2494 * with IRQ disabling.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002495 */
2496 spinlock_t lock;
2497 spinlock_t indirect_lock;
2498
Michael Chan20094932005-08-09 20:16:32 -07002499 u32 (*read32) (struct tg3 *, u32);
2500 void (*write32) (struct tg3 *, u32, u32);
Michael Chan09ee9292005-08-09 20:17:00 -07002501 u32 (*read32_mbox) (struct tg3 *, u32);
Michael Chan20094932005-08-09 20:16:32 -07002502 void (*write32_mbox) (struct tg3 *, u32,
2503 u32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504 void __iomem *regs;
Matt Carlson0d3031d2007-10-10 18:02:43 -07002505 void __iomem *aperegs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002506 struct net_device *dev;
2507 struct pci_dev *pdev;
2508
2509 struct tg3_hw_status *hw_status;
2510 dma_addr_t status_mapping;
David S. Millerfac9b832005-05-18 22:46:34 -07002511 u32 last_tag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512
2513 u32 msg_enable;
2514
2515 /* begin "tx thread" cacheline section */
Michael Chan20094932005-08-09 20:16:32 -07002516 void (*write32_tx_mbox) (struct tg3 *, u32,
2517 u32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002518 u32 tx_prod;
2519 u32 tx_cons;
2520 u32 tx_pending;
2521
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522 struct tg3_tx_buffer_desc *tx_ring;
2523 struct tx_ring_info *tx_buffers;
2524 dma_addr_t tx_desc_mapping;
2525
2526 /* begin "rx thread" cacheline section */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002527 struct napi_struct napi;
Michael Chan20094932005-08-09 20:16:32 -07002528 void (*write32_rx_mbox) (struct tg3 *, u32,
2529 u32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530 u32 rx_rcb_ptr;
2531 u32 rx_std_ptr;
2532 u32 rx_jumbo_ptr;
2533 u32 rx_pending;
2534 u32 rx_jumbo_pending;
2535#if TG3_VLAN_TAG_USED
2536 struct vlan_group *vlgrp;
2537#endif
2538
2539 struct tg3_rx_buffer_desc *rx_std;
2540 struct ring_info *rx_std_buffers;
2541 dma_addr_t rx_std_mapping;
Michael Chanf92905d2006-06-29 20:14:29 -07002542 u32 rx_std_max_post;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002543
2544 struct tg3_rx_buffer_desc *rx_jumbo;
2545 struct ring_info *rx_jumbo_buffers;
2546 dma_addr_t rx_jumbo_mapping;
2547
2548 struct tg3_rx_buffer_desc *rx_rcb;
2549 dma_addr_t rx_rcb_mapping;
2550
Michael Chan7e72aad2005-07-25 12:31:17 -07002551 u32 rx_pkt_buf_sz;
2552
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553 /* begin "everything else" cacheline(s) section */
2554 struct net_device_stats net_stats;
2555 struct net_device_stats net_stats_prev;
2556 struct tg3_ethtool_stats estats;
2557 struct tg3_ethtool_stats estats_prev;
2558
Matt Carlson4ba526c2008-08-15 14:10:04 -07002559 union {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002560 unsigned long phy_crc_errors;
Matt Carlson4ba526c2008-08-15 14:10:04 -07002561 unsigned long last_event_jiffies;
2562 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07002563
2564 u32 rx_offset;
2565 u32 tg3_flags;
David S. Millerfac9b832005-05-18 22:46:34 -07002566#define TG3_FLAG_TAGGED_STATUS 0x00000001
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567#define TG3_FLAG_TXD_MBOX_HWBUG 0x00000002
2568#define TG3_FLAG_RX_CHECKSUMS 0x00000004
2569#define TG3_FLAG_USE_LINKCHG_REG 0x00000008
2570#define TG3_FLAG_USE_MI_INTERRUPT 0x00000010
2571#define TG3_FLAG_ENABLE_ASF 0x00000020
Matt Carlson8ed5d972007-05-07 00:25:49 -07002572#define TG3_FLAG_ASPM_WORKAROUND 0x00000040
Linus Torvalds1da177e2005-04-16 15:20:36 -07002573#define TG3_FLAG_POLL_SERDES 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -07002574#define TG3_FLAG_MBOX_WRITE_REORDER 0x00000100
Linus Torvalds1da177e2005-04-16 15:20:36 -07002575#define TG3_FLAG_PCIX_TARGET_HWBUG 0x00000200
2576#define TG3_FLAG_WOL_SPEED_100MB 0x00000400
2577#define TG3_FLAG_WOL_ENABLE 0x00000800
2578#define TG3_FLAG_EEPROM_WRITE_PROT 0x00001000
2579#define TG3_FLAG_NVRAM 0x00002000
2580#define TG3_FLAG_NVRAM_BUFFERED 0x00004000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002581#define TG3_FLAG_PCIX_MODE 0x00020000
2582#define TG3_FLAG_PCI_HIGH_SPEED 0x00040000
2583#define TG3_FLAG_PCI_32BIT 0x00080000
Michael Chanbbadf502006-04-06 21:46:34 -07002584#define TG3_FLAG_SRAM_USE_CONFIG 0x00100000
Michael Chandf3e6542006-05-26 17:48:07 -07002585#define TG3_FLAG_TX_RECOVERY_PENDING 0x00200000
Gary Zambranoa85feb82007-05-05 11:52:19 -07002586#define TG3_FLAG_WOL_CAP 0x00400000
Michael Chan0f893dc2005-07-25 12:30:38 -07002587#define TG3_FLAG_JUMBO_RING_ENABLE 0x00800000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002588#define TG3_FLAG_10_100_ONLY 0x01000000
2589#define TG3_FLAG_PAUSE_AUTONEG 0x02000000
Matt Carlson795d01c2007-10-07 23:28:17 -07002590#define TG3_FLAG_CPMU_PRESENT 0x04000000
Michael Chan4a29cc22006-03-19 13:21:12 -08002591#define TG3_FLAG_40BIT_DMA_BUG 0x08000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002592#define TG3_FLAG_BROKEN_CHECKSUMS 0x10000000
Michael Chan7544b092007-05-05 13:08:32 -07002593#define TG3_FLAG_SUPPORT_MSI 0x20000000
Michael Chand18edcb2007-03-24 20:57:11 -07002594#define TG3_FLAG_CHIP_RESETTING 0x40000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002595#define TG3_FLAG_INIT_COMPLETE 0x80000000
2596 u32 tg3_flags2;
2597#define TG3_FLG2_RESTART_TIMER 0x00000001
Michael Chan7f62ad52007-02-20 23:25:40 -08002598#define TG3_FLG2_TSO_BUG 0x00000002
Linus Torvalds1da177e2005-04-16 15:20:36 -07002599#define TG3_FLG2_NO_ETH_WIRE_SPEED 0x00000004
2600#define TG3_FLG2_IS_5788 0x00000008
2601#define TG3_FLG2_MAX_RXPEND_64 0x00000010
2602#define TG3_FLG2_TSO_CAPABLE 0x00000020
2603#define TG3_FLG2_PHY_ADC_BUG 0x00000040
2604#define TG3_FLG2_PHY_5704_A0_BUG 0x00000080
2605#define TG3_FLG2_PHY_BER_BUG 0x00000100
2606#define TG3_FLG2_PCI_EXPRESS 0x00000200
2607#define TG3_FLG2_ASF_NEW_HANDSHAKE 0x00000400
2608#define TG3_FLG2_HW_AUTONEG 0x00000800
Michael Chan9d26e212006-12-07 00:21:14 -08002609#define TG3_FLG2_IS_NIC 0x00001000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002610#define TG3_FLG2_PHY_SERDES 0x00002000
2611#define TG3_FLG2_CAPACITIVE_COUPLING 0x00004000
2612#define TG3_FLG2_FLASH 0x00008000
Michael Chan5a6f3072006-03-20 22:28:05 -08002613#define TG3_FLG2_HW_TSO_1 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002614#define TG3_FLG2_SERDES_PREEMPHASIS 0x00020000
2615#define TG3_FLG2_5705_PLUS 0x00040000
John W. Linville6708e5c2005-04-21 17:00:52 -07002616#define TG3_FLG2_5750_PLUS 0x00080000
Michael Chane6af3012005-04-21 17:12:05 -07002617#define TG3_FLG2_PROTECTED_NVRAM 0x00100000
Michael Chan88b06bc22005-04-21 17:13:25 -07002618#define TG3_FLG2_USING_MSI 0x00200000
Michael Chan0f893dc2005-07-25 12:30:38 -07002619#define TG3_FLG2_JUMBO_CAPABLE 0x00400000
Michael Chan747e8f82005-07-25 12:33:22 -07002620#define TG3_FLG2_MII_SERDES 0x00800000
2621#define TG3_FLG2_ANY_SERDES (TG3_FLG2_PHY_SERDES | \
2622 TG3_FLG2_MII_SERDES)
2623#define TG3_FLG2_PARALLEL_DETECT 0x01000000
Michael Chan68929142005-08-09 20:17:14 -07002624#define TG3_FLG2_ICH_WORKAROUND 0x02000000
Michael Chana4e2b342005-10-26 15:46:52 -07002625#define TG3_FLG2_5780_CLASS 0x04000000
Michael Chan5a6f3072006-03-20 22:28:05 -08002626#define TG3_FLG2_HW_TSO_2 0x08000000
2627#define TG3_FLG2_HW_TSO (TG3_FLG2_HW_TSO_1 | TG3_FLG2_HW_TSO_2)
Michael Chanfcfa0a32006-03-20 22:28:41 -08002628#define TG3_FLG2_1SHOT_MSI 0x10000000
Michael Chanc424cb22006-04-29 18:56:34 -07002629#define TG3_FLG2_PHY_JITTER_BUG 0x20000000
David S. Millerf49639e2006-06-09 11:58:36 -07002630#define TG3_FLG2_NO_FWARE_REPORTED 0x40000000
Michael Chanc1d2a192007-01-08 19:57:20 -08002631#define TG3_FLG2_PHY_ADJUST_TRIM 0x80000000
Matt Carlson6b91fa02007-10-10 18:01:09 -07002632 u32 tg3_flags3;
2633#define TG3_FLG3_NO_NVRAM_ADDR_TRANS 0x00000001
Matt Carlson0d3031d2007-10-10 18:02:43 -07002634#define TG3_FLG3_ENABLE_APE 0x00000002
Matt Carlson41588ba2008-04-19 18:12:33 -07002635#define TG3_FLG3_5701_DMA_BUG 0x00000008
Matt Carlsondd477002008-05-25 23:45:58 -07002636#define TG3_FLG3_USE_PHYLIB 0x00000010
Matt Carlson158d7ab2008-05-29 01:37:54 -07002637#define TG3_FLG3_MDIOBUS_INITED 0x00000020
2638#define TG3_FLG3_MDIOBUS_PAUSED 0x00000040
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002639#define TG3_FLG3_PHY_CONNECTED 0x00000080
Matt Carlsona9daf362008-05-25 23:49:44 -07002640#define TG3_FLG3_RGMII_STD_IBND_DISABLE 0x00000100
2641#define TG3_FLG3_RGMII_EXT_IBND_RX_EN 0x00000200
2642#define TG3_FLG3_RGMII_EXT_IBND_TX_EN 0x00000400
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002643#define TG3_FLG3_CLKREQ_BUG 0x00000800
Matt Carlson6833c042008-11-21 17:18:59 -08002644#define TG3_FLG3_PHY_ENABLE_APD 0x00001000
Matt Carlson321d32a2008-11-21 17:22:19 -08002645#define TG3_FLG3_5755_PLUS 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646
Linus Torvalds1da177e2005-04-16 15:20:36 -07002647 struct timer_list timer;
2648 u16 timer_counter;
2649 u16 timer_multiplier;
2650 u32 timer_offset;
2651 u16 asf_counter;
2652 u16 asf_multiplier;
2653
Michael Chan3d3ebe72006-09-27 15:59:15 -07002654 /* 1 second counter for transient serdes link events */
2655 u32 serdes_counter;
2656#define SERDES_AN_TIMEOUT_5704S 2
2657#define SERDES_PARALLEL_DET_TIMEOUT 1
2658#define SERDES_AN_TIMEOUT_5714S 1
2659
Linus Torvalds1da177e2005-04-16 15:20:36 -07002660 struct tg3_link_config link_config;
2661 struct tg3_bufmgr_config bufmgr_config;
2662
2663 /* cache h/w values, often passed straight to h/w */
2664 u32 rx_mode;
2665 u32 tx_mode;
2666 u32 mac_mode;
2667 u32 mi_mode;
2668 u32 misc_host_ctrl;
2669 u32 grc_mode;
2670 u32 grc_local_ctrl;
2671 u32 dma_rwctrl;
2672 u32 coalesce_mode;
Matt Carlson8ed5d972007-05-07 00:25:49 -07002673 u32 pwrmgmt_thresh;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002674
2675 /* PCI block */
Matt Carlson795d01c2007-10-07 23:28:17 -07002676 u32 pci_chip_rev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002677 u8 pci_cacheline_sz;
2678 u8 pci_lat_timer;
2679 u8 pci_hdr_type;
2680 u8 pci_bist;
2681
2682 int pm_cap;
Michael Chan4cf78e42005-07-25 12:29:19 -07002683 int msi_cap;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002684 union {
Matt Carlson9974a352007-10-07 23:27:28 -07002685 int pcix_cap;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002686 int pcie_cap;
2687 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07002688
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07002689 struct mii_bus *mdio_bus;
Matt Carlson158d7ab2008-05-29 01:37:54 -07002690 int mdio_irq[PHY_MAX_ADDR];
2691
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692 /* PHY info */
2693 u32 phy_id;
2694#define PHY_ID_MASK 0xfffffff0
2695#define PHY_ID_BCM5400 0x60008040
2696#define PHY_ID_BCM5401 0x60008050
2697#define PHY_ID_BCM5411 0x60008070
2698#define PHY_ID_BCM5701 0x60008110
2699#define PHY_ID_BCM5703 0x60008160
2700#define PHY_ID_BCM5704 0x60008190
2701#define PHY_ID_BCM5705 0x600081a0
2702#define PHY_ID_BCM5750 0x60008180
Michael Chan85e94ce2005-04-21 17:05:28 -07002703#define PHY_ID_BCM5752 0x60008100
Michael Chana4e2b342005-10-26 15:46:52 -07002704#define PHY_ID_BCM5714 0x60008340
Michael Chan4cf78e42005-07-25 12:29:19 -07002705#define PHY_ID_BCM5780 0x60008350
Michael Chanaf36e6b2006-03-23 01:28:06 -08002706#define PHY_ID_BCM5755 0xbc050cc0
Michael Chand9ab5ad2006-03-20 22:27:35 -08002707#define PHY_ID_BCM5787 0xbc050ce0
Michael Chan126a3362006-09-27 16:03:07 -07002708#define PHY_ID_BCM5756 0xbc050ed0
Matt Carlsond30cdd22007-10-07 23:28:35 -07002709#define PHY_ID_BCM5784 0xbc050fa0
Matt Carlson9936bcf2007-10-10 18:03:07 -07002710#define PHY_ID_BCM5761 0xbc050fd0
Michael Chanb5d37722006-09-27 16:06:21 -07002711#define PHY_ID_BCM5906 0xdc00ac40
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712#define PHY_ID_BCM8002 0x60010140
2713#define PHY_ID_INVALID 0xffffffff
2714#define PHY_ID_REV_MASK 0x0000000f
2715#define PHY_REV_BCM5401_B0 0x1
2716#define PHY_REV_BCM5401_B2 0x3
2717#define PHY_REV_BCM5401_C0 0x6
2718#define PHY_REV_BCM5411_X0 0x1 /* Found on Netgear GA302T */
Matt Carlsona9daf362008-05-25 23:49:44 -07002719#define TG3_PHY_ID_BCM50610 0x143bd60
2720#define TG3_PHY_ID_BCMAC131 0x143bc70
Matt Carlsonfcb389d2008-11-03 16:55:44 -08002721#define TG3_PHY_ID_RTL8211C 0x001cc910
2722#define TG3_PHY_ID_RTL8201E 0x00008200
Matt Carlson321d32a2008-11-21 17:22:19 -08002723#define TG3_PHY_ID_BCM57780 0x03625d90
Matt Carlson0a459aa2008-11-03 16:54:15 -08002724#define TG3_PHY_OUI_MASK 0xfffffc00
2725#define TG3_PHY_OUI_1 0x00206000
2726#define TG3_PHY_OUI_2 0x0143bc00
2727#define TG3_PHY_OUI_3 0x03625c00
Linus Torvalds1da177e2005-04-16 15:20:36 -07002728
2729 u32 led_ctrl;
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002730 u32 phy_otp;
Matt Carlson8a6eac92007-10-21 16:17:55 -07002731 u16 pci_cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732
2733 char board_part_number[24];
Matt Carlson9c8a6202007-10-21 16:16:08 -07002734#define TG3_VER_SIZE 32
2735 char fw_ver[TG3_VER_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002736 u32 nic_sram_data_cfg;
2737 u32 pci_clock_ctrl;
2738 struct pci_dev *pdev_peer;
2739
2740 /* This macro assumes the passed PHY ID is already masked
2741 * with PHY_ID_MASK.
2742 */
2743#define KNOWN_PHY_ID(X) \
2744 ((X) == PHY_ID_BCM5400 || (X) == PHY_ID_BCM5401 || \
2745 (X) == PHY_ID_BCM5411 || (X) == PHY_ID_BCM5701 || \
2746 (X) == PHY_ID_BCM5703 || (X) == PHY_ID_BCM5704 || \
2747 (X) == PHY_ID_BCM5705 || (X) == PHY_ID_BCM5750 || \
Michael Chana4e2b342005-10-26 15:46:52 -07002748 (X) == PHY_ID_BCM5752 || (X) == PHY_ID_BCM5714 || \
Michael Chand9ab5ad2006-03-20 22:27:35 -08002749 (X) == PHY_ID_BCM5780 || (X) == PHY_ID_BCM5787 || \
Michael Chan126a3362006-09-27 16:03:07 -07002750 (X) == PHY_ID_BCM5755 || (X) == PHY_ID_BCM5756 || \
Matt Carlson9936bcf2007-10-10 18:03:07 -07002751 (X) == PHY_ID_BCM5906 || (X) == PHY_ID_BCM5761 || \
2752 (X) == PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002753
2754 struct tg3_hw_stats *hw_stats;
2755 dma_addr_t stats_mapping;
2756 struct work_struct reset_task;
2757
Michael Chanec41c7d2006-01-17 02:40:55 -08002758 int nvram_lock_cnt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002759 u32 nvram_size;
Matt Carlsonfd1122a2008-05-02 16:48:36 -07002760#define TG3_NVRAM_SIZE_64KB 0x00010000
2761#define TG3_NVRAM_SIZE_128KB 0x00020000
2762#define TG3_NVRAM_SIZE_256KB 0x00040000
2763#define TG3_NVRAM_SIZE_512KB 0x00080000
2764#define TG3_NVRAM_SIZE_1MB 0x00100000
2765#define TG3_NVRAM_SIZE_2MB 0x00200000
2766
Linus Torvalds1da177e2005-04-16 15:20:36 -07002767 u32 nvram_pagesize;
2768 u32 nvram_jedecnum;
2769
2770#define JEDEC_ATMEL 0x1f
2771#define JEDEC_ST 0x20
2772#define JEDEC_SAIFUN 0x4f
2773#define JEDEC_SST 0xbf
2774
Matt Carlsonfd1122a2008-05-02 16:48:36 -07002775#define ATMEL_AT24C64_CHIP_SIZE TG3_NVRAM_SIZE_64KB
Linus Torvalds1da177e2005-04-16 15:20:36 -07002776#define ATMEL_AT24C64_PAGE_SIZE (32)
2777
Matt Carlsonfd1122a2008-05-02 16:48:36 -07002778#define ATMEL_AT24C512_CHIP_SIZE TG3_NVRAM_SIZE_512KB
Linus Torvalds1da177e2005-04-16 15:20:36 -07002779#define ATMEL_AT24C512_PAGE_SIZE (128)
2780
2781#define ATMEL_AT45DB0X1B_PAGE_POS 9
2782#define ATMEL_AT45DB0X1B_PAGE_SIZE 264
2783
2784#define ATMEL_AT25F512_PAGE_SIZE 256
2785
2786#define ST_M45PEX0_PAGE_SIZE 256
2787
2788#define SAIFUN_SA25F0XX_PAGE_SIZE 256
2789
2790#define SST_25VF0X0_PAGE_SIZE 4098
2791
David S. Miller15f98502005-05-18 22:49:26 -07002792 struct ethtool_coalesce coal;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002793};
2794
2795#endif /* !(_T3_H) */