blob: e8f5ac84b2c65210e1a7c030eb4401c9b7757162 [file] [log] [blame]
Valentine Barshakba3eb9f2013-10-29 20:12:51 +04001/*
2 * pci-rcar-gen2: internal PCI bus support
3 *
4 * Copyright (C) 2013 Renesas Solutions Corp.
5 * Copyright (C) 2013 Cogent Embedded, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/delay.h>
13#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
16#include <linux/kernel.h>
17#include <linux/module.h>
Phil Edworthy8d598ca2015-11-03 16:19:26 +000018#include <linux/of_address.h>
Lucas Stachb9bfe1b2014-04-07 11:30:20 +020019#include <linux/of_pci.h>
Valentine Barshakba3eb9f2013-10-29 20:12:51 +040020#include <linux/pci.h>
21#include <linux/platform_device.h>
Valentine Barshakfb178d82013-12-04 20:33:35 +040022#include <linux/pm_runtime.h>
Magnus Damm33966fd2014-02-18 11:11:32 +090023#include <linux/sizes.h>
Valentine Barshakba3eb9f2013-10-29 20:12:51 +040024#include <linux/slab.h>
25
26/* AHB-PCI Bridge PCI communication registers */
27#define RCAR_AHBPCI_PCICOM_OFFSET 0x800
28
29#define RCAR_PCIAHB_WIN1_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x00)
30#define RCAR_PCIAHB_WIN2_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x04)
31#define RCAR_PCIAHB_PREFETCH0 0x0
32#define RCAR_PCIAHB_PREFETCH4 0x1
33#define RCAR_PCIAHB_PREFETCH8 0x2
34#define RCAR_PCIAHB_PREFETCH16 0x3
35
36#define RCAR_AHBPCI_WIN1_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x10)
37#define RCAR_AHBPCI_WIN2_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x14)
38#define RCAR_AHBPCI_WIN_CTR_MEM (3 << 1)
39#define RCAR_AHBPCI_WIN_CTR_CFG (5 << 1)
40#define RCAR_AHBPCI_WIN1_HOST (1 << 30)
41#define RCAR_AHBPCI_WIN1_DEVICE (1 << 31)
42
43#define RCAR_PCI_INT_ENABLE_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x20)
44#define RCAR_PCI_INT_STATUS_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x24)
Ben Dooks80a595d2014-02-18 11:11:01 +090045#define RCAR_PCI_INT_SIGTABORT (1 << 0)
46#define RCAR_PCI_INT_SIGRETABORT (1 << 1)
47#define RCAR_PCI_INT_REMABORT (1 << 2)
48#define RCAR_PCI_INT_PERR (1 << 3)
49#define RCAR_PCI_INT_SIGSERR (1 << 4)
50#define RCAR_PCI_INT_RESERR (1 << 5)
51#define RCAR_PCI_INT_WIN1ERR (1 << 12)
52#define RCAR_PCI_INT_WIN2ERR (1 << 13)
Valentine Barshakba3eb9f2013-10-29 20:12:51 +040053#define RCAR_PCI_INT_A (1 << 16)
54#define RCAR_PCI_INT_B (1 << 17)
55#define RCAR_PCI_INT_PME (1 << 19)
Ben Dooks80a595d2014-02-18 11:11:01 +090056#define RCAR_PCI_INT_ALLERRORS (RCAR_PCI_INT_SIGTABORT | \
57 RCAR_PCI_INT_SIGRETABORT | \
58 RCAR_PCI_INT_SIGRETABORT | \
59 RCAR_PCI_INT_REMABORT | \
60 RCAR_PCI_INT_PERR | \
61 RCAR_PCI_INT_SIGSERR | \
62 RCAR_PCI_INT_RESERR | \
63 RCAR_PCI_INT_WIN1ERR | \
64 RCAR_PCI_INT_WIN2ERR)
Valentine Barshakba3eb9f2013-10-29 20:12:51 +040065
66#define RCAR_AHB_BUS_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x30)
67#define RCAR_AHB_BUS_MMODE_HTRANS (1 << 0)
68#define RCAR_AHB_BUS_MMODE_BYTE_BURST (1 << 1)
69#define RCAR_AHB_BUS_MMODE_WR_INCR (1 << 2)
70#define RCAR_AHB_BUS_MMODE_HBUS_REQ (1 << 7)
71#define RCAR_AHB_BUS_SMODE_READYCTR (1 << 17)
72#define RCAR_AHB_BUS_MODE (RCAR_AHB_BUS_MMODE_HTRANS | \
73 RCAR_AHB_BUS_MMODE_BYTE_BURST | \
74 RCAR_AHB_BUS_MMODE_WR_INCR | \
75 RCAR_AHB_BUS_MMODE_HBUS_REQ | \
76 RCAR_AHB_BUS_SMODE_READYCTR)
77
78#define RCAR_USBCTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x34)
79#define RCAR_USBCTR_USBH_RST (1 << 0)
80#define RCAR_USBCTR_PCICLK_MASK (1 << 1)
81#define RCAR_USBCTR_PLL_RST (1 << 2)
82#define RCAR_USBCTR_DIRPD (1 << 8)
83#define RCAR_USBCTR_PCIAHB_WIN2_EN (1 << 9)
84#define RCAR_USBCTR_PCIAHB_WIN1_256M (0 << 10)
85#define RCAR_USBCTR_PCIAHB_WIN1_512M (1 << 10)
86#define RCAR_USBCTR_PCIAHB_WIN1_1G (2 << 10)
87#define RCAR_USBCTR_PCIAHB_WIN1_2G (3 << 10)
88#define RCAR_USBCTR_PCIAHB_WIN1_MASK (3 << 10)
89
90#define RCAR_PCI_ARBITER_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x40)
91#define RCAR_PCI_ARBITER_PCIREQ0 (1 << 0)
92#define RCAR_PCI_ARBITER_PCIREQ1 (1 << 1)
93#define RCAR_PCI_ARBITER_PCIBP_MODE (1 << 12)
94
95#define RCAR_PCI_UNIT_REV_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x48)
96
Valentine Barshakba3eb9f2013-10-29 20:12:51 +040097struct rcar_pci_priv {
Valentine Barshakfb178d82013-12-04 20:33:35 +040098 struct device *dev;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +040099 void __iomem *reg;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400100 struct resource mem_res;
101 struct resource *cfg_res;
Ben Dooksd47b62f2014-05-20 01:10:20 +0400102 unsigned busnr;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400103 int irq;
Magnus Damm33966fd2014-02-18 11:11:32 +0900104 unsigned long window_size;
Phil Edworthy8d598ca2015-11-03 16:19:26 +0000105 unsigned long window_addr;
106 unsigned long window_pci;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400107};
108
109/* PCI configuration space operations */
110static void __iomem *rcar_pci_cfg_base(struct pci_bus *bus, unsigned int devfn,
111 int where)
112{
113 struct pci_sys_data *sys = bus->sysdata;
114 struct rcar_pci_priv *priv = sys->private_data;
115 int slot, val;
116
117 if (sys->busnr != bus->number || PCI_FUNC(devfn))
118 return NULL;
119
120 /* Only one EHCI/OHCI device built-in */
121 slot = PCI_SLOT(devfn);
122 if (slot > 2)
123 return NULL;
124
Ben Dookse64a2a92014-02-18 11:11:11 +0900125 /* bridge logic only has registers to 0x40 */
126 if (slot == 0x0 && where >= 0x40)
127 return NULL;
128
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400129 val = slot ? RCAR_AHBPCI_WIN1_DEVICE | RCAR_AHBPCI_WIN_CTR_CFG :
130 RCAR_AHBPCI_WIN1_HOST | RCAR_AHBPCI_WIN_CTR_CFG;
131
132 iowrite32(val, priv->reg + RCAR_AHBPCI_WIN1_CTR_REG);
133 return priv->reg + (slot >> 1) * 0x100 + where;
134}
135
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400136/* PCI interrupt mapping */
Magnus Damm546cadd2014-02-18 11:11:21 +0900137static int rcar_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400138{
139 struct pci_sys_data *sys = dev->bus->sysdata;
140 struct rcar_pci_priv *priv = sys->private_data;
Lucas Stachb9bfe1b2014-04-07 11:30:20 +0200141 int irq;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400142
Lucas Stachb9bfe1b2014-04-07 11:30:20 +0200143 irq = of_irq_parse_and_map_pci(dev, slot, pin);
144 if (!irq)
145 irq = priv->irq;
146
147 return irq;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400148}
149
Ben Dooks80a595d2014-02-18 11:11:01 +0900150#ifdef CONFIG_PCI_DEBUG
151/* if debug enabled, then attach an error handler irq to the bridge */
152
153static irqreturn_t rcar_pci_err_irq(int irq, void *pw)
154{
155 struct rcar_pci_priv *priv = pw;
156 u32 status = ioread32(priv->reg + RCAR_PCI_INT_STATUS_REG);
157
158 if (status & RCAR_PCI_INT_ALLERRORS) {
159 dev_err(priv->dev, "error irq: status %08x\n", status);
160
161 /* clear the error(s) */
162 iowrite32(status & RCAR_PCI_INT_ALLERRORS,
163 priv->reg + RCAR_PCI_INT_STATUS_REG);
164 return IRQ_HANDLED;
165 }
166
167 return IRQ_NONE;
168}
169
170static void rcar_pci_setup_errirq(struct rcar_pci_priv *priv)
171{
172 int ret;
173 u32 val;
174
175 ret = devm_request_irq(priv->dev, priv->irq, rcar_pci_err_irq,
176 IRQF_SHARED, "error irq", priv);
177 if (ret) {
178 dev_err(priv->dev, "cannot claim IRQ for error handling\n");
179 return;
180 }
181
182 val = ioread32(priv->reg + RCAR_PCI_INT_ENABLE_REG);
183 val |= RCAR_PCI_INT_ALLERRORS;
184 iowrite32(val, priv->reg + RCAR_PCI_INT_ENABLE_REG);
185}
186#else
187static inline void rcar_pci_setup_errirq(struct rcar_pci_priv *priv) { }
188#endif
189
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400190/* PCI host controller setup */
Magnus Damm546cadd2014-02-18 11:11:21 +0900191static int rcar_pci_setup(int nr, struct pci_sys_data *sys)
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400192{
193 struct rcar_pci_priv *priv = sys->private_data;
194 void __iomem *reg = priv->reg;
195 u32 val;
Bjorn Helgaasac575ea2016-06-06 17:26:31 -0500196 int ret;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400197
Valentine Barshakfb178d82013-12-04 20:33:35 +0400198 pm_runtime_enable(priv->dev);
199 pm_runtime_get_sync(priv->dev);
200
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400201 val = ioread32(reg + RCAR_PCI_UNIT_REV_REG);
Valentine Barshakfb178d82013-12-04 20:33:35 +0400202 dev_info(priv->dev, "PCI: bus%u revision %x\n", sys->busnr, val);
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400203
204 /* Disable Direct Power Down State and assert reset */
205 val = ioread32(reg + RCAR_USBCTR_REG) & ~RCAR_USBCTR_DIRPD;
206 val |= RCAR_USBCTR_USBH_RST | RCAR_USBCTR_PLL_RST;
207 iowrite32(val, reg + RCAR_USBCTR_REG);
208 udelay(4);
209
Magnus Damm33966fd2014-02-18 11:11:32 +0900210 /* De-assert reset and reset PCIAHB window1 size */
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400211 val &= ~(RCAR_USBCTR_PCIAHB_WIN1_MASK | RCAR_USBCTR_PCICLK_MASK |
212 RCAR_USBCTR_USBH_RST | RCAR_USBCTR_PLL_RST);
Magnus Damm33966fd2014-02-18 11:11:32 +0900213
214 /* Setup PCIAHB window1 size */
215 switch (priv->window_size) {
216 case SZ_2G:
217 val |= RCAR_USBCTR_PCIAHB_WIN1_2G;
218 break;
219 case SZ_1G:
220 val |= RCAR_USBCTR_PCIAHB_WIN1_1G;
221 break;
222 case SZ_512M:
223 val |= RCAR_USBCTR_PCIAHB_WIN1_512M;
224 break;
225 default:
226 pr_warn("unknown window size %ld - defaulting to 256M\n",
227 priv->window_size);
228 priv->window_size = SZ_256M;
229 /* fall-through */
230 case SZ_256M:
231 val |= RCAR_USBCTR_PCIAHB_WIN1_256M;
232 break;
233 }
234 iowrite32(val, reg + RCAR_USBCTR_REG);
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400235
236 /* Configure AHB master and slave modes */
237 iowrite32(RCAR_AHB_BUS_MODE, reg + RCAR_AHB_BUS_CTR_REG);
238
239 /* Configure PCI arbiter */
240 val = ioread32(reg + RCAR_PCI_ARBITER_CTR_REG);
241 val |= RCAR_PCI_ARBITER_PCIREQ0 | RCAR_PCI_ARBITER_PCIREQ1 |
242 RCAR_PCI_ARBITER_PCIBP_MODE;
243 iowrite32(val, reg + RCAR_PCI_ARBITER_CTR_REG);
244
Phil Edworthy8d598ca2015-11-03 16:19:26 +0000245 /* PCI-AHB mapping */
246 iowrite32(priv->window_addr | RCAR_PCIAHB_PREFETCH16,
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400247 reg + RCAR_PCIAHB_WIN1_CTR_REG);
248
249 /* AHB-PCI mapping: OHCI/EHCI registers */
250 val = priv->mem_res.start | RCAR_AHBPCI_WIN_CTR_MEM;
251 iowrite32(val, reg + RCAR_AHBPCI_WIN2_CTR_REG);
252
253 /* Enable AHB-PCI bridge PCI configuration access */
254 iowrite32(RCAR_AHBPCI_WIN1_HOST | RCAR_AHBPCI_WIN_CTR_CFG,
255 reg + RCAR_AHBPCI_WIN1_CTR_REG);
256 /* Set PCI-AHB Window1 address */
Phil Edworthy8d598ca2015-11-03 16:19:26 +0000257 iowrite32(priv->window_pci | PCI_BASE_ADDRESS_MEM_PREFETCH,
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400258 reg + PCI_BASE_ADDRESS_1);
259 /* Set AHB-PCI bridge PCI communication area address */
260 val = priv->cfg_res->start + RCAR_AHBPCI_PCICOM_OFFSET;
261 iowrite32(val, reg + PCI_BASE_ADDRESS_0);
262
263 val = ioread32(reg + PCI_COMMAND);
264 val |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY |
265 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
266 iowrite32(val, reg + PCI_COMMAND);
267
268 /* Enable PCI interrupts */
269 iowrite32(RCAR_PCI_INT_A | RCAR_PCI_INT_B | RCAR_PCI_INT_PME,
270 reg + RCAR_PCI_INT_ENABLE_REG);
271
Ben Dooks80a595d2014-02-18 11:11:01 +0900272 if (priv->irq > 0)
273 rcar_pci_setup_errirq(priv);
274
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400275 /* Add PCI resources */
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400276 pci_add_resource(&sys->resources, &priv->mem_res);
Bjorn Helgaasac575ea2016-06-06 17:26:31 -0500277 ret = devm_request_pci_bus_resources(priv->dev, &sys->resources);
278 if (ret < 0)
279 return ret;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400280
Ben Dooksd47b62f2014-05-20 01:10:20 +0400281 /* Setup bus number based on platform device id / of bus-range */
282 sys->busnr = priv->busnr;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400283 return 1;
284}
285
286static struct pci_ops rcar_pci_ops = {
Rob Herringb44923b2015-01-09 20:34:47 -0600287 .map_bus = rcar_pci_cfg_base,
288 .read = pci_generic_config_read,
289 .write = pci_generic_config_write,
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400290};
291
Phil Edworthy8d598ca2015-11-03 16:19:26 +0000292static int pci_dma_range_parser_init(struct of_pci_range_parser *parser,
293 struct device_node *node)
294{
295 const int na = 3, ns = 2;
296 int rlen;
297
298 parser->node = node;
299 parser->pna = of_n_addr_cells(node);
300 parser->np = parser->pna + na + ns;
301
302 parser->range = of_get_property(node, "dma-ranges", &rlen);
303 if (!parser->range)
304 return -ENOENT;
305
306 parser->end = parser->range + rlen / sizeof(__be32);
307 return 0;
308}
309
310static int rcar_pci_parse_map_dma_ranges(struct rcar_pci_priv *pci,
311 struct device_node *np)
312{
313 struct of_pci_range range;
314 struct of_pci_range_parser parser;
315 int index = 0;
316
317 /* Failure to parse is ok as we fall back to defaults */
318 if (pci_dma_range_parser_init(&parser, np))
319 return 0;
320
321 /* Get the dma-ranges from DT */
322 for_each_of_pci_range(&parser, &range) {
323 /* Hardware only allows one inbound 32-bit range */
324 if (index)
325 return -EINVAL;
326
327 pci->window_addr = (unsigned long)range.cpu_addr;
328 pci->window_pci = (unsigned long)range.pci_addr;
329 pci->window_size = (unsigned long)range.size;
330
331 /* Catch HW limitations */
332 if (!(range.flags & IORESOURCE_PREFETCH)) {
333 dev_err(pci->dev, "window must be prefetchable\n");
334 return -EINVAL;
335 }
336 if (pci->window_addr) {
337 u32 lowaddr = 1 << (ffs(pci->window_addr) - 1);
338
339 if (lowaddr < pci->window_size) {
340 dev_err(pci->dev, "invalid window size/addr\n");
341 return -EINVAL;
342 }
343 }
344 index++;
345 }
346
347 return 0;
348}
349
Magnus Damm546cadd2014-02-18 11:11:21 +0900350static int rcar_pci_probe(struct platform_device *pdev)
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400351{
352 struct resource *cfg_res, *mem_res;
353 struct rcar_pci_priv *priv;
354 void __iomem *reg;
Magnus Damm546cadd2014-02-18 11:11:21 +0900355 struct hw_pci hw;
356 void *hw_private[1];
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400357
358 cfg_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
359 reg = devm_ioremap_resource(&pdev->dev, cfg_res);
Wei Yongjunc176d1c2013-11-19 11:40:28 +0800360 if (IS_ERR(reg))
361 return PTR_ERR(reg);
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400362
363 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
364 if (!mem_res || !mem_res->start)
365 return -ENODEV;
366
Nobuhiro Iwamatsu7a27db22015-02-16 10:54:08 +0900367 if (mem_res->start & 0xFFFF)
368 return -EINVAL;
369
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400370 priv = devm_kzalloc(&pdev->dev,
371 sizeof(struct rcar_pci_priv), GFP_KERNEL);
372 if (!priv)
373 return -ENOMEM;
374
375 priv->mem_res = *mem_res;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400376 priv->cfg_res = cfg_res;
377
378 priv->irq = platform_get_irq(pdev, 0);
379 priv->reg = reg;
Valentine Barshakfb178d82013-12-04 20:33:35 +0400380 priv->dev = &pdev->dev;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400381
Ben Dooksed65b782014-02-18 11:10:51 +0900382 if (priv->irq < 0) {
383 dev_err(&pdev->dev, "no valid irq found\n");
384 return priv->irq;
385 }
386
Phil Edworthy8d598ca2015-11-03 16:19:26 +0000387 /* default window addr and size if not specified in DT */
388 priv->window_addr = 0x40000000;
389 priv->window_pci = 0x40000000;
Magnus Damm33966fd2014-02-18 11:11:32 +0900390 priv->window_size = SZ_1G;
391
Ben Dooksd47b62f2014-05-20 01:10:20 +0400392 if (pdev->dev.of_node) {
393 struct resource busnr;
394 int ret;
395
396 ret = of_pci_parse_bus_range(pdev->dev.of_node, &busnr);
397 if (ret < 0) {
398 dev_err(&pdev->dev, "failed to parse bus-range\n");
399 return ret;
400 }
401
402 priv->busnr = busnr.start;
403 if (busnr.end != busnr.start)
404 dev_warn(&pdev->dev, "only one bus number supported\n");
Phil Edworthy8d598ca2015-11-03 16:19:26 +0000405
406 ret = rcar_pci_parse_map_dma_ranges(priv, pdev->dev.of_node);
407 if (ret < 0) {
408 dev_err(&pdev->dev, "failed to parse dma-range\n");
409 return ret;
410 }
Ben Dooksd47b62f2014-05-20 01:10:20 +0400411 } else {
412 priv->busnr = pdev->id;
413 }
414
Magnus Damm546cadd2014-02-18 11:11:21 +0900415 hw_private[0] = priv;
416 memset(&hw, 0, sizeof(hw));
417 hw.nr_controllers = ARRAY_SIZE(hw_private);
Bjorn Helgaasb2a5d3e2016-06-21 09:19:34 -0500418 hw.io_optional = 1;
Magnus Damm546cadd2014-02-18 11:11:21 +0900419 hw.private_data = hw_private;
420 hw.map_irq = rcar_pci_map_irq;
421 hw.ops = &rcar_pci_ops;
422 hw.setup = rcar_pci_setup;
423 pci_common_init_dev(&pdev->dev, &hw);
424 return 0;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400425}
426
Ben Dooksd47b62f2014-05-20 01:10:20 +0400427static struct of_device_id rcar_pci_of_match[] = {
Simon Horman35176522015-12-03 07:51:37 +0900428 { .compatible = "renesas,pci-rcar-gen2", },
Ben Dooksd47b62f2014-05-20 01:10:20 +0400429 { .compatible = "renesas,pci-r8a7790", },
430 { .compatible = "renesas,pci-r8a7791", },
Sergei Shtylyovde24c182015-09-12 02:06:09 +0300431 { .compatible = "renesas,pci-r8a7794", },
Ben Dooksd47b62f2014-05-20 01:10:20 +0400432 { },
433};
434
435MODULE_DEVICE_TABLE(of, rcar_pci_of_match);
436
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400437static struct platform_driver rcar_pci_driver = {
438 .driver = {
439 .name = "pci-rcar-gen2",
Magnus Damm546cadd2014-02-18 11:11:21 +0900440 .suppress_bind_attrs = true,
Ben Dooksd47b62f2014-05-20 01:10:20 +0400441 .of_match_table = rcar_pci_of_match,
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400442 },
Magnus Damm546cadd2014-02-18 11:11:21 +0900443 .probe = rcar_pci_probe,
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400444};
445
Magnus Damm546cadd2014-02-18 11:11:21 +0900446module_platform_driver(rcar_pci_driver);
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400447
448MODULE_LICENSE("GPL v2");
449MODULE_DESCRIPTION("Renesas R-Car Gen2 internal PCI");
450MODULE_AUTHOR("Valentine Barshak <valentine.barshak@cogentembedded.com>");