blob: 46f45ca2c69400888de13f390decbf09a30f27d1 [file] [log] [blame]
Stephen Streete0c99052006-03-07 23:53:24 -08001/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
Mika Westerberga0d26422013-01-22 12:26:32 +02003 * Copyright (C) 2013, Intel Corporation
Stephen Streete0c99052006-03-07 23:53:24 -08004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20#include <linux/init.h>
21#include <linux/module.h>
22#include <linux/device.h>
23#include <linux/ioport.h>
24#include <linux/errno.h>
Sachin Kamatcbfd6a22013-04-08 15:49:33 +053025#include <linux/err.h>
Stephen Streete0c99052006-03-07 23:53:24 -080026#include <linux/interrupt.h>
27#include <linux/platform_device.h>
Sebastian Andrzej Siewior8348c252010-11-22 17:12:15 -080028#include <linux/spi/pxa2xx_spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080029#include <linux/spi/spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080030#include <linux/delay.h>
Eric Miaoa7bb3902009-04-06 19:00:54 -070031#include <linux/gpio.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Mika Westerberg3343b7a2013-01-22 12:26:27 +020033#include <linux/clk.h>
Mika Westerberg7d94a502013-01-22 12:26:30 +020034#include <linux/pm_runtime.h>
Mika Westerberga3496852013-01-22 12:26:33 +020035#include <linux/acpi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080036
37#include <asm/io.h>
38#include <asm/irq.h>
Stephen Streete0c99052006-03-07 23:53:24 -080039#include <asm/delay.h>
Stephen Streete0c99052006-03-07 23:53:24 -080040
Mika Westerbergcd7bed02013-01-22 12:26:28 +020041#include "spi-pxa2xx.h"
Stephen Streete0c99052006-03-07 23:53:24 -080042
43MODULE_AUTHOR("Stephen Street");
Will Newton037cdaf2007-12-10 15:49:25 -080044MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
Stephen Streete0c99052006-03-07 23:53:24 -080045MODULE_LICENSE("GPL");
Kay Sievers7e38c3c2008-04-10 21:29:20 -070046MODULE_ALIAS("platform:pxa2xx-spi");
Stephen Streete0c99052006-03-07 23:53:24 -080047
48#define MAX_BUSES 3
49
Vernon Sauderf1f640a2008-10-15 22:02:43 -070050#define TIMOUT_DFLT 1000
51
Ned Forresterb97c74b2008-02-23 15:23:40 -080052/*
53 * for testing SSCR1 changes that require SSP restart, basically
54 * everything except the service and interrupt enables, the pxa270 developer
55 * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
56 * list, but the PXA255 dev man says all bits without really meaning the
57 * service and interrupt enables
58 */
59#define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
Stephen Street8d94cc52006-12-10 02:18:54 -080060 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
Ned Forresterb97c74b2008-02-23 15:23:40 -080061 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
62 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
63 | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
64 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
Stephen Street8d94cc52006-12-10 02:18:54 -080065
Mika Westerberga0d26422013-01-22 12:26:32 +020066#define LPSS_RX_THRESH_DFLT 64
67#define LPSS_TX_LOTHRESH_DFLT 160
68#define LPSS_TX_HITHRESH_DFLT 224
69
70/* Offset from drv_data->lpss_base */
Mika Westerberg1de70612013-07-03 13:25:06 +030071#define GENERAL_REG 0x08
72#define GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24)
Mika Westerberg0054e282013-03-05 12:05:17 +020073#define SSP_REG 0x0c
Mika Westerberga0d26422013-01-22 12:26:32 +020074#define SPI_CS_CONTROL 0x18
75#define SPI_CS_CONTROL_SW_MODE BIT(0)
76#define SPI_CS_CONTROL_CS_HIGH BIT(1)
77
78static bool is_lpss_ssp(const struct driver_data *drv_data)
79{
80 return drv_data->ssp_type == LPSS_SSP;
81}
82
83/*
84 * Read and write LPSS SSP private registers. Caller must first check that
85 * is_lpss_ssp() returns true before these can be called.
86 */
87static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
88{
89 WARN_ON(!drv_data->lpss_base);
90 return readl(drv_data->lpss_base + offset);
91}
92
93static void __lpss_ssp_write_priv(struct driver_data *drv_data,
94 unsigned offset, u32 value)
95{
96 WARN_ON(!drv_data->lpss_base);
97 writel(value, drv_data->lpss_base + offset);
98}
99
100/*
101 * lpss_ssp_setup - perform LPSS SSP specific setup
102 * @drv_data: pointer to the driver private data
103 *
104 * Perform LPSS SSP specific setup. This function must be called first if
105 * one is going to use LPSS SSP private registers.
106 */
107static void lpss_ssp_setup(struct driver_data *drv_data)
108{
109 unsigned offset = 0x400;
110 u32 value, orig;
111
112 if (!is_lpss_ssp(drv_data))
113 return;
114
115 /*
116 * Perform auto-detection of the LPSS SSP private registers. They
117 * can be either at 1k or 2k offset from the base address.
118 */
119 orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
120
Chew, Chiau Eee61f4872014-06-13 23:57:25 +0800121 /* Test SPI_CS_CONTROL_SW_MODE bit enabling */
Mika Westerberga0d26422013-01-22 12:26:32 +0200122 value = orig | SPI_CS_CONTROL_SW_MODE;
123 writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
124 value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
125 if (value != (orig | SPI_CS_CONTROL_SW_MODE)) {
126 offset = 0x800;
127 goto detection_done;
128 }
129
Chew, Chiau Eee61f4872014-06-13 23:57:25 +0800130 orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
131
132 /* Test SPI_CS_CONTROL_SW_MODE bit disabling */
133 value = orig & ~SPI_CS_CONTROL_SW_MODE;
Mika Westerberga0d26422013-01-22 12:26:32 +0200134 writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
135 value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
Chew, Chiau Eee61f4872014-06-13 23:57:25 +0800136 if (value != (orig & ~SPI_CS_CONTROL_SW_MODE)) {
Mika Westerberga0d26422013-01-22 12:26:32 +0200137 offset = 0x800;
138 goto detection_done;
139 }
140
141detection_done:
142 /* Now set the LPSS base */
143 drv_data->lpss_base = drv_data->ioaddr + offset;
144
145 /* Enable software chip select control */
146 value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH;
147 __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
Mika Westerberg0054e282013-03-05 12:05:17 +0200148
149 /* Enable multiblock DMA transfers */
Mika Westerberg1de70612013-07-03 13:25:06 +0300150 if (drv_data->master_info->enable_dma) {
Mika Westerberg0054e282013-03-05 12:05:17 +0200151 __lpss_ssp_write_priv(drv_data, SSP_REG, 1);
Mika Westerberg1de70612013-07-03 13:25:06 +0300152
153 value = __lpss_ssp_read_priv(drv_data, GENERAL_REG);
154 value |= GENERAL_REG_RXTO_HOLDOFF_DISABLE;
155 __lpss_ssp_write_priv(drv_data, GENERAL_REG, value);
156 }
Mika Westerberga0d26422013-01-22 12:26:32 +0200157}
158
159static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
160{
161 u32 value;
162
163 if (!is_lpss_ssp(drv_data))
164 return;
165
166 value = __lpss_ssp_read_priv(drv_data, SPI_CS_CONTROL);
167 if (enable)
168 value &= ~SPI_CS_CONTROL_CS_HIGH;
169 else
170 value |= SPI_CS_CONTROL_CS_HIGH;
171 __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
172}
173
Eric Miaoa7bb3902009-04-06 19:00:54 -0700174static void cs_assert(struct driver_data *drv_data)
175{
176 struct chip_data *chip = drv_data->cur_chip;
177
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800178 if (drv_data->ssp_type == CE4100_SSP) {
179 write_SSSR(drv_data->cur_chip->frm, drv_data->ioaddr);
180 return;
181 }
182
Eric Miaoa7bb3902009-04-06 19:00:54 -0700183 if (chip->cs_control) {
184 chip->cs_control(PXA2XX_CS_ASSERT);
185 return;
186 }
187
Mika Westerberga0d26422013-01-22 12:26:32 +0200188 if (gpio_is_valid(chip->gpio_cs)) {
Eric Miaoa7bb3902009-04-06 19:00:54 -0700189 gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200190 return;
191 }
192
193 lpss_ssp_cs_control(drv_data, true);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700194}
195
196static void cs_deassert(struct driver_data *drv_data)
197{
198 struct chip_data *chip = drv_data->cur_chip;
199
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800200 if (drv_data->ssp_type == CE4100_SSP)
201 return;
202
Eric Miaoa7bb3902009-04-06 19:00:54 -0700203 if (chip->cs_control) {
Daniel Ribeiro2b2562d2009-04-08 22:48:03 -0300204 chip->cs_control(PXA2XX_CS_DEASSERT);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700205 return;
206 }
207
Mika Westerberga0d26422013-01-22 12:26:32 +0200208 if (gpio_is_valid(chip->gpio_cs)) {
Eric Miaoa7bb3902009-04-06 19:00:54 -0700209 gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200210 return;
211 }
212
213 lpss_ssp_cs_control(drv_data, false);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700214}
215
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200216int pxa2xx_spi_flush(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800217{
218 unsigned long limit = loops_per_jiffy << 1;
219
David Brownellcf433692008-04-28 02:14:17 -0700220 void __iomem *reg = drv_data->ioaddr;
Stephen Streete0c99052006-03-07 23:53:24 -0800221
222 do {
223 while (read_SSSR(reg) & SSSR_RNE) {
224 read_SSDR(reg);
225 }
Roel Kluin306c68a2009-04-21 12:24:46 -0700226 } while ((read_SSSR(reg) & SSSR_BSY) && --limit);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800227 write_SSSR_CS(drv_data, SSSR_ROR);
Stephen Streete0c99052006-03-07 23:53:24 -0800228
229 return limit;
230}
231
Stephen Street8d94cc52006-12-10 02:18:54 -0800232static int null_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800233{
David Brownellcf433692008-04-28 02:14:17 -0700234 void __iomem *reg = drv_data->ioaddr;
Stephen Street9708c122006-03-28 14:05:23 -0800235 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800236
Sebastian Andrzej Siewior4a256052010-11-22 17:12:15 -0800237 if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
Stephen Street8d94cc52006-12-10 02:18:54 -0800238 || (drv_data->tx == drv_data->tx_end))
239 return 0;
240
241 write_SSDR(0, reg);
242 drv_data->tx += n_bytes;
243
244 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800245}
246
Stephen Street8d94cc52006-12-10 02:18:54 -0800247static int null_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800248{
David Brownellcf433692008-04-28 02:14:17 -0700249 void __iomem *reg = drv_data->ioaddr;
Stephen Street9708c122006-03-28 14:05:23 -0800250 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800251
252 while ((read_SSSR(reg) & SSSR_RNE)
Stephen Street8d94cc52006-12-10 02:18:54 -0800253 && (drv_data->rx < drv_data->rx_end)) {
Stephen Streete0c99052006-03-07 23:53:24 -0800254 read_SSDR(reg);
255 drv_data->rx += n_bytes;
256 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800257
258 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800259}
260
Stephen Street8d94cc52006-12-10 02:18:54 -0800261static int u8_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800262{
David Brownellcf433692008-04-28 02:14:17 -0700263 void __iomem *reg = drv_data->ioaddr;
Stephen Streete0c99052006-03-07 23:53:24 -0800264
Sebastian Andrzej Siewior4a256052010-11-22 17:12:15 -0800265 if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
Stephen Street8d94cc52006-12-10 02:18:54 -0800266 || (drv_data->tx == drv_data->tx_end))
267 return 0;
268
269 write_SSDR(*(u8 *)(drv_data->tx), reg);
270 ++drv_data->tx;
271
272 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800273}
274
Stephen Street8d94cc52006-12-10 02:18:54 -0800275static int u8_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800276{
David Brownellcf433692008-04-28 02:14:17 -0700277 void __iomem *reg = drv_data->ioaddr;
Stephen Streete0c99052006-03-07 23:53:24 -0800278
279 while ((read_SSSR(reg) & SSSR_RNE)
Stephen Street8d94cc52006-12-10 02:18:54 -0800280 && (drv_data->rx < drv_data->rx_end)) {
Stephen Streete0c99052006-03-07 23:53:24 -0800281 *(u8 *)(drv_data->rx) = read_SSDR(reg);
282 ++drv_data->rx;
283 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800284
285 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800286}
287
Stephen Street8d94cc52006-12-10 02:18:54 -0800288static int u16_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800289{
David Brownellcf433692008-04-28 02:14:17 -0700290 void __iomem *reg = drv_data->ioaddr;
Stephen Streete0c99052006-03-07 23:53:24 -0800291
Sebastian Andrzej Siewior4a256052010-11-22 17:12:15 -0800292 if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
Stephen Street8d94cc52006-12-10 02:18:54 -0800293 || (drv_data->tx == drv_data->tx_end))
294 return 0;
295
296 write_SSDR(*(u16 *)(drv_data->tx), reg);
297 drv_data->tx += 2;
298
299 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800300}
301
Stephen Street8d94cc52006-12-10 02:18:54 -0800302static int u16_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800303{
David Brownellcf433692008-04-28 02:14:17 -0700304 void __iomem *reg = drv_data->ioaddr;
Stephen Streete0c99052006-03-07 23:53:24 -0800305
306 while ((read_SSSR(reg) & SSSR_RNE)
Stephen Street8d94cc52006-12-10 02:18:54 -0800307 && (drv_data->rx < drv_data->rx_end)) {
Stephen Streete0c99052006-03-07 23:53:24 -0800308 *(u16 *)(drv_data->rx) = read_SSDR(reg);
309 drv_data->rx += 2;
310 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800311
312 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800313}
Stephen Street8d94cc52006-12-10 02:18:54 -0800314
315static int u32_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800316{
David Brownellcf433692008-04-28 02:14:17 -0700317 void __iomem *reg = drv_data->ioaddr;
Stephen Streete0c99052006-03-07 23:53:24 -0800318
Sebastian Andrzej Siewior4a256052010-11-22 17:12:15 -0800319 if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
Stephen Street8d94cc52006-12-10 02:18:54 -0800320 || (drv_data->tx == drv_data->tx_end))
321 return 0;
322
323 write_SSDR(*(u32 *)(drv_data->tx), reg);
324 drv_data->tx += 4;
325
326 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800327}
328
Stephen Street8d94cc52006-12-10 02:18:54 -0800329static int u32_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800330{
David Brownellcf433692008-04-28 02:14:17 -0700331 void __iomem *reg = drv_data->ioaddr;
Stephen Streete0c99052006-03-07 23:53:24 -0800332
333 while ((read_SSSR(reg) & SSSR_RNE)
Stephen Street8d94cc52006-12-10 02:18:54 -0800334 && (drv_data->rx < drv_data->rx_end)) {
Stephen Streete0c99052006-03-07 23:53:24 -0800335 *(u32 *)(drv_data->rx) = read_SSDR(reg);
336 drv_data->rx += 4;
337 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800338
339 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800340}
341
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200342void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800343{
344 struct spi_message *msg = drv_data->cur_msg;
345 struct spi_transfer *trans = drv_data->cur_transfer;
346
347 /* Move to next transfer */
348 if (trans->transfer_list.next != &msg->transfers) {
349 drv_data->cur_transfer =
350 list_entry(trans->transfer_list.next,
351 struct spi_transfer,
352 transfer_list);
353 return RUNNING_STATE;
354 } else
355 return DONE_STATE;
356}
357
Stephen Streete0c99052006-03-07 23:53:24 -0800358/* caller already set message->status; dma and pio irqs are blocked */
Stephen Street5daa3ba2006-05-20 15:00:19 -0700359static void giveback(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800360{
361 struct spi_transfer* last_transfer;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700362 struct spi_message *msg;
Stephen Streete0c99052006-03-07 23:53:24 -0800363
Stephen Street5daa3ba2006-05-20 15:00:19 -0700364 msg = drv_data->cur_msg;
365 drv_data->cur_msg = NULL;
366 drv_data->cur_transfer = NULL;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700367
Axel Lin23e2c2a2014-02-12 22:13:27 +0800368 last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
Stephen Streete0c99052006-03-07 23:53:24 -0800369 transfer_list);
370
Ned Forrester84235972008-09-13 02:33:17 -0700371 /* Delay if requested before any change in chip select */
372 if (last_transfer->delay_usecs)
373 udelay(last_transfer->delay_usecs);
374
375 /* Drop chip select UNLESS cs_change is true or we are returning
376 * a message with an error, or next message is for another chip
377 */
Stephen Streete0c99052006-03-07 23:53:24 -0800378 if (!last_transfer->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700379 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700380 else {
381 struct spi_message *next_msg;
382
383 /* Holding of cs was hinted, but we need to make sure
384 * the next message is for the same chip. Don't waste
385 * time with the following tests unless this was hinted.
386 *
387 * We cannot postpone this until pump_messages, because
388 * after calling msg->complete (below) the driver that
389 * sent the current message could be unloaded, which
390 * could invalidate the cs_control() callback...
391 */
392
393 /* get a pointer to the next message, if any */
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200394 next_msg = spi_get_next_queued_message(drv_data->master);
Ned Forrester84235972008-09-13 02:33:17 -0700395
396 /* see if the next and current messages point
397 * to the same chip
398 */
399 if (next_msg && next_msg->spi != msg->spi)
400 next_msg = NULL;
401 if (!next_msg || msg->state == ERROR_STATE)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700402 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700403 }
Stephen Streete0c99052006-03-07 23:53:24 -0800404
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200405 spi_finalize_current_message(drv_data->master);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700406 drv_data->cur_chip = NULL;
Stephen Streete0c99052006-03-07 23:53:24 -0800407}
408
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800409static void reset_sccr1(struct driver_data *drv_data)
410{
411 void __iomem *reg = drv_data->ioaddr;
412 struct chip_data *chip = drv_data->cur_chip;
413 u32 sccr1_reg;
414
415 sccr1_reg = read_SSCR1(reg) & ~drv_data->int_cr1;
416 sccr1_reg &= ~SSCR1_RFT;
417 sccr1_reg |= chip->threshold;
418 write_SSCR1(sccr1_reg, reg);
419}
420
Stephen Street8d94cc52006-12-10 02:18:54 -0800421static void int_error_stop(struct driver_data *drv_data, const char* msg)
422{
David Brownellcf433692008-04-28 02:14:17 -0700423 void __iomem *reg = drv_data->ioaddr;
Stephen Street8d94cc52006-12-10 02:18:54 -0800424
425 /* Stop and reset SSP */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800426 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800427 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800428 if (!pxa25x_ssp_comp(drv_data))
Stephen Street8d94cc52006-12-10 02:18:54 -0800429 write_SSTO(0, reg);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200430 pxa2xx_spi_flush(drv_data);
Stephen Street8d94cc52006-12-10 02:18:54 -0800431 write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
432
433 dev_err(&drv_data->pdev->dev, "%s\n", msg);
434
435 drv_data->cur_msg->state = ERROR_STATE;
436 tasklet_schedule(&drv_data->pump_transfers);
437}
438
439static void int_transfer_complete(struct driver_data *drv_data)
440{
David Brownellcf433692008-04-28 02:14:17 -0700441 void __iomem *reg = drv_data->ioaddr;
Stephen Street8d94cc52006-12-10 02:18:54 -0800442
443 /* Stop SSP */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800444 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800445 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800446 if (!pxa25x_ssp_comp(drv_data))
Stephen Street8d94cc52006-12-10 02:18:54 -0800447 write_SSTO(0, reg);
448
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300449 /* Update total byte transferred return count actual bytes read */
Stephen Street8d94cc52006-12-10 02:18:54 -0800450 drv_data->cur_msg->actual_length += drv_data->len -
451 (drv_data->rx_end - drv_data->rx);
452
Ned Forrester84235972008-09-13 02:33:17 -0700453 /* Transfer delays and chip select release are
454 * handled in pump_transfers or giveback
455 */
Stephen Street8d94cc52006-12-10 02:18:54 -0800456
457 /* Move to next transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200458 drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
Stephen Street8d94cc52006-12-10 02:18:54 -0800459
460 /* Schedule transfer tasklet */
461 tasklet_schedule(&drv_data->pump_transfers);
462}
463
Stephen Streete0c99052006-03-07 23:53:24 -0800464static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
465{
David Brownellcf433692008-04-28 02:14:17 -0700466 void __iomem *reg = drv_data->ioaddr;
Stephen Street8d94cc52006-12-10 02:18:54 -0800467
Stephen Street5daa3ba2006-05-20 15:00:19 -0700468 u32 irq_mask = (read_SSCR1(reg) & SSCR1_TIE) ?
469 drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
Stephen Streete0c99052006-03-07 23:53:24 -0800470
Stephen Street8d94cc52006-12-10 02:18:54 -0800471 u32 irq_status = read_SSSR(reg) & irq_mask;
Stephen Streete0c99052006-03-07 23:53:24 -0800472
Stephen Street8d94cc52006-12-10 02:18:54 -0800473 if (irq_status & SSSR_ROR) {
474 int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
475 return IRQ_HANDLED;
476 }
Stephen Streete0c99052006-03-07 23:53:24 -0800477
Stephen Street8d94cc52006-12-10 02:18:54 -0800478 if (irq_status & SSSR_TINT) {
479 write_SSSR(SSSR_TINT, reg);
480 if (drv_data->read(drv_data)) {
481 int_transfer_complete(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800482 return IRQ_HANDLED;
483 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800484 }
Stephen Streete0c99052006-03-07 23:53:24 -0800485
Stephen Street8d94cc52006-12-10 02:18:54 -0800486 /* Drain rx fifo, Fill tx fifo and prevent overruns */
487 do {
488 if (drv_data->read(drv_data)) {
489 int_transfer_complete(drv_data);
490 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800491 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800492 } while (drv_data->write(drv_data));
Stephen Streete0c99052006-03-07 23:53:24 -0800493
Stephen Street8d94cc52006-12-10 02:18:54 -0800494 if (drv_data->read(drv_data)) {
495 int_transfer_complete(drv_data);
496 return IRQ_HANDLED;
497 }
Stephen Streete0c99052006-03-07 23:53:24 -0800498
Stephen Street8d94cc52006-12-10 02:18:54 -0800499 if (drv_data->tx == drv_data->tx_end) {
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800500 u32 bytes_left;
501 u32 sccr1_reg;
502
503 sccr1_reg = read_SSCR1(reg);
504 sccr1_reg &= ~SSCR1_TIE;
505
506 /*
507 * PXA25x_SSP has no timeout, set up rx threshould for the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300508 * remaining RX bytes.
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800509 */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800510 if (pxa25x_ssp_comp(drv_data)) {
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800511
512 sccr1_reg &= ~SSCR1_RFT;
513
514 bytes_left = drv_data->rx_end - drv_data->rx;
515 switch (drv_data->n_bytes) {
516 case 4:
517 bytes_left >>= 1;
518 case 2:
519 bytes_left >>= 1;
Stephen Street8d94cc52006-12-10 02:18:54 -0800520 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800521
522 if (bytes_left > RX_THRESH_DFLT)
523 bytes_left = RX_THRESH_DFLT;
524
525 sccr1_reg |= SSCR1_RxTresh(bytes_left);
Stephen Streete0c99052006-03-07 23:53:24 -0800526 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800527 write_SSCR1(sccr1_reg, reg);
Stephen Streete0c99052006-03-07 23:53:24 -0800528 }
529
Stephen Street5daa3ba2006-05-20 15:00:19 -0700530 /* We did something */
531 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800532}
533
David Howells7d12e782006-10-05 14:55:46 +0100534static irqreturn_t ssp_int(int irq, void *dev_id)
Stephen Streete0c99052006-03-07 23:53:24 -0800535{
Jeff Garzikc7bec5a2006-10-06 15:00:58 -0400536 struct driver_data *drv_data = dev_id;
David Brownellcf433692008-04-28 02:14:17 -0700537 void __iomem *reg = drv_data->ioaddr;
Mika Westerberg7d94a502013-01-22 12:26:30 +0200538 u32 sccr1_reg;
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800539 u32 mask = drv_data->mask_sr;
540 u32 status;
541
Mika Westerberg7d94a502013-01-22 12:26:30 +0200542 /*
543 * The IRQ might be shared with other peripherals so we must first
544 * check that are we RPM suspended or not. If we are we assume that
545 * the IRQ was not for us (we shouldn't be RPM suspended when the
546 * interrupt is enabled).
547 */
548 if (pm_runtime_suspended(&drv_data->pdev->dev))
549 return IRQ_NONE;
550
Mika Westerberg269e4a42013-09-04 13:37:43 +0300551 /*
552 * If the device is not yet in RPM suspended state and we get an
553 * interrupt that is meant for another device, check if status bits
554 * are all set to one. That means that the device is already
555 * powered off.
556 */
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800557 status = read_SSSR(reg);
Mika Westerberg269e4a42013-09-04 13:37:43 +0300558 if (status == ~0)
559 return IRQ_NONE;
560
561 sccr1_reg = read_SSCR1(reg);
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800562
563 /* Ignore possible writes if we don't need to write */
564 if (!(sccr1_reg & SSCR1_TIE))
565 mask &= ~SSSR_TFS;
566
567 if (!(status & mask))
568 return IRQ_NONE;
Stephen Streete0c99052006-03-07 23:53:24 -0800569
570 if (!drv_data->cur_msg) {
Stephen Street5daa3ba2006-05-20 15:00:19 -0700571
572 write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
573 write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800574 if (!pxa25x_ssp_comp(drv_data))
Stephen Street5daa3ba2006-05-20 15:00:19 -0700575 write_SSTO(0, reg);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800576 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street5daa3ba2006-05-20 15:00:19 -0700577
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300578 dev_err(&drv_data->pdev->dev,
579 "bad message state in interrupt handler\n");
Stephen Street5daa3ba2006-05-20 15:00:19 -0700580
Stephen Streete0c99052006-03-07 23:53:24 -0800581 /* Never fail */
582 return IRQ_HANDLED;
583 }
584
585 return drv_data->transfer_handler(drv_data);
586}
587
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200588static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
eric miao2f1a74e2007-11-21 18:50:53 +0800589{
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200590 unsigned long ssp_clk = drv_data->max_clk_rate;
591 const struct ssp_device *ssp = drv_data->ssp;
592
593 rate = min_t(int, ssp_clk, rate);
eric miao2f1a74e2007-11-21 18:50:53 +0800594
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800595 if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
eric miao2f1a74e2007-11-21 18:50:53 +0800596 return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8;
597 else
598 return ((ssp_clk / rate - 1) & 0xfff) << 8;
599}
600
Stephen Streete0c99052006-03-07 23:53:24 -0800601static void pump_transfers(unsigned long data)
602{
603 struct driver_data *drv_data = (struct driver_data *)data;
604 struct spi_message *message = NULL;
605 struct spi_transfer *transfer = NULL;
606 struct spi_transfer *previous = NULL;
607 struct chip_data *chip = NULL;
David Brownellcf433692008-04-28 02:14:17 -0700608 void __iomem *reg = drv_data->ioaddr;
Stephen Street9708c122006-03-28 14:05:23 -0800609 u32 clk_div = 0;
610 u8 bits = 0;
611 u32 speed = 0;
612 u32 cr0;
Stephen Street8d94cc52006-12-10 02:18:54 -0800613 u32 cr1;
614 u32 dma_thresh = drv_data->cur_chip->dma_threshold;
615 u32 dma_burst = drv_data->cur_chip->dma_burst_size;
Stephen Streete0c99052006-03-07 23:53:24 -0800616
617 /* Get current state information */
618 message = drv_data->cur_msg;
619 transfer = drv_data->cur_transfer;
620 chip = drv_data->cur_chip;
621
622 /* Handle for abort */
623 if (message->state == ERROR_STATE) {
624 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700625 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800626 return;
627 }
628
629 /* Handle end of message */
630 if (message->state == DONE_STATE) {
631 message->status = 0;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700632 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800633 return;
634 }
635
Ned Forrester84235972008-09-13 02:33:17 -0700636 /* Delay if requested at end of transfer before CS change */
Stephen Streete0c99052006-03-07 23:53:24 -0800637 if (message->state == RUNNING_STATE) {
638 previous = list_entry(transfer->transfer_list.prev,
639 struct spi_transfer,
640 transfer_list);
641 if (previous->delay_usecs)
642 udelay(previous->delay_usecs);
Ned Forrester84235972008-09-13 02:33:17 -0700643
644 /* Drop chip select only if cs_change is requested */
645 if (previous->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700646 cs_deassert(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800647 }
648
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200649 /* Check if we can DMA this transfer */
650 if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
Ned Forrester7e964452008-09-13 02:33:18 -0700651
652 /* reject already-mapped transfers; PIO won't always work */
653 if (message->is_dma_mapped
654 || transfer->rx_dma || transfer->tx_dma) {
655 dev_err(&drv_data->pdev->dev,
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300656 "pump_transfers: mapped transfer length of "
657 "%u is greater than %d\n",
Ned Forrester7e964452008-09-13 02:33:18 -0700658 transfer->len, MAX_DMA_LEN);
659 message->status = -EINVAL;
660 giveback(drv_data);
661 return;
662 }
663
664 /* warn ... we force this to PIO mode */
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300665 dev_warn_ratelimited(&message->spi->dev,
666 "pump_transfers: DMA disabled for transfer length %ld "
667 "greater than %d\n",
668 (long)drv_data->len, MAX_DMA_LEN);
Stephen Street8d94cc52006-12-10 02:18:54 -0800669 }
670
Stephen Streete0c99052006-03-07 23:53:24 -0800671 /* Setup the transfer state based on the type of transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200672 if (pxa2xx_spi_flush(drv_data) == 0) {
Stephen Streete0c99052006-03-07 23:53:24 -0800673 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
674 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700675 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800676 return;
677 }
Stephen Street9708c122006-03-28 14:05:23 -0800678 drv_data->n_bytes = chip->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800679 drv_data->tx = (void *)transfer->tx_buf;
680 drv_data->tx_end = drv_data->tx + transfer->len;
681 drv_data->rx = transfer->rx_buf;
682 drv_data->rx_end = drv_data->rx + transfer->len;
683 drv_data->rx_dma = transfer->rx_dma;
684 drv_data->tx_dma = transfer->tx_dma;
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200685 drv_data->len = transfer->len;
Stephen Streete0c99052006-03-07 23:53:24 -0800686 drv_data->write = drv_data->tx ? chip->write : null_writer;
687 drv_data->read = drv_data->rx ? chip->read : null_reader;
Stephen Street9708c122006-03-28 14:05:23 -0800688
689 /* Change speed and bit per word on a per transfer */
Stephen Street8d94cc52006-12-10 02:18:54 -0800690 cr0 = chip->cr0;
Stephen Street9708c122006-03-28 14:05:23 -0800691 if (transfer->speed_hz || transfer->bits_per_word) {
692
Stephen Street9708c122006-03-28 14:05:23 -0800693 bits = chip->bits_per_word;
694 speed = chip->speed_hz;
695
696 if (transfer->speed_hz)
697 speed = transfer->speed_hz;
698
699 if (transfer->bits_per_word)
700 bits = transfer->bits_per_word;
701
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200702 clk_div = ssp_get_clk_div(drv_data, speed);
Stephen Street9708c122006-03-28 14:05:23 -0800703
704 if (bits <= 8) {
705 drv_data->n_bytes = 1;
Stephen Street9708c122006-03-28 14:05:23 -0800706 drv_data->read = drv_data->read != null_reader ?
707 u8_reader : null_reader;
708 drv_data->write = drv_data->write != null_writer ?
709 u8_writer : null_writer;
710 } else if (bits <= 16) {
711 drv_data->n_bytes = 2;
Stephen Street9708c122006-03-28 14:05:23 -0800712 drv_data->read = drv_data->read != null_reader ?
713 u16_reader : null_reader;
714 drv_data->write = drv_data->write != null_writer ?
715 u16_writer : null_writer;
716 } else if (bits <= 32) {
717 drv_data->n_bytes = 4;
Stephen Street9708c122006-03-28 14:05:23 -0800718 drv_data->read = drv_data->read != null_reader ?
719 u32_reader : null_reader;
720 drv_data->write = drv_data->write != null_writer ?
721 u32_writer : null_writer;
722 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800723 /* if bits/word is changed in dma mode, then must check the
724 * thresholds and burst also */
725 if (chip->enable_dma) {
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200726 if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
727 message->spi,
Stephen Street8d94cc52006-12-10 02:18:54 -0800728 bits, &dma_burst,
729 &dma_thresh))
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300730 dev_warn_ratelimited(&message->spi->dev,
731 "pump_transfers: DMA burst size reduced to match bits_per_word\n");
Stephen Street8d94cc52006-12-10 02:18:54 -0800732 }
Stephen Street9708c122006-03-28 14:05:23 -0800733
734 cr0 = clk_div
735 | SSCR0_Motorola
Stephen Street5daa3ba2006-05-20 15:00:19 -0700736 | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
Stephen Street9708c122006-03-28 14:05:23 -0800737 | SSCR0_SSE
738 | (bits > 16 ? SSCR0_EDSS : 0);
Stephen Street9708c122006-03-28 14:05:23 -0800739 }
740
Stephen Streete0c99052006-03-07 23:53:24 -0800741 message->state = RUNNING_STATE;
742
Ned Forrester7e964452008-09-13 02:33:18 -0700743 drv_data->dma_mapped = 0;
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200744 if (pxa2xx_spi_dma_is_possible(drv_data->len))
745 drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
Ned Forrester7e964452008-09-13 02:33:18 -0700746 if (drv_data->dma_mapped) {
Stephen Streete0c99052006-03-07 23:53:24 -0800747
748 /* Ensure we have the correct interrupt handler */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200749 drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
Stephen Streete0c99052006-03-07 23:53:24 -0800750
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200751 pxa2xx_spi_dma_prepare(drv_data, dma_burst);
Stephen Streete0c99052006-03-07 23:53:24 -0800752
Stephen Street8d94cc52006-12-10 02:18:54 -0800753 /* Clear status and start DMA engine */
754 cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
Stephen Streete0c99052006-03-07 23:53:24 -0800755 write_SSSR(drv_data->clear_sr, reg);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200756
757 pxa2xx_spi_dma_start(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800758 } else {
759 /* Ensure we have the correct interrupt handler */
760 drv_data->transfer_handler = interrupt_transfer;
761
Stephen Street8d94cc52006-12-10 02:18:54 -0800762 /* Clear status */
763 cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800764 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street8d94cc52006-12-10 02:18:54 -0800765 }
766
Mika Westerberga0d26422013-01-22 12:26:32 +0200767 if (is_lpss_ssp(drv_data)) {
768 if ((read_SSIRF(reg) & 0xff) != chip->lpss_rx_threshold)
769 write_SSIRF(chip->lpss_rx_threshold, reg);
770 if ((read_SSITF(reg) & 0xffff) != chip->lpss_tx_threshold)
771 write_SSITF(chip->lpss_tx_threshold, reg);
772 }
773
Stephen Street8d94cc52006-12-10 02:18:54 -0800774 /* see if we need to reload the config registers */
775 if ((read_SSCR0(reg) != cr0)
776 || (read_SSCR1(reg) & SSCR1_CHANGE_MASK) !=
777 (cr1 & SSCR1_CHANGE_MASK)) {
778
Ned Forresterb97c74b2008-02-23 15:23:40 -0800779 /* stop the SSP, and update the other bits */
Stephen Street8d94cc52006-12-10 02:18:54 -0800780 write_SSCR0(cr0 & ~SSCR0_SSE, reg);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800781 if (!pxa25x_ssp_comp(drv_data))
Stephen Streete0c99052006-03-07 23:53:24 -0800782 write_SSTO(chip->timeout, reg);
Ned Forresterb97c74b2008-02-23 15:23:40 -0800783 /* first set CR1 without interrupt and service enables */
784 write_SSCR1(cr1 & SSCR1_CHANGE_MASK, reg);
785 /* restart the SSP */
Stephen Street8d94cc52006-12-10 02:18:54 -0800786 write_SSCR0(cr0, reg);
Ned Forresterb97c74b2008-02-23 15:23:40 -0800787
Stephen Street8d94cc52006-12-10 02:18:54 -0800788 } else {
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800789 if (!pxa25x_ssp_comp(drv_data))
Stephen Street8d94cc52006-12-10 02:18:54 -0800790 write_SSTO(chip->timeout, reg);
Stephen Streete0c99052006-03-07 23:53:24 -0800791 }
Ned Forresterb97c74b2008-02-23 15:23:40 -0800792
Eric Miaoa7bb3902009-04-06 19:00:54 -0700793 cs_assert(drv_data);
Ned Forresterb97c74b2008-02-23 15:23:40 -0800794
795 /* after chip select, release the data by enabling service
796 * requests and interrupts, without changing any mode bits */
797 write_SSCR1(cr1, reg);
Stephen Streete0c99052006-03-07 23:53:24 -0800798}
799
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200800static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
801 struct spi_message *msg)
Stephen Streete0c99052006-03-07 23:53:24 -0800802{
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200803 struct driver_data *drv_data = spi_master_get_devdata(master);
Stephen Streete0c99052006-03-07 23:53:24 -0800804
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200805 drv_data->cur_msg = msg;
Stephen Streete0c99052006-03-07 23:53:24 -0800806 /* Initial message state*/
807 drv_data->cur_msg->state = START_STATE;
808 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
809 struct spi_transfer,
810 transfer_list);
811
Stephen Street8d94cc52006-12-10 02:18:54 -0800812 /* prepare to setup the SSP, in pump_transfers, using the per
813 * chip configuration */
Stephen Streete0c99052006-03-07 23:53:24 -0800814 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
Stephen Streete0c99052006-03-07 23:53:24 -0800815
816 /* Mark as busy and launch transfers */
817 tasklet_schedule(&drv_data->pump_transfers);
Stephen Streete0c99052006-03-07 23:53:24 -0800818 return 0;
819}
820
Mika Westerberg7d94a502013-01-22 12:26:30 +0200821static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
822{
823 struct driver_data *drv_data = spi_master_get_devdata(master);
824
825 /* Disable the SSP now */
826 write_SSCR0(read_SSCR0(drv_data->ioaddr) & ~SSCR0_SSE,
827 drv_data->ioaddr);
828
Mika Westerberg7d94a502013-01-22 12:26:30 +0200829 return 0;
830}
831
Eric Miaoa7bb3902009-04-06 19:00:54 -0700832static int setup_cs(struct spi_device *spi, struct chip_data *chip,
833 struct pxa2xx_spi_chip *chip_info)
834{
835 int err = 0;
836
837 if (chip == NULL || chip_info == NULL)
838 return 0;
839
840 /* NOTE: setup() can be called multiple times, possibly with
841 * different chip_info, release previously requested GPIO
842 */
843 if (gpio_is_valid(chip->gpio_cs))
844 gpio_free(chip->gpio_cs);
845
846 /* If (*cs_control) is provided, ignore GPIO chip select */
847 if (chip_info->cs_control) {
848 chip->cs_control = chip_info->cs_control;
849 return 0;
850 }
851
852 if (gpio_is_valid(chip_info->gpio_cs)) {
853 err = gpio_request(chip_info->gpio_cs, "SPI_CS");
854 if (err) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300855 dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
856 chip_info->gpio_cs);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700857 return err;
858 }
859
860 chip->gpio_cs = chip_info->gpio_cs;
861 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
862
863 err = gpio_direction_output(chip->gpio_cs,
864 !chip->gpio_cs_inverted);
865 }
866
867 return err;
868}
869
Stephen Streete0c99052006-03-07 23:53:24 -0800870static int setup(struct spi_device *spi)
871{
872 struct pxa2xx_spi_chip *chip_info = NULL;
873 struct chip_data *chip;
874 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
875 unsigned int clk_div;
Mika Westerberga0d26422013-01-22 12:26:32 +0200876 uint tx_thres, tx_hi_thres, rx_thres;
877
878 if (is_lpss_ssp(drv_data)) {
879 tx_thres = LPSS_TX_LOTHRESH_DFLT;
880 tx_hi_thres = LPSS_TX_HITHRESH_DFLT;
881 rx_thres = LPSS_RX_THRESH_DFLT;
882 } else {
883 tx_thres = TX_THRESH_DFLT;
884 tx_hi_thres = 0;
885 rx_thres = RX_THRESH_DFLT;
886 }
Stephen Streete0c99052006-03-07 23:53:24 -0800887
Stephen Street8d94cc52006-12-10 02:18:54 -0800888 /* Only alloc on first setup */
Stephen Streete0c99052006-03-07 23:53:24 -0800889 chip = spi_get_ctldata(spi);
Stephen Street8d94cc52006-12-10 02:18:54 -0800890 if (!chip) {
Stephen Streete0c99052006-03-07 23:53:24 -0800891 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +0900892 if (!chip)
Stephen Streete0c99052006-03-07 23:53:24 -0800893 return -ENOMEM;
894
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800895 if (drv_data->ssp_type == CE4100_SSP) {
896 if (spi->chip_select > 4) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300897 dev_err(&spi->dev,
898 "failed setup: cs number must not be > 4.\n");
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800899 kfree(chip);
900 return -EINVAL;
901 }
902
903 chip->frm = spi->chip_select;
904 } else
905 chip->gpio_cs = -1;
Stephen Streete0c99052006-03-07 23:53:24 -0800906 chip->enable_dma = 0;
Vernon Sauderf1f640a2008-10-15 22:02:43 -0700907 chip->timeout = TIMOUT_DFLT;
Stephen Streete0c99052006-03-07 23:53:24 -0800908 }
909
Stephen Street8d94cc52006-12-10 02:18:54 -0800910 /* protocol drivers may change the chip settings, so...
911 * if chip_info exists, use it */
912 chip_info = spi->controller_data;
913
Stephen Streete0c99052006-03-07 23:53:24 -0800914 /* chip_info isn't always needed */
Stephen Street8d94cc52006-12-10 02:18:54 -0800915 chip->cr1 = 0;
Stephen Streete0c99052006-03-07 23:53:24 -0800916 if (chip_info) {
Vernon Sauderf1f640a2008-10-15 22:02:43 -0700917 if (chip_info->timeout)
918 chip->timeout = chip_info->timeout;
919 if (chip_info->tx_threshold)
920 tx_thres = chip_info->tx_threshold;
Mika Westerberga0d26422013-01-22 12:26:32 +0200921 if (chip_info->tx_hi_threshold)
922 tx_hi_thres = chip_info->tx_hi_threshold;
Vernon Sauderf1f640a2008-10-15 22:02:43 -0700923 if (chip_info->rx_threshold)
924 rx_thres = chip_info->rx_threshold;
925 chip->enable_dma = drv_data->master_info->enable_dma;
Stephen Streete0c99052006-03-07 23:53:24 -0800926 chip->dma_threshold = 0;
Stephen Streete0c99052006-03-07 23:53:24 -0800927 if (chip_info->enable_loopback)
928 chip->cr1 = SSCR1_LBM;
Mika Westerberga3496852013-01-22 12:26:33 +0200929 } else if (ACPI_HANDLE(&spi->dev)) {
930 /*
931 * Slave devices enumerated from ACPI namespace don't
932 * usually have chip_info but we still might want to use
933 * DMA with them.
934 */
935 chip->enable_dma = drv_data->master_info->enable_dma;
Stephen Streete0c99052006-03-07 23:53:24 -0800936 }
937
Vernon Sauderf1f640a2008-10-15 22:02:43 -0700938 chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
939 (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
940
Mika Westerberga0d26422013-01-22 12:26:32 +0200941 chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
942 chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
943 | SSITF_TxHiThresh(tx_hi_thres);
944
Stephen Street8d94cc52006-12-10 02:18:54 -0800945 /* set dma burst and threshold outside of chip_info path so that if
946 * chip_info goes away after setting chip->enable_dma, the
947 * burst and threshold can still respond to changes in bits_per_word */
948 if (chip->enable_dma) {
949 /* set up legal burst and threshold for dma */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200950 if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
951 spi->bits_per_word,
Stephen Street8d94cc52006-12-10 02:18:54 -0800952 &chip->dma_burst_size,
953 &chip->dma_threshold)) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300954 dev_warn(&spi->dev,
955 "in setup: DMA burst size reduced to match bits_per_word\n");
Stephen Street8d94cc52006-12-10 02:18:54 -0800956 }
957 }
958
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200959 clk_div = ssp_get_clk_div(drv_data, spi->max_speed_hz);
Stephen Street9708c122006-03-28 14:05:23 -0800960 chip->speed_hz = spi->max_speed_hz;
Stephen Streete0c99052006-03-07 23:53:24 -0800961
962 chip->cr0 = clk_div
963 | SSCR0_Motorola
Stephen Street5daa3ba2006-05-20 15:00:19 -0700964 | SSCR0_DataSize(spi->bits_per_word > 16 ?
965 spi->bits_per_word - 16 : spi->bits_per_word)
Stephen Streete0c99052006-03-07 23:53:24 -0800966 | SSCR0_SSE
967 | (spi->bits_per_word > 16 ? SSCR0_EDSS : 0);
Justin Clacherty7f6ee1a2007-01-26 00:56:44 -0800968 chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
969 chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
970 | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
Stephen Streete0c99052006-03-07 23:53:24 -0800971
Mika Westerbergb8331722013-01-22 12:26:31 +0200972 if (spi->mode & SPI_LOOP)
973 chip->cr1 |= SSCR1_LBM;
974
Stephen Streete0c99052006-03-07 23:53:24 -0800975 /* NOTE: PXA25x_SSP _could_ use external clocking ... */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800976 if (!pxa25x_ssp_comp(drv_data))
David Brownell7d077192009-06-17 16:26:03 -0700977 dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200978 drv_data->max_clk_rate
Eric Miaoc9840da2010-03-16 16:48:01 +0800979 / (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)),
980 chip->enable_dma ? "DMA" : "PIO");
Stephen Streete0c99052006-03-07 23:53:24 -0800981 else
David Brownell7d077192009-06-17 16:26:03 -0700982 dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200983 drv_data->max_clk_rate / 2
Eric Miaoc9840da2010-03-16 16:48:01 +0800984 / (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)),
985 chip->enable_dma ? "DMA" : "PIO");
Stephen Streete0c99052006-03-07 23:53:24 -0800986
987 if (spi->bits_per_word <= 8) {
988 chip->n_bytes = 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800989 chip->read = u8_reader;
990 chip->write = u8_writer;
991 } else if (spi->bits_per_word <= 16) {
992 chip->n_bytes = 2;
Stephen Streete0c99052006-03-07 23:53:24 -0800993 chip->read = u16_reader;
994 chip->write = u16_writer;
995 } else if (spi->bits_per_word <= 32) {
996 chip->cr0 |= SSCR0_EDSS;
997 chip->n_bytes = 4;
Stephen Streete0c99052006-03-07 23:53:24 -0800998 chip->read = u32_reader;
999 chip->write = u32_writer;
Stephen Streete0c99052006-03-07 23:53:24 -08001000 }
Stephen Street9708c122006-03-28 14:05:23 -08001001 chip->bits_per_word = spi->bits_per_word;
Stephen Streete0c99052006-03-07 23:53:24 -08001002
1003 spi_set_ctldata(spi, chip);
1004
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001005 if (drv_data->ssp_type == CE4100_SSP)
1006 return 0;
1007
Eric Miaoa7bb3902009-04-06 19:00:54 -07001008 return setup_cs(spi, chip, chip_info);
Stephen Streete0c99052006-03-07 23:53:24 -08001009}
1010
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001011static void cleanup(struct spi_device *spi)
Stephen Streete0c99052006-03-07 23:53:24 -08001012{
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001013 struct chip_data *chip = spi_get_ctldata(spi);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001014 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001015
Daniel Ribeiro7348d822009-05-12 13:19:36 -07001016 if (!chip)
1017 return;
1018
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001019 if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
Eric Miaoa7bb3902009-04-06 19:00:54 -07001020 gpio_free(chip->gpio_cs);
1021
Stephen Streete0c99052006-03-07 23:53:24 -08001022 kfree(chip);
1023}
1024
Mika Westerberga3496852013-01-22 12:26:33 +02001025#ifdef CONFIG_ACPI
Mika Westerberga3496852013-01-22 12:26:33 +02001026static struct pxa2xx_spi_master *
1027pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1028{
1029 struct pxa2xx_spi_master *pdata;
Mika Westerberga3496852013-01-22 12:26:33 +02001030 struct acpi_device *adev;
1031 struct ssp_device *ssp;
1032 struct resource *res;
1033 int devid;
1034
1035 if (!ACPI_HANDLE(&pdev->dev) ||
1036 acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
1037 return NULL;
1038
Mika Westerbergcc0ee982013-06-20 17:44:22 +03001039 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001040 if (!pdata)
Mika Westerberga3496852013-01-22 12:26:33 +02001041 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001042
1043 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1044 if (!res)
1045 return NULL;
1046
1047 ssp = &pdata->ssp;
1048
1049 ssp->phys_base = res->start;
Sachin Kamatcbfd6a22013-04-08 15:49:33 +05301050 ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1051 if (IS_ERR(ssp->mmio_base))
Mika Westerberg6dc81f62013-05-13 13:45:09 +03001052 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001053
1054 ssp->clk = devm_clk_get(&pdev->dev, NULL);
1055 ssp->irq = platform_get_irq(pdev, 0);
1056 ssp->type = LPSS_SSP;
1057 ssp->pdev = pdev;
1058
1059 ssp->port_id = -1;
1060 if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid))
1061 ssp->port_id = devid;
1062
1063 pdata->num_chipselect = 1;
Mika Westerbergcddb3392013-05-13 13:45:10 +03001064 pdata->enable_dma = true;
Mika Westerberg483c3192014-01-13 11:17:04 +02001065 pdata->tx_chan_id = -1;
1066 pdata->rx_chan_id = -1;
Mika Westerberga3496852013-01-22 12:26:33 +02001067
1068 return pdata;
1069}
1070
1071static struct acpi_device_id pxa2xx_spi_acpi_match[] = {
1072 { "INT33C0", 0 },
1073 { "INT33C1", 0 },
Mika Westerberg54acbd92013-11-12 12:06:21 +02001074 { "INT3430", 0 },
1075 { "INT3431", 0 },
Mika Westerberg4b30f2a2013-05-13 13:45:11 +03001076 { "80860F0E", 0 },
Alan Coxaca26362014-08-20 13:57:26 +03001077 { "8086228E", 0 },
Mika Westerberga3496852013-01-22 12:26:33 +02001078 { },
1079};
1080MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1081#else
1082static inline struct pxa2xx_spi_master *
1083pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1084{
1085 return NULL;
1086}
1087#endif
1088
Grant Likelyfd4a3192012-12-07 16:57:14 +00001089static int pxa2xx_spi_probe(struct platform_device *pdev)
Stephen Streete0c99052006-03-07 23:53:24 -08001090{
1091 struct device *dev = &pdev->dev;
1092 struct pxa2xx_spi_master *platform_info;
1093 struct spi_master *master;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001094 struct driver_data *drv_data;
eric miao2f1a74e2007-11-21 18:50:53 +08001095 struct ssp_device *ssp;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001096 int status;
Stephen Streete0c99052006-03-07 23:53:24 -08001097
Mika Westerberg851bacf2013-01-07 12:44:33 +02001098 platform_info = dev_get_platdata(dev);
1099 if (!platform_info) {
Mika Westerberga3496852013-01-22 12:26:33 +02001100 platform_info = pxa2xx_spi_acpi_get_pdata(pdev);
1101 if (!platform_info) {
1102 dev_err(&pdev->dev, "missing platform data\n");
1103 return -ENODEV;
1104 }
Mika Westerberg851bacf2013-01-07 12:44:33 +02001105 }
Stephen Streete0c99052006-03-07 23:53:24 -08001106
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001107 ssp = pxa_ssp_request(pdev->id, pdev->name);
Mika Westerberg851bacf2013-01-07 12:44:33 +02001108 if (!ssp)
1109 ssp = &platform_info->ssp;
1110
1111 if (!ssp->mmio_base) {
1112 dev_err(&pdev->dev, "failed to get ssp\n");
Stephen Streete0c99052006-03-07 23:53:24 -08001113 return -ENODEV;
1114 }
1115
1116 /* Allocate master with space for drv_data and null dma buffer */
1117 master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
1118 if (!master) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001119 dev_err(&pdev->dev, "cannot alloc spi_master\n");
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001120 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001121 return -ENOMEM;
1122 }
1123 drv_data = spi_master_get_devdata(master);
1124 drv_data->master = master;
1125 drv_data->master_info = platform_info;
1126 drv_data->pdev = pdev;
eric miao2f1a74e2007-11-21 18:50:53 +08001127 drv_data->ssp = ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001128
Sebastian Andrzej Siewior21486af2010-10-08 18:11:19 +02001129 master->dev.parent = &pdev->dev;
Sebastian Andrzej Siewior21486af2010-10-08 18:11:19 +02001130 master->dev.of_node = pdev->dev.of_node;
David Brownelle7db06b2009-06-17 16:26:04 -07001131 /* the spi->mode bits understood by this driver: */
Mika Westerbergb8331722013-01-22 12:26:31 +02001132 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
David Brownelle7db06b2009-06-17 16:26:04 -07001133
Mika Westerberg851bacf2013-01-07 12:44:33 +02001134 master->bus_num = ssp->port_id;
Stephen Streete0c99052006-03-07 23:53:24 -08001135 master->num_chipselect = platform_info->num_chipselect;
Mike Rapoport7ad0ba92009-04-06 19:00:57 -07001136 master->dma_alignment = DMA_ALIGNMENT;
Stephen Streete0c99052006-03-07 23:53:24 -08001137 master->cleanup = cleanup;
1138 master->setup = setup;
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001139 master->transfer_one_message = pxa2xx_spi_transfer_one_message;
Mika Westerberg7d94a502013-01-22 12:26:30 +02001140 master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
Mark Brown7dd62782013-07-28 15:35:21 +01001141 master->auto_runtime_pm = true;
Stephen Streete0c99052006-03-07 23:53:24 -08001142
eric miao2f1a74e2007-11-21 18:50:53 +08001143 drv_data->ssp_type = ssp->type;
Mika Westerberg2b9b84f2013-01-22 12:26:25 +02001144 drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT);
Stephen Streete0c99052006-03-07 23:53:24 -08001145
eric miao2f1a74e2007-11-21 18:50:53 +08001146 drv_data->ioaddr = ssp->mmio_base;
1147 drv_data->ssdr_physical = ssp->phys_base + SSDR;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001148 if (pxa25x_ssp_comp(drv_data)) {
Stephen Warren24778be2013-05-21 20:36:35 -06001149 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
Stephen Streete0c99052006-03-07 23:53:24 -08001150 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1151 drv_data->dma_cr1 = 0;
1152 drv_data->clear_sr = SSSR_ROR;
1153 drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1154 } else {
Stephen Warren24778be2013-05-21 20:36:35 -06001155 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
Stephen Streete0c99052006-03-07 23:53:24 -08001156 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
Mika Westerberg59288082013-01-22 12:26:29 +02001157 drv_data->dma_cr1 = DEFAULT_DMA_CR1;
Stephen Streete0c99052006-03-07 23:53:24 -08001158 drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1159 drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1160 }
1161
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -08001162 status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1163 drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001164 if (status < 0) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001165 dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
Stephen Streete0c99052006-03-07 23:53:24 -08001166 goto out_error_master_alloc;
1167 }
1168
1169 /* Setup DMA if requested */
1170 drv_data->tx_channel = -1;
1171 drv_data->rx_channel = -1;
1172 if (platform_info->enable_dma) {
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001173 status = pxa2xx_spi_dma_setup(drv_data);
1174 if (status) {
Mika Westerbergcddb3392013-05-13 13:45:10 +03001175 dev_dbg(dev, "no DMA channels available, using PIO\n");
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001176 platform_info->enable_dma = false;
Stephen Streete0c99052006-03-07 23:53:24 -08001177 }
Stephen Streete0c99052006-03-07 23:53:24 -08001178 }
1179
1180 /* Enable SOC clock */
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001181 clk_prepare_enable(ssp->clk);
1182
1183 drv_data->max_clk_rate = clk_get_rate(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001184
1185 /* Load default SSP configuration */
1186 write_SSCR0(0, drv_data->ioaddr);
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001187 write_SSCR1(SSCR1_RxTresh(RX_THRESH_DFLT) |
1188 SSCR1_TxTresh(TX_THRESH_DFLT),
1189 drv_data->ioaddr);
Eric Miaoc9840da2010-03-16 16:48:01 +08001190 write_SSCR0(SSCR0_SCR(2)
Stephen Streete0c99052006-03-07 23:53:24 -08001191 | SSCR0_Motorola
1192 | SSCR0_DataSize(8),
1193 drv_data->ioaddr);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001194 if (!pxa25x_ssp_comp(drv_data))
Stephen Streete0c99052006-03-07 23:53:24 -08001195 write_SSTO(0, drv_data->ioaddr);
1196 write_SSPSP(0, drv_data->ioaddr);
1197
Mika Westerberga0d26422013-01-22 12:26:32 +02001198 lpss_ssp_setup(drv_data);
1199
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001200 tasklet_init(&drv_data->pump_transfers, pump_transfers,
1201 (unsigned long)drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001202
Antonio Ospite836d1a22014-05-30 18:18:09 +02001203 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1204 pm_runtime_use_autosuspend(&pdev->dev);
1205 pm_runtime_set_active(&pdev->dev);
1206 pm_runtime_enable(&pdev->dev);
1207
Stephen Streete0c99052006-03-07 23:53:24 -08001208 /* Register with the SPI framework */
1209 platform_set_drvdata(pdev, drv_data);
Jingoo Hana807fcd2013-09-24 13:46:55 +09001210 status = devm_spi_register_master(&pdev->dev, master);
Stephen Streete0c99052006-03-07 23:53:24 -08001211 if (status != 0) {
1212 dev_err(&pdev->dev, "problem registering spi master\n");
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001213 goto out_error_clock_enabled;
Stephen Streete0c99052006-03-07 23:53:24 -08001214 }
1215
1216 return status;
1217
Stephen Streete0c99052006-03-07 23:53:24 -08001218out_error_clock_enabled:
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001219 clk_disable_unprepare(ssp->clk);
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001220 pxa2xx_spi_dma_release(drv_data);
eric miao2f1a74e2007-11-21 18:50:53 +08001221 free_irq(ssp->irq, drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001222
1223out_error_master_alloc:
1224 spi_master_put(master);
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001225 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001226 return status;
1227}
1228
1229static int pxa2xx_spi_remove(struct platform_device *pdev)
1230{
1231 struct driver_data *drv_data = platform_get_drvdata(pdev);
Julia Lawall51e911e2009-01-06 14:41:45 -08001232 struct ssp_device *ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001233
1234 if (!drv_data)
1235 return 0;
Julia Lawall51e911e2009-01-06 14:41:45 -08001236 ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001237
Mika Westerberg7d94a502013-01-22 12:26:30 +02001238 pm_runtime_get_sync(&pdev->dev);
1239
Stephen Streete0c99052006-03-07 23:53:24 -08001240 /* Disable the SSP at the peripheral and SOC level */
1241 write_SSCR0(0, drv_data->ioaddr);
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001242 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001243
1244 /* Release DMA */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001245 if (drv_data->master_info->enable_dma)
1246 pxa2xx_spi_dma_release(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001247
Mika Westerberg7d94a502013-01-22 12:26:30 +02001248 pm_runtime_put_noidle(&pdev->dev);
1249 pm_runtime_disable(&pdev->dev);
1250
Stephen Streete0c99052006-03-07 23:53:24 -08001251 /* Release IRQ */
eric miao2f1a74e2007-11-21 18:50:53 +08001252 free_irq(ssp->irq, drv_data);
1253
1254 /* Release SSP */
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001255 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001256
Stephen Streete0c99052006-03-07 23:53:24 -08001257 return 0;
1258}
1259
1260static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1261{
1262 int status = 0;
1263
1264 if ((status = pxa2xx_spi_remove(pdev)) != 0)
1265 dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1266}
1267
Mika Westerberg382cebb2014-01-16 14:50:55 +02001268#ifdef CONFIG_PM_SLEEP
Mike Rapoport86d25932009-07-21 17:50:16 +03001269static int pxa2xx_spi_suspend(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001270{
Mike Rapoport86d25932009-07-21 17:50:16 +03001271 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001272 struct ssp_device *ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001273 int status = 0;
1274
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001275 status = spi_master_suspend(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001276 if (status != 0)
1277 return status;
1278 write_SSCR0(0, drv_data->ioaddr);
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001279 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001280
1281 return 0;
1282}
1283
Mike Rapoport86d25932009-07-21 17:50:16 +03001284static int pxa2xx_spi_resume(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001285{
Mike Rapoport86d25932009-07-21 17:50:16 +03001286 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001287 struct ssp_device *ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001288 int status = 0;
1289
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001290 pxa2xx_spi_dma_resume(drv_data);
Daniel Ribeiro148da332009-04-21 12:24:43 -07001291
Stephen Streete0c99052006-03-07 23:53:24 -08001292 /* Enable the SSP clock */
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001293 clk_prepare_enable(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001294
Chew, Chiau Eec50325f2013-11-29 02:13:11 +08001295 /* Restore LPSS private register bits */
1296 lpss_ssp_setup(drv_data);
1297
Stephen Streete0c99052006-03-07 23:53:24 -08001298 /* Start the queue running */
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001299 status = spi_master_resume(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001300 if (status != 0) {
Mike Rapoport86d25932009-07-21 17:50:16 +03001301 dev_err(dev, "problem starting queue (%d)\n", status);
Stephen Streete0c99052006-03-07 23:53:24 -08001302 return status;
1303 }
1304
1305 return 0;
1306}
Mika Westerberg7d94a502013-01-22 12:26:30 +02001307#endif
1308
1309#ifdef CONFIG_PM_RUNTIME
1310static int pxa2xx_spi_runtime_suspend(struct device *dev)
1311{
1312 struct driver_data *drv_data = dev_get_drvdata(dev);
1313
1314 clk_disable_unprepare(drv_data->ssp->clk);
1315 return 0;
1316}
1317
1318static int pxa2xx_spi_runtime_resume(struct device *dev)
1319{
1320 struct driver_data *drv_data = dev_get_drvdata(dev);
1321
1322 clk_prepare_enable(drv_data->ssp->clk);
1323 return 0;
1324}
1325#endif
Mike Rapoport86d25932009-07-21 17:50:16 +03001326
Alexey Dobriyan47145212009-12-14 18:00:08 -08001327static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
Mika Westerberg7d94a502013-01-22 12:26:30 +02001328 SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
1329 SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
1330 pxa2xx_spi_runtime_resume, NULL)
Mike Rapoport86d25932009-07-21 17:50:16 +03001331};
Stephen Streete0c99052006-03-07 23:53:24 -08001332
1333static struct platform_driver driver = {
1334 .driver = {
Mike Rapoport86d25932009-07-21 17:50:16 +03001335 .name = "pxa2xx-spi",
1336 .owner = THIS_MODULE,
Mike Rapoport86d25932009-07-21 17:50:16 +03001337 .pm = &pxa2xx_spi_pm_ops,
Mika Westerberga3496852013-01-22 12:26:33 +02001338 .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
Stephen Streete0c99052006-03-07 23:53:24 -08001339 },
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001340 .probe = pxa2xx_spi_probe,
David Brownelld1e44d92007-10-16 01:27:46 -07001341 .remove = pxa2xx_spi_remove,
Stephen Streete0c99052006-03-07 23:53:24 -08001342 .shutdown = pxa2xx_spi_shutdown,
Stephen Streete0c99052006-03-07 23:53:24 -08001343};
1344
1345static int __init pxa2xx_spi_init(void)
1346{
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001347 return platform_driver_register(&driver);
Stephen Streete0c99052006-03-07 23:53:24 -08001348}
Antonio Ospite5b61a742009-09-22 16:46:10 -07001349subsys_initcall(pxa2xx_spi_init);
Stephen Streete0c99052006-03-07 23:53:24 -08001350
1351static void __exit pxa2xx_spi_exit(void)
1352{
1353 platform_driver_unregister(&driver);
1354}
1355module_exit(pxa2xx_spi_exit);