blob: b564b1aae52f9c277b1353babcb433dc13aa6cd8 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Stefan Richtere524f6162007-08-20 21:58:30 +020021#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050022#include <linux/delay.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080023#include <linux/dma-mapping.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020024#include <linux/gfp.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020025#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/kernel.h>
Al Virofaa2fb42007-05-15 20:36:10 +010028#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010030#include <linux/moduleparam.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020031#include <linux/pci.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020032#include <linux/spinlock.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080033
Stefan Richterc26f0232007-08-20 21:40:30 +020034#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020035#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050036
Stefan Richterea8d0062008-03-01 02:42:56 +010037#ifdef CONFIG_PPC_PMAC
38#include <asm/pmac_feature.h>
39#endif
40
Kristian Høgsberged568912006-12-19 19:58:35 -050041#include "fw-ohci.h"
Stefan Richtera7fb60d2007-08-20 21:41:22 +020042#include "fw-transaction.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050043
Kristian Høgsberga77754a2007-05-07 20:33:35 -040044#define DESCRIPTOR_OUTPUT_MORE 0
45#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
46#define DESCRIPTOR_INPUT_MORE (2 << 12)
47#define DESCRIPTOR_INPUT_LAST (3 << 12)
48#define DESCRIPTOR_STATUS (1 << 11)
49#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
50#define DESCRIPTOR_PING (1 << 7)
51#define DESCRIPTOR_YY (1 << 6)
52#define DESCRIPTOR_NO_IRQ (0 << 4)
53#define DESCRIPTOR_IRQ_ERROR (1 << 4)
54#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
55#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
56#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050057
58struct descriptor {
59 __le16 req_count;
60 __le16 control;
61 __le32 data_address;
62 __le32 branch_address;
63 __le16 res_count;
64 __le16 transfer_status;
65} __attribute__((aligned(16)));
66
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -050067struct db_descriptor {
68 __le16 first_size;
69 __le16 control;
70 __le16 second_req_count;
71 __le16 first_req_count;
72 __le32 branch_address;
73 __le16 second_res_count;
74 __le16 first_res_count;
75 __le32 reserved0;
76 __le32 first_buffer;
77 __le32 second_buffer;
78 __le32 reserved1;
79} __attribute__((aligned(16)));
80
Kristian Høgsberga77754a2007-05-07 20:33:35 -040081#define CONTROL_SET(regs) (regs)
82#define CONTROL_CLEAR(regs) ((regs) + 4)
83#define COMMAND_PTR(regs) ((regs) + 12)
84#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050085
Kristian Høgsberg32b46092007-02-06 14:49:30 -050086struct ar_buffer {
87 struct descriptor descriptor;
88 struct ar_buffer *next;
89 __le32 data[0];
90};
91
Kristian Høgsberged568912006-12-19 19:58:35 -050092struct ar_context {
93 struct fw_ohci *ohci;
Kristian Høgsberg32b46092007-02-06 14:49:30 -050094 struct ar_buffer *current_buffer;
95 struct ar_buffer *last_buffer;
96 void *pointer;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050097 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -050098 struct tasklet_struct tasklet;
99};
100
Kristian Høgsberg30200732007-02-16 17:34:39 -0500101struct context;
102
103typedef int (*descriptor_callback_t)(struct context *ctx,
104 struct descriptor *d,
105 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500106
107/*
108 * A buffer that contains a block of DMA-able coherent memory used for
109 * storing a portion of a DMA descriptor program.
110 */
111struct descriptor_buffer {
112 struct list_head list;
113 dma_addr_t buffer_bus;
114 size_t buffer_size;
115 size_t used;
116 struct descriptor buffer[0];
117};
118
Kristian Høgsberg30200732007-02-16 17:34:39 -0500119struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100120 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500121 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500122 int total_allocation;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100123
David Moorefe5ca632008-01-06 17:21:41 -0500124 /*
125 * List of page-sized buffers for storing DMA descriptors.
126 * Head of list contains buffers in use and tail of list contains
127 * free buffers.
128 */
129 struct list_head buffer_list;
130
131 /*
132 * Pointer to a buffer inside buffer_list that contains the tail
133 * end of the current DMA program.
134 */
135 struct descriptor_buffer *buffer_tail;
136
137 /*
138 * The descriptor containing the branch address of the first
139 * descriptor that has not yet been filled by the device.
140 */
141 struct descriptor *last;
142
143 /*
144 * The last descriptor in the DMA program. It contains the branch
145 * address that must be updated upon appending a new descriptor.
146 */
147 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500148
149 descriptor_callback_t callback;
150
Stefan Richter373b2ed2007-03-04 14:45:18 +0100151 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500152};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500153
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400154#define IT_HEADER_SY(v) ((v) << 0)
155#define IT_HEADER_TCODE(v) ((v) << 4)
156#define IT_HEADER_CHANNEL(v) ((v) << 8)
157#define IT_HEADER_TAG(v) ((v) << 14)
158#define IT_HEADER_SPEED(v) ((v) << 16)
159#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500160
161struct iso_context {
162 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500163 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500164 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500165 void *header;
166 size_t header_length;
Kristian Høgsberged568912006-12-19 19:58:35 -0500167};
168
169#define CONFIG_ROM_SIZE 1024
170
171struct fw_ohci {
172 struct fw_card card;
173
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500174 u32 version;
Kristian Høgsberged568912006-12-19 19:58:35 -0500175 __iomem char *registers;
176 dma_addr_t self_id_bus;
177 __le32 *self_id_cpu;
178 struct tasklet_struct bus_reset_tasklet;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500179 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500180 int generation;
181 int request_generation;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -0500182 u32 bus_seconds;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100183 bool old_uninorth;
Kristian Høgsberged568912006-12-19 19:58:35 -0500184
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400185 /*
186 * Spinlock for accessing fw_ohci data. Never call out of
187 * this driver with this lock held.
188 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500189 spinlock_t lock;
190 u32 self_id_buffer[512];
191
192 /* Config rom buffers */
193 __be32 *config_rom;
194 dma_addr_t config_rom_bus;
195 __be32 *next_config_rom;
196 dma_addr_t next_config_rom_bus;
197 u32 next_header;
198
199 struct ar_context ar_request_ctx;
200 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500201 struct context at_request_ctx;
202 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500203
204 u32 it_context_mask;
205 struct iso_context *it_context_list;
206 u32 ir_context_mask;
207 struct iso_context *ir_context_list;
208};
209
Adrian Bunk95688e92007-01-22 19:17:37 +0100210static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500211{
212 return container_of(card, struct fw_ohci, card);
213}
214
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500215#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
216#define IR_CONTEXT_BUFFER_FILL 0x80000000
217#define IR_CONTEXT_ISOCH_HEADER 0x40000000
218#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
219#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
220#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500221
222#define CONTEXT_RUN 0x8000
223#define CONTEXT_WAKE 0x1000
224#define CONTEXT_DEAD 0x0800
225#define CONTEXT_ACTIVE 0x0400
226
227#define OHCI1394_MAX_AT_REQ_RETRIES 0x2
228#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
229#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
230
231#define FW_OHCI_MAJOR 240
232#define OHCI1394_REGISTER_SIZE 0x800
233#define OHCI_LOOP_COUNT 500
234#define OHCI1394_PCI_HCI_Control 0x40
235#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500236#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500237#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500238
Kristian Høgsberged568912006-12-19 19:58:35 -0500239static char ohci_driver_name[] = KBUILD_MODNAME;
240
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100241#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
242
243#define OHCI_PARAM_DEBUG_IRQS 1
244#define OHCI_PARAM_DEBUG_SELFIDS 2
245#define OHCI_PARAM_DEBUG_AT_AR 4
246
247static int param_debug;
248module_param_named(debug, param_debug, int, 0644);
249MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
250 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
251 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
252 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
253 ", or a combination, or all = -1)");
254
255static void log_irqs(u32 evt)
256{
257 if (likely(!(param_debug & OHCI_PARAM_DEBUG_IRQS)))
258 return;
259
260 printk(KERN_DEBUG KBUILD_MODNAME ": IRQ %08x%s%s%s%s%s%s%s%s%s%s%s\n",
261 evt,
262 evt & OHCI1394_selfIDComplete ? " selfID" : "",
263 evt & OHCI1394_RQPkt ? " AR_req" : "",
264 evt & OHCI1394_RSPkt ? " AR_resp" : "",
265 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
266 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
267 evt & OHCI1394_isochRx ? " IR" : "",
268 evt & OHCI1394_isochTx ? " IT" : "",
269 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
270 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
271 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
272 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
273 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
274 OHCI1394_respTxComplete | OHCI1394_isochRx |
275 OHCI1394_isochTx | OHCI1394_postedWriteErr |
276 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds)
277 ? " ?" : "");
278}
279
280static const char *speed[] = {
281 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
282};
283static const char *power[] = {
284 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
285 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
286};
287static const char port[] = { '.', '-', 'p', 'c', };
288
289static char _p(u32 *s, int shift)
290{
291 return port[*s >> shift & 3];
292}
293
294static void log_selfids(int generation, int self_id_count, u32 *s)
295{
296 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
297 return;
298
299 printk(KERN_DEBUG KBUILD_MODNAME ": %d selfIDs, generation %d\n",
300 self_id_count, generation);
301
302 for (; self_id_count--; ++s)
303 if ((*s & 1 << 23) == 0)
304 printk(KERN_DEBUG "selfID 0: %08x, phy %d [%c%c%c] "
305 "%s gc=%d %s %s%s%s\n",
306 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
307 speed[*s >> 14 & 3], *s >> 16 & 63,
308 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
309 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
310 else
311 printk(KERN_DEBUG "selfID n: %08x, phy %d "
312 "[%c%c%c%c%c%c%c%c]\n",
313 *s, *s >> 24 & 63,
314 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
315 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
316}
317
318static const char *evts[] = {
319 [0x00] = "evt_no_status", [0x01] = "-reserved-",
320 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
321 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
322 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
323 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
324 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
325 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
326 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
327 [0x10] = "-reserved-", [0x11] = "ack_complete",
328 [0x12] = "ack_pending ", [0x13] = "-reserved-",
329 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
330 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
331 [0x18] = "-reserved-", [0x19] = "-reserved-",
332 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
333 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
334 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
335 [0x20] = "pending/cancelled",
336};
337static const char *tcodes[] = {
338 [0x0] = "QW req", [0x1] = "BW req",
339 [0x2] = "W resp", [0x3] = "-reserved-",
340 [0x4] = "QR req", [0x5] = "BR req",
341 [0x6] = "QR resp", [0x7] = "BR resp",
342 [0x8] = "cycle start", [0x9] = "Lk req",
343 [0xa] = "async stream packet", [0xb] = "Lk resp",
344 [0xc] = "-reserved-", [0xd] = "-reserved-",
345 [0xe] = "link internal", [0xf] = "-reserved-",
346};
347static const char *phys[] = {
348 [0x0] = "phy config packet", [0x1] = "link-on packet",
349 [0x2] = "self-id packet", [0x3] = "-reserved-",
350};
351
352static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
353{
354 int tcode = header[0] >> 4 & 0xf;
355 char specific[12];
356
357 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
358 return;
359
360 if (unlikely(evt >= ARRAY_SIZE(evts)))
361 evt = 0x1f;
362
363 if (header[0] == ~header[1]) {
364 printk(KERN_DEBUG "A%c %s, %s, %08x\n",
365 dir, evts[evt], phys[header[0] >> 30 & 0x3],
366 header[0]);
367 return;
368 }
369
370 switch (tcode) {
371 case 0x0: case 0x6: case 0x8:
372 snprintf(specific, sizeof(specific), " = %08x",
373 be32_to_cpu((__force __be32)header[3]));
374 break;
375 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
376 snprintf(specific, sizeof(specific), " %x,%x",
377 header[3] >> 16, header[3] & 0xffff);
378 break;
379 default:
380 specific[0] = '\0';
381 }
382
383 switch (tcode) {
384 case 0xe: case 0xa:
385 printk(KERN_DEBUG "A%c %s, %s\n",
386 dir, evts[evt], tcodes[tcode]);
387 break;
388 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
389 printk(KERN_DEBUG "A%c spd %x tl %02x, "
390 "%04x -> %04x, %s, "
391 "%s, %04x%08x%s\n",
392 dir, speed, header[0] >> 10 & 0x3f,
393 header[1] >> 16, header[0] >> 16, evts[evt],
394 tcodes[tcode], header[1] & 0xffff, header[2], specific);
395 break;
396 default:
397 printk(KERN_DEBUG "A%c spd %x tl %02x, "
398 "%04x -> %04x, %s, "
399 "%s%s\n",
400 dir, speed, header[0] >> 10 & 0x3f,
401 header[1] >> 16, header[0] >> 16, evts[evt],
402 tcodes[tcode], specific);
403 }
404}
405
406#else
407
408#define log_irqs(evt)
409#define log_selfids(generation, self_id_count, sid)
410#define log_ar_at_event(dir, speed, header, evt)
411
412#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
413
Adrian Bunk95688e92007-01-22 19:17:37 +0100414static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500415{
416 writel(data, ohci->registers + offset);
417}
418
Adrian Bunk95688e92007-01-22 19:17:37 +0100419static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500420{
421 return readl(ohci->registers + offset);
422}
423
Adrian Bunk95688e92007-01-22 19:17:37 +0100424static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500425{
426 /* Do a dummy read to flush writes. */
427 reg_read(ohci, OHCI1394_Version);
428}
429
430static int
431ohci_update_phy_reg(struct fw_card *card, int addr,
432 int clear_bits, int set_bits)
433{
434 struct fw_ohci *ohci = fw_ohci(card);
435 u32 val, old;
436
437 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Stefan Richter362e9012007-07-12 22:24:19 +0200438 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500439 msleep(2);
440 val = reg_read(ohci, OHCI1394_PhyControl);
441 if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
442 fw_error("failed to set phy reg bits.\n");
443 return -EBUSY;
444 }
445
446 old = OHCI1394_PhyControl_ReadData(val);
447 old = (old & ~clear_bits) | set_bits;
448 reg_write(ohci, OHCI1394_PhyControl,
449 OHCI1394_PhyControl_Write(addr, old));
450
451 return 0;
452}
453
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500454static int ar_context_add_page(struct ar_context *ctx)
Kristian Høgsberged568912006-12-19 19:58:35 -0500455{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500456 struct device *dev = ctx->ohci->card.device;
457 struct ar_buffer *ab;
Stefan Richterf5101d582008-03-14 00:27:49 +0100458 dma_addr_t uninitialized_var(ab_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500459 size_t offset;
460
Jarod Wilsonbde17092008-03-12 17:43:26 -0400461 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500462 if (ab == NULL)
463 return -ENOMEM;
464
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400465 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400466 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
467 DESCRIPTOR_STATUS |
468 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500469 offset = offsetof(struct ar_buffer, data);
470 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
471 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
472 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
473 ab->descriptor.branch_address = 0;
474
Kristian Høgsbergec839e42007-05-22 18:55:48 -0400475 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500476 ctx->last_buffer->next = ab;
477 ctx->last_buffer = ab;
478
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400479 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500480 flush_writes(ctx->ohci);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500481
482 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -0500483}
484
Stefan Richter11bf20a2008-03-01 02:47:15 +0100485#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
486#define cond_le32_to_cpu(v) \
487 (ohci->old_uninorth ? (__force __u32)(v) : le32_to_cpu(v))
488#else
489#define cond_le32_to_cpu(v) le32_to_cpu(v)
490#endif
491
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500492static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500493{
Kristian Høgsberged568912006-12-19 19:58:35 -0500494 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500495 struct fw_packet p;
496 u32 status, length, tcode;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500497
Stefan Richter11bf20a2008-03-01 02:47:15 +0100498 p.header[0] = cond_le32_to_cpu(buffer[0]);
499 p.header[1] = cond_le32_to_cpu(buffer[1]);
500 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500501
502 tcode = (p.header[0] >> 4) & 0x0f;
503 switch (tcode) {
504 case TCODE_WRITE_QUADLET_REQUEST:
505 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500506 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500507 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500508 p.payload_length = 0;
509 break;
510
511 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100512 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500513 p.header_length = 16;
514 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500515 break;
516
517 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500518 case TCODE_READ_BLOCK_RESPONSE:
519 case TCODE_LOCK_REQUEST:
520 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100521 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500522 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500523 p.payload_length = p.header[3] >> 16;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500524 break;
525
526 case TCODE_WRITE_RESPONSE:
527 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500528 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500529 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500530 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500531 break;
532 }
533
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500534 p.payload = (void *) buffer + p.header_length;
535
536 /* FIXME: What to do about evt_* errors? */
537 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100538 status = cond_le32_to_cpu(buffer[length]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500539
540 p.ack = ((status >> 16) & 0x1f) - 16;
541 p.speed = (status >> 21) & 0x7;
542 p.timestamp = status & 0xffff;
543 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500544
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100545 log_ar_at_event('R', p.speed, p.header, status >> 16 & 0x1f);
546
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400547 /*
548 * The OHCI bus reset handler synthesizes a phy packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500549 * the new generation number when a bus reset happens (see
550 * section 8.4.2.3). This helps us determine when a request
551 * was received and make sure we send the response in the same
552 * generation. We only need this for requests; for responses
553 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400554 * request.
555 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500556
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500557 if (p.ack + 16 == 0x09)
Stefan Richter25df2872008-02-23 12:24:17 +0100558 ohci->request_generation = (p.header[2] >> 16) & 0xff;
Kristian Høgsberged568912006-12-19 19:58:35 -0500559 else if (ctx == &ohci->ar_request_ctx)
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500560 fw_core_handle_request(&ohci->card, &p);
Kristian Høgsberged568912006-12-19 19:58:35 -0500561 else
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500562 fw_core_handle_response(&ohci->card, &p);
Kristian Høgsberged568912006-12-19 19:58:35 -0500563
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500564 return buffer + length + 1;
565}
Kristian Høgsberged568912006-12-19 19:58:35 -0500566
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500567static void ar_context_tasklet(unsigned long data)
568{
569 struct ar_context *ctx = (struct ar_context *)data;
570 struct fw_ohci *ohci = ctx->ohci;
571 struct ar_buffer *ab;
572 struct descriptor *d;
573 void *buffer, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500574
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500575 ab = ctx->current_buffer;
576 d = &ab->descriptor;
Kristian Høgsberged568912006-12-19 19:58:35 -0500577
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500578 if (d->res_count == 0) {
579 size_t size, rest, offset;
Jarod Wilson6b842362008-03-25 16:47:16 -0400580 dma_addr_t start_bus;
581 void *start;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500582
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400583 /*
584 * This descriptor is finished and we may have a
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500585 * packet split across this and the next buffer. We
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400586 * reuse the page for reassembling the split packet.
587 */
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500588
589 offset = offsetof(struct ar_buffer, data);
Jarod Wilson6b842362008-03-25 16:47:16 -0400590 start = buffer = ab;
591 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500592
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500593 ab = ab->next;
594 d = &ab->descriptor;
595 size = buffer + PAGE_SIZE - ctx->pointer;
596 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
597 memmove(buffer, ctx->pointer, size);
598 memcpy(buffer + size, ab->data, rest);
599 ctx->current_buffer = ab;
600 ctx->pointer = (void *) ab->data + rest;
601 end = buffer + size + rest;
602
603 while (buffer < end)
604 buffer = handle_ar_packet(ctx, buffer);
605
Jarod Wilsonbde17092008-03-12 17:43:26 -0400606 dma_free_coherent(ohci->card.device, PAGE_SIZE,
Jarod Wilson6b842362008-03-25 16:47:16 -0400607 start, start_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500608 ar_context_add_page(ctx);
609 } else {
610 buffer = ctx->pointer;
611 ctx->pointer = end =
612 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
613
614 while (buffer < end)
615 buffer = handle_ar_packet(ctx, buffer);
616 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500617}
618
619static int
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500620ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500621{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500622 struct ar_buffer ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500623
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500624 ctx->regs = regs;
625 ctx->ohci = ohci;
626 ctx->last_buffer = &ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500627 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
628
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500629 ar_context_add_page(ctx);
630 ar_context_add_page(ctx);
631 ctx->current_buffer = ab.next;
632 ctx->pointer = ctx->current_buffer->data;
633
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400634 return 0;
635}
636
637static void ar_context_run(struct ar_context *ctx)
638{
639 struct ar_buffer *ab = ctx->current_buffer;
640 dma_addr_t ab_bus;
641 size_t offset;
642
643 offset = offsetof(struct ar_buffer, data);
Stefan Richter0a9972b2007-06-23 20:28:17 +0200644 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400645
646 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400647 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500648 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500649}
Stefan Richter373b2ed2007-03-04 14:45:18 +0100650
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500651static struct descriptor *
652find_branch_descriptor(struct descriptor *d, int z)
653{
654 int b, key;
655
656 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
657 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
658
659 /* figure out which descriptor the branch address goes in */
660 if (z == 2 && (b == 3 || key == 2))
661 return d;
662 else
663 return d + z - 1;
664}
665
Kristian Høgsberg30200732007-02-16 17:34:39 -0500666static void context_tasklet(unsigned long data)
667{
668 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500669 struct descriptor *d, *last;
670 u32 address;
671 int z;
David Moorefe5ca632008-01-06 17:21:41 -0500672 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500673
David Moorefe5ca632008-01-06 17:21:41 -0500674 desc = list_entry(ctx->buffer_list.next,
675 struct descriptor_buffer, list);
676 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500677 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -0500678 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500679 address = le32_to_cpu(last->branch_address);
680 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -0500681 address &= ~0xf;
682
683 /* If the branch address points to a buffer outside of the
684 * current buffer, advance to the next buffer. */
685 if (address < desc->buffer_bus ||
686 address >= desc->buffer_bus + desc->used)
687 desc = list_entry(desc->list.next,
688 struct descriptor_buffer, list);
689 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500690 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500691
692 if (!ctx->callback(ctx, d, last))
693 break;
694
David Moorefe5ca632008-01-06 17:21:41 -0500695 if (old_desc != desc) {
696 /* If we've advanced to the next buffer, move the
697 * previous buffer to the free list. */
698 unsigned long flags;
699 old_desc->used = 0;
700 spin_lock_irqsave(&ctx->ohci->lock, flags);
701 list_move_tail(&old_desc->list, &ctx->buffer_list);
702 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
703 }
704 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500705 }
706}
707
David Moorefe5ca632008-01-06 17:21:41 -0500708/*
709 * Allocate a new buffer and add it to the list of free buffers for this
710 * context. Must be called with ohci->lock held.
711 */
712static int
713context_add_buffer(struct context *ctx)
714{
715 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +0100716 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -0500717 int offset;
718
719 /*
720 * 16MB of descriptors should be far more than enough for any DMA
721 * program. This will catch run-away userspace or DoS attacks.
722 */
723 if (ctx->total_allocation >= 16*1024*1024)
724 return -ENOMEM;
725
726 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
727 &bus_addr, GFP_ATOMIC);
728 if (!desc)
729 return -ENOMEM;
730
731 offset = (void *)&desc->buffer - (void *)desc;
732 desc->buffer_size = PAGE_SIZE - offset;
733 desc->buffer_bus = bus_addr + offset;
734 desc->used = 0;
735
736 list_add_tail(&desc->list, &ctx->buffer_list);
737 ctx->total_allocation += PAGE_SIZE;
738
739 return 0;
740}
741
Kristian Høgsberg30200732007-02-16 17:34:39 -0500742static int
743context_init(struct context *ctx, struct fw_ohci *ohci,
David Moorefe5ca632008-01-06 17:21:41 -0500744 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500745{
746 ctx->ohci = ohci;
747 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -0500748 ctx->total_allocation = 0;
749
750 INIT_LIST_HEAD(&ctx->buffer_list);
751 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500752 return -ENOMEM;
753
David Moorefe5ca632008-01-06 17:21:41 -0500754 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
755 struct descriptor_buffer, list);
756
Kristian Høgsberg30200732007-02-16 17:34:39 -0500757 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
758 ctx->callback = callback;
759
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400760 /*
761 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -0500762 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -0500763 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400764 */
David Moorefe5ca632008-01-06 17:21:41 -0500765 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
766 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
767 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
768 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
769 ctx->last = ctx->buffer_tail->buffer;
770 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500771
772 return 0;
773}
774
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500775static void
Kristian Høgsberg30200732007-02-16 17:34:39 -0500776context_release(struct context *ctx)
777{
778 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -0500779 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500780
David Moorefe5ca632008-01-06 17:21:41 -0500781 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
782 dma_free_coherent(card->device, PAGE_SIZE, desc,
783 desc->buffer_bus -
784 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -0500785}
786
David Moorefe5ca632008-01-06 17:21:41 -0500787/* Must be called with ohci->lock held */
Kristian Høgsberg30200732007-02-16 17:34:39 -0500788static struct descriptor *
789context_get_descriptors(struct context *ctx, int z, dma_addr_t *d_bus)
790{
David Moorefe5ca632008-01-06 17:21:41 -0500791 struct descriptor *d = NULL;
792 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500793
David Moorefe5ca632008-01-06 17:21:41 -0500794 if (z * sizeof(*d) > desc->buffer_size)
795 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500796
David Moorefe5ca632008-01-06 17:21:41 -0500797 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
798 /* No room for the descriptor in this buffer, so advance to the
799 * next one. */
800
801 if (desc->list.next == &ctx->buffer_list) {
802 /* If there is no free buffer next in the list,
803 * allocate one. */
804 if (context_add_buffer(ctx) < 0)
805 return NULL;
806 }
807 desc = list_entry(desc->list.next,
808 struct descriptor_buffer, list);
809 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500810 }
811
David Moorefe5ca632008-01-06 17:21:41 -0500812 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400813 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -0500814 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500815
816 return d;
817}
818
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500819static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500820{
821 struct fw_ohci *ohci = ctx->ohci;
822
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400823 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -0500824 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400825 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
826 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500827 flush_writes(ohci);
828}
829
830static void context_append(struct context *ctx,
831 struct descriptor *d, int z, int extra)
832{
833 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -0500834 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500835
David Moorefe5ca632008-01-06 17:21:41 -0500836 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500837
David Moorefe5ca632008-01-06 17:21:41 -0500838 desc->used += (z + extra) * sizeof(*d);
839 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
840 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500841
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400842 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500843 flush_writes(ctx->ohci);
844}
845
846static void context_stop(struct context *ctx)
847{
848 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500849 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500850
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400851 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500852 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500853
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500854 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400855 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500856 if ((reg & CONTEXT_ACTIVE) == 0)
857 break;
858
859 fw_notify("context_stop: still active (0x%08x)\n", reg);
Stefan Richterb980f5a2007-07-12 22:25:14 +0200860 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500861 }
Kristian Høgsberg30200732007-02-16 17:34:39 -0500862}
Kristian Høgsberged568912006-12-19 19:58:35 -0500863
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500864struct driver_data {
Kristian Høgsberged568912006-12-19 19:58:35 -0500865 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500866};
867
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400868/*
869 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500870 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400871 * generation handling and locking around packet queue manipulation.
872 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500873static int
874at_context_queue_packet(struct context *ctx, struct fw_packet *packet)
875{
Kristian Høgsberged568912006-12-19 19:58:35 -0500876 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +0200877 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500878 struct driver_data *driver_data;
879 struct descriptor *d, *last;
880 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -0500881 int z, tcode;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500882 u32 reg;
Kristian Høgsberged568912006-12-19 19:58:35 -0500883
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500884 d = context_get_descriptors(ctx, 4, &d_bus);
885 if (d == NULL) {
886 packet->ack = RCODE_SEND_ERROR;
887 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500888 }
889
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400890 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500891 d[0].res_count = cpu_to_le16(packet->timestamp);
892
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400893 /*
894 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -0500895 * from the IEEE1394 layout, so shift the fields around
896 * accordingly. If header_length is 8, it's a PHY packet, to
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400897 * which we need to prepend an extra quadlet.
898 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500899
900 header = (__le32 *) &d[1];
Kristian Høgsberged568912006-12-19 19:58:35 -0500901 if (packet->header_length > 8) {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500902 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
903 (packet->speed << 16));
904 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
905 (packet->header[0] & 0xffff0000));
906 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500907
908 tcode = (packet->header[0] >> 4) & 0x0f;
909 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500910 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500911 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500912 header[3] = (__force __le32) packet->header[3];
913
914 d[0].req_count = cpu_to_le16(packet->header_length);
Kristian Høgsberged568912006-12-19 19:58:35 -0500915 } else {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500916 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
917 (packet->speed << 16));
918 header[1] = cpu_to_le32(packet->header[0]);
919 header[2] = cpu_to_le32(packet->header[1]);
920 d[0].req_count = cpu_to_le16(12);
Kristian Høgsberged568912006-12-19 19:58:35 -0500921 }
922
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500923 driver_data = (struct driver_data *) &d[3];
924 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -0400925 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500926
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500927 if (packet->payload_length > 0) {
928 payload_bus =
929 dma_map_single(ohci->card.device, packet->payload,
930 packet->payload_length, DMA_TO_DEVICE);
931 if (dma_mapping_error(payload_bus)) {
932 packet->ack = RCODE_SEND_ERROR;
933 return -1;
934 }
935
936 d[2].req_count = cpu_to_le16(packet->payload_length);
937 d[2].data_address = cpu_to_le32(payload_bus);
938 last = &d[2];
939 z = 3;
940 } else {
941 last = &d[0];
942 z = 2;
943 }
944
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400945 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
946 DESCRIPTOR_IRQ_ALWAYS |
947 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500948
Kristian Høgsberged568912006-12-19 19:58:35 -0500949 /* FIXME: Document how the locking works. */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500950 if (ohci->generation != packet->generation) {
Stefan Richterab88ca42007-08-29 19:40:28 +0200951 if (packet->payload_length > 0)
952 dma_unmap_single(ohci->card.device, payload_bus,
953 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500954 packet->ack = RCODE_GENERATION;
955 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500956 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500957
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500958 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -0500959
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500960 /* If the context isn't already running, start it up. */
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400961 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsberg053b3082007-04-10 18:11:17 -0400962 if ((reg & CONTEXT_RUN) == 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500963 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -0500964
965 return 0;
966}
967
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500968static int handle_at_packet(struct context *context,
969 struct descriptor *d,
970 struct descriptor *last)
971{
972 struct driver_data *driver_data;
973 struct fw_packet *packet;
974 struct fw_ohci *ohci = context->ohci;
975 dma_addr_t payload_bus;
976 int evt;
977
978 if (last->transfer_status == 0)
979 /* This descriptor isn't done yet, stop iteration. */
980 return 0;
981
982 driver_data = (struct driver_data *) &d[3];
983 packet = driver_data->packet;
984 if (packet == NULL)
985 /* This packet was cancelled, just continue. */
986 return 1;
987
988 payload_bus = le32_to_cpu(last->data_address);
989 if (payload_bus != 0)
990 dma_unmap_single(ohci->card.device, payload_bus,
991 packet->payload_length, DMA_TO_DEVICE);
992
993 evt = le16_to_cpu(last->transfer_status) & 0x1f;
994 packet->timestamp = le16_to_cpu(last->res_count);
995
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100996 log_ar_at_event('T', packet->speed, packet->header, evt);
997
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500998 switch (evt) {
999 case OHCI1394_evt_timeout:
1000 /* Async response transmit timed out. */
1001 packet->ack = RCODE_CANCELLED;
1002 break;
1003
1004 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001005 /*
1006 * The packet was flushed should give same error as
1007 * when we try to use a stale generation count.
1008 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001009 packet->ack = RCODE_GENERATION;
1010 break;
1011
1012 case OHCI1394_evt_missing_ack:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001013 /*
1014 * Using a valid (current) generation count, but the
1015 * node is not on the bus or not sending acks.
1016 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001017 packet->ack = RCODE_NO_ACK;
1018 break;
1019
1020 case ACK_COMPLETE + 0x10:
1021 case ACK_PENDING + 0x10:
1022 case ACK_BUSY_X + 0x10:
1023 case ACK_BUSY_A + 0x10:
1024 case ACK_BUSY_B + 0x10:
1025 case ACK_DATA_ERROR + 0x10:
1026 case ACK_TYPE_ERROR + 0x10:
1027 packet->ack = evt - 0x10;
1028 break;
1029
1030 default:
1031 packet->ack = RCODE_SEND_ERROR;
1032 break;
1033 }
1034
1035 packet->callback(packet, &ohci->card, packet->ack);
1036
1037 return 1;
1038}
1039
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001040#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1041#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1042#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1043#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1044#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001045
1046static void
1047handle_local_rom(struct fw_ohci *ohci, struct fw_packet *packet, u32 csr)
1048{
1049 struct fw_packet response;
1050 int tcode, length, i;
1051
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001052 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001053 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001054 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001055 else
1056 length = 4;
1057
1058 i = csr - CSR_CONFIG_ROM;
1059 if (i + length > CONFIG_ROM_SIZE) {
1060 fw_fill_response(&response, packet->header,
1061 RCODE_ADDRESS_ERROR, NULL, 0);
1062 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1063 fw_fill_response(&response, packet->header,
1064 RCODE_TYPE_ERROR, NULL, 0);
1065 } else {
1066 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1067 (void *) ohci->config_rom + i, length);
1068 }
1069
1070 fw_core_handle_response(&ohci->card, &response);
1071}
1072
1073static void
1074handle_local_lock(struct fw_ohci *ohci, struct fw_packet *packet, u32 csr)
1075{
1076 struct fw_packet response;
1077 int tcode, length, ext_tcode, sel;
1078 __be32 *payload, lock_old;
1079 u32 lock_arg, lock_data;
1080
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001081 tcode = HEADER_GET_TCODE(packet->header[0]);
1082 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001083 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001084 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001085
1086 if (tcode == TCODE_LOCK_REQUEST &&
1087 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1088 lock_arg = be32_to_cpu(payload[0]);
1089 lock_data = be32_to_cpu(payload[1]);
1090 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1091 lock_arg = 0;
1092 lock_data = 0;
1093 } else {
1094 fw_fill_response(&response, packet->header,
1095 RCODE_TYPE_ERROR, NULL, 0);
1096 goto out;
1097 }
1098
1099 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1100 reg_write(ohci, OHCI1394_CSRData, lock_data);
1101 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1102 reg_write(ohci, OHCI1394_CSRControl, sel);
1103
1104 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1105 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1106 else
1107 fw_notify("swap not done yet\n");
1108
1109 fw_fill_response(&response, packet->header,
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001110 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001111 out:
1112 fw_core_handle_response(&ohci->card, &response);
1113}
1114
1115static void
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001116handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001117{
1118 u64 offset;
1119 u32 csr;
1120
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001121 if (ctx == &ctx->ohci->at_request_ctx) {
1122 packet->ack = ACK_PENDING;
1123 packet->callback(packet, &ctx->ohci->card, packet->ack);
1124 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001125
1126 offset =
1127 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001128 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001129 packet->header[2];
1130 csr = offset - CSR_REGISTER_BASE;
1131
1132 /* Handle config rom reads. */
1133 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1134 handle_local_rom(ctx->ohci, packet, csr);
1135 else switch (csr) {
1136 case CSR_BUS_MANAGER_ID:
1137 case CSR_BANDWIDTH_AVAILABLE:
1138 case CSR_CHANNELS_AVAILABLE_HI:
1139 case CSR_CHANNELS_AVAILABLE_LO:
1140 handle_local_lock(ctx->ohci, packet, csr);
1141 break;
1142 default:
1143 if (ctx == &ctx->ohci->at_request_ctx)
1144 fw_core_handle_request(&ctx->ohci->card, packet);
1145 else
1146 fw_core_handle_response(&ctx->ohci->card, packet);
1147 break;
1148 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001149
1150 if (ctx == &ctx->ohci->at_response_ctx) {
1151 packet->ack = ACK_COMPLETE;
1152 packet->callback(packet, &ctx->ohci->card, packet->ack);
1153 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001154}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001155
Kristian Høgsberged568912006-12-19 19:58:35 -05001156static void
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001157at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001158{
Kristian Høgsberged568912006-12-19 19:58:35 -05001159 unsigned long flags;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001160 int retval;
Kristian Høgsberged568912006-12-19 19:58:35 -05001161
1162 spin_lock_irqsave(&ctx->ohci->lock, flags);
1163
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001164 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001165 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001166 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1167 handle_local_request(ctx, packet);
1168 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001169 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001170
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001171 retval = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001172 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1173
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001174 if (retval < 0)
1175 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001176
Kristian Høgsberged568912006-12-19 19:58:35 -05001177}
1178
1179static void bus_reset_tasklet(unsigned long data)
1180{
1181 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001182 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001183 int generation, new_generation;
1184 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001185 void *free_rom = NULL;
1186 dma_addr_t free_rom_bus = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001187
1188 reg = reg_read(ohci, OHCI1394_NodeID);
1189 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001190 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001191 return;
1192 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001193 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1194 fw_notify("malconfigured bus\n");
1195 return;
1196 }
1197 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1198 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001199
Stefan Richterc8a9a492008-03-19 21:40:32 +01001200 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1201 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1202 fw_notify("inconsistent self IDs\n");
1203 return;
1204 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001205 /*
1206 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001207 * bytes in the self ID receive buffer. Since we also receive
1208 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001209 * bit extra to get the actual number of self IDs.
1210 */
Stefan Richterc8a9a492008-03-19 21:40:32 +01001211 self_id_count = (reg >> 3) & 0x3ff;
Stefan Richter016bf3d2008-03-19 22:05:02 +01001212 if (self_id_count == 0) {
1213 fw_notify("inconsistent self IDs\n");
1214 return;
1215 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001216 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001217 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001218
1219 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001220 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1221 fw_notify("inconsistent self IDs\n");
1222 return;
1223 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001224 ohci->self_id_buffer[j] =
1225 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001226 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001227 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001228
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001229 /*
1230 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001231 * problem we face is that a new bus reset can start while we
1232 * read out the self IDs from the DMA buffer. If this happens,
1233 * the DMA buffer will be overwritten with new self IDs and we
1234 * will read out inconsistent data. The OHCI specification
1235 * (section 11.2) recommends a technique similar to
1236 * linux/seqlock.h, where we remember the generation of the
1237 * self IDs in the buffer before reading them out and compare
1238 * it to the current generation after reading them out. If
1239 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001240 * of self IDs.
1241 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001242
1243 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1244 if (new_generation != generation) {
1245 fw_notify("recursive bus reset detected, "
1246 "discarding self ids\n");
1247 return;
1248 }
1249
1250 /* FIXME: Document how the locking works. */
1251 spin_lock_irqsave(&ohci->lock, flags);
1252
1253 ohci->generation = generation;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001254 context_stop(&ohci->at_request_ctx);
1255 context_stop(&ohci->at_response_ctx);
Kristian Høgsberged568912006-12-19 19:58:35 -05001256 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1257
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001258 /*
1259 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001260 * have to do it under the spinlock also. If a new config rom
1261 * was set up before this reset, the old one is now no longer
1262 * in use and we can free it. Update the config rom pointers
1263 * to point to the current config rom and clear the
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001264 * next_config_rom pointer so a new udpate can take place.
1265 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001266
1267 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001268 if (ohci->next_config_rom != ohci->config_rom) {
1269 free_rom = ohci->config_rom;
1270 free_rom_bus = ohci->config_rom_bus;
1271 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001272 ohci->config_rom = ohci->next_config_rom;
1273 ohci->config_rom_bus = ohci->next_config_rom_bus;
1274 ohci->next_config_rom = NULL;
1275
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001276 /*
1277 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001278 * config_rom registers. Writing the header quadlet
1279 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001280 * do that last.
1281 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001282 reg_write(ohci, OHCI1394_BusOptions,
1283 be32_to_cpu(ohci->config_rom[2]));
1284 ohci->config_rom[0] = cpu_to_be32(ohci->next_header);
1285 reg_write(ohci, OHCI1394_ConfigROMhdr, ohci->next_header);
1286 }
1287
Stefan Richter080de8c2008-02-28 20:54:43 +01001288#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1289 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1290 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1291#endif
1292
Kristian Høgsberged568912006-12-19 19:58:35 -05001293 spin_unlock_irqrestore(&ohci->lock, flags);
1294
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001295 if (free_rom)
1296 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1297 free_rom, free_rom_bus);
1298
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001299 log_selfids(generation, self_id_count, ohci->self_id_buffer);
1300
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001301 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Kristian Høgsberged568912006-12-19 19:58:35 -05001302 self_id_count, ohci->self_id_buffer);
1303}
1304
1305static irqreturn_t irq_handler(int irq, void *data)
1306{
1307 struct fw_ohci *ohci = data;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001308 u32 event, iso_event, cycle_time;
Kristian Høgsberged568912006-12-19 19:58:35 -05001309 int i;
1310
1311 event = reg_read(ohci, OHCI1394_IntEventClear);
1312
Stefan Richtera5159582007-06-09 19:31:14 +02001313 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001314 return IRQ_NONE;
1315
1316 reg_write(ohci, OHCI1394_IntEventClear, event);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001317 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001318
1319 if (event & OHCI1394_selfIDComplete)
1320 tasklet_schedule(&ohci->bus_reset_tasklet);
1321
1322 if (event & OHCI1394_RQPkt)
1323 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1324
1325 if (event & OHCI1394_RSPkt)
1326 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1327
1328 if (event & OHCI1394_reqTxComplete)
1329 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1330
1331 if (event & OHCI1394_respTxComplete)
1332 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1333
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001334 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001335 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1336
1337 while (iso_event) {
1338 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001339 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001340 iso_event &= ~(1 << i);
1341 }
1342
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001343 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001344 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1345
1346 while (iso_event) {
1347 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001348 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001349 iso_event &= ~(1 << i);
1350 }
1351
Stefan Richtere524f6162007-08-20 21:58:30 +02001352 if (unlikely(event & OHCI1394_postedWriteErr))
1353 fw_error("PCI posted write error\n");
1354
Stefan Richterbb9f2202007-12-22 22:14:52 +01001355 if (unlikely(event & OHCI1394_cycleTooLong)) {
1356 if (printk_ratelimit())
1357 fw_notify("isochronous cycle too long\n");
1358 reg_write(ohci, OHCI1394_LinkControlSet,
1359 OHCI1394_LinkControl_cycleMaster);
1360 }
1361
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001362 if (event & OHCI1394_cycle64Seconds) {
1363 cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1364 if ((cycle_time & 0x80000000) == 0)
1365 ohci->bus_seconds++;
1366 }
1367
Kristian Høgsberged568912006-12-19 19:58:35 -05001368 return IRQ_HANDLED;
1369}
1370
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001371static int software_reset(struct fw_ohci *ohci)
1372{
1373 int i;
1374
1375 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1376
1377 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1378 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1379 OHCI1394_HCControl_softReset) == 0)
1380 return 0;
1381 msleep(1);
1382 }
1383
1384 return -EBUSY;
1385}
1386
Kristian Høgsberged568912006-12-19 19:58:35 -05001387static int ohci_enable(struct fw_card *card, u32 *config_rom, size_t length)
1388{
1389 struct fw_ohci *ohci = fw_ohci(card);
1390 struct pci_dev *dev = to_pci_dev(card->device);
1391
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001392 if (software_reset(ohci)) {
1393 fw_error("Failed to reset ohci card.\n");
1394 return -EBUSY;
1395 }
1396
1397 /*
1398 * Now enable LPS, which we need in order to start accessing
1399 * most of the registers. In fact, on some cards (ALI M5251),
1400 * accessing registers in the SClk domain without LPS enabled
1401 * will lock up the machine. Wait 50msec to make sure we have
1402 * full link enabled.
1403 */
1404 reg_write(ohci, OHCI1394_HCControlSet,
1405 OHCI1394_HCControl_LPS |
1406 OHCI1394_HCControl_postedWriteEnable);
1407 flush_writes(ohci);
1408 msleep(50);
1409
1410 reg_write(ohci, OHCI1394_HCControlClear,
1411 OHCI1394_HCControl_noByteSwapData);
1412
1413 reg_write(ohci, OHCI1394_LinkControlSet,
1414 OHCI1394_LinkControl_rcvSelfID |
1415 OHCI1394_LinkControl_cycleTimerEnable |
1416 OHCI1394_LinkControl_cycleMaster);
1417
1418 reg_write(ohci, OHCI1394_ATRetries,
1419 OHCI1394_MAX_AT_REQ_RETRIES |
1420 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
1421 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
1422
1423 ar_context_run(&ohci->ar_request_ctx);
1424 ar_context_run(&ohci->ar_response_ctx);
1425
1426 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
1427 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1428 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1429 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
1430 reg_write(ohci, OHCI1394_IntMaskSet,
1431 OHCI1394_selfIDComplete |
1432 OHCI1394_RQPkt | OHCI1394_RSPkt |
1433 OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1434 OHCI1394_isochRx | OHCI1394_isochTx |
Stefan Richterbb9f2202007-12-22 22:14:52 +01001435 OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
1436 OHCI1394_cycle64Seconds | OHCI1394_masterIntEnable);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001437
1438 /* Activate link_on bit and contender bit in our self ID packets.*/
1439 if (ohci_update_phy_reg(card, 4, 0,
1440 PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
1441 return -EIO;
1442
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001443 /*
1444 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05001445 * update mechanism described below in ohci_set_config_rom()
1446 * is not active. We have to update ConfigRomHeader and
1447 * BusOptions manually, and the write to ConfigROMmap takes
1448 * effect immediately. We tie this to the enabling of the
1449 * link, so we have a valid config rom before enabling - the
1450 * OHCI requires that ConfigROMhdr and BusOptions have valid
1451 * values before enabling.
1452 *
1453 * However, when the ConfigROMmap is written, some controllers
1454 * always read back quadlets 0 and 2 from the config rom to
1455 * the ConfigRomHeader and BusOptions registers on bus reset.
1456 * They shouldn't do that in this initial case where the link
1457 * isn't enabled. This means we have to use the same
1458 * workaround here, setting the bus header to 0 and then write
1459 * the right values in the bus reset tasklet.
1460 */
1461
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001462 if (config_rom) {
1463 ohci->next_config_rom =
1464 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1465 &ohci->next_config_rom_bus,
1466 GFP_KERNEL);
1467 if (ohci->next_config_rom == NULL)
1468 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001469
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001470 memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
1471 fw_memcpy_to_be32(ohci->next_config_rom, config_rom, length * 4);
1472 } else {
1473 /*
1474 * In the suspend case, config_rom is NULL, which
1475 * means that we just reuse the old config rom.
1476 */
1477 ohci->next_config_rom = ohci->config_rom;
1478 ohci->next_config_rom_bus = ohci->config_rom_bus;
1479 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001480
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001481 ohci->next_header = be32_to_cpu(ohci->next_config_rom[0]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001482 ohci->next_config_rom[0] = 0;
1483 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001484 reg_write(ohci, OHCI1394_BusOptions,
1485 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05001486 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1487
1488 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1489
1490 if (request_irq(dev->irq, irq_handler,
Thomas Gleixner65efffa2007-03-05 18:19:51 -08001491 IRQF_SHARED, ohci_driver_name, ohci)) {
Kristian Høgsberged568912006-12-19 19:58:35 -05001492 fw_error("Failed to allocate shared interrupt %d.\n",
1493 dev->irq);
1494 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1495 ohci->config_rom, ohci->config_rom_bus);
1496 return -EIO;
1497 }
1498
1499 reg_write(ohci, OHCI1394_HCControlSet,
1500 OHCI1394_HCControl_linkEnable |
1501 OHCI1394_HCControl_BIBimageValid);
1502 flush_writes(ohci);
1503
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001504 /*
1505 * We are ready to go, initiate bus reset to finish the
1506 * initialization.
1507 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001508
1509 fw_core_initiate_bus_reset(&ohci->card, 1);
1510
1511 return 0;
1512}
1513
1514static int
1515ohci_set_config_rom(struct fw_card *card, u32 *config_rom, size_t length)
1516{
1517 struct fw_ohci *ohci;
1518 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001519 int retval = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05001520 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01001521 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001522
1523 ohci = fw_ohci(card);
1524
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001525 /*
1526 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05001527 * mechanism is a bit tricky, but easy enough to use. See
1528 * section 5.5.6 in the OHCI specification.
1529 *
1530 * The OHCI controller caches the new config rom address in a
1531 * shadow register (ConfigROMmapNext) and needs a bus reset
1532 * for the changes to take place. When the bus reset is
1533 * detected, the controller loads the new values for the
1534 * ConfigRomHeader and BusOptions registers from the specified
1535 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1536 * shadow register. All automatically and atomically.
1537 *
1538 * Now, there's a twist to this story. The automatic load of
1539 * ConfigRomHeader and BusOptions doesn't honor the
1540 * noByteSwapData bit, so with a be32 config rom, the
1541 * controller will load be32 values in to these registers
1542 * during the atomic update, even on litte endian
1543 * architectures. The workaround we use is to put a 0 in the
1544 * header quadlet; 0 is endian agnostic and means that the
1545 * config rom isn't ready yet. In the bus reset tasklet we
1546 * then set up the real values for the two registers.
1547 *
1548 * We use ohci->lock to avoid racing with the code that sets
1549 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1550 */
1551
1552 next_config_rom =
1553 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1554 &next_config_rom_bus, GFP_KERNEL);
1555 if (next_config_rom == NULL)
1556 return -ENOMEM;
1557
1558 spin_lock_irqsave(&ohci->lock, flags);
1559
1560 if (ohci->next_config_rom == NULL) {
1561 ohci->next_config_rom = next_config_rom;
1562 ohci->next_config_rom_bus = next_config_rom_bus;
1563
1564 memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
1565 fw_memcpy_to_be32(ohci->next_config_rom, config_rom,
1566 length * 4);
1567
1568 ohci->next_header = config_rom[0];
1569 ohci->next_config_rom[0] = 0;
1570
1571 reg_write(ohci, OHCI1394_ConfigROMmap,
1572 ohci->next_config_rom_bus);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001573 retval = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001574 }
1575
1576 spin_unlock_irqrestore(&ohci->lock, flags);
1577
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001578 /*
1579 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05001580 * effect. We clean up the old config rom memory and DMA
1581 * mappings in the bus reset tasklet, since the OHCI
1582 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001583 * takes effect.
1584 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001585 if (retval == 0)
1586 fw_core_initiate_bus_reset(&ohci->card, 1);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001587 else
1588 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1589 next_config_rom, next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001590
1591 return retval;
1592}
1593
1594static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1595{
1596 struct fw_ohci *ohci = fw_ohci(card);
1597
1598 at_context_transmit(&ohci->at_request_ctx, packet);
1599}
1600
1601static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1602{
1603 struct fw_ohci *ohci = fw_ohci(card);
1604
1605 at_context_transmit(&ohci->at_response_ctx, packet);
1606}
1607
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001608static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1609{
1610 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001611 struct context *ctx = &ohci->at_request_ctx;
1612 struct driver_data *driver_data = packet->driver_data;
1613 int retval = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001614
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001615 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001616
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001617 if (packet->ack != 0)
1618 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001619
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001620 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001621 driver_data->packet = NULL;
1622 packet->ack = RCODE_CANCELLED;
1623 packet->callback(packet, &ohci->card, packet->ack);
1624 retval = 0;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001625
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001626 out:
1627 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001628
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001629 return retval;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001630}
1631
Kristian Høgsberged568912006-12-19 19:58:35 -05001632static int
1633ohci_enable_phys_dma(struct fw_card *card, int node_id, int generation)
1634{
Stefan Richter080de8c2008-02-28 20:54:43 +01001635#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1636 return 0;
1637#else
Kristian Høgsberged568912006-12-19 19:58:35 -05001638 struct fw_ohci *ohci = fw_ohci(card);
1639 unsigned long flags;
Stefan Richter907293d2007-01-23 21:11:43 +01001640 int n, retval = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001641
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001642 /*
1643 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1644 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1645 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001646
1647 spin_lock_irqsave(&ohci->lock, flags);
1648
1649 if (ohci->generation != generation) {
1650 retval = -ESTALE;
1651 goto out;
1652 }
1653
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001654 /*
1655 * Note, if the node ID contains a non-local bus ID, physical DMA is
1656 * enabled for _all_ nodes on remote buses.
1657 */
Stefan Richter907293d2007-01-23 21:11:43 +01001658
1659 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1660 if (n < 32)
1661 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1662 else
1663 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
1664
Kristian Høgsberged568912006-12-19 19:58:35 -05001665 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05001666 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01001667 spin_unlock_irqrestore(&ohci->lock, flags);
Kristian Høgsberged568912006-12-19 19:58:35 -05001668 return retval;
Stefan Richter080de8c2008-02-28 20:54:43 +01001669#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05001670}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001671
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001672static u64
1673ohci_get_bus_time(struct fw_card *card)
1674{
1675 struct fw_ohci *ohci = fw_ohci(card);
1676 u32 cycle_time;
1677 u64 bus_time;
1678
1679 cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1680 bus_time = ((u64) ohci->bus_seconds << 32) | cycle_time;
1681
1682 return bus_time;
1683}
1684
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05001685static int handle_ir_dualbuffer_packet(struct context *context,
1686 struct descriptor *d,
1687 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001688{
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001689 struct iso_context *ctx =
1690 container_of(context, struct iso_context, context);
1691 struct db_descriptor *db = (struct db_descriptor *) d;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001692 __le32 *ir_header;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001693 size_t header_length;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001694 void *p, *end;
1695 int i;
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05001696
Stefan Richterefbf3902008-02-23 12:24:57 +01001697 if (db->first_res_count != 0 && db->second_res_count != 0) {
David Moore0642b652007-12-19 03:09:18 -05001698 if (ctx->excess_bytes <= le16_to_cpu(db->second_req_count)) {
1699 /* This descriptor isn't done yet, stop iteration. */
1700 return 0;
1701 }
1702 ctx->excess_bytes -= le16_to_cpu(db->second_req_count);
1703 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001704
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001705 header_length = le16_to_cpu(db->first_req_count) -
1706 le16_to_cpu(db->first_res_count);
1707
1708 i = ctx->header_length;
1709 p = db + 1;
1710 end = p + header_length;
1711 while (p < end && i + ctx->base.header_size <= PAGE_SIZE) {
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001712 /*
1713 * The iso header is byteswapped to little endian by
Kristian Høgsberg15536222007-04-10 18:11:16 -04001714 * the controller, but the remaining header quadlets
1715 * are big endian. We want to present all the headers
1716 * as big endian, so we have to swap the first
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001717 * quadlet.
1718 */
Kristian Høgsberg15536222007-04-10 18:11:16 -04001719 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1720 memcpy(ctx->header + i + 4, p + 8, ctx->base.header_size - 4);
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001721 i += ctx->base.header_size;
David Moore0642b652007-12-19 03:09:18 -05001722 ctx->excess_bytes +=
Stefan Richterefbf3902008-02-23 12:24:57 +01001723 (le32_to_cpu(*(__le32 *)(p + 4)) >> 16) & 0xffff;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001724 p += ctx->base.header_size + 4;
1725 }
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001726 ctx->header_length = i;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001727
David Moore0642b652007-12-19 03:09:18 -05001728 ctx->excess_bytes -= le16_to_cpu(db->second_req_count) -
1729 le16_to_cpu(db->second_res_count);
1730
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001731 if (le16_to_cpu(db->control) & DESCRIPTOR_IRQ_ALWAYS) {
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001732 ir_header = (__le32 *) (db + 1);
1733 ctx->base.callback(&ctx->base,
1734 le32_to_cpu(ir_header[0]) & 0xffff,
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001735 ctx->header_length, ctx->header,
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001736 ctx->base.callback_data);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001737 ctx->header_length = 0;
1738 }
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001739
1740 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001741}
1742
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001743static int handle_ir_packet_per_buffer(struct context *context,
1744 struct descriptor *d,
1745 struct descriptor *last)
1746{
1747 struct iso_context *ctx =
1748 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05001749 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001750 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05001751 void *p;
1752 int i;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001753
David Moorebcee8932007-12-19 15:26:38 -05001754 for (pd = d; pd <= last; pd++) {
1755 if (pd->transfer_status)
1756 break;
1757 }
1758 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001759 /* Descriptor(s) not done yet, stop iteration */
1760 return 0;
1761
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001762 i = ctx->header_length;
David Moorebcee8932007-12-19 15:26:38 -05001763 p = last + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001764
David Moorebcee8932007-12-19 15:26:38 -05001765 if (ctx->base.header_size > 0 &&
1766 i + ctx->base.header_size <= PAGE_SIZE) {
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001767 /*
1768 * The iso header is byteswapped to little endian by
1769 * the controller, but the remaining header quadlets
1770 * are big endian. We want to present all the headers
1771 * as big endian, so we have to swap the first quadlet.
1772 */
1773 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1774 memcpy(ctx->header + i + 4, p + 8, ctx->base.header_size - 4);
David Moorebcee8932007-12-19 15:26:38 -05001775 ctx->header_length += ctx->base.header_size;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001776 }
1777
David Moorebcee8932007-12-19 15:26:38 -05001778 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
1779 ir_header = (__le32 *) p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001780 ctx->base.callback(&ctx->base,
1781 le32_to_cpu(ir_header[0]) & 0xffff,
1782 ctx->header_length, ctx->header,
1783 ctx->base.callback_data);
1784 ctx->header_length = 0;
1785 }
1786
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001787 return 1;
1788}
1789
Kristian Høgsberg30200732007-02-16 17:34:39 -05001790static int handle_it_packet(struct context *context,
1791 struct descriptor *d,
1792 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001793{
Kristian Høgsberg30200732007-02-16 17:34:39 -05001794 struct iso_context *ctx =
1795 container_of(context, struct iso_context, context);
Stefan Richter373b2ed2007-03-04 14:45:18 +01001796
Kristian Høgsberg30200732007-02-16 17:34:39 -05001797 if (last->transfer_status == 0)
1798 /* This descriptor isn't done yet, stop iteration. */
1799 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001800
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001801 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001802 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
1803 0, NULL, ctx->base.callback_data);
Kristian Høgsberged568912006-12-19 19:58:35 -05001804
Kristian Høgsberg30200732007-02-16 17:34:39 -05001805 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001806}
1807
Kristian Høgsberg30200732007-02-16 17:34:39 -05001808static struct fw_iso_context *
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04001809ohci_allocate_iso_context(struct fw_card *card, int type, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05001810{
1811 struct fw_ohci *ohci = fw_ohci(card);
1812 struct iso_context *ctx, *list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001813 descriptor_callback_t callback;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001814 u32 *mask, regs;
Kristian Høgsberged568912006-12-19 19:58:35 -05001815 unsigned long flags;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001816 int index, retval = -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001817
1818 if (type == FW_ISO_CONTEXT_TRANSMIT) {
1819 mask = &ohci->it_context_mask;
1820 list = ohci->it_context_list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001821 callback = handle_it_packet;
Kristian Høgsberged568912006-12-19 19:58:35 -05001822 } else {
Stefan Richter373b2ed2007-03-04 14:45:18 +01001823 mask = &ohci->ir_context_mask;
1824 list = ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001825 if (ohci->version >= OHCI_VERSION_1_1)
1826 callback = handle_ir_dualbuffer_packet;
1827 else
1828 callback = handle_ir_packet_per_buffer;
Kristian Høgsberged568912006-12-19 19:58:35 -05001829 }
1830
1831 spin_lock_irqsave(&ohci->lock, flags);
1832 index = ffs(*mask) - 1;
1833 if (index >= 0)
1834 *mask &= ~(1 << index);
1835 spin_unlock_irqrestore(&ohci->lock, flags);
1836
1837 if (index < 0)
1838 return ERR_PTR(-EBUSY);
1839
Stefan Richter373b2ed2007-03-04 14:45:18 +01001840 if (type == FW_ISO_CONTEXT_TRANSMIT)
1841 regs = OHCI1394_IsoXmitContextBase(index);
1842 else
1843 regs = OHCI1394_IsoRcvContextBase(index);
1844
Kristian Høgsberged568912006-12-19 19:58:35 -05001845 ctx = &list[index];
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001846 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001847 ctx->header_length = 0;
1848 ctx->header = (void *) __get_free_page(GFP_KERNEL);
1849 if (ctx->header == NULL)
1850 goto out;
1851
David Moorefe5ca632008-01-06 17:21:41 -05001852 retval = context_init(&ctx->context, ohci, regs, callback);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001853 if (retval < 0)
1854 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001855
1856 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001857
1858 out_with_header:
1859 free_page((unsigned long)ctx->header);
1860 out:
1861 spin_lock_irqsave(&ohci->lock, flags);
1862 *mask |= 1 << index;
1863 spin_unlock_irqrestore(&ohci->lock, flags);
1864
1865 return ERR_PTR(retval);
Kristian Høgsberged568912006-12-19 19:58:35 -05001866}
1867
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04001868static int ohci_start_iso(struct fw_iso_context *base,
1869 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05001870{
Stefan Richter373b2ed2007-03-04 14:45:18 +01001871 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001872 struct fw_ohci *ohci = ctx->context.ohci;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001873 u32 control, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05001874 int index;
1875
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001876 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
1877 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001878 match = 0;
1879 if (cycle >= 0)
1880 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001881 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05001882
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001883 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
1884 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001885 context_run(&ctx->context, match);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001886 } else {
1887 index = ctx - ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001888 control = IR_CONTEXT_ISOCH_HEADER;
1889 if (ohci->version >= OHCI_VERSION_1_1)
1890 control |= IR_CONTEXT_DUAL_BUFFER_MODE;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001891 match = (tags << 28) | (sync << 8) | ctx->base.channel;
1892 if (cycle >= 0) {
1893 match |= (cycle & 0x07fff) << 12;
1894 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
1895 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001896
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001897 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
1898 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001899 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001900 context_run(&ctx->context, control);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001901 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001902
1903 return 0;
1904}
1905
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001906static int ohci_stop_iso(struct fw_iso_context *base)
1907{
1908 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01001909 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001910 int index;
1911
1912 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
1913 index = ctx - ohci->it_context_list;
1914 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
1915 } else {
1916 index = ctx - ohci->ir_context_list;
1917 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
1918 }
1919 flush_writes(ohci);
1920 context_stop(&ctx->context);
1921
1922 return 0;
1923}
1924
Kristian Høgsberged568912006-12-19 19:58:35 -05001925static void ohci_free_iso_context(struct fw_iso_context *base)
1926{
1927 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01001928 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05001929 unsigned long flags;
1930 int index;
1931
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001932 ohci_stop_iso(base);
1933 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001934 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001935
Kristian Høgsberged568912006-12-19 19:58:35 -05001936 spin_lock_irqsave(&ohci->lock, flags);
1937
1938 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
1939 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05001940 ohci->it_context_mask |= 1 << index;
1941 } else {
1942 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05001943 ohci->ir_context_mask |= 1 << index;
1944 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001945
1946 spin_unlock_irqrestore(&ohci->lock, flags);
1947}
1948
1949static int
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001950ohci_queue_iso_transmit(struct fw_iso_context *base,
1951 struct fw_iso_packet *packet,
1952 struct fw_iso_buffer *buffer,
1953 unsigned long payload)
Kristian Høgsberged568912006-12-19 19:58:35 -05001954{
Stefan Richter373b2ed2007-03-04 14:45:18 +01001955 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001956 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05001957 struct fw_iso_packet *p;
1958 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05001959 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05001960 u32 z, header_z, payload_z, irq;
1961 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001962 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05001963
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001964 /*
1965 * FIXME: Cycle lost behavior should be configurable: lose
1966 * packet, retransmit or terminate..
1967 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001968
1969 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05001970 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05001971
1972 if (p->skip)
1973 z = 1;
1974 else
1975 z = 2;
1976 if (p->header_length > 0)
1977 z++;
1978
1979 /* Determine the first page the payload isn't contained in. */
1980 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
1981 if (p->payload_length > 0)
1982 payload_z = end_page - (payload_index >> PAGE_SHIFT);
1983 else
1984 payload_z = 0;
1985
1986 z += payload_z;
1987
1988 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001989 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05001990
Kristian Høgsberg30200732007-02-16 17:34:39 -05001991 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
1992 if (d == NULL)
1993 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001994
1995 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001996 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05001997 d[0].req_count = cpu_to_le16(8);
1998
1999 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002000 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2001 IT_HEADER_TAG(p->tag) |
2002 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2003 IT_HEADER_CHANNEL(ctx->base.channel) |
2004 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002005 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002006 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002007 p->payload_length));
2008 }
2009
2010 if (p->header_length > 0) {
2011 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002012 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002013 memcpy(&d[z], p->header, p->header_length);
2014 }
2015
2016 pd = d + z - payload_z;
2017 payload_end_index = payload_index + p->payload_length;
2018 for (i = 0; i < payload_z; i++) {
2019 page = payload_index >> PAGE_SHIFT;
2020 offset = payload_index & ~PAGE_MASK;
2021 next_page_index = (page + 1) << PAGE_SHIFT;
2022 length =
2023 min(next_page_index, payload_end_index) - payload_index;
2024 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002025
2026 page_bus = page_private(buffer->pages[page]);
2027 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002028
2029 payload_index += length;
2030 }
2031
Kristian Høgsberged568912006-12-19 19:58:35 -05002032 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002033 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002034 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002035 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002036
Kristian Høgsberg30200732007-02-16 17:34:39 -05002037 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002038 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2039 DESCRIPTOR_STATUS |
2040 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002041 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002042
Kristian Høgsberg30200732007-02-16 17:34:39 -05002043 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002044
2045 return 0;
2046}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002047
Kristian Høgsberg98b6cbe2007-02-16 17:34:51 -05002048static int
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002049ohci_queue_iso_receive_dualbuffer(struct fw_iso_context *base,
2050 struct fw_iso_packet *packet,
2051 struct fw_iso_buffer *buffer,
2052 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002053{
2054 struct iso_context *ctx = container_of(base, struct iso_context, base);
2055 struct db_descriptor *db = NULL;
2056 struct descriptor *d;
2057 struct fw_iso_packet *p;
2058 dma_addr_t d_bus, page_bus;
2059 u32 z, header_z, length, rest;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002060 int page, offset, packet_count, header_size;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002061
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002062 /*
2063 * FIXME: Cycle lost behavior should be configurable: lose
2064 * packet, retransmit or terminate..
2065 */
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002066
2067 p = packet;
2068 z = 2;
2069
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002070 /*
2071 * The OHCI controller puts the status word in the header
2072 * buffer too, so we need 4 extra bytes per packet.
2073 */
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002074 packet_count = p->header_length / ctx->base.header_size;
2075 header_size = packet_count * (ctx->base.header_size + 4);
2076
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002077 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002078 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002079 page = payload >> PAGE_SHIFT;
2080 offset = payload & ~PAGE_MASK;
2081 rest = p->payload_length;
2082
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002083 /* FIXME: make packet-per-buffer/dual-buffer a context option */
2084 while (rest > 0) {
2085 d = context_get_descriptors(&ctx->context,
2086 z + header_z, &d_bus);
2087 if (d == NULL)
2088 return -ENOMEM;
2089
2090 db = (struct db_descriptor *) d;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002091 db->control = cpu_to_le16(DESCRIPTOR_STATUS |
2092 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002093 db->first_size = cpu_to_le16(ctx->base.header_size + 4);
David Moore0642b652007-12-19 03:09:18 -05002094 if (p->skip && rest == p->payload_length) {
2095 db->control |= cpu_to_le16(DESCRIPTOR_WAIT);
2096 db->first_req_count = db->first_size;
2097 } else {
2098 db->first_req_count = cpu_to_le16(header_size);
2099 }
Kristian Høgsberg1e1d1962007-02-16 17:34:45 -05002100 db->first_res_count = db->first_req_count;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002101 db->first_buffer = cpu_to_le32(d_bus + sizeof(*db));
Stefan Richter373b2ed2007-03-04 14:45:18 +01002102
David Moore0642b652007-12-19 03:09:18 -05002103 if (p->skip && rest == p->payload_length)
2104 length = 4;
2105 else if (offset + rest < PAGE_SIZE)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002106 length = rest;
2107 else
2108 length = PAGE_SIZE - offset;
2109
Kristian Høgsberg1e1d1962007-02-16 17:34:45 -05002110 db->second_req_count = cpu_to_le16(length);
2111 db->second_res_count = db->second_req_count;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002112 page_bus = page_private(buffer->pages[page]);
2113 db->second_buffer = cpu_to_le32(page_bus + offset);
2114
Kristian Høgsbergcb2d2cd2007-02-16 17:34:47 -05002115 if (p->interrupt && length == rest)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002116 db->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
Kristian Høgsbergcb2d2cd2007-02-16 17:34:47 -05002117
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002118 context_append(&ctx->context, d, z, header_z);
2119 offset = (offset + length) & ~PAGE_MASK;
2120 rest -= length;
David Moore0642b652007-12-19 03:09:18 -05002121 if (offset == 0)
2122 page++;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002123 }
2124
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002125 return 0;
2126}
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002127
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002128static int
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002129ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2130 struct fw_iso_packet *packet,
2131 struct fw_iso_buffer *buffer,
2132 unsigned long payload)
2133{
2134 struct iso_context *ctx = container_of(base, struct iso_context, base);
2135 struct descriptor *d = NULL, *pd = NULL;
David Moorebcee8932007-12-19 15:26:38 -05002136 struct fw_iso_packet *p = packet;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002137 dma_addr_t d_bus, page_bus;
2138 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002139 int i, j, length;
2140 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002141
2142 /*
2143 * The OHCI controller puts the status word in the
2144 * buffer too, so we need 4 extra bytes per packet.
2145 */
2146 packet_count = p->header_length / ctx->base.header_size;
David Moorebcee8932007-12-19 15:26:38 -05002147 header_size = ctx->base.header_size + 4;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002148
2149 /* Get header size in number of descriptors. */
2150 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2151 page = payload >> PAGE_SHIFT;
2152 offset = payload & ~PAGE_MASK;
David Moorebcee8932007-12-19 15:26:38 -05002153 payload_per_buffer = p->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002154
2155 for (i = 0; i < packet_count; i++) {
2156 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002157 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002158 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002159 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002160 if (d == NULL)
2161 return -ENOMEM;
2162
David Moorebcee8932007-12-19 15:26:38 -05002163 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2164 DESCRIPTOR_INPUT_MORE);
2165 if (p->skip && i == 0)
2166 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002167 d->req_count = cpu_to_le16(header_size);
2168 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05002169 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002170 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2171
David Moorebcee8932007-12-19 15:26:38 -05002172 rest = payload_per_buffer;
2173 for (j = 1; j < z; j++) {
2174 pd = d + j;
2175 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2176 DESCRIPTOR_INPUT_MORE);
2177
2178 if (offset + rest < PAGE_SIZE)
2179 length = rest;
2180 else
2181 length = PAGE_SIZE - offset;
2182 pd->req_count = cpu_to_le16(length);
2183 pd->res_count = pd->req_count;
2184 pd->transfer_status = 0;
2185
2186 page_bus = page_private(buffer->pages[page]);
2187 pd->data_address = cpu_to_le32(page_bus + offset);
2188
2189 offset = (offset + length) & ~PAGE_MASK;
2190 rest -= length;
2191 if (offset == 0)
2192 page++;
2193 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002194 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2195 DESCRIPTOR_INPUT_LAST |
2196 DESCRIPTOR_BRANCH_ALWAYS);
David Moorebcee8932007-12-19 15:26:38 -05002197 if (p->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002198 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2199
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002200 context_append(&ctx->context, d, z, header_z);
2201 }
2202
2203 return 0;
2204}
2205
2206static int
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002207ohci_queue_iso(struct fw_iso_context *base,
2208 struct fw_iso_packet *packet,
2209 struct fw_iso_buffer *buffer,
2210 unsigned long payload)
2211{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002212 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05002213 unsigned long flags;
2214 int retval;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002215
David Moorefe5ca632008-01-06 17:21:41 -05002216 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002217 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
David Moorefe5ca632008-01-06 17:21:41 -05002218 retval = ohci_queue_iso_transmit(base, packet, buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002219 else if (ctx->context.ohci->version >= OHCI_VERSION_1_1)
David Moorefe5ca632008-01-06 17:21:41 -05002220 retval = ohci_queue_iso_receive_dualbuffer(base, packet,
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002221 buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002222 else
David Moorefe5ca632008-01-06 17:21:41 -05002223 retval = ohci_queue_iso_receive_packet_per_buffer(base, packet,
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002224 buffer,
2225 payload);
David Moorefe5ca632008-01-06 17:21:41 -05002226 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2227
2228 return retval;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002229}
2230
Stefan Richter21ebcd12007-01-14 15:29:07 +01002231static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002232 .name = ohci_driver_name,
2233 .enable = ohci_enable,
2234 .update_phy_reg = ohci_update_phy_reg,
2235 .set_config_rom = ohci_set_config_rom,
2236 .send_request = ohci_send_request,
2237 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002238 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05002239 .enable_phys_dma = ohci_enable_phys_dma,
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002240 .get_bus_time = ohci_get_bus_time,
Kristian Høgsberged568912006-12-19 19:58:35 -05002241
2242 .allocate_iso_context = ohci_allocate_iso_context,
2243 .free_iso_context = ohci_free_iso_context,
2244 .queue_iso = ohci_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05002245 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002246 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05002247};
2248
Stefan Richter2ed0f182008-03-01 12:35:29 +01002249#ifdef CONFIG_PPC_PMAC
2250static void ohci_pmac_on(struct pci_dev *dev)
2251{
2252 if (machine_is(powermac)) {
2253 struct device_node *ofn = pci_device_to_OF_node(dev);
2254
2255 if (ofn) {
2256 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2257 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2258 }
2259 }
2260}
2261
2262static void ohci_pmac_off(struct pci_dev *dev)
2263{
2264 if (machine_is(powermac)) {
2265 struct device_node *ofn = pci_device_to_OF_node(dev);
2266
2267 if (ofn) {
2268 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2269 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2270 }
2271 }
2272}
2273#else
2274#define ohci_pmac_on(dev)
2275#define ohci_pmac_off(dev)
2276#endif /* CONFIG_PPC_PMAC */
2277
Kristian Høgsberged568912006-12-19 19:58:35 -05002278static int __devinit
2279pci_probe(struct pci_dev *dev, const struct pci_device_id *ent)
2280{
2281 struct fw_ohci *ohci;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002282 u32 bus_options, max_receive, link_speed;
Kristian Høgsberged568912006-12-19 19:58:35 -05002283 u64 guid;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002284 int err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002285 size_t size;
2286
Stefan Richter2ed0f182008-03-01 12:35:29 +01002287 ohci_pmac_on(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002288
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002289 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05002290 if (ohci == NULL) {
2291 fw_error("Could not malloc fw_ohci data.\n");
2292 return -ENOMEM;
2293 }
2294
2295 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2296
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002297 err = pci_enable_device(dev);
2298 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002299 fw_error("Failed to enable OHCI hardware.\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01002300 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05002301 }
2302
2303 pci_set_master(dev);
2304 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2305 pci_set_drvdata(dev, ohci);
2306
Stefan Richter11bf20a2008-03-01 02:47:15 +01002307#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
2308 ohci->old_uninorth = dev->vendor == PCI_VENDOR_ID_APPLE &&
2309 dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW;
2310#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05002311 spin_lock_init(&ohci->lock);
2312
2313 tasklet_init(&ohci->bus_reset_tasklet,
2314 bus_reset_tasklet, (unsigned long)ohci);
2315
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002316 err = pci_request_region(dev, 0, ohci_driver_name);
2317 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002318 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002319 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05002320 }
2321
2322 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2323 if (ohci->registers == NULL) {
2324 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002325 err = -ENXIO;
2326 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05002327 }
2328
Kristian Høgsberged568912006-12-19 19:58:35 -05002329 ar_context_init(&ohci->ar_request_ctx, ohci,
2330 OHCI1394_AsReqRcvContextControlSet);
2331
2332 ar_context_init(&ohci->ar_response_ctx, ohci,
2333 OHCI1394_AsRspRcvContextControlSet);
2334
David Moorefe5ca632008-01-06 17:21:41 -05002335 context_init(&ohci->at_request_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002336 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002337
David Moorefe5ca632008-01-06 17:21:41 -05002338 context_init(&ohci->at_response_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002339 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002340
Kristian Høgsberged568912006-12-19 19:58:35 -05002341 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
2342 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
2343 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
2344 size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
2345 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
2346
2347 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
2348 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
2349 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
2350 size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
2351 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
2352
2353 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
2354 fw_error("Out of memory for it/ir contexts.\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002355 err = -ENOMEM;
2356 goto fail_registers;
Kristian Høgsberged568912006-12-19 19:58:35 -05002357 }
2358
2359 /* self-id dma buffer allocation */
2360 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2361 SELF_ID_BUF_SIZE,
2362 &ohci->self_id_bus,
2363 GFP_KERNEL);
2364 if (ohci->self_id_cpu == NULL) {
2365 fw_error("Out of memory for self ID buffer.\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002366 err = -ENOMEM;
2367 goto fail_registers;
Kristian Høgsberged568912006-12-19 19:58:35 -05002368 }
2369
Kristian Høgsberged568912006-12-19 19:58:35 -05002370 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2371 max_receive = (bus_options >> 12) & 0xf;
2372 link_speed = bus_options & 0x7;
2373 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2374 reg_read(ohci, OHCI1394_GUIDLo);
2375
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002376 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
2377 if (err < 0)
2378 goto fail_self_id;
Kristian Høgsberged568912006-12-19 19:58:35 -05002379
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002380 ohci->version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
Kristian Høgsberg500be722007-02-16 17:34:43 -05002381 fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002382 dev->dev.bus_id, ohci->version >> 16, ohci->version & 0xff);
Kristian Høgsberged568912006-12-19 19:58:35 -05002383 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002384
2385 fail_self_id:
2386 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2387 ohci->self_id_cpu, ohci->self_id_bus);
2388 fail_registers:
2389 kfree(ohci->it_context_list);
2390 kfree(ohci->ir_context_list);
2391 pci_iounmap(dev, ohci->registers);
2392 fail_iomem:
2393 pci_release_region(dev, 0);
2394 fail_disable:
2395 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002396 fail_free:
2397 kfree(&ohci->card);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002398
2399 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002400}
2401
2402static void pci_remove(struct pci_dev *dev)
2403{
2404 struct fw_ohci *ohci;
2405
2406 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05002407 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2408 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002409 fw_core_remove_card(&ohci->card);
2410
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002411 /*
2412 * FIXME: Fail all pending packets here, now that the upper
2413 * layers can't queue any more.
2414 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002415
2416 software_reset(ohci);
2417 free_irq(dev->irq, ohci);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002418 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2419 ohci->self_id_cpu, ohci->self_id_bus);
2420 kfree(ohci->it_context_list);
2421 kfree(ohci->ir_context_list);
2422 pci_iounmap(dev, ohci->registers);
2423 pci_release_region(dev, 0);
2424 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002425 kfree(&ohci->card);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002426 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002427
Kristian Høgsberged568912006-12-19 19:58:35 -05002428 fw_notify("Removed fw-ohci device.\n");
2429}
2430
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002431#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01002432static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002433{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002434 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002435 int err;
2436
2437 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002438 free_irq(dev->irq, ohci);
2439 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002440 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002441 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002442 return err;
2443 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01002444 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02002445 if (err)
2446 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002447 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002448
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002449 return 0;
2450}
2451
Stefan Richter2ed0f182008-03-01 12:35:29 +01002452static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002453{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002454 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002455 int err;
2456
Stefan Richter2ed0f182008-03-01 12:35:29 +01002457 ohci_pmac_on(dev);
2458 pci_set_power_state(dev, PCI_D0);
2459 pci_restore_state(dev);
2460 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002461 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002462 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002463 return err;
2464 }
2465
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002466 return ohci_enable(&ohci->card, NULL, 0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002467}
2468#endif
2469
Kristian Høgsberged568912006-12-19 19:58:35 -05002470static struct pci_device_id pci_table[] = {
2471 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2472 { }
2473};
2474
2475MODULE_DEVICE_TABLE(pci, pci_table);
2476
2477static struct pci_driver fw_ohci_pci_driver = {
2478 .name = ohci_driver_name,
2479 .id_table = pci_table,
2480 .probe = pci_probe,
2481 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002482#ifdef CONFIG_PM
2483 .resume = pci_resume,
2484 .suspend = pci_suspend,
2485#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05002486};
2487
2488MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2489MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2490MODULE_LICENSE("GPL");
2491
Olaf Hering1e4c7b02007-05-05 23:17:13 +02002492/* Provide a module alias so root-on-sbp2 initrds don't break. */
2493#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2494MODULE_ALIAS("ohci1394");
2495#endif
2496
Kristian Høgsberged568912006-12-19 19:58:35 -05002497static int __init fw_ohci_init(void)
2498{
2499 return pci_register_driver(&fw_ohci_pci_driver);
2500}
2501
2502static void __exit fw_ohci_cleanup(void)
2503{
2504 pci_unregister_driver(&fw_ohci_pci_driver);
2505}
2506
2507module_init(fw_ohci_init);
2508module_exit(fw_ohci_cleanup);