blob: dc658ad234e12470ce61d91f386074c5aedd7d3d [file] [log] [blame]
eric miao2c8086a2007-09-11 19:13:17 -07001/*
2 * linux/arch/arm/mach-pxa/pxa3xx.c
3 *
4 * code specific to pxa3xx aka Monahans
5 *
6 * Copyright (C) 2006 Marvell International Ltd.
7 *
eric miaoe9bba8e2007-10-30 08:01:38 +01008 * 2007-09-02: eric miao <eric.miao@marvell.com>
eric miao2c8086a2007-09-11 19:13:17 -07009 * initial version
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
16#include <linux/module.h>
17#include <linux/kernel.h>
18#include <linux/init.h>
19#include <linux/pm.h>
20#include <linux/platform_device.h>
21#include <linux/irq.h>
Russell King7b5dea12008-01-07 22:18:30 +000022#include <linux/io.h>
eric miaoc01655042008-01-28 23:00:02 +000023#include <linux/sysdev.h>
eric miao2c8086a2007-09-11 19:13:17 -070024
Marek Vasut851982c2010-10-11 02:20:19 +020025#include <asm/mach/map.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010026#include <mach/hardware.h>
Eric Miaoa58fbcd2009-01-06 17:37:37 +080027#include <mach/gpio.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010028#include <mach/pxa3xx-regs.h>
Russell Kingafd2fc02008-08-07 11:05:25 +010029#include <mach/reset.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010030#include <mach/ohci.h>
31#include <mach/pm.h>
32#include <mach/dma.h>
Mike Rapoportbf293ae2009-11-11 11:36:59 +020033#include <mach/regs-intc.h>
Marek Vasutad68bb92010-11-03 16:29:35 +010034#include <mach/smemc.h>
Eric Miaof0a83702009-04-13 15:03:11 +080035#include <plat/i2c.h>
eric miao2c8086a2007-09-11 19:13:17 -070036
37#include "generic.h"
38#include "devices.h"
39#include "clock.h"
40
41/* Crystal clock: 13MHz */
42#define BASE_CLK 13000000
43
44/* Ring Oscillator Clock: 60MHz */
45#define RO_CLK 60000000
46
47#define ACCR_D0CS (1 << 26)
eric miaoc4d1fb62008-01-28 23:00:02 +000048#define ACCR_PCCE (1 << 11)
eric miao2c8086a2007-09-11 19:13:17 -070049
Mike Rapoportbf293ae2009-11-11 11:36:59 +020050#define PECR_IE(n) ((1 << ((n) * 2)) << 28)
51#define PECR_IS(n) ((1 << ((n) * 2)) << 29)
52
eric miao2c8086a2007-09-11 19:13:17 -070053/* crystal frequency to static memory controller multiplier (SMCFS) */
54static unsigned char smcfs_mult[8] = { 6, 0, 8, 0, 0, 16, };
55
56/* crystal frequency to HSIO bus frequency multiplier (HSS) */
Marek Vasut58529842010-06-24 15:57:11 +020057static unsigned char hss_mult[4] = { 8, 12, 16, 24 };
eric miao2c8086a2007-09-11 19:13:17 -070058
59/*
60 * Get the clock frequency as reflected by CCSR and the turbo flag.
61 * We assume these values have been applied via a fcs.
62 * If info is not 0 we also display the current settings.
63 */
64unsigned int pxa3xx_get_clk_frequency_khz(int info)
65{
66 unsigned long acsr, xclkcfg;
67 unsigned int t, xl, xn, hss, ro, XL, XN, CLK, HSS;
68
69 /* Read XCLKCFG register turbo bit */
70 __asm__ __volatile__("mrc\tp14, 0, %0, c6, c0, 0" : "=r"(xclkcfg));
71 t = xclkcfg & 0x1;
72
73 acsr = ACSR;
74
75 xl = acsr & 0x1f;
76 xn = (acsr >> 8) & 0x7;
77 hss = (acsr >> 14) & 0x3;
78
79 XL = xl * BASE_CLK;
80 XN = xn * XL;
81
82 ro = acsr & ACCR_D0CS;
83
84 CLK = (ro) ? RO_CLK : ((t) ? XN : XL);
85 HSS = (ro) ? RO_CLK : hss_mult[hss] * BASE_CLK;
86
87 if (info) {
88 pr_info("RO Mode clock: %d.%02dMHz (%sactive)\n",
89 RO_CLK / 1000000, (RO_CLK % 1000000) / 10000,
90 (ro) ? "" : "in");
91 pr_info("Run Mode clock: %d.%02dMHz (*%d)\n",
92 XL / 1000000, (XL % 1000000) / 10000, xl);
93 pr_info("Turbo Mode clock: %d.%02dMHz (*%d, %sactive)\n",
94 XN / 1000000, (XN % 1000000) / 10000, xn,
95 (t) ? "" : "in");
96 pr_info("HSIO bus clock: %d.%02dMHz\n",
97 HSS / 1000000, (HSS % 1000000) / 10000);
98 }
99
eric miao6232be32008-01-24 02:27:30 +0100100 return CLK / 1000;
eric miao2c8086a2007-09-11 19:13:17 -0700101}
102
Eric Miao04fef222008-07-29 14:26:00 +0800103void pxa3xx_clear_reset_status(unsigned int mask)
104{
105 /* RESET_STATUS_* has a 1:1 mapping with ARSR */
106 ARSR = mask;
107}
108
eric miao2c8086a2007-09-11 19:13:17 -0700109/*
Mark Brown60bfe7f2008-03-04 11:14:23 +0100110 * Return the current AC97 clock frequency.
111 */
112static unsigned long clk_pxa3xx_ac97_getrate(struct clk *clk)
113{
114 unsigned long rate = 312000000;
115 unsigned long ac97_div;
116
117 ac97_div = AC97_DIV;
118
119 /* This may loose precision for some rates but won't for the
120 * standard 24.576MHz.
121 */
122 rate /= (ac97_div >> 12) & 0x7fff;
123 rate *= (ac97_div & 0xfff);
124
125 return rate;
126}
127
128/*
eric miao2c8086a2007-09-11 19:13:17 -0700129 * Return the current HSIO bus clock frequency
130 */
131static unsigned long clk_pxa3xx_hsio_getrate(struct clk *clk)
132{
133 unsigned long acsr;
134 unsigned int hss, hsio_clk;
135
136 acsr = ACSR;
137
138 hss = (acsr >> 14) & 0x3;
139 hsio_clk = (acsr & ACCR_D0CS) ? RO_CLK : hss_mult[hss] * BASE_CLK;
140
141 return hsio_clk;
142}
143
eric miao7a2c5cb2008-02-19 11:13:31 +0800144void clk_pxa3xx_cken_enable(struct clk *clk)
eric miao2c8086a2007-09-11 19:13:17 -0700145{
146 unsigned long mask = 1ul << (clk->cken & 0x1f);
147
eric miao2c8086a2007-09-11 19:13:17 -0700148 if (clk->cken < 32)
149 CKENA |= mask;
150 else
151 CKENB |= mask;
eric miao2c8086a2007-09-11 19:13:17 -0700152}
153
eric miao7a2c5cb2008-02-19 11:13:31 +0800154void clk_pxa3xx_cken_disable(struct clk *clk)
eric miao2c8086a2007-09-11 19:13:17 -0700155{
156 unsigned long mask = 1ul << (clk->cken & 0x1f);
157
eric miao2c8086a2007-09-11 19:13:17 -0700158 if (clk->cken < 32)
159 CKENA &= ~mask;
160 else
161 CKENB &= ~mask;
eric miao2c8086a2007-09-11 19:13:17 -0700162}
163
eric miao7a2c5cb2008-02-19 11:13:31 +0800164const struct clkops clk_pxa3xx_cken_ops = {
eric miao2a0d7182007-10-30 08:10:18 +0100165 .enable = clk_pxa3xx_cken_enable,
166 .disable = clk_pxa3xx_cken_disable,
167};
168
eric miao2c8086a2007-09-11 19:13:17 -0700169static const struct clkops clk_pxa3xx_hsio_ops = {
170 .enable = clk_pxa3xx_cken_enable,
171 .disable = clk_pxa3xx_cken_disable,
172 .getrate = clk_pxa3xx_hsio_getrate,
173};
174
Mark Brown60bfe7f2008-03-04 11:14:23 +0100175static const struct clkops clk_pxa3xx_ac97_ops = {
176 .enable = clk_pxa3xx_cken_enable,
177 .disable = clk_pxa3xx_cken_disable,
178 .getrate = clk_pxa3xx_ac97_getrate,
179};
180
Mark Browndcc88a12008-02-13 16:39:21 +0100181static void clk_pout_enable(struct clk *clk)
182{
183 OSCC |= OSCC_PEN;
184}
185
186static void clk_pout_disable(struct clk *clk)
187{
188 OSCC &= ~OSCC_PEN;
189}
190
191static const struct clkops clk_pout_ops = {
192 .enable = clk_pout_enable,
193 .disable = clk_pout_disable,
194};
195
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100196static void clk_dummy_enable(struct clk *clk)
197{
198}
199
200static void clk_dummy_disable(struct clk *clk)
201{
202}
203
204static const struct clkops clk_dummy_ops = {
205 .enable = clk_dummy_enable,
206 .disable = clk_dummy_disable,
207};
208
Russell King8c3abc72008-11-08 20:25:21 +0000209static struct clk clk_pxa3xx_pout = {
210 .ops = &clk_pout_ops,
211 .rate = 13000000,
212 .delay = 70,
213};
Mark Browndcc88a12008-02-13 16:39:21 +0100214
Russell King8c3abc72008-11-08 20:25:21 +0000215static struct clk clk_dummy = {
216 .ops = &clk_dummy_ops,
217};
218
219static DEFINE_PXA3_CK(pxa3xx_lcd, LCD, &clk_pxa3xx_hsio_ops);
220static DEFINE_PXA3_CK(pxa3xx_camera, CAMERA, &clk_pxa3xx_hsio_ops);
221static DEFINE_PXA3_CK(pxa3xx_ac97, AC97, &clk_pxa3xx_ac97_ops);
222static DEFINE_PXA3_CKEN(pxa3xx_ffuart, FFUART, 14857000, 1);
223static DEFINE_PXA3_CKEN(pxa3xx_btuart, BTUART, 14857000, 1);
224static DEFINE_PXA3_CKEN(pxa3xx_stuart, STUART, 14857000, 1);
225static DEFINE_PXA3_CKEN(pxa3xx_i2c, I2C, 32842000, 0);
226static DEFINE_PXA3_CKEN(pxa3xx_udc, UDC, 48000000, 5);
227static DEFINE_PXA3_CKEN(pxa3xx_usbh, USBH, 48000000, 0);
Igor Grinberge68750a2009-11-04 14:14:39 +0200228static DEFINE_PXA3_CKEN(pxa3xx_u2d, USB2, 48000000, 0);
Russell King8c3abc72008-11-08 20:25:21 +0000229static DEFINE_PXA3_CKEN(pxa3xx_keypad, KEYPAD, 32768, 0);
230static DEFINE_PXA3_CKEN(pxa3xx_ssp1, SSP1, 13000000, 0);
231static DEFINE_PXA3_CKEN(pxa3xx_ssp2, SSP2, 13000000, 0);
232static DEFINE_PXA3_CKEN(pxa3xx_ssp3, SSP3, 13000000, 0);
233static DEFINE_PXA3_CKEN(pxa3xx_ssp4, SSP4, 13000000, 0);
234static DEFINE_PXA3_CKEN(pxa3xx_pwm0, PWM0, 13000000, 0);
235static DEFINE_PXA3_CKEN(pxa3xx_pwm1, PWM1, 13000000, 0);
236static DEFINE_PXA3_CKEN(pxa3xx_mmc1, MMC1, 19500000, 0);
237static DEFINE_PXA3_CKEN(pxa3xx_mmc2, MMC2, 19500000, 0);
238
239static struct clk_lookup pxa3xx_clkregs[] = {
240 INIT_CLKREG(&clk_pxa3xx_pout, NULL, "CLK_POUT"),
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100241 /* Power I2C clock is always on */
Daniel Mack5c68b092009-06-22 21:01:58 +0200242 INIT_CLKREG(&clk_dummy, "pxa3xx-pwri2c.1", NULL),
Russell King8c3abc72008-11-08 20:25:21 +0000243 INIT_CLKREG(&clk_pxa3xx_lcd, "pxa2xx-fb", NULL),
244 INIT_CLKREG(&clk_pxa3xx_camera, NULL, "CAMCLK"),
245 INIT_CLKREG(&clk_pxa3xx_ac97, NULL, "AC97CLK"),
246 INIT_CLKREG(&clk_pxa3xx_ffuart, "pxa2xx-uart.0", NULL),
247 INIT_CLKREG(&clk_pxa3xx_btuart, "pxa2xx-uart.1", NULL),
248 INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-uart.2", NULL),
249 INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-ir", "UARTCLK"),
250 INIT_CLKREG(&clk_pxa3xx_i2c, "pxa2xx-i2c.0", NULL),
251 INIT_CLKREG(&clk_pxa3xx_udc, "pxa27x-udc", NULL),
252 INIT_CLKREG(&clk_pxa3xx_usbh, "pxa27x-ohci", NULL),
Igor Grinberg69f22be2010-07-27 15:06:58 +0300253 INIT_CLKREG(&clk_pxa3xx_u2d, "pxa3xx-u2d", NULL),
Russell King8c3abc72008-11-08 20:25:21 +0000254 INIT_CLKREG(&clk_pxa3xx_keypad, "pxa27x-keypad", NULL),
255 INIT_CLKREG(&clk_pxa3xx_ssp1, "pxa27x-ssp.0", NULL),
256 INIT_CLKREG(&clk_pxa3xx_ssp2, "pxa27x-ssp.1", NULL),
257 INIT_CLKREG(&clk_pxa3xx_ssp3, "pxa27x-ssp.2", NULL),
258 INIT_CLKREG(&clk_pxa3xx_ssp4, "pxa27x-ssp.3", NULL),
259 INIT_CLKREG(&clk_pxa3xx_pwm0, "pxa27x-pwm.0", NULL),
260 INIT_CLKREG(&clk_pxa3xx_pwm1, "pxa27x-pwm.1", NULL),
261 INIT_CLKREG(&clk_pxa3xx_mmc1, "pxa2xx-mci.0", NULL),
262 INIT_CLKREG(&clk_pxa3xx_mmc2, "pxa2xx-mci.1", NULL),
eric miao2c8086a2007-09-11 19:13:17 -0700263};
264
Russell King7b5dea12008-01-07 22:18:30 +0000265#ifdef CONFIG_PM
Russell King7b5dea12008-01-07 22:18:30 +0000266
267#define ISRAM_START 0x5c000000
268#define ISRAM_SIZE SZ_256K
269
270static void __iomem *sram;
271static unsigned long wakeup_src;
272
eric miaoc4d1fb62008-01-28 23:00:02 +0000273#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
274#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
275
Robert Jarzmik649de512008-05-02 21:17:06 +0100276enum { SLEEP_SAVE_CKENA,
eric miaoc4d1fb62008-01-28 23:00:02 +0000277 SLEEP_SAVE_CKENB,
278 SLEEP_SAVE_ACCR,
279
Robert Jarzmik649de512008-05-02 21:17:06 +0100280 SLEEP_SAVE_COUNT,
eric miaoc4d1fb62008-01-28 23:00:02 +0000281};
282
Russell King7b5dea12008-01-07 22:18:30 +0000283static void pxa3xx_cpu_pm_save(unsigned long *sleep_save)
284{
eric miaoc4d1fb62008-01-28 23:00:02 +0000285 SAVE(CKENA);
286 SAVE(CKENB);
287 SAVE(ACCR);
Russell King7b5dea12008-01-07 22:18:30 +0000288}
289
290static void pxa3xx_cpu_pm_restore(unsigned long *sleep_save)
291{
eric miaoc4d1fb62008-01-28 23:00:02 +0000292 RESTORE(ACCR);
293 RESTORE(CKENA);
294 RESTORE(CKENB);
Russell King7b5dea12008-01-07 22:18:30 +0000295}
296
297/*
298 * Enter a standby mode (S0D1C2 or S0D2C2). Upon wakeup, the dynamic
299 * memory controller has to be reinitialised, so we place some code
300 * in the SRAM to perform this function.
301 *
302 * We disable FIQs across the standby - otherwise, we might receive a
303 * FIQ while the SDRAM is unavailable.
304 */
305static void pxa3xx_cpu_standby(unsigned int pwrmode)
306{
307 extern const char pm_enter_standby_start[], pm_enter_standby_end[];
308 void (*fn)(unsigned int) = (void __force *)(sram + 0x8000);
309
310 memcpy_toio(sram + 0x8000, pm_enter_standby_start,
311 pm_enter_standby_end - pm_enter_standby_start);
312
313 AD2D0SR = ~0;
314 AD2D1SR = ~0;
315 AD2D0ER = wakeup_src;
316 AD2D1ER = 0;
317 ASCR = ASCR;
318 ARSR = ARSR;
319
320 local_fiq_disable();
321 fn(pwrmode);
322 local_fiq_enable();
323
324 AD2D0ER = 0;
325 AD2D1ER = 0;
Russell King7b5dea12008-01-07 22:18:30 +0000326}
327
eric miaoc4d1fb62008-01-28 23:00:02 +0000328/*
329 * NOTE: currently, the OBM (OEM Boot Module) binary comes along with
330 * PXA3xx development kits assumes that the resuming process continues
331 * with the address stored within the first 4 bytes of SDRAM. The PSPR
332 * register is used privately by BootROM and OBM, and _must_ be set to
333 * 0x5c014000 for the moment.
334 */
335static void pxa3xx_cpu_pm_suspend(void)
336{
337 volatile unsigned long *p = (volatile void *)0xc0000000;
338 unsigned long saved_data = *p;
339
340 extern void pxa3xx_cpu_suspend(void);
341 extern void pxa3xx_cpu_resume(void);
342
343 /* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */
344 CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM);
345 CKENB |= 1 << (CKEN_HSIO2 & 0x1f);
346
347 /* clear and setup wakeup source */
348 AD3SR = ~0;
349 AD3ER = wakeup_src;
350 ASCR = ASCR;
351 ARSR = ARSR;
352
353 PCFR |= (1u << 13); /* L1_DIS */
354 PCFR &= ~((1u << 12) | (1u << 1)); /* L0_EN | SL_ROD */
355
356 PSPR = 0x5c014000;
357
358 /* overwrite with the resume address */
359 *p = virt_to_phys(pxa3xx_cpu_resume);
360
361 pxa3xx_cpu_suspend();
362
363 *p = saved_data;
364
365 AD3ER = 0;
366}
367
Russell King7b5dea12008-01-07 22:18:30 +0000368static void pxa3xx_cpu_pm_enter(suspend_state_t state)
369{
370 /*
371 * Don't sleep if no wakeup sources are defined
372 */
Mark Brownb86a5da2008-04-09 11:32:21 +0100373 if (wakeup_src == 0) {
374 printk(KERN_ERR "Not suspending: no wakeup sources\n");
Russell King7b5dea12008-01-07 22:18:30 +0000375 return;
Mark Brownb86a5da2008-04-09 11:32:21 +0100376 }
Russell King7b5dea12008-01-07 22:18:30 +0000377
378 switch (state) {
379 case PM_SUSPEND_STANDBY:
380 pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2);
381 break;
382
383 case PM_SUSPEND_MEM:
eric miaoc4d1fb62008-01-28 23:00:02 +0000384 pxa3xx_cpu_pm_suspend();
Russell King7b5dea12008-01-07 22:18:30 +0000385 break;
386 }
387}
388
389static int pxa3xx_cpu_pm_valid(suspend_state_t state)
390{
391 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
392}
393
394static struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = {
Robert Jarzmik649de512008-05-02 21:17:06 +0100395 .save_count = SLEEP_SAVE_COUNT,
Russell King7b5dea12008-01-07 22:18:30 +0000396 .save = pxa3xx_cpu_pm_save,
397 .restore = pxa3xx_cpu_pm_restore,
398 .valid = pxa3xx_cpu_pm_valid,
399 .enter = pxa3xx_cpu_pm_enter,
400};
401
402static void __init pxa3xx_init_pm(void)
403{
404 sram = ioremap(ISRAM_START, ISRAM_SIZE);
405 if (!sram) {
406 printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n");
407 return;
408 }
409
410 /*
411 * Since we copy wakeup code into the SRAM, we need to ensure
412 * that it is preserved over the low power modes. Note: bit 8
413 * is undocumented in the developer manual, but must be set.
414 */
415 AD1R |= ADXR_L2 | ADXR_R0;
416 AD2R |= ADXR_L2 | ADXR_R0;
417 AD3R |= ADXR_L2 | ADXR_R0;
418
419 /*
420 * Clear the resume enable registers.
421 */
422 AD1D0ER = 0;
423 AD2D0ER = 0;
424 AD2D1ER = 0;
425 AD3ER = 0;
426
427 pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns;
428}
429
430static int pxa3xx_set_wake(unsigned int irq, unsigned int on)
431{
432 unsigned long flags, mask = 0;
433
434 switch (irq) {
435 case IRQ_SSP3:
436 mask = ADXER_MFP_WSSP3;
437 break;
438 case IRQ_MSL:
439 mask = ADXER_WMSL0;
440 break;
441 case IRQ_USBH2:
442 case IRQ_USBH1:
443 mask = ADXER_WUSBH;
444 break;
445 case IRQ_KEYPAD:
446 mask = ADXER_WKP;
447 break;
448 case IRQ_AC97:
449 mask = ADXER_MFP_WAC97;
450 break;
451 case IRQ_USIM:
452 mask = ADXER_WUSIM0;
453 break;
454 case IRQ_SSP2:
455 mask = ADXER_MFP_WSSP2;
456 break;
457 case IRQ_I2C:
458 mask = ADXER_MFP_WI2C;
459 break;
460 case IRQ_STUART:
461 mask = ADXER_MFP_WUART3;
462 break;
463 case IRQ_BTUART:
464 mask = ADXER_MFP_WUART2;
465 break;
466 case IRQ_FFUART:
467 mask = ADXER_MFP_WUART1;
468 break;
469 case IRQ_MMC:
470 mask = ADXER_MFP_WMMC1;
471 break;
472 case IRQ_SSP:
473 mask = ADXER_MFP_WSSP1;
474 break;
475 case IRQ_RTCAlrm:
476 mask = ADXER_WRTC;
477 break;
478 case IRQ_SSP4:
479 mask = ADXER_MFP_WSSP4;
480 break;
481 case IRQ_TSI:
482 mask = ADXER_WTSI;
483 break;
484 case IRQ_USIM2:
485 mask = ADXER_WUSIM1;
486 break;
487 case IRQ_MMC2:
488 mask = ADXER_MFP_WMMC2;
489 break;
490 case IRQ_NAND:
491 mask = ADXER_MFP_WFLASH;
492 break;
493 case IRQ_USB2:
494 mask = ADXER_WUSB2;
495 break;
496 case IRQ_WAKEUP0:
497 mask = ADXER_WEXTWAKE0;
498 break;
499 case IRQ_WAKEUP1:
500 mask = ADXER_WEXTWAKE1;
501 break;
502 case IRQ_MMC3:
503 mask = ADXER_MFP_GEN12;
504 break;
Mark Browne1217702008-04-23 10:28:18 +0100505 default:
506 return -EINVAL;
Russell King7b5dea12008-01-07 22:18:30 +0000507 }
508
509 local_irq_save(flags);
510 if (on)
511 wakeup_src |= mask;
512 else
513 wakeup_src &= ~mask;
514 local_irq_restore(flags);
515
516 return 0;
517}
Russell King7b5dea12008-01-07 22:18:30 +0000518#else
519static inline void pxa3xx_init_pm(void) {}
eric miaob9e25ac2008-03-04 14:19:58 +0800520#define pxa3xx_set_wake NULL
Russell King7b5dea12008-01-07 22:18:30 +0000521#endif
522
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200523static void pxa_ack_ext_wakeup(unsigned int irq)
524{
525 PECR |= PECR_IS(irq - IRQ_WAKEUP0);
526}
527
528static void pxa_mask_ext_wakeup(unsigned int irq)
529{
530 ICMR2 &= ~(1 << ((irq - PXA_IRQ(0)) & 0x1f));
531 PECR &= ~PECR_IE(irq - IRQ_WAKEUP0);
532}
533
534static void pxa_unmask_ext_wakeup(unsigned int irq)
535{
536 ICMR2 |= 1 << ((irq - PXA_IRQ(0)) & 0x1f);
537 PECR |= PECR_IE(irq - IRQ_WAKEUP0);
538}
539
Igor Grinberg12882092010-06-13 11:31:48 +0300540static int pxa_set_ext_wakeup_type(unsigned int irq, unsigned int flow_type)
541{
542 if (flow_type & IRQ_TYPE_EDGE_RISING)
543 PWER |= 1 << (irq - IRQ_WAKEUP0);
544
545 if (flow_type & IRQ_TYPE_EDGE_FALLING)
546 PWER |= 1 << (irq - IRQ_WAKEUP0 + 2);
547
548 return 0;
549}
550
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200551static struct irq_chip pxa_ext_wakeup_chip = {
552 .name = "WAKEUP",
553 .ack = pxa_ack_ext_wakeup,
554 .mask = pxa_mask_ext_wakeup,
555 .unmask = pxa_unmask_ext_wakeup,
Igor Grinberg12882092010-06-13 11:31:48 +0300556 .set_type = pxa_set_ext_wakeup_type,
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200557};
558
559static void __init pxa_init_ext_wakeup_irq(set_wake_t fn)
560{
561 int irq;
562
563 for (irq = IRQ_WAKEUP0; irq <= IRQ_WAKEUP1; irq++) {
564 set_irq_chip(irq, &pxa_ext_wakeup_chip);
565 set_irq_handler(irq, handle_edge_irq);
566 set_irq_flags(irq, IRQF_VALID);
567 }
568
569 pxa_ext_wakeup_chip.set_wake = fn;
570}
571
eric miao2c8086a2007-09-11 19:13:17 -0700572void __init pxa3xx_init_irq(void)
573{
574 /* enable CP6 access */
575 u32 value;
576 __asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value));
577 value |= (1 << 6);
578 __asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value));
579
eric miaob9e25ac2008-03-04 14:19:58 +0800580 pxa_init_irq(56, pxa3xx_set_wake);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200581 pxa_init_ext_wakeup_irq(pxa3xx_set_wake);
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800582 pxa_init_gpio(IRQ_GPIO_2_x, 2, 127, NULL);
eric miao2c8086a2007-09-11 19:13:17 -0700583}
584
Marek Vasut851982c2010-10-11 02:20:19 +0200585static struct map_desc pxa3xx_io_desc[] __initdata = {
586 { /* Mem Ctl */
Marek Vasutad68bb92010-11-03 16:29:35 +0100587 .virtual = SMEMC_VIRT,
588 .pfn = __phys_to_pfn(PXA3XX_SMEMC_BASE),
Marek Vasut851982c2010-10-11 02:20:19 +0200589 .length = 0x00200000,
590 .type = MT_DEVICE
591 }
592};
593
594void __init pxa3xx_map_io(void)
595{
596 pxa_map_io();
597 iotable_init(ARRAY_AND_SIZE(pxa3xx_io_desc));
598 pxa3xx_get_clk_frequency_khz(1);
599}
600
eric miao2c8086a2007-09-11 19:13:17 -0700601/*
602 * device registration specific to PXA3xx.
603 */
604
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100605void __init pxa3xx_set_i2c_power_info(struct i2c_pxa_platform_data *info)
606{
Eric Miao14758222008-11-28 15:24:12 +0800607 pxa_register_device(&pxa3xx_device_i2c_power, info);
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100608}
609
eric miao2c8086a2007-09-11 19:13:17 -0700610static struct platform_device *devices[] __initdata = {
Robert Jarzmik94c35a62009-04-21 19:19:36 +0200611 &pxa27x_device_udc,
Eric Miao09a53582010-06-14 00:43:00 +0800612 &pxa_device_pmu,
eric miao2c8086a2007-09-11 19:13:17 -0700613 &pxa_device_i2s,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000614 &pxa_device_asoc_ssp1,
615 &pxa_device_asoc_ssp2,
616 &pxa_device_asoc_ssp3,
617 &pxa_device_asoc_ssp4,
618 &pxa_device_asoc_platform,
Robert Jarzmik72493142008-11-13 23:50:56 +0100619 &sa1100_device_rtc,
eric miao2c8086a2007-09-11 19:13:17 -0700620 &pxa_device_rtc,
eric miaod8e0db12007-12-10 17:54:36 +0800621 &pxa27x_device_ssp1,
622 &pxa27x_device_ssp2,
623 &pxa27x_device_ssp3,
624 &pxa3xx_device_ssp4,
eric miao75540c12008-04-13 21:44:04 +0100625 &pxa27x_device_pwm0,
626 &pxa27x_device_pwm1,
eric miao2c8086a2007-09-11 19:13:17 -0700627};
628
eric miaoc01655042008-01-28 23:00:02 +0000629static struct sys_device pxa3xx_sysdev[] = {
630 {
eric miaoc01655042008-01-28 23:00:02 +0000631 .cls = &pxa_irq_sysclass,
eric miao16dfdbf2008-01-28 23:00:02 +0000632 }, {
eric miao4be35e22008-02-04 10:07:09 +0800633 .cls = &pxa3xx_mfp_sysclass,
634 }, {
eric miao16dfdbf2008-01-28 23:00:02 +0000635 .cls = &pxa_gpio_sysclass,
eric miaoc01655042008-01-28 23:00:02 +0000636 },
637};
638
eric miao2c8086a2007-09-11 19:13:17 -0700639static int __init pxa3xx_init(void)
640{
eric miaoc01655042008-01-28 23:00:02 +0000641 int i, ret = 0;
eric miao2c8086a2007-09-11 19:13:17 -0700642
643 if (cpu_is_pxa3xx()) {
Eric Miao04fef222008-07-29 14:26:00 +0800644
645 reset_status = ARSR;
646
Dmitry Krivoschekov86260f92008-02-08 15:02:03 +0100647 /*
648 * clear RDH bit every time after reset
649 *
650 * Note: the last 3 bits DxS are write-1-to-clear so carefully
651 * preserve them here in case they will be referenced later
652 */
653 ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S);
654
Russell King0a0300d2010-01-12 12:28:00 +0000655 clkdev_add_table(pxa3xx_clkregs, ARRAY_SIZE(pxa3xx_clkregs));
eric miao2c8086a2007-09-11 19:13:17 -0700656
Eric Miaofef1f992009-01-02 16:26:33 +0800657 if ((ret = pxa_init_dma(IRQ_DMA, 32)))
eric miao2c8086a2007-09-11 19:13:17 -0700658 return ret;
659
Russell King7b5dea12008-01-07 22:18:30 +0000660 pxa3xx_init_pm();
661
eric miaoc01655042008-01-28 23:00:02 +0000662 for (i = 0; i < ARRAY_SIZE(pxa3xx_sysdev); i++) {
663 ret = sysdev_register(&pxa3xx_sysdev[i]);
664 if (ret)
665 pr_err("failed to register sysdev[%d]\n", i);
666 }
667
668 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
eric miao2c8086a2007-09-11 19:13:17 -0700669 }
eric miaoc01655042008-01-28 23:00:02 +0000670
671 return ret;
eric miao2c8086a2007-09-11 19:13:17 -0700672}
673
Russell King1c104e02008-04-19 10:59:24 +0100674postcore_initcall(pxa3xx_init);