blob: 247faed40e3775aebe15446da9e29cf471262483 [file] [log] [blame]
Rong Wang161e7732011-11-17 23:17:04 +08001/*
2 * Driver for CSR SiRFprimaII onboard UARTs.
3 *
4 * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
5 *
6 * Licensed under GPLv2 or later.
7 */
8
9#include <linux/module.h>
10#include <linux/ioport.h>
11#include <linux/platform_device.h>
12#include <linux/init.h>
13#include <linux/sysrq.h>
14#include <linux/console.h>
15#include <linux/tty.h>
16#include <linux/tty_flip.h>
17#include <linux/serial_core.h>
18#include <linux/serial.h>
19#include <linux/clk.h>
20#include <linux/of.h>
21#include <linux/slab.h>
22#include <linux/io.h>
Qipan Li2eb56182013-08-15 06:52:15 +080023#include <linux/of_gpio.h>
Qipan Li8316d042013-08-19 11:47:53 +080024#include <linux/dmaengine.h>
25#include <linux/dma-direction.h>
26#include <linux/dma-mapping.h>
Rong Wang161e7732011-11-17 23:17:04 +080027#include <asm/irq.h>
28#include <asm/mach/irq.h>
Rong Wang161e7732011-11-17 23:17:04 +080029
30#include "sirfsoc_uart.h"
31
32static unsigned int
33sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count);
34static unsigned int
35sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count);
36static struct uart_driver sirfsoc_uart_drv;
37
Qipan Li8316d042013-08-19 11:47:53 +080038static void sirfsoc_uart_tx_dma_complete_callback(void *param);
39static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port);
40static void sirfsoc_uart_rx_dma_complete_callback(void *param);
Rong Wang161e7732011-11-17 23:17:04 +080041static const struct sirfsoc_baudrate_to_regv baudrate_to_regv[] = {
42 {4000000, 2359296},
43 {3500000, 1310721},
44 {3000000, 1572865},
45 {2500000, 1245186},
46 {2000000, 1572866},
47 {1500000, 1245188},
48 {1152000, 1638404},
49 {1000000, 1572869},
50 {921600, 1114120},
51 {576000, 1245196},
52 {500000, 1245198},
53 {460800, 1572876},
54 {230400, 1310750},
55 {115200, 1310781},
56 {57600, 1310843},
57 {38400, 1114328},
58 {19200, 1114545},
59 {9600, 1114979},
60};
61
62static struct sirfsoc_uart_port sirfsoc_uart_ports[SIRFSOC_UART_NR] = {
63 [0] = {
64 .port = {
65 .iotype = UPIO_MEM,
66 .flags = UPF_BOOT_AUTOCONF,
67 .line = 0,
68 },
69 },
70 [1] = {
71 .port = {
72 .iotype = UPIO_MEM,
73 .flags = UPF_BOOT_AUTOCONF,
74 .line = 1,
75 },
76 },
77 [2] = {
78 .port = {
79 .iotype = UPIO_MEM,
80 .flags = UPF_BOOT_AUTOCONF,
81 .line = 2,
82 },
83 },
Barry Song5425e032012-12-25 17:32:04 +080084 [3] = {
85 .port = {
86 .iotype = UPIO_MEM,
87 .flags = UPF_BOOT_AUTOCONF,
88 .line = 3,
89 },
90 },
91 [4] = {
92 .port = {
93 .iotype = UPIO_MEM,
94 .flags = UPF_BOOT_AUTOCONF,
95 .line = 4,
96 },
97 },
Qipan Lib60dfba2013-08-25 20:18:41 +080098 [5] = {
99 .port = {
100 .iotype = UPIO_MEM,
101 .flags = UPF_BOOT_AUTOCONF,
102 .line = 5,
103 },
104 },
Rong Wang161e7732011-11-17 23:17:04 +0800105};
106
107static inline struct sirfsoc_uart_port *to_sirfport(struct uart_port *port)
108{
109 return container_of(port, struct sirfsoc_uart_port, port);
110}
111
112static inline unsigned int sirfsoc_uart_tx_empty(struct uart_port *port)
113{
114 unsigned long reg;
Qipan Li5df83112013-08-12 18:15:35 +0800115 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
116 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
117 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
118 reg = rd_regl(port, ureg->sirfsoc_tx_fifo_status);
119
120 return (reg & ufifo_st->ff_empty(port->line)) ? TIOCSER_TEMT : 0;
Rong Wang161e7732011-11-17 23:17:04 +0800121}
122
123static unsigned int sirfsoc_uart_get_mctrl(struct uart_port *port)
124{
125 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800126 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Qipan Li2eb56182013-08-15 06:52:15 +0800127 if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
Rong Wang161e7732011-11-17 23:17:04 +0800128 goto cts_asserted;
Qipan Li2eb56182013-08-15 06:52:15 +0800129 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
Qipan Li5df83112013-08-12 18:15:35 +0800130 if (!(rd_regl(port, ureg->sirfsoc_afc_ctrl) &
131 SIRFUART_AFC_CTS_STATUS))
Rong Wang161e7732011-11-17 23:17:04 +0800132 goto cts_asserted;
133 else
134 goto cts_deasserted;
Qipan Li2eb56182013-08-15 06:52:15 +0800135 } else {
136 if (!gpio_get_value(sirfport->cts_gpio))
137 goto cts_asserted;
138 else
139 goto cts_deasserted;
Rong Wang161e7732011-11-17 23:17:04 +0800140 }
141cts_deasserted:
142 return TIOCM_CAR | TIOCM_DSR;
143cts_asserted:
144 return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
145}
146
147static void sirfsoc_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
148{
149 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800150 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Rong Wang161e7732011-11-17 23:17:04 +0800151 unsigned int assert = mctrl & TIOCM_RTS;
152 unsigned int val = assert ? SIRFUART_AFC_CTRL_RX_THD : 0x0;
153 unsigned int current_val;
Qipan Li2eb56182013-08-15 06:52:15 +0800154
155 if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
156 return;
157 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
Qipan Li5df83112013-08-12 18:15:35 +0800158 current_val = rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0xFF;
Rong Wang161e7732011-11-17 23:17:04 +0800159 val |= current_val;
Qipan Li5df83112013-08-12 18:15:35 +0800160 wr_regl(port, ureg->sirfsoc_afc_ctrl, val);
Qipan Li2eb56182013-08-15 06:52:15 +0800161 } else {
162 if (!val)
163 gpio_set_value(sirfport->rts_gpio, 1);
164 else
165 gpio_set_value(sirfport->rts_gpio, 0);
Rong Wang161e7732011-11-17 23:17:04 +0800166 }
167}
168
169static void sirfsoc_uart_stop_tx(struct uart_port *port)
170{
Barry Song909102d2013-08-07 13:35:38 +0800171 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800172 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
173 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Barry Song909102d2013-08-07 13:35:38 +0800174
Qipan Li9be16b32014-01-30 13:57:29 +0800175 if (sirfport->tx_dma_chan) {
Qipan Li8316d042013-08-19 11:47:53 +0800176 if (sirfport->tx_dma_state == TX_DMA_RUNNING) {
177 dmaengine_pause(sirfport->tx_dma_chan);
178 sirfport->tx_dma_state = TX_DMA_PAUSE;
179 } else {
Barry Song057badd2015-01-03 17:02:57 +0800180 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800181 wr_regl(port, ureg->sirfsoc_int_en_reg,
182 rd_regl(port, ureg->sirfsoc_int_en_reg) &
183 ~uint_en->sirfsoc_txfifo_empty_en);
184 else
185 wr_regl(port, SIRFUART_INT_EN_CLR,
186 uint_en->sirfsoc_txfifo_empty_en);
187 }
188 } else {
Barry Song057badd2015-01-03 17:02:57 +0800189 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800190 wr_regl(port, ureg->sirfsoc_int_en_reg,
191 rd_regl(port, ureg->sirfsoc_int_en_reg) &
192 ~uint_en->sirfsoc_txfifo_empty_en);
193 else
194 wr_regl(port, SIRFUART_INT_EN_CLR,
195 uint_en->sirfsoc_txfifo_empty_en);
196 }
197}
198
199static void sirfsoc_uart_tx_with_dma(struct sirfsoc_uart_port *sirfport)
200{
201 struct uart_port *port = &sirfport->port;
202 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
203 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
204 struct circ_buf *xmit = &port->state->xmit;
205 unsigned long tran_size;
206 unsigned long tran_start;
207 unsigned long pio_tx_size;
208
209 tran_size = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
210 tran_start = (unsigned long)(xmit->buf + xmit->tail);
211 if (uart_circ_empty(xmit) || uart_tx_stopped(port) ||
212 !tran_size)
213 return;
214 if (sirfport->tx_dma_state == TX_DMA_PAUSE) {
215 dmaengine_resume(sirfport->tx_dma_chan);
216 return;
217 }
218 if (sirfport->tx_dma_state == TX_DMA_RUNNING)
219 return;
Barry Song057badd2015-01-03 17:02:57 +0800220 if (!sirfport->is_atlas7)
Qipan Li5df83112013-08-12 18:15:35 +0800221 wr_regl(port, ureg->sirfsoc_int_en_reg,
Qipan Li8316d042013-08-19 11:47:53 +0800222 rd_regl(port, ureg->sirfsoc_int_en_reg)&
223 ~(uint_en->sirfsoc_txfifo_empty_en));
224 else
Qipan Li5df83112013-08-12 18:15:35 +0800225 wr_regl(port, SIRFUART_INT_EN_CLR,
226 uint_en->sirfsoc_txfifo_empty_en);
Qipan Li8316d042013-08-19 11:47:53 +0800227 /*
228 * DMA requires buffer address and buffer length are both aligned with
229 * 4 bytes, so we use PIO for
230 * 1. if address is not aligned with 4bytes, use PIO for the first 1~3
231 * bytes, and move to DMA for the left part aligned with 4bytes
232 * 2. if buffer length is not aligned with 4bytes, use DMA for aligned
233 * part first, move to PIO for the left 1~3 bytes
234 */
235 if (tran_size < 4 || BYTES_TO_ALIGN(tran_start)) {
236 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
237 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
238 rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)|
239 SIRFUART_IO_MODE);
240 if (BYTES_TO_ALIGN(tran_start)) {
241 pio_tx_size = sirfsoc_uart_pio_tx_chars(sirfport,
242 BYTES_TO_ALIGN(tran_start));
243 tran_size -= pio_tx_size;
244 }
245 if (tran_size < 4)
246 sirfsoc_uart_pio_tx_chars(sirfport, tran_size);
Barry Song057badd2015-01-03 17:02:57 +0800247 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800248 wr_regl(port, ureg->sirfsoc_int_en_reg,
249 rd_regl(port, ureg->sirfsoc_int_en_reg)|
250 uint_en->sirfsoc_txfifo_empty_en);
251 else
252 wr_regl(port, ureg->sirfsoc_int_en_reg,
253 uint_en->sirfsoc_txfifo_empty_en);
254 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
255 } else {
256 /* tx transfer mode switch into dma mode */
257 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
258 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
259 rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)&
260 ~SIRFUART_IO_MODE);
261 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
262 tran_size &= ~(0x3);
Qipan Li5df83112013-08-12 18:15:35 +0800263
Qipan Li8316d042013-08-19 11:47:53 +0800264 sirfport->tx_dma_addr = dma_map_single(port->dev,
265 xmit->buf + xmit->tail,
266 tran_size, DMA_TO_DEVICE);
267 sirfport->tx_dma_desc = dmaengine_prep_slave_single(
268 sirfport->tx_dma_chan, sirfport->tx_dma_addr,
269 tran_size, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
270 if (!sirfport->tx_dma_desc) {
271 dev_err(port->dev, "DMA prep slave single fail\n");
272 return;
273 }
274 sirfport->tx_dma_desc->callback =
275 sirfsoc_uart_tx_dma_complete_callback;
276 sirfport->tx_dma_desc->callback_param = (void *)sirfport;
277 sirfport->transfer_size = tran_size;
278
279 dmaengine_submit(sirfport->tx_dma_desc);
280 dma_async_issue_pending(sirfport->tx_dma_chan);
281 sirfport->tx_dma_state = TX_DMA_RUNNING;
282 }
Rong Wang161e7732011-11-17 23:17:04 +0800283}
284
Jingoo Hanada1f442013-08-08 17:41:43 +0900285static void sirfsoc_uart_start_tx(struct uart_port *port)
Rong Wang161e7732011-11-17 23:17:04 +0800286{
287 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800288 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
289 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li9be16b32014-01-30 13:57:29 +0800290 if (sirfport->tx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +0800291 sirfsoc_uart_tx_with_dma(sirfport);
292 else {
Qipan Li7282cec2014-07-03 21:26:59 +0800293 sirfsoc_uart_pio_tx_chars(sirfport,
294 SIRFSOC_UART_IO_TX_REASONABLE_CNT);
Qipan Li8316d042013-08-19 11:47:53 +0800295 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
Barry Song057badd2015-01-03 17:02:57 +0800296 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800297 wr_regl(port, ureg->sirfsoc_int_en_reg,
298 rd_regl(port, ureg->sirfsoc_int_en_reg)|
299 uint_en->sirfsoc_txfifo_empty_en);
300 else
301 wr_regl(port, ureg->sirfsoc_int_en_reg,
302 uint_en->sirfsoc_txfifo_empty_en);
303 }
Rong Wang161e7732011-11-17 23:17:04 +0800304}
305
306static void sirfsoc_uart_stop_rx(struct uart_port *port)
307{
Barry Song909102d2013-08-07 13:35:38 +0800308 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800309 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
310 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li8316d042013-08-19 11:47:53 +0800311
Qipan Li5df83112013-08-12 18:15:35 +0800312 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
Qipan Li9be16b32014-01-30 13:57:29 +0800313 if (sirfport->rx_dma_chan) {
Barry Song057badd2015-01-03 17:02:57 +0800314 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800315 wr_regl(port, ureg->sirfsoc_int_en_reg,
316 rd_regl(port, ureg->sirfsoc_int_en_reg) &
317 ~(SIRFUART_RX_DMA_INT_EN(port, uint_en) |
318 uint_en->sirfsoc_rx_done_en));
319 else
320 wr_regl(port, SIRFUART_INT_EN_CLR,
321 SIRFUART_RX_DMA_INT_EN(port, uint_en)|
322 uint_en->sirfsoc_rx_done_en);
323 dmaengine_terminate_all(sirfport->rx_dma_chan);
324 } else {
Barry Song057badd2015-01-03 17:02:57 +0800325 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800326 wr_regl(port, ureg->sirfsoc_int_en_reg,
327 rd_regl(port, ureg->sirfsoc_int_en_reg)&
328 ~(SIRFUART_RX_IO_INT_EN(port, uint_en)));
329 else
330 wr_regl(port, SIRFUART_INT_EN_CLR,
331 SIRFUART_RX_IO_INT_EN(port, uint_en));
332 }
Rong Wang161e7732011-11-17 23:17:04 +0800333}
334
335static void sirfsoc_uart_disable_ms(struct uart_port *port)
336{
337 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800338 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
339 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Barry Song909102d2013-08-07 13:35:38 +0800340
Rong Wang161e7732011-11-17 23:17:04 +0800341 if (!sirfport->hw_flow_ctrl)
342 return;
Qipan Li2eb56182013-08-15 06:52:15 +0800343 sirfport->ms_enabled = false;
344 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
345 wr_regl(port, ureg->sirfsoc_afc_ctrl,
346 rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0x3FF);
Barry Song057badd2015-01-03 17:02:57 +0800347 if (!sirfport->is_atlas7)
Qipan Li2eb56182013-08-15 06:52:15 +0800348 wr_regl(port, ureg->sirfsoc_int_en_reg,
349 rd_regl(port, ureg->sirfsoc_int_en_reg)&
350 ~uint_en->sirfsoc_cts_en);
351 else
352 wr_regl(port, SIRFUART_INT_EN_CLR,
353 uint_en->sirfsoc_cts_en);
Qipan Li5df83112013-08-12 18:15:35 +0800354 } else
Qipan Li2eb56182013-08-15 06:52:15 +0800355 disable_irq(gpio_to_irq(sirfport->cts_gpio));
356}
357
358static irqreturn_t sirfsoc_uart_usp_cts_handler(int irq, void *dev_id)
359{
360 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
361 struct uart_port *port = &sirfport->port;
Qipan Li07d410e2014-05-26 19:02:07 +0800362 spin_lock(&port->lock);
Qipan Li2eb56182013-08-15 06:52:15 +0800363 if (gpio_is_valid(sirfport->cts_gpio) && sirfport->ms_enabled)
364 uart_handle_cts_change(port,
365 !gpio_get_value(sirfport->cts_gpio));
Qipan Li07d410e2014-05-26 19:02:07 +0800366 spin_unlock(&port->lock);
Qipan Li2eb56182013-08-15 06:52:15 +0800367 return IRQ_HANDLED;
Rong Wang161e7732011-11-17 23:17:04 +0800368}
369
370static void sirfsoc_uart_enable_ms(struct uart_port *port)
371{
372 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800373 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
374 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Barry Song909102d2013-08-07 13:35:38 +0800375
Rong Wang161e7732011-11-17 23:17:04 +0800376 if (!sirfport->hw_flow_ctrl)
377 return;
Qipan Li2eb56182013-08-15 06:52:15 +0800378 sirfport->ms_enabled = true;
379 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
380 wr_regl(port, ureg->sirfsoc_afc_ctrl,
381 rd_regl(port, ureg->sirfsoc_afc_ctrl) |
382 SIRFUART_AFC_TX_EN | SIRFUART_AFC_RX_EN);
Barry Song057badd2015-01-03 17:02:57 +0800383 if (!sirfport->is_atlas7)
Qipan Li2eb56182013-08-15 06:52:15 +0800384 wr_regl(port, ureg->sirfsoc_int_en_reg,
385 rd_regl(port, ureg->sirfsoc_int_en_reg)
386 | uint_en->sirfsoc_cts_en);
387 else
388 wr_regl(port, ureg->sirfsoc_int_en_reg,
389 uint_en->sirfsoc_cts_en);
Qipan Li5df83112013-08-12 18:15:35 +0800390 } else
Qipan Li2eb56182013-08-15 06:52:15 +0800391 enable_irq(gpio_to_irq(sirfport->cts_gpio));
Rong Wang161e7732011-11-17 23:17:04 +0800392}
393
394static void sirfsoc_uart_break_ctl(struct uart_port *port, int break_state)
395{
Qipan Li5df83112013-08-12 18:15:35 +0800396 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
397 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
398 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
399 unsigned long ulcon = rd_regl(port, ureg->sirfsoc_line_ctrl);
400 if (break_state)
401 ulcon |= SIRFUART_SET_BREAK;
402 else
403 ulcon &= ~SIRFUART_SET_BREAK;
404 wr_regl(port, ureg->sirfsoc_line_ctrl, ulcon);
405 }
Rong Wang161e7732011-11-17 23:17:04 +0800406}
407
408static unsigned int
409sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count)
410{
Qipan Li5df83112013-08-12 18:15:35 +0800411 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
412 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
413 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
Rong Wang161e7732011-11-17 23:17:04 +0800414 unsigned int ch, rx_count = 0;
Qipan Li5df83112013-08-12 18:15:35 +0800415 struct tty_struct *tty;
416 tty = tty_port_tty_get(&port->state->port);
417 if (!tty)
418 return -ENODEV;
419 while (!(rd_regl(port, ureg->sirfsoc_rx_fifo_status) &
420 ufifo_st->ff_empty(port->line))) {
421 ch = rd_regl(port, ureg->sirfsoc_rx_fifo_data) |
422 SIRFUART_DUMMY_READ;
Rong Wang161e7732011-11-17 23:17:04 +0800423 if (unlikely(uart_handle_sysrq_char(port, ch)))
424 continue;
425 uart_insert_char(port, 0, 0, ch, TTY_NORMAL);
426 rx_count++;
427 if (rx_count >= max_rx_count)
428 break;
429 }
430
Qipan Li8316d042013-08-19 11:47:53 +0800431 sirfport->rx_io_count += rx_count;
Rong Wang161e7732011-11-17 23:17:04 +0800432 port->icount.rx += rx_count;
Viresh Kumar8b9ade92013-08-19 20:14:28 +0530433
Rong Wang161e7732011-11-17 23:17:04 +0800434 return rx_count;
435}
436
437static unsigned int
438sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count)
439{
440 struct uart_port *port = &sirfport->port;
Qipan Li5df83112013-08-12 18:15:35 +0800441 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
442 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
Rong Wang161e7732011-11-17 23:17:04 +0800443 struct circ_buf *xmit = &port->state->xmit;
444 unsigned int num_tx = 0;
445 while (!uart_circ_empty(xmit) &&
Qipan Li5df83112013-08-12 18:15:35 +0800446 !(rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
447 ufifo_st->ff_full(port->line)) &&
Rong Wang161e7732011-11-17 23:17:04 +0800448 count--) {
Qipan Li5df83112013-08-12 18:15:35 +0800449 wr_regl(port, ureg->sirfsoc_tx_fifo_data,
450 xmit->buf[xmit->tail]);
Rong Wang161e7732011-11-17 23:17:04 +0800451 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
452 port->icount.tx++;
453 num_tx++;
454 }
455 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
456 uart_write_wakeup(port);
457 return num_tx;
458}
459
Qipan Li8316d042013-08-19 11:47:53 +0800460static void sirfsoc_uart_tx_dma_complete_callback(void *param)
461{
462 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
463 struct uart_port *port = &sirfport->port;
464 struct circ_buf *xmit = &port->state->xmit;
465 unsigned long flags;
466
Qipan Li07d410e2014-05-26 19:02:07 +0800467 spin_lock_irqsave(&port->lock, flags);
Qipan Li8316d042013-08-19 11:47:53 +0800468 xmit->tail = (xmit->tail + sirfport->transfer_size) &
469 (UART_XMIT_SIZE - 1);
470 port->icount.tx += sirfport->transfer_size;
471 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
472 uart_write_wakeup(port);
473 if (sirfport->tx_dma_addr)
474 dma_unmap_single(port->dev, sirfport->tx_dma_addr,
475 sirfport->transfer_size, DMA_TO_DEVICE);
Qipan Li8316d042013-08-19 11:47:53 +0800476 sirfport->tx_dma_state = TX_DMA_IDLE;
477 sirfsoc_uart_tx_with_dma(sirfport);
Qipan Li07d410e2014-05-26 19:02:07 +0800478 spin_unlock_irqrestore(&port->lock, flags);
Qipan Li8316d042013-08-19 11:47:53 +0800479}
480
481static void sirfsoc_uart_insert_rx_buf_to_tty(
482 struct sirfsoc_uart_port *sirfport, int count)
483{
484 struct uart_port *port = &sirfport->port;
485 struct tty_port *tport = &port->state->port;
486 int inserted;
487
488 inserted = tty_insert_flip_string(tport,
489 sirfport->rx_dma_items[sirfport->rx_completed].xmit.buf, count);
490 port->icount.rx += inserted;
Qipan Li8316d042013-08-19 11:47:53 +0800491}
492
493static void sirfsoc_rx_submit_one_dma_desc(struct uart_port *port, int index)
494{
495 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
496
497 sirfport->rx_dma_items[index].xmit.tail =
498 sirfport->rx_dma_items[index].xmit.head = 0;
499 sirfport->rx_dma_items[index].desc =
500 dmaengine_prep_slave_single(sirfport->rx_dma_chan,
501 sirfport->rx_dma_items[index].dma_addr, SIRFSOC_RX_DMA_BUF_SIZE,
502 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
503 if (!sirfport->rx_dma_items[index].desc) {
504 dev_err(port->dev, "DMA slave single fail\n");
505 return;
506 }
507 sirfport->rx_dma_items[index].desc->callback =
508 sirfsoc_uart_rx_dma_complete_callback;
509 sirfport->rx_dma_items[index].desc->callback_param = sirfport;
510 sirfport->rx_dma_items[index].cookie =
511 dmaengine_submit(sirfport->rx_dma_items[index].desc);
512 dma_async_issue_pending(sirfport->rx_dma_chan);
513}
514
515static void sirfsoc_rx_tmo_process_tl(unsigned long param)
516{
517 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
518 struct uart_port *port = &sirfport->port;
519 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
520 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
521 struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
522 unsigned int count;
523 unsigned long flags;
Qipan Lidf8d4aa2014-01-03 15:44:08 +0800524 struct dma_tx_state tx_state;
Qipan Li8316d042013-08-19 11:47:53 +0800525
Qipan Li07d410e2014-05-26 19:02:07 +0800526 spin_lock_irqsave(&port->lock, flags);
Qipan Lidf8d4aa2014-01-03 15:44:08 +0800527 while (DMA_COMPLETE == dmaengine_tx_status(sirfport->rx_dma_chan,
528 sirfport->rx_dma_items[sirfport->rx_completed].cookie, &tx_state)) {
Qipan Li8316d042013-08-19 11:47:53 +0800529 sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
530 SIRFSOC_RX_DMA_BUF_SIZE);
Qipan Li59f8a622013-09-21 09:02:10 +0800531 sirfport->rx_completed++;
Qipan Li8316d042013-08-19 11:47:53 +0800532 sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
533 }
534 count = CIRC_CNT(sirfport->rx_dma_items[sirfport->rx_issued].xmit.head,
535 sirfport->rx_dma_items[sirfport->rx_issued].xmit.tail,
536 SIRFSOC_RX_DMA_BUF_SIZE);
537 if (count > 0)
538 sirfsoc_uart_insert_rx_buf_to_tty(sirfport, count);
539 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
540 rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
541 SIRFUART_IO_MODE);
Qipan Lifb78b812014-01-27 14:23:39 +0800542 sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
Qipan Li8316d042013-08-19 11:47:53 +0800543 if (sirfport->rx_io_count == 4) {
Qipan Li8316d042013-08-19 11:47:53 +0800544 sirfport->rx_io_count = 0;
545 wr_regl(port, ureg->sirfsoc_int_st_reg,
546 uint_st->sirfsoc_rx_done);
Barry Song057badd2015-01-03 17:02:57 +0800547 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800548 wr_regl(port, ureg->sirfsoc_int_en_reg,
549 rd_regl(port, ureg->sirfsoc_int_en_reg) &
550 ~(uint_en->sirfsoc_rx_done_en));
551 else
552 wr_regl(port, SIRFUART_INT_EN_CLR,
553 uint_en->sirfsoc_rx_done_en);
Qipan Li8316d042013-08-19 11:47:53 +0800554 sirfsoc_uart_start_next_rx_dma(port);
555 } else {
Qipan Li8316d042013-08-19 11:47:53 +0800556 wr_regl(port, ureg->sirfsoc_int_st_reg,
557 uint_st->sirfsoc_rx_done);
Barry Song057badd2015-01-03 17:02:57 +0800558 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800559 wr_regl(port, ureg->sirfsoc_int_en_reg,
560 rd_regl(port, ureg->sirfsoc_int_en_reg) |
561 (uint_en->sirfsoc_rx_done_en));
562 else
563 wr_regl(port, ureg->sirfsoc_int_en_reg,
564 uint_en->sirfsoc_rx_done_en);
Qipan Li8316d042013-08-19 11:47:53 +0800565 }
Qipan Li07d410e2014-05-26 19:02:07 +0800566 spin_unlock_irqrestore(&port->lock, flags);
567 tty_flip_buffer_push(&port->state->port);
Qipan Li8316d042013-08-19 11:47:53 +0800568}
569
570static void sirfsoc_uart_handle_rx_tmo(struct sirfsoc_uart_port *sirfport)
571{
572 struct uart_port *port = &sirfport->port;
573 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
574 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
575 struct dma_tx_state tx_state;
Qipan Li8316d042013-08-19 11:47:53 +0800576 dmaengine_tx_status(sirfport->rx_dma_chan,
577 sirfport->rx_dma_items[sirfport->rx_issued].cookie, &tx_state);
578 dmaengine_terminate_all(sirfport->rx_dma_chan);
579 sirfport->rx_dma_items[sirfport->rx_issued].xmit.head =
580 SIRFSOC_RX_DMA_BUF_SIZE - tx_state.residue;
Barry Song057badd2015-01-03 17:02:57 +0800581 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800582 wr_regl(port, ureg->sirfsoc_int_en_reg,
583 rd_regl(port, ureg->sirfsoc_int_en_reg) &
584 ~(uint_en->sirfsoc_rx_timeout_en));
585 else
586 wr_regl(port, SIRFUART_INT_EN_CLR,
587 uint_en->sirfsoc_rx_timeout_en);
Qipan Li8316d042013-08-19 11:47:53 +0800588 tasklet_schedule(&sirfport->rx_tmo_process_tasklet);
589}
590
591static void sirfsoc_uart_handle_rx_done(struct sirfsoc_uart_port *sirfport)
592{
593 struct uart_port *port = &sirfport->port;
594 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
595 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
596 struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
597
598 sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
599 if (sirfport->rx_io_count == 4) {
600 sirfport->rx_io_count = 0;
Barry Song057badd2015-01-03 17:02:57 +0800601 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800602 wr_regl(port, ureg->sirfsoc_int_en_reg,
603 rd_regl(port, ureg->sirfsoc_int_en_reg) &
604 ~(uint_en->sirfsoc_rx_done_en));
605 else
606 wr_regl(port, SIRFUART_INT_EN_CLR,
607 uint_en->sirfsoc_rx_done_en);
608 wr_regl(port, ureg->sirfsoc_int_st_reg,
609 uint_st->sirfsoc_rx_timeout);
610 sirfsoc_uart_start_next_rx_dma(port);
611 }
612}
613
Rong Wang161e7732011-11-17 23:17:04 +0800614static irqreturn_t sirfsoc_uart_isr(int irq, void *dev_id)
615{
616 unsigned long intr_status;
617 unsigned long cts_status;
618 unsigned long flag = TTY_NORMAL;
619 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
620 struct uart_port *port = &sirfport->port;
Qipan Li5df83112013-08-12 18:15:35 +0800621 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
622 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
623 struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
624 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Rong Wang161e7732011-11-17 23:17:04 +0800625 struct uart_state *state = port->state;
626 struct circ_buf *xmit = &port->state->xmit;
Barry Song5425e032012-12-25 17:32:04 +0800627 spin_lock(&port->lock);
Qipan Li5df83112013-08-12 18:15:35 +0800628 intr_status = rd_regl(port, ureg->sirfsoc_int_st_reg);
629 wr_regl(port, ureg->sirfsoc_int_st_reg, intr_status);
Qipan Li8316d042013-08-19 11:47:53 +0800630 intr_status &= rd_regl(port, ureg->sirfsoc_int_en_reg);
Qipan Li5df83112013-08-12 18:15:35 +0800631 if (unlikely(intr_status & (SIRFUART_ERR_INT_STAT(port, uint_st)))) {
632 if (intr_status & uint_st->sirfsoc_rxd_brk) {
633 port->icount.brk++;
Rong Wang161e7732011-11-17 23:17:04 +0800634 if (uart_handle_break(port))
635 goto recv_char;
Rong Wang161e7732011-11-17 23:17:04 +0800636 }
Qipan Li5df83112013-08-12 18:15:35 +0800637 if (intr_status & uint_st->sirfsoc_rx_oflow)
Rong Wang161e7732011-11-17 23:17:04 +0800638 port->icount.overrun++;
Qipan Li5df83112013-08-12 18:15:35 +0800639 if (intr_status & uint_st->sirfsoc_frm_err) {
Rong Wang161e7732011-11-17 23:17:04 +0800640 port->icount.frame++;
641 flag = TTY_FRAME;
642 }
Qipan Li5df83112013-08-12 18:15:35 +0800643 if (intr_status & uint_st->sirfsoc_parity_err)
Rong Wang161e7732011-11-17 23:17:04 +0800644 flag = TTY_PARITY;
Qipan Li5df83112013-08-12 18:15:35 +0800645 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
646 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
647 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
Rong Wang161e7732011-11-17 23:17:04 +0800648 intr_status &= port->read_status_mask;
649 uart_insert_char(port, intr_status,
Qipan Li5df83112013-08-12 18:15:35 +0800650 uint_en->sirfsoc_rx_oflow_en, 0, flag);
Rong Wang161e7732011-11-17 23:17:04 +0800651 }
652recv_char:
Qipan Li5df83112013-08-12 18:15:35 +0800653 if ((sirfport->uart_reg->uart_type == SIRF_REAL_UART) &&
Qipan Li8316d042013-08-19 11:47:53 +0800654 (intr_status & SIRFUART_CTS_INT_ST(uint_st)) &&
655 !sirfport->tx_dma_state) {
Qipan Li5df83112013-08-12 18:15:35 +0800656 cts_status = rd_regl(port, ureg->sirfsoc_afc_ctrl) &
657 SIRFUART_AFC_CTS_STATUS;
658 if (cts_status != 0)
659 cts_status = 0;
660 else
661 cts_status = 1;
662 uart_handle_cts_change(port, cts_status);
663 wake_up_interruptible(&state->port.delta_msr_wait);
Rong Wang161e7732011-11-17 23:17:04 +0800664 }
Qipan Li9be16b32014-01-30 13:57:29 +0800665 if (sirfport->rx_dma_chan) {
Qipan Li8316d042013-08-19 11:47:53 +0800666 if (intr_status & uint_st->sirfsoc_rx_timeout)
667 sirfsoc_uart_handle_rx_tmo(sirfport);
668 if (intr_status & uint_st->sirfsoc_rx_done)
669 sirfsoc_uart_handle_rx_done(sirfport);
670 } else {
671 if (intr_status & SIRFUART_RX_IO_INT_ST(uint_st))
672 sirfsoc_uart_pio_rx_chars(port,
673 SIRFSOC_UART_IO_RX_MAX_CNT);
674 }
Qipan Li07d410e2014-05-26 19:02:07 +0800675 spin_unlock(&port->lock);
676 tty_flip_buffer_push(&state->port);
677 spin_lock(&port->lock);
Qipan Li5df83112013-08-12 18:15:35 +0800678 if (intr_status & uint_st->sirfsoc_txfifo_empty) {
Qipan Li9be16b32014-01-30 13:57:29 +0800679 if (sirfport->tx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +0800680 sirfsoc_uart_tx_with_dma(sirfport);
681 else {
682 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
683 spin_unlock(&port->lock);
684 return IRQ_HANDLED;
685 } else {
686 sirfsoc_uart_pio_tx_chars(sirfport,
Rong Wang161e7732011-11-17 23:17:04 +0800687 SIRFSOC_UART_IO_TX_REASONABLE_CNT);
Qipan Li8316d042013-08-19 11:47:53 +0800688 if ((uart_circ_empty(xmit)) &&
Qipan Li5df83112013-08-12 18:15:35 +0800689 (rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
Qipan Li8316d042013-08-19 11:47:53 +0800690 ufifo_st->ff_empty(port->line)))
691 sirfsoc_uart_stop_tx(port);
692 }
Rong Wang161e7732011-11-17 23:17:04 +0800693 }
694 }
Barry Song5425e032012-12-25 17:32:04 +0800695 spin_unlock(&port->lock);
Qipan Li07d410e2014-05-26 19:02:07 +0800696
Rong Wang161e7732011-11-17 23:17:04 +0800697 return IRQ_HANDLED;
698}
699
Qipan Li8316d042013-08-19 11:47:53 +0800700static void sirfsoc_uart_rx_dma_complete_tl(unsigned long param)
701{
702 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
703 struct uart_port *port = &sirfport->port;
Qipan Li59f8a622013-09-21 09:02:10 +0800704 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
705 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li8316d042013-08-19 11:47:53 +0800706 unsigned long flags;
Qipan Lidf8d4aa2014-01-03 15:44:08 +0800707 struct dma_tx_state tx_state;
Daniel Thompson58eb97c2014-05-29 11:13:43 +0100708 spin_lock_irqsave(&port->lock, flags);
Qipan Lidf8d4aa2014-01-03 15:44:08 +0800709 while (DMA_COMPLETE == dmaengine_tx_status(sirfport->rx_dma_chan,
710 sirfport->rx_dma_items[sirfport->rx_completed].cookie, &tx_state)) {
Qipan Li8316d042013-08-19 11:47:53 +0800711 sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
712 SIRFSOC_RX_DMA_BUF_SIZE);
Qipan Li59f8a622013-09-21 09:02:10 +0800713 if (rd_regl(port, ureg->sirfsoc_int_en_reg) &
714 uint_en->sirfsoc_rx_timeout_en)
715 sirfsoc_rx_submit_one_dma_desc(port,
716 sirfport->rx_completed++);
717 else
718 sirfport->rx_completed++;
Qipan Li8316d042013-08-19 11:47:53 +0800719 sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
720 }
Qipan Li07d410e2014-05-26 19:02:07 +0800721 spin_unlock_irqrestore(&port->lock, flags);
722 tty_flip_buffer_push(&port->state->port);
Qipan Li8316d042013-08-19 11:47:53 +0800723}
724
725static void sirfsoc_uart_rx_dma_complete_callback(void *param)
726{
727 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
Qipan Li07d410e2014-05-26 19:02:07 +0800728 unsigned long flags;
729
730 spin_lock_irqsave(&sirfport->port.lock, flags);
Qipan Li8316d042013-08-19 11:47:53 +0800731 sirfport->rx_issued++;
732 sirfport->rx_issued %= SIRFSOC_RX_LOOP_BUF_CNT;
Qipan Li8316d042013-08-19 11:47:53 +0800733 tasklet_schedule(&sirfport->rx_dma_complete_tasklet);
Qipan Li07d410e2014-05-26 19:02:07 +0800734 spin_unlock_irqrestore(&sirfport->port.lock, flags);
Qipan Li8316d042013-08-19 11:47:53 +0800735}
736
737/* submit rx dma task into dmaengine */
738static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port)
739{
740 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
741 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
742 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li8316d042013-08-19 11:47:53 +0800743 int i;
Qipan Li8316d042013-08-19 11:47:53 +0800744 sirfport->rx_io_count = 0;
745 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
746 rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) &
747 ~SIRFUART_IO_MODE);
Qipan Li8316d042013-08-19 11:47:53 +0800748 for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
749 sirfsoc_rx_submit_one_dma_desc(port, i);
750 sirfport->rx_completed = sirfport->rx_issued = 0;
Barry Song057badd2015-01-03 17:02:57 +0800751 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800752 wr_regl(port, ureg->sirfsoc_int_en_reg,
753 rd_regl(port, ureg->sirfsoc_int_en_reg) |
754 SIRFUART_RX_DMA_INT_EN(port, uint_en));
755 else
756 wr_regl(port, ureg->sirfsoc_int_en_reg,
757 SIRFUART_RX_DMA_INT_EN(port, uint_en));
Qipan Li8316d042013-08-19 11:47:53 +0800758}
759
Rong Wang161e7732011-11-17 23:17:04 +0800760static void sirfsoc_uart_start_rx(struct uart_port *port)
761{
Barry Song909102d2013-08-07 13:35:38 +0800762 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800763 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
764 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li8316d042013-08-19 11:47:53 +0800765
766 sirfport->rx_io_count = 0;
Qipan Li5df83112013-08-12 18:15:35 +0800767 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
768 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
769 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
Qipan Li9be16b32014-01-30 13:57:29 +0800770 if (sirfport->rx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +0800771 sirfsoc_uart_start_next_rx_dma(port);
772 else {
Barry Song057badd2015-01-03 17:02:57 +0800773 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800774 wr_regl(port, ureg->sirfsoc_int_en_reg,
775 rd_regl(port, ureg->sirfsoc_int_en_reg) |
776 SIRFUART_RX_IO_INT_EN(port, uint_en));
777 else
778 wr_regl(port, ureg->sirfsoc_int_en_reg,
779 SIRFUART_RX_IO_INT_EN(port, uint_en));
780 }
Rong Wang161e7732011-11-17 23:17:04 +0800781}
782
783static unsigned int
Qipan Li5df83112013-08-12 18:15:35 +0800784sirfsoc_usp_calc_sample_div(unsigned long set_rate,
785 unsigned long ioclk_rate, unsigned long *sample_reg)
786{
787 unsigned long min_delta = ~0UL;
788 unsigned short sample_div;
789 unsigned long ioclk_div = 0;
790 unsigned long temp_delta;
791
792 for (sample_div = SIRF_MIN_SAMPLE_DIV;
793 sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
794 temp_delta = ioclk_rate -
795 (ioclk_rate + (set_rate * sample_div) / 2)
796 / (set_rate * sample_div) * set_rate * sample_div;
797
798 temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
799 if (temp_delta < min_delta) {
800 ioclk_div = (2 * ioclk_rate /
801 (set_rate * sample_div) + 1) / 2 - 1;
802 if (ioclk_div > SIRF_IOCLK_DIV_MAX)
803 continue;
804 min_delta = temp_delta;
805 *sample_reg = sample_div;
806 if (!temp_delta)
807 break;
808 }
809 }
810 return ioclk_div;
811}
812
813static unsigned int
814sirfsoc_uart_calc_sample_div(unsigned long baud_rate,
815 unsigned long ioclk_rate, unsigned long *set_baud)
Rong Wang161e7732011-11-17 23:17:04 +0800816{
817 unsigned long min_delta = ~0UL;
818 unsigned short sample_div;
819 unsigned int regv = 0;
820 unsigned long ioclk_div;
821 unsigned long baud_tmp;
822 int temp_delta;
823
824 for (sample_div = SIRF_MIN_SAMPLE_DIV;
825 sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
826 ioclk_div = (ioclk_rate / (baud_rate * (sample_div + 1))) - 1;
827 if (ioclk_div > SIRF_IOCLK_DIV_MAX)
828 continue;
829 baud_tmp = ioclk_rate / ((ioclk_div + 1) * (sample_div + 1));
830 temp_delta = baud_tmp - baud_rate;
831 temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
832 if (temp_delta < min_delta) {
833 regv = regv & (~SIRF_IOCLK_DIV_MASK);
834 regv = regv | ioclk_div;
835 regv = regv & (~SIRF_SAMPLE_DIV_MASK);
836 regv = regv | (sample_div << SIRF_SAMPLE_DIV_SHIFT);
837 min_delta = temp_delta;
Qipan Li5df83112013-08-12 18:15:35 +0800838 *set_baud = baud_tmp;
Rong Wang161e7732011-11-17 23:17:04 +0800839 }
840 }
841 return regv;
842}
843
844static void sirfsoc_uart_set_termios(struct uart_port *port,
845 struct ktermios *termios,
846 struct ktermios *old)
847{
848 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800849 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
850 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Rong Wang161e7732011-11-17 23:17:04 +0800851 unsigned long config_reg = 0;
852 unsigned long baud_rate;
Qipan Li5df83112013-08-12 18:15:35 +0800853 unsigned long set_baud;
Rong Wang161e7732011-11-17 23:17:04 +0800854 unsigned long flags;
855 unsigned long ic;
856 unsigned int clk_div_reg = 0;
Qipan Li8316d042013-08-19 11:47:53 +0800857 unsigned long txfifo_op_reg, ioclk_rate;
Rong Wang161e7732011-11-17 23:17:04 +0800858 unsigned long rx_time_out;
859 int threshold_div;
Qipan Li5df83112013-08-12 18:15:35 +0800860 u32 data_bit_len, stop_bit_len, len_val;
861 unsigned long sample_div_reg = 0xf;
862 ioclk_rate = port->uartclk;
Rong Wang161e7732011-11-17 23:17:04 +0800863
Rong Wang161e7732011-11-17 23:17:04 +0800864 switch (termios->c_cflag & CSIZE) {
865 default:
866 case CS8:
Qipan Li5df83112013-08-12 18:15:35 +0800867 data_bit_len = 8;
Rong Wang161e7732011-11-17 23:17:04 +0800868 config_reg |= SIRFUART_DATA_BIT_LEN_8;
869 break;
870 case CS7:
Qipan Li5df83112013-08-12 18:15:35 +0800871 data_bit_len = 7;
Rong Wang161e7732011-11-17 23:17:04 +0800872 config_reg |= SIRFUART_DATA_BIT_LEN_7;
873 break;
874 case CS6:
Qipan Li5df83112013-08-12 18:15:35 +0800875 data_bit_len = 6;
Rong Wang161e7732011-11-17 23:17:04 +0800876 config_reg |= SIRFUART_DATA_BIT_LEN_6;
877 break;
878 case CS5:
Qipan Li5df83112013-08-12 18:15:35 +0800879 data_bit_len = 5;
Rong Wang161e7732011-11-17 23:17:04 +0800880 config_reg |= SIRFUART_DATA_BIT_LEN_5;
881 break;
882 }
Qipan Li5df83112013-08-12 18:15:35 +0800883 if (termios->c_cflag & CSTOPB) {
Rong Wang161e7732011-11-17 23:17:04 +0800884 config_reg |= SIRFUART_STOP_BIT_LEN_2;
Qipan Li5df83112013-08-12 18:15:35 +0800885 stop_bit_len = 2;
886 } else
887 stop_bit_len = 1;
888
Rong Wang161e7732011-11-17 23:17:04 +0800889 spin_lock_irqsave(&port->lock, flags);
Qipan Li5df83112013-08-12 18:15:35 +0800890 port->read_status_mask = uint_en->sirfsoc_rx_oflow_en;
Rong Wang161e7732011-11-17 23:17:04 +0800891 port->ignore_status_mask = 0;
Qipan Li5df83112013-08-12 18:15:35 +0800892 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
893 if (termios->c_iflag & INPCK)
894 port->read_status_mask |= uint_en->sirfsoc_frm_err_en |
895 uint_en->sirfsoc_parity_err_en;
Qipan Li2eb56182013-08-15 06:52:15 +0800896 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800897 if (termios->c_iflag & INPCK)
898 port->read_status_mask |= uint_en->sirfsoc_frm_err_en;
899 }
Peter Hurleyef8b9dd2014-06-16 08:10:41 -0400900 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
Qipan Li5df83112013-08-12 18:15:35 +0800901 port->read_status_mask |= uint_en->sirfsoc_rxd_brk_en;
902 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
903 if (termios->c_iflag & IGNPAR)
904 port->ignore_status_mask |=
905 uint_en->sirfsoc_frm_err_en |
906 uint_en->sirfsoc_parity_err_en;
907 if (termios->c_cflag & PARENB) {
908 if (termios->c_cflag & CMSPAR) {
909 if (termios->c_cflag & PARODD)
910 config_reg |= SIRFUART_STICK_BIT_MARK;
911 else
912 config_reg |= SIRFUART_STICK_BIT_SPACE;
913 } else if (termios->c_cflag & PARODD) {
914 config_reg |= SIRFUART_STICK_BIT_ODD;
915 } else {
916 config_reg |= SIRFUART_STICK_BIT_EVEN;
917 }
Rong Wang161e7732011-11-17 23:17:04 +0800918 }
Qipan Li2eb56182013-08-15 06:52:15 +0800919 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800920 if (termios->c_iflag & IGNPAR)
921 port->ignore_status_mask |=
922 uint_en->sirfsoc_frm_err_en;
923 if (termios->c_cflag & PARENB)
924 dev_warn(port->dev,
925 "USP-UART not support parity err\n");
926 }
927 if (termios->c_iflag & IGNBRK) {
928 port->ignore_status_mask |=
929 uint_en->sirfsoc_rxd_brk_en;
930 if (termios->c_iflag & IGNPAR)
931 port->ignore_status_mask |=
932 uint_en->sirfsoc_rx_oflow_en;
933 }
934 if ((termios->c_cflag & CREAD) == 0)
935 port->ignore_status_mask |= SIRFUART_DUMMY_READ;
Rong Wang161e7732011-11-17 23:17:04 +0800936 /* Hardware Flow Control Settings */
937 if (UART_ENABLE_MS(port, termios->c_cflag)) {
938 if (!sirfport->ms_enabled)
939 sirfsoc_uart_enable_ms(port);
940 } else {
941 if (sirfport->ms_enabled)
942 sirfsoc_uart_disable_ms(port);
943 }
Qipan Li5df83112013-08-12 18:15:35 +0800944 baud_rate = uart_get_baud_rate(port, termios, old, 0, 4000000);
945 if (ioclk_rate == 150000000) {
Barry Songac4ce712013-01-16 14:49:27 +0800946 for (ic = 0; ic < SIRF_BAUD_RATE_SUPPORT_NR; ic++)
947 if (baud_rate == baudrate_to_regv[ic].baud_rate)
948 clk_div_reg = baudrate_to_regv[ic].reg_val;
949 }
Qipan Li5df83112013-08-12 18:15:35 +0800950 set_baud = baud_rate;
951 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
952 if (unlikely(clk_div_reg == 0))
953 clk_div_reg = sirfsoc_uart_calc_sample_div(baud_rate,
954 ioclk_rate, &set_baud);
955 wr_regl(port, ureg->sirfsoc_divisor, clk_div_reg);
Qipan Li2eb56182013-08-15 06:52:15 +0800956 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800957 clk_div_reg = sirfsoc_usp_calc_sample_div(baud_rate,
958 ioclk_rate, &sample_div_reg);
959 sample_div_reg--;
960 set_baud = ((ioclk_rate / (clk_div_reg+1) - 1) /
961 (sample_div_reg + 1));
962 /* setting usp mode 2 */
Qipan Li459f15c2013-08-25 20:18:40 +0800963 len_val = ((1 << SIRFSOC_USP_MODE2_RXD_DELAY_OFFSET) |
964 (1 << SIRFSOC_USP_MODE2_TXD_DELAY_OFFSET));
965 len_val |= ((clk_div_reg & SIRFSOC_USP_MODE2_CLK_DIVISOR_MASK)
966 << SIRFSOC_USP_MODE2_CLK_DIVISOR_OFFSET);
967 wr_regl(port, ureg->sirfsoc_mode2, len_val);
Qipan Li5df83112013-08-12 18:15:35 +0800968 }
Rong Wang161e7732011-11-17 23:17:04 +0800969 if (tty_termios_baud_rate(termios))
Qipan Li5df83112013-08-12 18:15:35 +0800970 tty_termios_encode_baud_rate(termios, set_baud, set_baud);
971 /* set receive timeout && data bits len */
972 rx_time_out = SIRFSOC_UART_RX_TIMEOUT(set_baud, 20000);
973 rx_time_out = SIRFUART_RECV_TIMEOUT_VALUE(rx_time_out);
Qipan Li8316d042013-08-19 11:47:53 +0800974 txfifo_op_reg = rd_regl(port, ureg->sirfsoc_tx_fifo_op);
Qipan Li459f15c2013-08-25 20:18:40 +0800975 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_STOP);
Qipan Li5df83112013-08-12 18:15:35 +0800976 wr_regl(port, ureg->sirfsoc_tx_fifo_op,
Qipan Li8316d042013-08-19 11:47:53 +0800977 (txfifo_op_reg & ~SIRFUART_FIFO_START));
Qipan Li5df83112013-08-12 18:15:35 +0800978 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
979 config_reg |= SIRFUART_RECV_TIMEOUT(port, rx_time_out);
980 wr_regl(port, ureg->sirfsoc_line_ctrl, config_reg);
Qipan Li2eb56182013-08-15 06:52:15 +0800981 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800982 /*tx frame ctrl*/
Qipan Li459f15c2013-08-25 20:18:40 +0800983 len_val = (data_bit_len - 1) << SIRFSOC_USP_TX_DATA_LEN_OFFSET;
984 len_val |= (data_bit_len + 1 + stop_bit_len - 1) <<
985 SIRFSOC_USP_TX_FRAME_LEN_OFFSET;
986 len_val |= ((data_bit_len - 1) <<
987 SIRFSOC_USP_TX_SHIFTER_LEN_OFFSET);
988 len_val |= (((clk_div_reg & 0xc00) >> 10) <<
989 SIRFSOC_USP_TX_CLK_DIVISOR_OFFSET);
Qipan Li5df83112013-08-12 18:15:35 +0800990 wr_regl(port, ureg->sirfsoc_tx_frame_ctrl, len_val);
991 /*rx frame ctrl*/
Qipan Li459f15c2013-08-25 20:18:40 +0800992 len_val = (data_bit_len - 1) << SIRFSOC_USP_RX_DATA_LEN_OFFSET;
993 len_val |= (data_bit_len + 1 + stop_bit_len - 1) <<
994 SIRFSOC_USP_RX_FRAME_LEN_OFFSET;
995 len_val |= (data_bit_len - 1) <<
996 SIRFSOC_USP_RX_SHIFTER_LEN_OFFSET;
997 len_val |= (((clk_div_reg & 0xf000) >> 12) <<
998 SIRFSOC_USP_RX_CLK_DIVISOR_OFFSET);
Qipan Li5df83112013-08-12 18:15:35 +0800999 wr_regl(port, ureg->sirfsoc_rx_frame_ctrl, len_val);
1000 /*async param*/
1001 wr_regl(port, ureg->sirfsoc_async_param_reg,
1002 (SIRFUART_RECV_TIMEOUT(port, rx_time_out)) |
Qipan Li459f15c2013-08-25 20:18:40 +08001003 (sample_div_reg & SIRFSOC_USP_ASYNC_DIV2_MASK) <<
1004 SIRFSOC_USP_ASYNC_DIV2_OFFSET);
Qipan Li5df83112013-08-12 18:15:35 +08001005 }
Qipan Li9be16b32014-01-30 13:57:29 +08001006 if (sirfport->tx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +08001007 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_DMA_MODE);
1008 else
1009 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_IO_MODE);
Qipan Li9be16b32014-01-30 13:57:29 +08001010 if (sirfport->rx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +08001011 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_DMA_MODE);
1012 else
1013 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_IO_MODE);
Rong Wang161e7732011-11-17 23:17:04 +08001014 /* Reset Rx/Tx FIFO Threshold level for proper baudrate */
Qipan Li5df83112013-08-12 18:15:35 +08001015 if (set_baud < 1000000)
Rong Wang161e7732011-11-17 23:17:04 +08001016 threshold_div = 1;
1017 else
1018 threshold_div = 2;
Qipan Li8316d042013-08-19 11:47:53 +08001019 wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl,
1020 SIRFUART_FIFO_THD(port) / threshold_div);
1021 wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl,
1022 SIRFUART_FIFO_THD(port) / threshold_div);
1023 txfifo_op_reg |= SIRFUART_FIFO_START;
1024 wr_regl(port, ureg->sirfsoc_tx_fifo_op, txfifo_op_reg);
Qipan Li5df83112013-08-12 18:15:35 +08001025 uart_update_timeout(port, termios->c_cflag, set_baud);
Rong Wang161e7732011-11-17 23:17:04 +08001026 sirfsoc_uart_start_rx(port);
Qipan Li5df83112013-08-12 18:15:35 +08001027 wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_TX_EN | SIRFUART_RX_EN);
Rong Wang161e7732011-11-17 23:17:04 +08001028 spin_unlock_irqrestore(&port->lock, flags);
1029}
1030
Qipan Li388faf92014-01-03 15:44:07 +08001031static void sirfsoc_uart_pm(struct uart_port *port, unsigned int state,
1032 unsigned int oldstate)
1033{
1034 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li4b8038d2015-04-20 08:10:22 +00001035 if (!state)
Qipan Li388faf92014-01-03 15:44:07 +08001036 clk_prepare_enable(sirfport->clk);
Qipan Li4b8038d2015-04-20 08:10:22 +00001037 else
Qipan Li388faf92014-01-03 15:44:07 +08001038 clk_disable_unprepare(sirfport->clk);
1039}
1040
Rong Wang161e7732011-11-17 23:17:04 +08001041static int sirfsoc_uart_startup(struct uart_port *port)
1042{
1043 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li15cdcb12013-08-19 11:47:52 +08001044 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Rong Wang161e7732011-11-17 23:17:04 +08001045 unsigned int index = port->line;
1046 int ret;
1047 set_irq_flags(port->irq, IRQF_VALID | IRQF_NOAUTOEN);
1048 ret = request_irq(port->irq,
1049 sirfsoc_uart_isr,
1050 0,
1051 SIRFUART_PORT_NAME,
1052 sirfport);
1053 if (ret != 0) {
1054 dev_err(port->dev, "UART%d request IRQ line (%d) failed.\n",
1055 index, port->irq);
1056 goto irq_err;
1057 }
Qipan Li15cdcb12013-08-19 11:47:52 +08001058
1059 /* initial hardware settings */
1060 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
1061 rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl) |
1062 SIRFUART_IO_MODE);
1063 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
1064 rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
1065 SIRFUART_IO_MODE);
1066 wr_regl(port, ureg->sirfsoc_tx_dma_io_len, 0);
1067 wr_regl(port, ureg->sirfsoc_rx_dma_io_len, 0);
1068 wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_RX_EN | SIRFUART_TX_EN);
1069 if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
1070 wr_regl(port, ureg->sirfsoc_mode1,
1071 SIRFSOC_USP_ENDIAN_CTRL_LSBF |
1072 SIRFSOC_USP_EN);
1073 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_RESET);
1074 wr_regl(port, ureg->sirfsoc_tx_fifo_op, 0);
1075 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
1076 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
1077 wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl, SIRFUART_FIFO_THD(port));
1078 wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl, SIRFUART_FIFO_THD(port));
Qipan Li9be16b32014-01-30 13:57:29 +08001079 if (sirfport->rx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +08001080 wr_regl(port, ureg->sirfsoc_rx_fifo_level_chk,
Qipan Li9be16b32014-01-30 13:57:29 +08001081 SIRFUART_RX_FIFO_CHK_SC(port->line, 0x4) |
1082 SIRFUART_RX_FIFO_CHK_LC(port->line, 0xe) |
1083 SIRFUART_RX_FIFO_CHK_HC(port->line, 0x1b));
1084 if (sirfport->tx_dma_chan) {
Qipan Li8316d042013-08-19 11:47:53 +08001085 sirfport->tx_dma_state = TX_DMA_IDLE;
1086 wr_regl(port, ureg->sirfsoc_tx_fifo_level_chk,
1087 SIRFUART_TX_FIFO_CHK_SC(port->line, 0x1b) |
1088 SIRFUART_TX_FIFO_CHK_LC(port->line, 0xe) |
1089 SIRFUART_TX_FIFO_CHK_HC(port->line, 0x4));
1090 }
Qipan Li2eb56182013-08-15 06:52:15 +08001091 sirfport->ms_enabled = false;
1092 if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
1093 sirfport->hw_flow_ctrl) {
1094 set_irq_flags(gpio_to_irq(sirfport->cts_gpio),
1095 IRQF_VALID | IRQF_NOAUTOEN);
1096 ret = request_irq(gpio_to_irq(sirfport->cts_gpio),
1097 sirfsoc_uart_usp_cts_handler, IRQF_TRIGGER_FALLING |
1098 IRQF_TRIGGER_RISING, "usp_cts_irq", sirfport);
1099 if (ret != 0) {
1100 dev_err(port->dev, "UART-USP:request gpio irq fail\n");
1101 goto init_rx_err;
1102 }
1103 }
1104
Rong Wang161e7732011-11-17 23:17:04 +08001105 enable_irq(port->irq);
Qipan Li2eb56182013-08-15 06:52:15 +08001106
Qipan Li15cdcb12013-08-19 11:47:52 +08001107 return 0;
Qipan Li2eb56182013-08-15 06:52:15 +08001108init_rx_err:
1109 free_irq(port->irq, sirfport);
Rong Wang161e7732011-11-17 23:17:04 +08001110irq_err:
1111 return ret;
1112}
1113
1114static void sirfsoc_uart_shutdown(struct uart_port *port)
1115{
1116 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +08001117 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Barry Song057badd2015-01-03 17:02:57 +08001118 if (!sirfport->is_atlas7)
Qipan Li5df83112013-08-12 18:15:35 +08001119 wr_regl(port, ureg->sirfsoc_int_en_reg, 0);
Barry Song909102d2013-08-07 13:35:38 +08001120 else
1121 wr_regl(port, SIRFUART_INT_EN_CLR, ~0UL);
1122
Rong Wang161e7732011-11-17 23:17:04 +08001123 free_irq(port->irq, sirfport);
Qipan Li2eb56182013-08-15 06:52:15 +08001124 if (sirfport->ms_enabled)
Rong Wang161e7732011-11-17 23:17:04 +08001125 sirfsoc_uart_disable_ms(port);
Qipan Li2eb56182013-08-15 06:52:15 +08001126 if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
1127 sirfport->hw_flow_ctrl) {
1128 gpio_set_value(sirfport->rts_gpio, 1);
1129 free_irq(gpio_to_irq(sirfport->cts_gpio), sirfport);
Rong Wang161e7732011-11-17 23:17:04 +08001130 }
Qipan Li9be16b32014-01-30 13:57:29 +08001131 if (sirfport->tx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +08001132 sirfport->tx_dma_state = TX_DMA_IDLE;
Rong Wang161e7732011-11-17 23:17:04 +08001133}
1134
1135static const char *sirfsoc_uart_type(struct uart_port *port)
1136{
1137 return port->type == SIRFSOC_PORT_TYPE ? SIRFUART_PORT_NAME : NULL;
1138}
1139
1140static int sirfsoc_uart_request_port(struct uart_port *port)
1141{
Qipan Li5df83112013-08-12 18:15:35 +08001142 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
1143 struct sirfsoc_uart_param *uart_param = &sirfport->uart_reg->uart_param;
Rong Wang161e7732011-11-17 23:17:04 +08001144 void *ret;
1145 ret = request_mem_region(port->mapbase,
Qipan Li5df83112013-08-12 18:15:35 +08001146 SIRFUART_MAP_SIZE, uart_param->port_name);
Rong Wang161e7732011-11-17 23:17:04 +08001147 return ret ? 0 : -EBUSY;
1148}
1149
1150static void sirfsoc_uart_release_port(struct uart_port *port)
1151{
1152 release_mem_region(port->mapbase, SIRFUART_MAP_SIZE);
1153}
1154
1155static void sirfsoc_uart_config_port(struct uart_port *port, int flags)
1156{
1157 if (flags & UART_CONFIG_TYPE) {
1158 port->type = SIRFSOC_PORT_TYPE;
1159 sirfsoc_uart_request_port(port);
1160 }
1161}
1162
1163static struct uart_ops sirfsoc_uart_ops = {
1164 .tx_empty = sirfsoc_uart_tx_empty,
1165 .get_mctrl = sirfsoc_uart_get_mctrl,
1166 .set_mctrl = sirfsoc_uart_set_mctrl,
1167 .stop_tx = sirfsoc_uart_stop_tx,
1168 .start_tx = sirfsoc_uart_start_tx,
1169 .stop_rx = sirfsoc_uart_stop_rx,
1170 .enable_ms = sirfsoc_uart_enable_ms,
1171 .break_ctl = sirfsoc_uart_break_ctl,
1172 .startup = sirfsoc_uart_startup,
1173 .shutdown = sirfsoc_uart_shutdown,
1174 .set_termios = sirfsoc_uart_set_termios,
Qipan Li388faf92014-01-03 15:44:07 +08001175 .pm = sirfsoc_uart_pm,
Rong Wang161e7732011-11-17 23:17:04 +08001176 .type = sirfsoc_uart_type,
1177 .release_port = sirfsoc_uart_release_port,
1178 .request_port = sirfsoc_uart_request_port,
1179 .config_port = sirfsoc_uart_config_port,
1180};
1181
1182#ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
Qipan Li5df83112013-08-12 18:15:35 +08001183static int __init
1184sirfsoc_uart_console_setup(struct console *co, char *options)
Rong Wang161e7732011-11-17 23:17:04 +08001185{
1186 unsigned int baud = 115200;
1187 unsigned int bits = 8;
1188 unsigned int parity = 'n';
1189 unsigned int flow = 'n';
1190 struct uart_port *port = &sirfsoc_uart_ports[co->index].port;
Qipan Li5df83112013-08-12 18:15:35 +08001191 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
1192 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Rong Wang161e7732011-11-17 23:17:04 +08001193 if (co->index < 0 || co->index >= SIRFSOC_UART_NR)
1194 return -EINVAL;
1195
1196 if (!port->mapbase)
1197 return -ENODEV;
1198
Qipan Li5df83112013-08-12 18:15:35 +08001199 /* enable usp in mode1 register */
1200 if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
1201 wr_regl(port, ureg->sirfsoc_mode1, SIRFSOC_USP_EN |
1202 SIRFSOC_USP_ENDIAN_CTRL_LSBF);
Rong Wang161e7732011-11-17 23:17:04 +08001203 if (options)
1204 uart_parse_options(options, &baud, &parity, &bits, &flow);
1205 port->cons = co;
Qipan Li5df83112013-08-12 18:15:35 +08001206
Qipan Li8316d042013-08-19 11:47:53 +08001207 /* default console tx/rx transfer using io mode */
Qipan Li9be16b32014-01-30 13:57:29 +08001208 sirfport->rx_dma_chan = NULL;
1209 sirfport->tx_dma_chan = NULL;
Rong Wang161e7732011-11-17 23:17:04 +08001210 return uart_set_options(port, co, baud, parity, bits, flow);
1211}
1212
1213static void sirfsoc_uart_console_putchar(struct uart_port *port, int ch)
1214{
Qipan Li5df83112013-08-12 18:15:35 +08001215 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
1216 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
1217 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
Rong Wang161e7732011-11-17 23:17:04 +08001218 while (rd_regl(port,
Qipan Li5df83112013-08-12 18:15:35 +08001219 ureg->sirfsoc_tx_fifo_status) & ufifo_st->ff_full(port->line))
Rong Wang161e7732011-11-17 23:17:04 +08001220 cpu_relax();
Barry Song205c3842014-05-05 08:05:51 +08001221 wr_regl(port, ureg->sirfsoc_tx_fifo_data, ch);
Rong Wang161e7732011-11-17 23:17:04 +08001222}
1223
1224static void sirfsoc_uart_console_write(struct console *co, const char *s,
1225 unsigned int count)
1226{
1227 struct uart_port *port = &sirfsoc_uart_ports[co->index].port;
1228 uart_console_write(port, s, count, sirfsoc_uart_console_putchar);
1229}
1230
1231static struct console sirfsoc_uart_console = {
1232 .name = SIRFSOC_UART_NAME,
1233 .device = uart_console_device,
1234 .flags = CON_PRINTBUFFER,
1235 .index = -1,
1236 .write = sirfsoc_uart_console_write,
1237 .setup = sirfsoc_uart_console_setup,
1238 .data = &sirfsoc_uart_drv,
1239};
1240
1241static int __init sirfsoc_uart_console_init(void)
1242{
1243 register_console(&sirfsoc_uart_console);
1244 return 0;
1245}
1246console_initcall(sirfsoc_uart_console_init);
1247#endif
1248
1249static struct uart_driver sirfsoc_uart_drv = {
1250 .owner = THIS_MODULE,
1251 .driver_name = SIRFUART_PORT_NAME,
1252 .nr = SIRFSOC_UART_NR,
1253 .dev_name = SIRFSOC_UART_NAME,
1254 .major = SIRFSOC_UART_MAJOR,
1255 .minor = SIRFSOC_UART_MINOR,
1256#ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
1257 .cons = &sirfsoc_uart_console,
1258#else
1259 .cons = NULL,
1260#endif
1261};
1262
Fabian Fredericked0bb232015-03-16 20:17:11 +01001263static const struct of_device_id sirfsoc_uart_ids[] = {
Qipan Li5df83112013-08-12 18:15:35 +08001264 { .compatible = "sirf,prima2-uart", .data = &sirfsoc_uart,},
Barry Song057badd2015-01-03 17:02:57 +08001265 { .compatible = "sirf,atlas7-uart", .data = &sirfsoc_uart},
Qipan Li5df83112013-08-12 18:15:35 +08001266 { .compatible = "sirf,prima2-usp-uart", .data = &sirfsoc_usp},
1267 {}
1268};
1269MODULE_DEVICE_TABLE(of, sirfsoc_uart_ids);
1270
Jingoo Hanada1f442013-08-08 17:41:43 +09001271static int sirfsoc_uart_probe(struct platform_device *pdev)
Rong Wang161e7732011-11-17 23:17:04 +08001272{
1273 struct sirfsoc_uart_port *sirfport;
1274 struct uart_port *port;
1275 struct resource *res;
1276 int ret;
Qipan Li9be16b32014-01-30 13:57:29 +08001277 int i, j;
1278 struct dma_slave_config slv_cfg = {
1279 .src_maxburst = 2,
1280 };
1281 struct dma_slave_config tx_slv_cfg = {
1282 .dst_maxburst = 2,
1283 };
Qipan Li5df83112013-08-12 18:15:35 +08001284 const struct of_device_id *match;
Rong Wang161e7732011-11-17 23:17:04 +08001285
Qipan Li5df83112013-08-12 18:15:35 +08001286 match = of_match_node(sirfsoc_uart_ids, pdev->dev.of_node);
Rong Wang161e7732011-11-17 23:17:04 +08001287 if (of_property_read_u32(pdev->dev.of_node, "cell-index", &pdev->id)) {
1288 dev_err(&pdev->dev,
1289 "Unable to find cell-index in uart node.\n");
1290 ret = -EFAULT;
1291 goto err;
1292 }
Qipan Li5df83112013-08-12 18:15:35 +08001293 if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-usp-uart"))
1294 pdev->id += ((struct sirfsoc_uart_register *)
1295 match->data)->uart_param.register_uart_nr;
Rong Wang161e7732011-11-17 23:17:04 +08001296 sirfport = &sirfsoc_uart_ports[pdev->id];
1297 port = &sirfport->port;
1298 port->dev = &pdev->dev;
1299 port->private_data = sirfport;
Qipan Li5df83112013-08-12 18:15:35 +08001300 sirfport->uart_reg = (struct sirfsoc_uart_register *)match->data;
Rong Wang161e7732011-11-17 23:17:04 +08001301
Qipan Li2eb56182013-08-15 06:52:15 +08001302 sirfport->hw_flow_ctrl = of_property_read_bool(pdev->dev.of_node,
1303 "sirf,uart-has-rtscts");
Qipan Li9be16b32014-01-30 13:57:29 +08001304 if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-uart"))
Qipan Li5df83112013-08-12 18:15:35 +08001305 sirfport->uart_reg->uart_type = SIRF_REAL_UART;
Qipan Li2eb56182013-08-15 06:52:15 +08001306 if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-usp-uart")) {
Qipan Li5df83112013-08-12 18:15:35 +08001307 sirfport->uart_reg->uart_type = SIRF_USP_UART;
Qipan Li2eb56182013-08-15 06:52:15 +08001308 if (!sirfport->hw_flow_ctrl)
1309 goto usp_no_flow_control;
1310 if (of_find_property(pdev->dev.of_node, "cts-gpios", NULL))
1311 sirfport->cts_gpio = of_get_named_gpio(
1312 pdev->dev.of_node, "cts-gpios", 0);
1313 else
1314 sirfport->cts_gpio = -1;
1315 if (of_find_property(pdev->dev.of_node, "rts-gpios", NULL))
1316 sirfport->rts_gpio = of_get_named_gpio(
1317 pdev->dev.of_node, "rts-gpios", 0);
1318 else
1319 sirfport->rts_gpio = -1;
1320
1321 if ((!gpio_is_valid(sirfport->cts_gpio) ||
1322 !gpio_is_valid(sirfport->rts_gpio))) {
1323 ret = -EINVAL;
1324 dev_err(&pdev->dev,
Qipan Li67bc3062013-08-19 11:47:51 +08001325 "Usp flow control must have cts and rts gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001326 goto err;
1327 }
1328 ret = devm_gpio_request(&pdev->dev, sirfport->cts_gpio,
Qipan Li67bc3062013-08-19 11:47:51 +08001329 "usp-cts-gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001330 if (ret) {
Qipan Li67bc3062013-08-19 11:47:51 +08001331 dev_err(&pdev->dev, "Unable request cts gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001332 goto err;
1333 }
1334 gpio_direction_input(sirfport->cts_gpio);
1335 ret = devm_gpio_request(&pdev->dev, sirfport->rts_gpio,
Qipan Li67bc3062013-08-19 11:47:51 +08001336 "usp-rts-gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001337 if (ret) {
Qipan Li67bc3062013-08-19 11:47:51 +08001338 dev_err(&pdev->dev, "Unable request rts gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001339 goto err;
1340 }
1341 gpio_direction_output(sirfport->rts_gpio, 1);
1342 }
1343usp_no_flow_control:
Barry Song057badd2015-01-03 17:02:57 +08001344 if (of_device_is_compatible(pdev->dev.of_node, "sirf,atlas7-uart"))
1345 sirfport->is_atlas7 = true;
Barry Song909102d2013-08-07 13:35:38 +08001346
Rong Wang161e7732011-11-17 23:17:04 +08001347 if (of_property_read_u32(pdev->dev.of_node,
1348 "fifosize",
1349 &port->fifosize)) {
1350 dev_err(&pdev->dev,
1351 "Unable to find fifosize in uart node.\n");
1352 ret = -EFAULT;
1353 goto err;
1354 }
1355
1356 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1357 if (res == NULL) {
1358 dev_err(&pdev->dev, "Insufficient resources.\n");
1359 ret = -EFAULT;
1360 goto err;
1361 }
Qipan Li8316d042013-08-19 11:47:53 +08001362 tasklet_init(&sirfport->rx_dma_complete_tasklet,
1363 sirfsoc_uart_rx_dma_complete_tl, (unsigned long)sirfport);
1364 tasklet_init(&sirfport->rx_tmo_process_tasklet,
1365 sirfsoc_rx_tmo_process_tl, (unsigned long)sirfport);
Rong Wang161e7732011-11-17 23:17:04 +08001366 port->mapbase = res->start;
1367 port->membase = devm_ioremap(&pdev->dev, res->start, resource_size(res));
1368 if (!port->membase) {
1369 dev_err(&pdev->dev, "Cannot remap resource.\n");
1370 ret = -ENOMEM;
1371 goto err;
1372 }
1373 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1374 if (res == NULL) {
1375 dev_err(&pdev->dev, "Insufficient resources.\n");
1376 ret = -EFAULT;
Julia Lawall9250dd52012-09-01 18:33:09 +02001377 goto err;
Rong Wang161e7732011-11-17 23:17:04 +08001378 }
1379 port->irq = res->start;
1380
Qipan Liadeede72015-04-20 08:10:23 +00001381 sirfport->clk = devm_clk_get(&pdev->dev, NULL);
Barry Songac4ce712013-01-16 14:49:27 +08001382 if (IS_ERR(sirfport->clk)) {
1383 ret = PTR_ERR(sirfport->clk);
Barry Songa3437562013-08-15 06:52:14 +08001384 goto err;
Barry Songac4ce712013-01-16 14:49:27 +08001385 }
Barry Songac4ce712013-01-16 14:49:27 +08001386 port->uartclk = clk_get_rate(sirfport->clk);
1387
Rong Wang161e7732011-11-17 23:17:04 +08001388 port->ops = &sirfsoc_uart_ops;
1389 spin_lock_init(&port->lock);
1390
1391 platform_set_drvdata(pdev, sirfport);
1392 ret = uart_add_one_port(&sirfsoc_uart_drv, port);
1393 if (ret != 0) {
1394 dev_err(&pdev->dev, "Cannot add UART port(%d).\n", pdev->id);
Qipan Liadeede72015-04-20 08:10:23 +00001395 goto err;
Rong Wang161e7732011-11-17 23:17:04 +08001396 }
1397
Qipan Li9be16b32014-01-30 13:57:29 +08001398 sirfport->rx_dma_chan = dma_request_slave_channel(port->dev, "rx");
1399 for (i = 0; sirfport->rx_dma_chan && i < SIRFSOC_RX_LOOP_BUF_CNT; i++) {
1400 sirfport->rx_dma_items[i].xmit.buf =
1401 dma_alloc_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
1402 &sirfport->rx_dma_items[i].dma_addr, GFP_KERNEL);
1403 if (!sirfport->rx_dma_items[i].xmit.buf) {
1404 dev_err(port->dev, "Uart alloc bufa failed\n");
1405 ret = -ENOMEM;
1406 goto alloc_coherent_err;
1407 }
1408 sirfport->rx_dma_items[i].xmit.head =
1409 sirfport->rx_dma_items[i].xmit.tail = 0;
1410 }
1411 if (sirfport->rx_dma_chan)
1412 dmaengine_slave_config(sirfport->rx_dma_chan, &slv_cfg);
1413 sirfport->tx_dma_chan = dma_request_slave_channel(port->dev, "tx");
1414 if (sirfport->tx_dma_chan)
1415 dmaengine_slave_config(sirfport->tx_dma_chan, &tx_slv_cfg);
Rong Wang161e7732011-11-17 23:17:04 +08001416
Qipan Li9be16b32014-01-30 13:57:29 +08001417 return 0;
1418alloc_coherent_err:
1419 for (j = 0; j < i; j++)
1420 dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
1421 sirfport->rx_dma_items[j].xmit.buf,
1422 sirfport->rx_dma_items[j].dma_addr);
1423 dma_release_channel(sirfport->rx_dma_chan);
Rong Wang161e7732011-11-17 23:17:04 +08001424err:
1425 return ret;
1426}
1427
1428static int sirfsoc_uart_remove(struct platform_device *pdev)
1429{
1430 struct sirfsoc_uart_port *sirfport = platform_get_drvdata(pdev);
1431 struct uart_port *port = &sirfport->port;
Rong Wang161e7732011-11-17 23:17:04 +08001432 uart_remove_one_port(&sirfsoc_uart_drv, port);
Qipan Li9be16b32014-01-30 13:57:29 +08001433 if (sirfport->rx_dma_chan) {
1434 int i;
1435 dmaengine_terminate_all(sirfport->rx_dma_chan);
1436 dma_release_channel(sirfport->rx_dma_chan);
1437 for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
1438 dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
1439 sirfport->rx_dma_items[i].xmit.buf,
1440 sirfport->rx_dma_items[i].dma_addr);
1441 }
1442 if (sirfport->tx_dma_chan) {
1443 dmaengine_terminate_all(sirfport->tx_dma_chan);
1444 dma_release_channel(sirfport->tx_dma_chan);
1445 }
Rong Wang161e7732011-11-17 23:17:04 +08001446 return 0;
1447}
1448
Qipan Li99e626f2014-01-03 15:44:06 +08001449#ifdef CONFIG_PM_SLEEP
Rong Wang161e7732011-11-17 23:17:04 +08001450static int
Qipan Li99e626f2014-01-03 15:44:06 +08001451sirfsoc_uart_suspend(struct device *pdev)
Rong Wang161e7732011-11-17 23:17:04 +08001452{
Qipan Li99e626f2014-01-03 15:44:06 +08001453 struct sirfsoc_uart_port *sirfport = dev_get_drvdata(pdev);
Rong Wang161e7732011-11-17 23:17:04 +08001454 struct uart_port *port = &sirfport->port;
1455 uart_suspend_port(&sirfsoc_uart_drv, port);
1456 return 0;
1457}
1458
Qipan Li99e626f2014-01-03 15:44:06 +08001459static int sirfsoc_uart_resume(struct device *pdev)
Rong Wang161e7732011-11-17 23:17:04 +08001460{
Qipan Li99e626f2014-01-03 15:44:06 +08001461 struct sirfsoc_uart_port *sirfport = dev_get_drvdata(pdev);
Rong Wang161e7732011-11-17 23:17:04 +08001462 struct uart_port *port = &sirfport->port;
1463 uart_resume_port(&sirfsoc_uart_drv, port);
1464 return 0;
1465}
Qipan Li99e626f2014-01-03 15:44:06 +08001466#endif
1467
1468static const struct dev_pm_ops sirfsoc_uart_pm_ops = {
1469 SET_SYSTEM_SLEEP_PM_OPS(sirfsoc_uart_suspend, sirfsoc_uart_resume)
1470};
Rong Wang161e7732011-11-17 23:17:04 +08001471
Rong Wang161e7732011-11-17 23:17:04 +08001472static struct platform_driver sirfsoc_uart_driver = {
1473 .probe = sirfsoc_uart_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001474 .remove = sirfsoc_uart_remove,
Rong Wang161e7732011-11-17 23:17:04 +08001475 .driver = {
1476 .name = SIRFUART_PORT_NAME,
Rong Wang161e7732011-11-17 23:17:04 +08001477 .of_match_table = sirfsoc_uart_ids,
Qipan Li99e626f2014-01-03 15:44:06 +08001478 .pm = &sirfsoc_uart_pm_ops,
Rong Wang161e7732011-11-17 23:17:04 +08001479 },
1480};
1481
1482static int __init sirfsoc_uart_init(void)
1483{
1484 int ret = 0;
1485
1486 ret = uart_register_driver(&sirfsoc_uart_drv);
1487 if (ret)
1488 goto out;
1489
1490 ret = platform_driver_register(&sirfsoc_uart_driver);
1491 if (ret)
1492 uart_unregister_driver(&sirfsoc_uart_drv);
1493out:
1494 return ret;
1495}
1496module_init(sirfsoc_uart_init);
1497
1498static void __exit sirfsoc_uart_exit(void)
1499{
1500 platform_driver_unregister(&sirfsoc_uart_driver);
1501 uart_unregister_driver(&sirfsoc_uart_drv);
1502}
1503module_exit(sirfsoc_uart_exit);
1504
1505MODULE_LICENSE("GPL v2");
1506MODULE_AUTHOR("Bin Shi <Bin.Shi@csr.com>, Rong Wang<Rong.Wang@csr.com>");
1507MODULE_DESCRIPTION("CSR SiRFprimaII Uart Driver");