blob: 04f1d29cba2c231033133da8d6ae7eb3c360c6ab [file] [log] [blame]
Tony Lindgren3179a012005-11-10 14:26:48 +00001/*
2 * linux/arch/arm/mach-omap1/clock.c
3 *
Paul Walmsley52650502009-12-08 16:29:38 -07004 * Copyright (C) 2004 - 2005, 2009 Nokia corporation
Tony Lindgren3179a012005-11-10 14:26:48 +00005 * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
6 *
7 * Modified to use omap shared clock framework by
8 * Tony Lindgren <tony@atomide.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/list.h>
17#include <linux/errno.h>
18#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000019#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Tony Lindgren3179a012005-11-10 14:26:48 +000021
Tony Lindgren90afd5c2006-09-25 13:27:20 +030022#include <asm/mach-types.h>
Russell Kingd7e8f1f2009-01-18 23:03:15 +000023#include <asm/clkdev.h>
Tony Lindgren3179a012005-11-10 14:26:48 +000024
Tony Lindgrence491cf2009-10-20 09:40:47 -070025#include <plat/cpu.h>
26#include <plat/usb.h>
27#include <plat/clock.h>
28#include <plat/sram.h>
Paul Walmsley52650502009-12-08 16:29:38 -070029#include <plat/clkdev_omap.h>
Russell King548d8492008-11-04 14:02:46 +000030
Tony Lindgren3179a012005-11-10 14:26:48 +000031#include "clock.h"
Paul Walmsley52650502009-12-08 16:29:38 -070032#include "opp.h"
33
34__u32 arm_idlect1_mask;
35struct clk *api_ck_p, *ck_dpll1_p, *ck_ref_p;
36
37/*-------------------------------------------------------------------------
38 * Omap1 specific clock functions
39 *-------------------------------------------------------------------------*/
Tony Lindgren3179a012005-11-10 14:26:48 +000040
Russell Kingf1c25432009-01-23 22:34:09 +000041static int clk_omap1_dummy_enable(struct clk *clk)
42{
43 return 0;
44}
45
46static void clk_omap1_dummy_disable(struct clk *clk)
47{
48}
49
Paul Walmsley52650502009-12-08 16:29:38 -070050const struct clkops clkops_dummy = {
51 .enable = clk_omap1_dummy_enable,
52 .disable = clk_omap1_dummy_disable,
Russell Kingf1c25432009-01-23 22:34:09 +000053};
54
Paul Walmsley52650502009-12-08 16:29:38 -070055/* XXX can be replaced with a fixed_divisor_recalc */
56unsigned long omap1_watchdog_recalc(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +000057{
Russell King8b9dbc12009-02-12 10:12:59 +000058 return clk->parent->rate / 14;
Tony Lindgren3179a012005-11-10 14:26:48 +000059}
60
Paul Walmsley52650502009-12-08 16:29:38 -070061unsigned long omap1_uart_recalc(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +000062{
Tony Lindgrenfed415e2009-01-28 12:18:48 -070063 unsigned int val = __raw_readl(clk->enable_reg);
Russell King8b9dbc12009-02-12 10:12:59 +000064 return val & clk->enable_bit ? 48000000 : 12000000;
Tony Lindgren3179a012005-11-10 14:26:48 +000065}
66
Paul Walmsley52650502009-12-08 16:29:38 -070067unsigned long omap1_sossi_recalc(struct clk *clk)
Imre Deakdf2c2e72007-03-05 17:22:58 +020068{
69 u32 div = omap_readl(MOD_CONF_CTRL_1);
70
71 div = (div >> 17) & 0x7;
72 div++;
Russell King8b9dbc12009-02-12 10:12:59 +000073
74 return clk->parent->rate / div;
Imre Deakdf2c2e72007-03-05 17:22:58 +020075}
76
Tony Lindgren3179a012005-11-10 14:26:48 +000077static void omap1_clk_allow_idle(struct clk *clk)
78{
79 struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
80
81 if (!(clk->flags & CLOCK_IDLE_CONTROL))
82 return;
83
84 if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
85 arm_idlect1_mask |= 1 << iclk->idlect_shift;
86}
87
88static void omap1_clk_deny_idle(struct clk *clk)
89{
90 struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
91
92 if (!(clk->flags & CLOCK_IDLE_CONTROL))
93 return;
94
95 if (iclk->no_idle_count++ == 0)
96 arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
97}
98
99static __u16 verify_ckctl_value(__u16 newval)
100{
101 /* This function checks for following limitations set
102 * by the hardware (all conditions must be true):
103 * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
104 * ARM_CK >= TC_CK
105 * DSP_CK >= TC_CK
106 * DSPMMU_CK >= TC_CK
107 *
108 * In addition following rules are enforced:
109 * LCD_CK <= TC_CK
110 * ARMPER_CK <= TC_CK
111 *
112 * However, maximum frequencies are not checked for!
113 */
114 __u8 per_exp;
115 __u8 lcd_exp;
116 __u8 arm_exp;
117 __u8 dsp_exp;
118 __u8 tc_exp;
119 __u8 dspmmu_exp;
120
121 per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
122 lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
123 arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
124 dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
125 tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
126 dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
127
128 if (dspmmu_exp < dsp_exp)
129 dspmmu_exp = dsp_exp;
130 if (dspmmu_exp > dsp_exp+1)
131 dspmmu_exp = dsp_exp+1;
132 if (tc_exp < arm_exp)
133 tc_exp = arm_exp;
134 if (tc_exp < dspmmu_exp)
135 tc_exp = dspmmu_exp;
136 if (tc_exp > lcd_exp)
137 lcd_exp = tc_exp;
138 if (tc_exp > per_exp)
139 per_exp = tc_exp;
140
141 newval &= 0xf000;
142 newval |= per_exp << CKCTL_PERDIV_OFFSET;
143 newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
144 newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
145 newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
146 newval |= tc_exp << CKCTL_TCDIV_OFFSET;
147 newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
148
149 return newval;
150}
151
152static int calc_dsor_exp(struct clk *clk, unsigned long rate)
153{
154 /* Note: If target frequency is too low, this function will return 4,
155 * which is invalid value. Caller must check for this value and act
156 * accordingly.
157 *
158 * Note: This function does not check for following limitations set
159 * by the hardware (all conditions must be true):
160 * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
161 * ARM_CK >= TC_CK
162 * DSP_CK >= TC_CK
163 * DSPMMU_CK >= TC_CK
164 */
165 unsigned long realrate;
166 struct clk * parent;
167 unsigned dsor_exp;
168
Tony Lindgren3179a012005-11-10 14:26:48 +0000169 parent = clk->parent;
Russell Kingc0fc18c52008-09-05 15:10:27 +0100170 if (unlikely(parent == NULL))
Tony Lindgren3179a012005-11-10 14:26:48 +0000171 return -EIO;
172
173 realrate = parent->rate;
174 for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
175 if (realrate <= rate)
176 break;
177
178 realrate /= 2;
179 }
180
181 return dsor_exp;
182}
183
Paul Walmsley52650502009-12-08 16:29:38 -0700184unsigned long omap1_ckctl_recalc(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000185{
Tony Lindgren3179a012005-11-10 14:26:48 +0000186 /* Calculate divisor encoded as 2-bit exponent */
Russell King8b9dbc12009-02-12 10:12:59 +0000187 int dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
Tony Lindgren3179a012005-11-10 14:26:48 +0000188
Russell King8b9dbc12009-02-12 10:12:59 +0000189 return clk->parent->rate / dsor;
Tony Lindgren3179a012005-11-10 14:26:48 +0000190}
191
Paul Walmsley52650502009-12-08 16:29:38 -0700192unsigned long omap1_ckctl_recalc_dsp_domain(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000193{
194 int dsor;
195
196 /* Calculate divisor encoded as 2-bit exponent
197 *
198 * The clock control bits are in DSP domain,
199 * so api_ck is needed for access.
200 * Note that DSP_CKCTL virt addr = phys addr, so
201 * we must use __raw_readw() instead of omap_readw().
202 */
Paul Walmsley52650502009-12-08 16:29:38 -0700203 omap1_clk_enable(api_ck_p);
Tony Lindgren3179a012005-11-10 14:26:48 +0000204 dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
Paul Walmsley52650502009-12-08 16:29:38 -0700205 omap1_clk_disable(api_ck_p);
Tony Lindgren3179a012005-11-10 14:26:48 +0000206
Russell King8b9dbc12009-02-12 10:12:59 +0000207 return clk->parent->rate / dsor;
Tony Lindgren3179a012005-11-10 14:26:48 +0000208}
209
210/* MPU virtual clock functions */
Paul Walmsley52650502009-12-08 16:29:38 -0700211int omap1_select_table_rate(struct clk *clk, unsigned long rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000212{
213 /* Find the highest supported frequency <= rate and switch to it */
214 struct mpu_rate * ptr;
Paul Walmsley52650502009-12-08 16:29:38 -0700215 unsigned long dpll1_rate, ref_rate;
Tony Lindgren3179a012005-11-10 14:26:48 +0000216
Paul Walmsleyaf022fa2010-01-19 17:30:55 -0700217 dpll1_rate = ck_dpll1_p->rate;
218 ref_rate = ck_ref_p->rate;
Paul Walmsley52650502009-12-08 16:29:38 -0700219
220 for (ptr = omap1_rate_table; ptr->rate; ptr++) {
221 if (ptr->xtal != ref_rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000222 continue;
223
224 /* DPLL1 cannot be reprogrammed without risking system crash */
Paul Walmsley52650502009-12-08 16:29:38 -0700225 if (likely(dpll1_rate != 0) && ptr->pll_rate != dpll1_rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000226 continue;
227
228 /* Can check only after xtal frequency check */
229 if (ptr->rate <= rate)
230 break;
231 }
232
233 if (!ptr->rate)
234 return -EINVAL;
235
236 /*
237 * In most cases we should not need to reprogram DPLL.
238 * Reprogramming the DPLL is tricky, it must be done from SRAM.
Brian Swetland495f71d2006-06-26 16:16:03 -0700239 * (on 730, bit 13 must always be 1)
Tony Lindgren3179a012005-11-10 14:26:48 +0000240 */
Alistair Buxton39a8b082009-09-22 06:47:14 +0100241 if (cpu_is_omap7xx())
Brian Swetland495f71d2006-06-26 16:16:03 -0700242 omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000);
243 else
244 omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
Tony Lindgren3179a012005-11-10 14:26:48 +0000245
Paul Walmsley52650502009-12-08 16:29:38 -0700246 /* XXX Do we need to recalculate the tree below DPLL1 at this point? */
247 ck_dpll1_p->rate = ptr->pll_rate;
248
Tony Lindgren3179a012005-11-10 14:26:48 +0000249 return 0;
250}
251
Paul Walmsley52650502009-12-08 16:29:38 -0700252int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000253{
Russell Kingd5e60722009-02-08 16:07:46 +0000254 int dsor_exp;
255 u16 regval;
Tony Lindgren3179a012005-11-10 14:26:48 +0000256
Russell Kingd5e60722009-02-08 16:07:46 +0000257 dsor_exp = calc_dsor_exp(clk, rate);
258 if (dsor_exp > 3)
259 dsor_exp = -EINVAL;
260 if (dsor_exp < 0)
261 return dsor_exp;
Tony Lindgren3179a012005-11-10 14:26:48 +0000262
Russell Kingd5e60722009-02-08 16:07:46 +0000263 regval = __raw_readw(DSP_CKCTL);
264 regval &= ~(3 << clk->rate_offset);
265 regval |= dsor_exp << clk->rate_offset;
266 __raw_writew(regval, DSP_CKCTL);
267 clk->rate = clk->parent->rate / (1 << dsor_exp);
Tony Lindgren3179a012005-11-10 14:26:48 +0000268
Russell Kingd5e60722009-02-08 16:07:46 +0000269 return 0;
270}
271
Paul Walmsley52650502009-12-08 16:29:38 -0700272long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate)
Russell Kingd5e60722009-02-08 16:07:46 +0000273{
274 int dsor_exp = calc_dsor_exp(clk, rate);
275 if (dsor_exp < 0)
276 return dsor_exp;
277 if (dsor_exp > 3)
278 dsor_exp = 3;
279 return clk->parent->rate / (1 << dsor_exp);
280}
281
Paul Walmsley52650502009-12-08 16:29:38 -0700282int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate)
Russell Kingd5e60722009-02-08 16:07:46 +0000283{
284 int dsor_exp;
285 u16 regval;
286
287 dsor_exp = calc_dsor_exp(clk, rate);
288 if (dsor_exp > 3)
289 dsor_exp = -EINVAL;
290 if (dsor_exp < 0)
291 return dsor_exp;
292
293 regval = omap_readw(ARM_CKCTL);
294 regval &= ~(3 << clk->rate_offset);
295 regval |= dsor_exp << clk->rate_offset;
296 regval = verify_ckctl_value(regval);
297 omap_writew(regval, ARM_CKCTL);
298 clk->rate = clk->parent->rate / (1 << dsor_exp);
299 return 0;
Tony Lindgren3179a012005-11-10 14:26:48 +0000300}
301
Paul Walmsley52650502009-12-08 16:29:38 -0700302long omap1_round_to_table_rate(struct clk *clk, unsigned long rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000303{
304 /* Find the highest supported frequency <= rate */
305 struct mpu_rate * ptr;
Paul Walmsley52650502009-12-08 16:29:38 -0700306 long highest_rate;
307 unsigned long ref_rate;
308
Paul Walmsleyaf022fa2010-01-19 17:30:55 -0700309 ref_rate = ck_ref_p->rate;
Tony Lindgren3179a012005-11-10 14:26:48 +0000310
Tony Lindgren3179a012005-11-10 14:26:48 +0000311 highest_rate = -EINVAL;
312
Paul Walmsley52650502009-12-08 16:29:38 -0700313 for (ptr = omap1_rate_table; ptr->rate; ptr++) {
314 if (ptr->xtal != ref_rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000315 continue;
316
317 highest_rate = ptr->rate;
318
319 /* Can check only after xtal frequency check */
320 if (ptr->rate <= rate)
321 break;
322 }
323
324 return highest_rate;
325}
326
327static unsigned calc_ext_dsor(unsigned long rate)
328{
329 unsigned dsor;
330
331 /* MCLK and BCLK divisor selection is not linear:
332 * freq = 96MHz / dsor
333 *
334 * RATIO_SEL range: dsor <-> RATIO_SEL
335 * 0..6: (RATIO_SEL+2) <-> (dsor-2)
336 * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
337 * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
338 * can not be used.
339 */
340 for (dsor = 2; dsor < 96; ++dsor) {
341 if ((dsor & 1) && dsor > 8)
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100342 continue;
Tony Lindgren3179a012005-11-10 14:26:48 +0000343 if (rate >= 96000000 / dsor)
344 break;
345 }
346 return dsor;
347}
348
Paul Walmsley52650502009-12-08 16:29:38 -0700349/* XXX Only needed on 1510 */
350int omap1_set_uart_rate(struct clk *clk, unsigned long rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000351{
352 unsigned int val;
353
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700354 val = __raw_readl(clk->enable_reg);
Tony Lindgren3179a012005-11-10 14:26:48 +0000355 if (rate == 12000000)
356 val &= ~(1 << clk->enable_bit);
357 else if (rate == 48000000)
358 val |= (1 << clk->enable_bit);
359 else
360 return -EINVAL;
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700361 __raw_writel(val, clk->enable_reg);
Tony Lindgren3179a012005-11-10 14:26:48 +0000362 clk->rate = rate;
363
364 return 0;
365}
366
367/* External clock (MCLK & BCLK) functions */
Paul Walmsley52650502009-12-08 16:29:38 -0700368int omap1_set_ext_clk_rate(struct clk *clk, unsigned long rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000369{
370 unsigned dsor;
371 __u16 ratio_bits;
372
373 dsor = calc_ext_dsor(rate);
374 clk->rate = 96000000 / dsor;
375 if (dsor > 8)
376 ratio_bits = ((dsor - 8) / 2 + 6) << 2;
377 else
378 ratio_bits = (dsor - 2) << 2;
379
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700380 ratio_bits |= __raw_readw(clk->enable_reg) & ~0xfd;
381 __raw_writew(ratio_bits, clk->enable_reg);
Tony Lindgren3179a012005-11-10 14:26:48 +0000382
383 return 0;
384}
385
Paul Walmsley52650502009-12-08 16:29:38 -0700386int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
Imre Deakdf2c2e72007-03-05 17:22:58 +0200387{
388 u32 l;
389 int div;
390 unsigned long p_rate;
391
392 p_rate = clk->parent->rate;
393 /* Round towards slower frequency */
394 div = (p_rate + rate - 1) / rate;
395 div--;
396 if (div < 0 || div > 7)
397 return -EINVAL;
398
399 l = omap_readl(MOD_CONF_CTRL_1);
400 l &= ~(7 << 17);
401 l |= div << 17;
402 omap_writel(l, MOD_CONF_CTRL_1);
403
404 clk->rate = p_rate / (div + 1);
Imre Deakdf2c2e72007-03-05 17:22:58 +0200405
406 return 0;
407}
408
Paul Walmsley52650502009-12-08 16:29:38 -0700409long omap1_round_ext_clk_rate(struct clk *clk, unsigned long rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000410{
411 return 96000000 / calc_ext_dsor(rate);
412}
413
Paul Walmsley52650502009-12-08 16:29:38 -0700414void omap1_init_ext_clk(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000415{
416 unsigned dsor;
417 __u16 ratio_bits;
418
419 /* Determine current rate and ensure clock is based on 96MHz APLL */
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700420 ratio_bits = __raw_readw(clk->enable_reg) & ~1;
421 __raw_writew(ratio_bits, clk->enable_reg);
Tony Lindgren3179a012005-11-10 14:26:48 +0000422
423 ratio_bits = (ratio_bits & 0xfc) >> 2;
424 if (ratio_bits > 6)
425 dsor = (ratio_bits - 6) * 2 + 8;
426 else
427 dsor = ratio_bits + 2;
428
429 clk-> rate = 96000000 / dsor;
430}
431
Paul Walmsley52650502009-12-08 16:29:38 -0700432int omap1_clk_enable(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000433{
434 int ret = 0;
Tony Lindgren3179a012005-11-10 14:26:48 +0000435
Russell King3ef48fac2009-04-05 12:27:24 +0100436 if (clk->usecount++ == 0) {
437 if (clk->parent) {
438 ret = omap1_clk_enable(clk->parent);
439 if (ret)
440 goto err;
Tony Lindgren3179a012005-11-10 14:26:48 +0000441
442 if (clk->flags & CLOCK_NO_IDLE_PARENT)
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800443 omap1_clk_deny_idle(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000444 }
445
Russell King548d8492008-11-04 14:02:46 +0000446 ret = clk->ops->enable(clk);
Russell King3ef48fac2009-04-05 12:27:24 +0100447 if (ret) {
448 if (clk->parent)
449 omap1_clk_disable(clk->parent);
450 goto err;
Tony Lindgren3179a012005-11-10 14:26:48 +0000451 }
452 }
Russell King3ef48fac2009-04-05 12:27:24 +0100453 return ret;
Tony Lindgren3179a012005-11-10 14:26:48 +0000454
Russell King3ef48fac2009-04-05 12:27:24 +0100455err:
456 clk->usecount--;
Tony Lindgren3179a012005-11-10 14:26:48 +0000457 return ret;
458}
459
Paul Walmsley52650502009-12-08 16:29:38 -0700460void omap1_clk_disable(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000461{
462 if (clk->usecount > 0 && !(--clk->usecount)) {
Russell King548d8492008-11-04 14:02:46 +0000463 clk->ops->disable(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000464 if (likely(clk->parent)) {
Tony Lindgren10b55792006-01-17 15:30:42 -0800465 omap1_clk_disable(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000466 if (clk->flags & CLOCK_NO_IDLE_PARENT)
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800467 omap1_clk_allow_idle(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000468 }
469 }
470}
471
Tony Lindgren10b55792006-01-17 15:30:42 -0800472static int omap1_clk_enable_generic(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000473{
474 __u16 regval16;
475 __u32 regval32;
476
Russell Kingc0fc18c52008-09-05 15:10:27 +0100477 if (unlikely(clk->enable_reg == NULL)) {
Tony Lindgren3179a012005-11-10 14:26:48 +0000478 printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
479 clk->name);
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800480 return -EINVAL;
Tony Lindgren3179a012005-11-10 14:26:48 +0000481 }
482
483 if (clk->flags & ENABLE_REG_32BIT) {
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700484 regval32 = __raw_readl(clk->enable_reg);
485 regval32 |= (1 << clk->enable_bit);
486 __raw_writel(regval32, clk->enable_reg);
Tony Lindgren3179a012005-11-10 14:26:48 +0000487 } else {
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700488 regval16 = __raw_readw(clk->enable_reg);
489 regval16 |= (1 << clk->enable_bit);
490 __raw_writew(regval16, clk->enable_reg);
Tony Lindgren3179a012005-11-10 14:26:48 +0000491 }
492
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800493 return 0;
Tony Lindgren3179a012005-11-10 14:26:48 +0000494}
495
Tony Lindgren10b55792006-01-17 15:30:42 -0800496static void omap1_clk_disable_generic(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000497{
498 __u16 regval16;
499 __u32 regval32;
500
Russell Kingc0fc18c52008-09-05 15:10:27 +0100501 if (clk->enable_reg == NULL)
Tony Lindgren3179a012005-11-10 14:26:48 +0000502 return;
503
504 if (clk->flags & ENABLE_REG_32BIT) {
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700505 regval32 = __raw_readl(clk->enable_reg);
506 regval32 &= ~(1 << clk->enable_bit);
507 __raw_writel(regval32, clk->enable_reg);
Tony Lindgren3179a012005-11-10 14:26:48 +0000508 } else {
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700509 regval16 = __raw_readw(clk->enable_reg);
510 regval16 &= ~(1 << clk->enable_bit);
511 __raw_writew(regval16, clk->enable_reg);
Tony Lindgren3179a012005-11-10 14:26:48 +0000512 }
513}
514
Paul Walmsley52650502009-12-08 16:29:38 -0700515const struct clkops clkops_generic = {
516 .enable = omap1_clk_enable_generic,
517 .disable = omap1_clk_disable_generic,
Russell King548d8492008-11-04 14:02:46 +0000518};
519
Paul Walmsley52650502009-12-08 16:29:38 -0700520static int omap1_clk_enable_dsp_domain(struct clk *clk)
521{
522 int retval;
523
524 retval = omap1_clk_enable(api_ck_p);
525 if (!retval) {
526 retval = omap1_clk_enable_generic(clk);
527 omap1_clk_disable(api_ck_p);
528 }
529
530 return retval;
531}
532
533static void omap1_clk_disable_dsp_domain(struct clk *clk)
534{
535 if (omap1_clk_enable(api_ck_p) == 0) {
536 omap1_clk_disable_generic(clk);
537 omap1_clk_disable(api_ck_p);
538 }
539}
540
541const struct clkops clkops_dspck = {
542 .enable = omap1_clk_enable_dsp_domain,
543 .disable = omap1_clk_disable_dsp_domain,
544};
545
546static int omap1_clk_enable_uart_functional(struct clk *clk)
547{
548 int ret;
549 struct uart_clk *uclk;
550
551 ret = omap1_clk_enable_generic(clk);
552 if (ret == 0) {
553 /* Set smart idle acknowledgement mode */
554 uclk = (struct uart_clk *)clk;
555 omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
556 uclk->sysc_addr);
557 }
558
559 return ret;
560}
561
562static void omap1_clk_disable_uart_functional(struct clk *clk)
563{
564 struct uart_clk *uclk;
565
566 /* Set force idle acknowledgement mode */
567 uclk = (struct uart_clk *)clk;
568 omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
569
570 omap1_clk_disable_generic(clk);
571}
572
573const struct clkops clkops_uart = {
574 .enable = omap1_clk_enable_uart_functional,
575 .disable = omap1_clk_disable_uart_functional,
576};
577
578long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000579{
Tony Lindgren3179a012005-11-10 14:26:48 +0000580 if (clk->flags & RATE_FIXED)
581 return clk->rate;
582
Russell Kingc0fc18c52008-09-05 15:10:27 +0100583 if (clk->round_rate != NULL)
Tony Lindgren3179a012005-11-10 14:26:48 +0000584 return clk->round_rate(clk, rate);
585
586 return clk->rate;
587}
588
Paul Walmsley52650502009-12-08 16:29:38 -0700589int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000590{
591 int ret = -EINVAL;
Tony Lindgren3179a012005-11-10 14:26:48 +0000592
593 if (clk->set_rate)
594 ret = clk->set_rate(clk, rate);
Tony Lindgren3179a012005-11-10 14:26:48 +0000595 return ret;
596}
597
598/*-------------------------------------------------------------------------
599 * Omap1 clock reset and init functions
600 *-------------------------------------------------------------------------*/
601
602#ifdef CONFIG_OMAP_RESET_CLOCKS
Tony Lindgren3179a012005-11-10 14:26:48 +0000603
Paul Walmsley52650502009-12-08 16:29:38 -0700604void __init omap1_clk_disable_unused(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000605{
Tony Lindgren3179a012005-11-10 14:26:48 +0000606 __u32 regval32;
607
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300608 /* Clocks in the DSP domain need api_ck. Just assume bootloader
609 * has not enabled any DSP clocks */
Russell King397fcaf2008-09-05 15:46:19 +0100610 if (clk->enable_reg == DSP_IDLECT2) {
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300611 printk(KERN_INFO "Skipping reset check for DSP domain "
612 "clock \"%s\"\n", clk->name);
613 return;
Tony Lindgren3179a012005-11-10 14:26:48 +0000614 }
615
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300616 /* Is the clock already disabled? */
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700617 if (clk->flags & ENABLE_REG_32BIT)
618 regval32 = __raw_readl(clk->enable_reg);
619 else
620 regval32 = __raw_readw(clk->enable_reg);
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300621
622 if ((regval32 & (1 << clk->enable_bit)) == 0)
623 return;
624
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300625 printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
Russell King548d8492008-11-04 14:02:46 +0000626 clk->ops->disable(clk);
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300627 printk(" done\n");
Tony Lindgren3179a012005-11-10 14:26:48 +0000628}
Tony Lindgren3179a012005-11-10 14:26:48 +0000629
Tony Lindgren3179a012005-11-10 14:26:48 +0000630#endif