blob: a45b5d2a59879a02b3566dfaf2c8304f8d693921 [file] [log] [blame]
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001/*
2 * drivers/dma/imx-dma.c
3 *
4 * This file contains a driver for the Freescale i.MX DMA engine
5 * found on i.MX1/21/27
6 *
7 * Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
Javier Martin9e15db72012-03-02 09:28:47 +01008 * Copyright 2012 Javier Martin, Vista Silicon <javier.martin@vista-silicon.com>
Sascha Hauer1f1846c2010-10-06 10:25:55 +02009 *
10 * The code contained herein is licensed under the GNU General Public
11 * License. You may obtain a copy of the GNU General Public License
12 * Version 2 or later at the following locations:
13 *
14 * http://www.opensource.org/licenses/gpl-license.html
15 * http://www.gnu.org/copyleft/gpl.html
16 */
17#include <linux/init.h>
18#include <linux/types.h>
19#include <linux/mm.h>
20#include <linux/interrupt.h>
21#include <linux/spinlock.h>
22#include <linux/device.h>
23#include <linux/dma-mapping.h>
24#include <linux/slab.h>
25#include <linux/platform_device.h>
Javier Martin6bd08122012-03-22 14:54:01 +010026#include <linux/clk.h>
Sascha Hauer1f1846c2010-10-06 10:25:55 +020027#include <linux/dmaengine.h>
Paul Gortmaker5c45ad72011-07-31 16:14:17 -040028#include <linux/module.h>
Sascha Hauer1f1846c2010-10-06 10:25:55 +020029
30#include <asm/irq.h>
Javier Martin6bd08122012-03-22 14:54:01 +010031#include <mach/dma.h>
Sascha Hauer1f1846c2010-10-06 10:25:55 +020032#include <mach/hardware.h>
33
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000034#include "dmaengine.h"
Javier Martin9e15db72012-03-02 09:28:47 +010035#define IMXDMA_MAX_CHAN_DESCRIPTORS 16
Javier Martin6bd08122012-03-22 14:54:01 +010036#define IMX_DMA_CHANNELS 16
37
Javier Martinf606ab82012-03-22 14:54:14 +010038#define IMX_DMA_2D_SLOTS 2
39#define IMX_DMA_2D_SLOT_A 0
40#define IMX_DMA_2D_SLOT_B 1
41
Javier Martin6bd08122012-03-22 14:54:01 +010042#define IMX_DMA_LENGTH_LOOP ((unsigned int)-1)
43#define IMX_DMA_MEMSIZE_32 (0 << 4)
44#define IMX_DMA_MEMSIZE_8 (1 << 4)
45#define IMX_DMA_MEMSIZE_16 (2 << 4)
46#define IMX_DMA_TYPE_LINEAR (0 << 10)
47#define IMX_DMA_TYPE_2D (1 << 10)
48#define IMX_DMA_TYPE_FIFO (2 << 10)
49
50#define IMX_DMA_ERR_BURST (1 << 0)
51#define IMX_DMA_ERR_REQUEST (1 << 1)
52#define IMX_DMA_ERR_TRANSFER (1 << 2)
53#define IMX_DMA_ERR_BUFFER (1 << 3)
54#define IMX_DMA_ERR_TIMEOUT (1 << 4)
55
56#define DMA_DCR 0x00 /* Control Register */
57#define DMA_DISR 0x04 /* Interrupt status Register */
58#define DMA_DIMR 0x08 /* Interrupt mask Register */
59#define DMA_DBTOSR 0x0c /* Burst timeout status Register */
60#define DMA_DRTOSR 0x10 /* Request timeout Register */
61#define DMA_DSESR 0x14 /* Transfer Error Status Register */
62#define DMA_DBOSR 0x18 /* Buffer overflow status Register */
63#define DMA_DBTOCR 0x1c /* Burst timeout control Register */
64#define DMA_WSRA 0x40 /* W-Size Register A */
65#define DMA_XSRA 0x44 /* X-Size Register A */
66#define DMA_YSRA 0x48 /* Y-Size Register A */
67#define DMA_WSRB 0x4c /* W-Size Register B */
68#define DMA_XSRB 0x50 /* X-Size Register B */
69#define DMA_YSRB 0x54 /* Y-Size Register B */
70#define DMA_SAR(x) (0x80 + ((x) << 6)) /* Source Address Registers */
71#define DMA_DAR(x) (0x84 + ((x) << 6)) /* Destination Address Registers */
72#define DMA_CNTR(x) (0x88 + ((x) << 6)) /* Count Registers */
73#define DMA_CCR(x) (0x8c + ((x) << 6)) /* Control Registers */
74#define DMA_RSSR(x) (0x90 + ((x) << 6)) /* Request source select Registers */
75#define DMA_BLR(x) (0x94 + ((x) << 6)) /* Burst length Registers */
76#define DMA_RTOR(x) (0x98 + ((x) << 6)) /* Request timeout Registers */
77#define DMA_BUCR(x) (0x98 + ((x) << 6)) /* Bus Utilization Registers */
78#define DMA_CCNR(x) (0x9C + ((x) << 6)) /* Channel counter Registers */
79
80#define DCR_DRST (1<<1)
81#define DCR_DEN (1<<0)
82#define DBTOCR_EN (1<<15)
83#define DBTOCR_CNT(x) ((x) & 0x7fff)
84#define CNTR_CNT(x) ((x) & 0xffffff)
85#define CCR_ACRPT (1<<14)
86#define CCR_DMOD_LINEAR (0x0 << 12)
87#define CCR_DMOD_2D (0x1 << 12)
88#define CCR_DMOD_FIFO (0x2 << 12)
89#define CCR_DMOD_EOBFIFO (0x3 << 12)
90#define CCR_SMOD_LINEAR (0x0 << 10)
91#define CCR_SMOD_2D (0x1 << 10)
92#define CCR_SMOD_FIFO (0x2 << 10)
93#define CCR_SMOD_EOBFIFO (0x3 << 10)
94#define CCR_MDIR_DEC (1<<9)
95#define CCR_MSEL_B (1<<8)
96#define CCR_DSIZ_32 (0x0 << 6)
97#define CCR_DSIZ_8 (0x1 << 6)
98#define CCR_DSIZ_16 (0x2 << 6)
99#define CCR_SSIZ_32 (0x0 << 4)
100#define CCR_SSIZ_8 (0x1 << 4)
101#define CCR_SSIZ_16 (0x2 << 4)
102#define CCR_REN (1<<3)
103#define CCR_RPT (1<<2)
104#define CCR_FRC (1<<1)
105#define CCR_CEN (1<<0)
106#define RTOR_EN (1<<15)
107#define RTOR_CLK (1<<14)
108#define RTOR_PSC (1<<13)
Javier Martin9e15db72012-03-02 09:28:47 +0100109
110enum imxdma_prep_type {
111 IMXDMA_DESC_MEMCPY,
112 IMXDMA_DESC_INTERLEAVED,
113 IMXDMA_DESC_SLAVE_SG,
114 IMXDMA_DESC_CYCLIC,
115};
116
Javier Martinf606ab82012-03-22 14:54:14 +0100117struct imx_dma_2d_config {
118 u16 xsr;
119 u16 ysr;
120 u16 wsr;
121 int count;
122};
123
Javier Martin9e15db72012-03-02 09:28:47 +0100124struct imxdma_desc {
125 struct list_head node;
126 struct dma_async_tx_descriptor desc;
127 enum dma_status status;
128 dma_addr_t src;
129 dma_addr_t dest;
130 size_t len;
Javier Martin2efc3442012-03-22 14:54:03 +0100131 enum dma_transfer_direction direction;
Javier Martin9e15db72012-03-02 09:28:47 +0100132 enum imxdma_prep_type type;
133 /* For memcpy and interleaved */
134 unsigned int config_port;
135 unsigned int config_mem;
136 /* For interleaved transfers */
137 unsigned int x;
138 unsigned int y;
139 unsigned int w;
140 /* For slave sg and cyclic */
141 struct scatterlist *sg;
142 unsigned int sgcount;
143};
144
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200145struct imxdma_channel {
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100146 int hw_chaining;
147 struct timer_list watchdog;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200148 struct imxdma_engine *imxdma;
149 unsigned int channel;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200150
Javier Martin9e15db72012-03-02 09:28:47 +0100151 struct tasklet_struct dma_tasklet;
152 struct list_head ld_free;
153 struct list_head ld_queue;
154 struct list_head ld_active;
155 int descs_allocated;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200156 enum dma_slave_buswidth word_size;
157 dma_addr_t per_address;
158 u32 watermark_level;
159 struct dma_chan chan;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200160 struct dma_async_tx_descriptor desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200161 enum dma_status status;
162 int dma_request;
163 struct scatterlist *sg_list;
Javier Martin359291a2012-03-22 14:54:06 +0100164 u32 ccr_from_device;
165 u32 ccr_to_device;
Javier Martinf606ab82012-03-22 14:54:14 +0100166 bool enabled_2d;
167 int slot_2d;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200168};
169
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200170struct imxdma_engine {
171 struct device *dev;
Sascha Hauer1e070a62011-01-12 13:14:37 +0100172 struct device_dma_parameters dma_parms;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200173 struct dma_device dma_device;
Javier Martincd5cf9d2012-03-22 14:54:12 +0100174 void __iomem *base;
175 struct clk *dma_clk;
Javier Martinf606ab82012-03-22 14:54:14 +0100176 spinlock_t lock;
177 struct imx_dma_2d_config slots_2d[IMX_DMA_2D_SLOTS];
Javier Martin6bd08122012-03-22 14:54:01 +0100178 struct imxdma_channel channel[IMX_DMA_CHANNELS];
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200179};
180
181static struct imxdma_channel *to_imxdma_chan(struct dma_chan *chan)
182{
183 return container_of(chan, struct imxdma_channel, chan);
184}
185
Javier Martin9e15db72012-03-02 09:28:47 +0100186static inline bool imxdma_chan_is_doing_cyclic(struct imxdma_channel *imxdmac)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200187{
Javier Martin9e15db72012-03-02 09:28:47 +0100188 struct imxdma_desc *desc;
189
190 if (!list_empty(&imxdmac->ld_active)) {
191 desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc,
192 node);
193 if (desc->type == IMXDMA_DESC_CYCLIC)
194 return true;
195 }
196 return false;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200197}
198
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200199
Javier Martincd5cf9d2012-03-22 14:54:12 +0100200
201static void imx_dmav1_writel(struct imxdma_engine *imxdma, unsigned val,
202 unsigned offset)
Javier Martin6bd08122012-03-22 14:54:01 +0100203{
Javier Martincd5cf9d2012-03-22 14:54:12 +0100204 __raw_writel(val, imxdma->base + offset);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200205}
206
Javier Martincd5cf9d2012-03-22 14:54:12 +0100207static unsigned imx_dmav1_readl(struct imxdma_engine *imxdma, unsigned offset)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200208{
Javier Martincd5cf9d2012-03-22 14:54:12 +0100209 return __raw_readl(imxdma->base + offset);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200210}
211
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100212static int imxdma_hw_chain(struct imxdma_channel *imxdmac)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200213{
Javier Martin6bd08122012-03-22 14:54:01 +0100214 if (cpu_is_mx27())
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100215 return imxdmac->hw_chaining;
Javier Martin6bd08122012-03-22 14:54:01 +0100216 else
217 return 0;
218}
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200219
Javier Martin6bd08122012-03-22 14:54:01 +0100220/*
221 * imxdma_sg_next - prepare next chunk for scatter-gather DMA emulation
222 */
Javier Martina6cbb2d2012-03-22 14:54:11 +0100223static inline int imxdma_sg_next(struct imxdma_desc *d)
Javier Martin6bd08122012-03-22 14:54:01 +0100224{
Javier Martin2efc3442012-03-22 14:54:03 +0100225 struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100226 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martina6cbb2d2012-03-22 14:54:11 +0100227 struct scatterlist *sg = d->sg;
Javier Martin6bd08122012-03-22 14:54:01 +0100228 unsigned long now;
229
Javier Martin6b0e2f52012-03-22 14:54:09 +0100230 now = min(d->len, sg->length);
231 if (d->len != IMX_DMA_LENGTH_LOOP)
232 d->len -= now;
Javier Martin6bd08122012-03-22 14:54:01 +0100233
Javier Martin2efc3442012-03-22 14:54:03 +0100234 if (d->direction == DMA_DEV_TO_MEM)
Javier Martincd5cf9d2012-03-22 14:54:12 +0100235 imx_dmav1_writel(imxdma, sg->dma_address,
236 DMA_DAR(imxdmac->channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100237 else
Javier Martincd5cf9d2012-03-22 14:54:12 +0100238 imx_dmav1_writel(imxdma, sg->dma_address,
239 DMA_SAR(imxdmac->channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100240
Javier Martincd5cf9d2012-03-22 14:54:12 +0100241 imx_dmav1_writel(imxdma, now, DMA_CNTR(imxdmac->channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100242
Javier Martinf9b283a2012-03-22 14:54:13 +0100243 dev_dbg(imxdma->dev, " %s channel: %d dst 0x%08x, src 0x%08x, "
244 "size 0x%08x\n", __func__, imxdmac->channel,
Javier Martincd5cf9d2012-03-22 14:54:12 +0100245 imx_dmav1_readl(imxdma, DMA_DAR(imxdmac->channel)),
246 imx_dmav1_readl(imxdma, DMA_SAR(imxdmac->channel)),
247 imx_dmav1_readl(imxdma, DMA_CNTR(imxdmac->channel)));
Javier Martin6bd08122012-03-22 14:54:01 +0100248
249 return now;
250}
251
Javier Martin2efc3442012-03-22 14:54:03 +0100252static void imxdma_enable_hw(struct imxdma_desc *d)
Javier Martin6bd08122012-03-22 14:54:01 +0100253{
Javier Martin2efc3442012-03-22 14:54:03 +0100254 struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100255 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin6bd08122012-03-22 14:54:01 +0100256 int channel = imxdmac->channel;
257 unsigned long flags;
258
Javier Martinf9b283a2012-03-22 14:54:13 +0100259 dev_dbg(imxdma->dev, "%s channel %d\n", __func__, channel);
Javier Martin6bd08122012-03-22 14:54:01 +0100260
Javier Martin6bd08122012-03-22 14:54:01 +0100261 local_irq_save(flags);
262
Javier Martincd5cf9d2012-03-22 14:54:12 +0100263 imx_dmav1_writel(imxdma, 1 << channel, DMA_DISR);
264 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_DIMR) &
265 ~(1 << channel), DMA_DIMR);
266 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_CCR(channel)) |
267 CCR_CEN | CCR_ACRPT, DMA_CCR(channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100268
269 if ((cpu_is_mx21() || cpu_is_mx27()) &&
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100270 d->sg && imxdma_hw_chain(imxdmac)) {
Javier Martin833bc032012-03-22 14:54:07 +0100271 d->sg = sg_next(d->sg);
272 if (d->sg) {
Javier Martin6bd08122012-03-22 14:54:01 +0100273 u32 tmp;
Javier Martina6cbb2d2012-03-22 14:54:11 +0100274 imxdma_sg_next(d);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100275 tmp = imx_dmav1_readl(imxdma, DMA_CCR(channel));
276 imx_dmav1_writel(imxdma, tmp | CCR_RPT | CCR_ACRPT,
277 DMA_CCR(channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100278 }
279 }
Javier Martin6bd08122012-03-22 14:54:01 +0100280
281 local_irq_restore(flags);
282}
283
284static void imxdma_disable_hw(struct imxdma_channel *imxdmac)
285{
Javier Martincd5cf9d2012-03-22 14:54:12 +0100286 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin6bd08122012-03-22 14:54:01 +0100287 int channel = imxdmac->channel;
288 unsigned long flags;
289
Javier Martinf9b283a2012-03-22 14:54:13 +0100290 dev_dbg(imxdma->dev, "%s channel %d\n", __func__, channel);
Javier Martin6bd08122012-03-22 14:54:01 +0100291
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100292 if (imxdma_hw_chain(imxdmac))
293 del_timer(&imxdmac->watchdog);
Javier Martin6bd08122012-03-22 14:54:01 +0100294
295 local_irq_save(flags);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100296 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_DIMR) |
297 (1 << channel), DMA_DIMR);
298 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_CCR(channel)) &
299 ~CCR_CEN, DMA_CCR(channel));
300 imx_dmav1_writel(imxdma, 1 << channel, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +0100301 local_irq_restore(flags);
302}
303
Javier Martin6bd08122012-03-22 14:54:01 +0100304static void imxdma_watchdog(unsigned long data)
305{
306 struct imxdma_channel *imxdmac = (struct imxdma_channel *)data;
Javier Martincd5cf9d2012-03-22 14:54:12 +0100307 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin6bd08122012-03-22 14:54:01 +0100308 int channel = imxdmac->channel;
309
Javier Martincd5cf9d2012-03-22 14:54:12 +0100310 imx_dmav1_writel(imxdma, 0, DMA_CCR(channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100311
312 /* Tasklet watchdog error handler */
313 tasklet_schedule(&imxdmac->dma_tasklet);
Javier Martinf9b283a2012-03-22 14:54:13 +0100314 dev_dbg(imxdma->dev, "channel %d: watchdog timeout!\n",
315 imxdmac->channel);
Javier Martin6bd08122012-03-22 14:54:01 +0100316}
317
318static irqreturn_t imxdma_err_handler(int irq, void *dev_id)
319{
320 struct imxdma_engine *imxdma = dev_id;
Javier Martin6bd08122012-03-22 14:54:01 +0100321 unsigned int err_mask;
322 int i, disr;
323 int errcode;
324
Javier Martincd5cf9d2012-03-22 14:54:12 +0100325 disr = imx_dmav1_readl(imxdma, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +0100326
Javier Martincd5cf9d2012-03-22 14:54:12 +0100327 err_mask = imx_dmav1_readl(imxdma, DMA_DBTOSR) |
328 imx_dmav1_readl(imxdma, DMA_DRTOSR) |
329 imx_dmav1_readl(imxdma, DMA_DSESR) |
330 imx_dmav1_readl(imxdma, DMA_DBOSR);
Javier Martin6bd08122012-03-22 14:54:01 +0100331
332 if (!err_mask)
333 return IRQ_HANDLED;
334
Javier Martincd5cf9d2012-03-22 14:54:12 +0100335 imx_dmav1_writel(imxdma, disr & err_mask, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +0100336
337 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
338 if (!(err_mask & (1 << i)))
339 continue;
Javier Martin6bd08122012-03-22 14:54:01 +0100340 errcode = 0;
341
Javier Martincd5cf9d2012-03-22 14:54:12 +0100342 if (imx_dmav1_readl(imxdma, DMA_DBTOSR) & (1 << i)) {
343 imx_dmav1_writel(imxdma, 1 << i, DMA_DBTOSR);
Javier Martin6bd08122012-03-22 14:54:01 +0100344 errcode |= IMX_DMA_ERR_BURST;
345 }
Javier Martincd5cf9d2012-03-22 14:54:12 +0100346 if (imx_dmav1_readl(imxdma, DMA_DRTOSR) & (1 << i)) {
347 imx_dmav1_writel(imxdma, 1 << i, DMA_DRTOSR);
Javier Martin6bd08122012-03-22 14:54:01 +0100348 errcode |= IMX_DMA_ERR_REQUEST;
349 }
Javier Martincd5cf9d2012-03-22 14:54:12 +0100350 if (imx_dmav1_readl(imxdma, DMA_DSESR) & (1 << i)) {
351 imx_dmav1_writel(imxdma, 1 << i, DMA_DSESR);
Javier Martin6bd08122012-03-22 14:54:01 +0100352 errcode |= IMX_DMA_ERR_TRANSFER;
353 }
Javier Martincd5cf9d2012-03-22 14:54:12 +0100354 if (imx_dmav1_readl(imxdma, DMA_DBOSR) & (1 << i)) {
355 imx_dmav1_writel(imxdma, 1 << i, DMA_DBOSR);
Javier Martin6bd08122012-03-22 14:54:01 +0100356 errcode |= IMX_DMA_ERR_BUFFER;
357 }
358 /* Tasklet error handler */
359 tasklet_schedule(&imxdma->channel[i].dma_tasklet);
360
361 printk(KERN_WARNING
362 "DMA timeout on channel %d -%s%s%s%s\n", i,
363 errcode & IMX_DMA_ERR_BURST ? " burst" : "",
364 errcode & IMX_DMA_ERR_REQUEST ? " request" : "",
365 errcode & IMX_DMA_ERR_TRANSFER ? " transfer" : "",
366 errcode & IMX_DMA_ERR_BUFFER ? " buffer" : "");
367 }
368 return IRQ_HANDLED;
369}
370
371static void dma_irq_handle_channel(struct imxdma_channel *imxdmac)
372{
Javier Martincd5cf9d2012-03-22 14:54:12 +0100373 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin6bd08122012-03-22 14:54:01 +0100374 int chno = imxdmac->channel;
Javier Martin2efc3442012-03-22 14:54:03 +0100375 struct imxdma_desc *desc;
Javier Martin6bd08122012-03-22 14:54:01 +0100376
Javier Martinf606ab82012-03-22 14:54:14 +0100377 spin_lock(&imxdma->lock);
Javier Martin833bc032012-03-22 14:54:07 +0100378 if (list_empty(&imxdmac->ld_active)) {
Javier Martinf606ab82012-03-22 14:54:14 +0100379 spin_unlock(&imxdma->lock);
Javier Martin833bc032012-03-22 14:54:07 +0100380 goto out;
381 }
382
383 desc = list_first_entry(&imxdmac->ld_active,
384 struct imxdma_desc,
385 node);
Javier Martinf606ab82012-03-22 14:54:14 +0100386 spin_unlock(&imxdma->lock);
Javier Martin833bc032012-03-22 14:54:07 +0100387
388 if (desc->sg) {
Javier Martin6bd08122012-03-22 14:54:01 +0100389 u32 tmp;
Javier Martin833bc032012-03-22 14:54:07 +0100390 desc->sg = sg_next(desc->sg);
Javier Martin6bd08122012-03-22 14:54:01 +0100391
Javier Martin833bc032012-03-22 14:54:07 +0100392 if (desc->sg) {
Javier Martina6cbb2d2012-03-22 14:54:11 +0100393 imxdma_sg_next(desc);
Javier Martin6bd08122012-03-22 14:54:01 +0100394
Javier Martincd5cf9d2012-03-22 14:54:12 +0100395 tmp = imx_dmav1_readl(imxdma, DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100396
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100397 if (imxdma_hw_chain(imxdmac)) {
Javier Martin6bd08122012-03-22 14:54:01 +0100398 /* FIXME: The timeout should probably be
399 * configurable
400 */
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100401 mod_timer(&imxdmac->watchdog,
Javier Martin6bd08122012-03-22 14:54:01 +0100402 jiffies + msecs_to_jiffies(500));
403
404 tmp |= CCR_CEN | CCR_RPT | CCR_ACRPT;
Javier Martincd5cf9d2012-03-22 14:54:12 +0100405 imx_dmav1_writel(imxdma, tmp, DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100406 } else {
Javier Martincd5cf9d2012-03-22 14:54:12 +0100407 imx_dmav1_writel(imxdma, tmp & ~CCR_CEN,
408 DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100409 tmp |= CCR_CEN;
410 }
411
Javier Martincd5cf9d2012-03-22 14:54:12 +0100412 imx_dmav1_writel(imxdma, tmp, DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100413
414 if (imxdma_chan_is_doing_cyclic(imxdmac))
415 /* Tasklet progression */
416 tasklet_schedule(&imxdmac->dma_tasklet);
417
418 return;
419 }
420
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100421 if (imxdma_hw_chain(imxdmac)) {
422 del_timer(&imxdmac->watchdog);
Javier Martin6bd08122012-03-22 14:54:01 +0100423 return;
424 }
425 }
426
Javier Martin2efc3442012-03-22 14:54:03 +0100427out:
Javier Martincd5cf9d2012-03-22 14:54:12 +0100428 imx_dmav1_writel(imxdma, 0, DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100429 /* Tasklet irq */
Javier Martin9e15db72012-03-02 09:28:47 +0100430 tasklet_schedule(&imxdmac->dma_tasklet);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200431}
432
Javier Martin6bd08122012-03-22 14:54:01 +0100433static irqreturn_t dma_irq_handler(int irq, void *dev_id)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200434{
Javier Martin6bd08122012-03-22 14:54:01 +0100435 struct imxdma_engine *imxdma = dev_id;
Javier Martin6bd08122012-03-22 14:54:01 +0100436 int i, disr;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200437
Javier Martin6bd08122012-03-22 14:54:01 +0100438 if (cpu_is_mx21() || cpu_is_mx27())
439 imxdma_err_handler(irq, dev_id);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200440
Javier Martincd5cf9d2012-03-22 14:54:12 +0100441 disr = imx_dmav1_readl(imxdma, DMA_DISR);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200442
Javier Martinf9b283a2012-03-22 14:54:13 +0100443 dev_dbg(imxdma->dev, "%s called, disr=0x%08x\n", __func__, disr);
Javier Martin6bd08122012-03-22 14:54:01 +0100444
Javier Martincd5cf9d2012-03-22 14:54:12 +0100445 imx_dmav1_writel(imxdma, disr, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +0100446 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100447 if (disr & (1 << i))
Javier Martin6bd08122012-03-22 14:54:01 +0100448 dma_irq_handle_channel(&imxdma->channel[i]);
Javier Martin6bd08122012-03-22 14:54:01 +0100449 }
450
451 return IRQ_HANDLED;
Javier Martin9e15db72012-03-02 09:28:47 +0100452}
453
454static int imxdma_xfer_desc(struct imxdma_desc *d)
455{
456 struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
Javier Martin3b4b6df2012-03-22 14:54:04 +0100457 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martinf606ab82012-03-22 14:54:14 +0100458 unsigned long flags;
459 int slot = -1;
460 int i;
Javier Martin9e15db72012-03-02 09:28:47 +0100461
462 /* Configure and enable */
463 switch (d->type) {
Javier Martinf606ab82012-03-22 14:54:14 +0100464 case IMXDMA_DESC_INTERLEAVED:
465 /* Try to get a free 2D slot */
466 spin_lock_irqsave(&imxdma->lock, flags);
467 for (i = 0; i < IMX_DMA_2D_SLOTS; i++) {
468 if ((imxdma->slots_2d[i].count > 0) &&
469 ((imxdma->slots_2d[i].xsr != d->x) ||
470 (imxdma->slots_2d[i].ysr != d->y) ||
471 (imxdma->slots_2d[i].wsr != d->w)))
472 continue;
473 slot = i;
474 break;
475 }
476 if (slot < 0)
477 return -EBUSY;
478
479 imxdma->slots_2d[slot].xsr = d->x;
480 imxdma->slots_2d[slot].ysr = d->y;
481 imxdma->slots_2d[slot].wsr = d->w;
482 imxdma->slots_2d[slot].count++;
483
484 imxdmac->slot_2d = slot;
485 imxdmac->enabled_2d = true;
486 spin_unlock_irqrestore(&imxdma->lock, flags);
487
488 if (slot == IMX_DMA_2D_SLOT_A) {
489 d->config_mem &= ~CCR_MSEL_B;
490 d->config_port &= ~CCR_MSEL_B;
491 imx_dmav1_writel(imxdma, d->x, DMA_XSRA);
492 imx_dmav1_writel(imxdma, d->y, DMA_YSRA);
493 imx_dmav1_writel(imxdma, d->w, DMA_WSRA);
494 } else {
495 d->config_mem |= CCR_MSEL_B;
496 d->config_port |= CCR_MSEL_B;
497 imx_dmav1_writel(imxdma, d->x, DMA_XSRB);
498 imx_dmav1_writel(imxdma, d->y, DMA_YSRB);
499 imx_dmav1_writel(imxdma, d->w, DMA_WSRB);
500 }
501 /*
502 * We fall-through here intentionally, since a 2D transfer is
503 * similar to MEMCPY just adding the 2D slot configuration.
504 */
Javier Martin9e15db72012-03-02 09:28:47 +0100505 case IMXDMA_DESC_MEMCPY:
Javier Martincd5cf9d2012-03-22 14:54:12 +0100506 imx_dmav1_writel(imxdma, d->src, DMA_SAR(imxdmac->channel));
507 imx_dmav1_writel(imxdma, d->dest, DMA_DAR(imxdmac->channel));
508 imx_dmav1_writel(imxdma, d->config_mem | (d->config_port << 2),
Javier Martin3b4b6df2012-03-22 14:54:04 +0100509 DMA_CCR(imxdmac->channel));
510
Javier Martincd5cf9d2012-03-22 14:54:12 +0100511 imx_dmav1_writel(imxdma, d->len, DMA_CNTR(imxdmac->channel));
Javier Martin3b4b6df2012-03-22 14:54:04 +0100512
513 dev_dbg(imxdma->dev, "%s channel: %d dest=0x%08x src=0x%08x "
514 "dma_length=%d\n", __func__, imxdmac->channel,
515 d->dest, d->src, d->len);
516
517 break;
Javier Martin6bd08122012-03-22 14:54:01 +0100518 /* Cyclic transfer is the same as slave_sg with special sg configuration. */
Javier Martin9e15db72012-03-02 09:28:47 +0100519 case IMXDMA_DESC_CYCLIC:
Javier Martin9e15db72012-03-02 09:28:47 +0100520 case IMXDMA_DESC_SLAVE_SG:
Javier Martin359291a2012-03-22 14:54:06 +0100521 if (d->direction == DMA_DEV_TO_MEM) {
Javier Martincd5cf9d2012-03-22 14:54:12 +0100522 imx_dmav1_writel(imxdma, imxdmac->per_address,
Javier Martin359291a2012-03-22 14:54:06 +0100523 DMA_SAR(imxdmac->channel));
Javier Martincd5cf9d2012-03-22 14:54:12 +0100524 imx_dmav1_writel(imxdma, imxdmac->ccr_from_device,
Javier Martin359291a2012-03-22 14:54:06 +0100525 DMA_CCR(imxdmac->channel));
526
527 dev_dbg(imxdma->dev, "%s channel: %d sg=%p sgcount=%d "
528 "total length=%d dev_addr=0x%08x (dev2mem)\n",
529 __func__, imxdmac->channel, d->sg, d->sgcount,
530 d->len, imxdmac->per_address);
531 } else if (d->direction == DMA_MEM_TO_DEV) {
Javier Martincd5cf9d2012-03-22 14:54:12 +0100532 imx_dmav1_writel(imxdma, imxdmac->per_address,
Javier Martin359291a2012-03-22 14:54:06 +0100533 DMA_DAR(imxdmac->channel));
Javier Martincd5cf9d2012-03-22 14:54:12 +0100534 imx_dmav1_writel(imxdma, imxdmac->ccr_to_device,
Javier Martin359291a2012-03-22 14:54:06 +0100535 DMA_CCR(imxdmac->channel));
536
537 dev_dbg(imxdma->dev, "%s channel: %d sg=%p sgcount=%d "
538 "total length=%d dev_addr=0x%08x (mem2dev)\n",
539 __func__, imxdmac->channel, d->sg, d->sgcount,
540 d->len, imxdmac->per_address);
541 } else {
542 dev_err(imxdma->dev, "%s channel: %d bad dma mode\n",
543 __func__, imxdmac->channel);
544 return -EINVAL;
545 }
546
Javier Martina6cbb2d2012-03-22 14:54:11 +0100547 imxdma_sg_next(d);
Javier Martin359291a2012-03-22 14:54:06 +0100548
Javier Martin9e15db72012-03-02 09:28:47 +0100549 break;
550 default:
551 return -EINVAL;
552 }
Javier Martin2efc3442012-03-22 14:54:03 +0100553 imxdma_enable_hw(d);
Javier Martin9e15db72012-03-02 09:28:47 +0100554 return 0;
555}
556
557static void imxdma_tasklet(unsigned long data)
558{
559 struct imxdma_channel *imxdmac = (void *)data;
560 struct imxdma_engine *imxdma = imxdmac->imxdma;
561 struct imxdma_desc *desc;
562
Javier Martinf606ab82012-03-22 14:54:14 +0100563 spin_lock(&imxdma->lock);
Javier Martin9e15db72012-03-02 09:28:47 +0100564
565 if (list_empty(&imxdmac->ld_active)) {
566 /* Someone might have called terminate all */
567 goto out;
568 }
569 desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc, node);
570
571 if (desc->desc.callback)
572 desc->desc.callback(desc->desc.callback_param);
573
Vinod Koul1f3d6dc2012-03-13 12:39:49 +0530574 dma_cookie_complete(&desc->desc);
Javier Martin9e15db72012-03-02 09:28:47 +0100575
576 /* If we are dealing with a cyclic descriptor keep it on ld_active */
577 if (imxdma_chan_is_doing_cyclic(imxdmac))
578 goto out;
579
Javier Martinf606ab82012-03-22 14:54:14 +0100580 /* Free 2D slot if it was an interleaved transfer */
581 if (imxdmac->enabled_2d) {
582 imxdma->slots_2d[imxdmac->slot_2d].count--;
583 imxdmac->enabled_2d = false;
584 }
585
Javier Martin9e15db72012-03-02 09:28:47 +0100586 list_move_tail(imxdmac->ld_active.next, &imxdmac->ld_free);
587
588 if (!list_empty(&imxdmac->ld_queue)) {
589 desc = list_first_entry(&imxdmac->ld_queue, struct imxdma_desc,
590 node);
591 list_move_tail(imxdmac->ld_queue.next, &imxdmac->ld_active);
592 if (imxdma_xfer_desc(desc) < 0)
593 dev_warn(imxdma->dev, "%s: channel: %d couldn't xfer desc\n",
594 __func__, imxdmac->channel);
595 }
596out:
Javier Martinf606ab82012-03-22 14:54:14 +0100597 spin_unlock(&imxdma->lock);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200598}
599
600static int imxdma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
601 unsigned long arg)
602{
603 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
604 struct dma_slave_config *dmaengine_cfg = (void *)arg;
Javier Martincd5cf9d2012-03-22 14:54:12 +0100605 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin9e15db72012-03-02 09:28:47 +0100606 unsigned long flags;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200607 unsigned int mode = 0;
608
609 switch (cmd) {
610 case DMA_TERMINATE_ALL:
Javier Martin6bd08122012-03-22 14:54:01 +0100611 imxdma_disable_hw(imxdmac);
Javier Martin9e15db72012-03-02 09:28:47 +0100612
Javier Martinf606ab82012-03-22 14:54:14 +0100613 spin_lock_irqsave(&imxdma->lock, flags);
Javier Martin9e15db72012-03-02 09:28:47 +0100614 list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free);
615 list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free);
Javier Martinf606ab82012-03-22 14:54:14 +0100616 spin_unlock_irqrestore(&imxdma->lock, flags);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200617 return 0;
618 case DMA_SLAVE_CONFIG:
Vinod Kouldb8196d2011-10-13 22:34:23 +0530619 if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) {
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200620 imxdmac->per_address = dmaengine_cfg->src_addr;
621 imxdmac->watermark_level = dmaengine_cfg->src_maxburst;
622 imxdmac->word_size = dmaengine_cfg->src_addr_width;
623 } else {
624 imxdmac->per_address = dmaengine_cfg->dst_addr;
625 imxdmac->watermark_level = dmaengine_cfg->dst_maxburst;
626 imxdmac->word_size = dmaengine_cfg->dst_addr_width;
627 }
628
629 switch (imxdmac->word_size) {
630 case DMA_SLAVE_BUSWIDTH_1_BYTE:
631 mode = IMX_DMA_MEMSIZE_8;
632 break;
633 case DMA_SLAVE_BUSWIDTH_2_BYTES:
634 mode = IMX_DMA_MEMSIZE_16;
635 break;
636 default:
637 case DMA_SLAVE_BUSWIDTH_4_BYTES:
638 mode = IMX_DMA_MEMSIZE_32;
639 break;
640 }
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200641
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100642 imxdmac->hw_chaining = 1;
643 if (!imxdma_hw_chain(imxdmac))
Javier Martinbdc0c752012-03-22 14:54:05 +0100644 return -EINVAL;
Javier Martin359291a2012-03-22 14:54:06 +0100645 imxdmac->ccr_from_device = (mode | IMX_DMA_TYPE_FIFO) |
Javier Martinbdc0c752012-03-22 14:54:05 +0100646 ((IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR) << 2) |
647 CCR_REN;
Javier Martin359291a2012-03-22 14:54:06 +0100648 imxdmac->ccr_to_device =
Javier Martinbdc0c752012-03-22 14:54:05 +0100649 (IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR) |
650 ((mode | IMX_DMA_TYPE_FIFO) << 2) | CCR_REN;
Javier Martincd5cf9d2012-03-22 14:54:12 +0100651 imx_dmav1_writel(imxdma, imxdmac->dma_request,
Javier Martinbdc0c752012-03-22 14:54:05 +0100652 DMA_RSSR(imxdmac->channel));
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200653
Javier Martin6bd08122012-03-22 14:54:01 +0100654 /* Set burst length */
Javier Martincd5cf9d2012-03-22 14:54:12 +0100655 imx_dmav1_writel(imxdma, imxdmac->watermark_level *
656 imxdmac->word_size, DMA_BLR(imxdmac->channel));
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200657
658 return 0;
659 default:
660 return -ENOSYS;
661 }
662
663 return -EINVAL;
664}
665
666static enum dma_status imxdma_tx_status(struct dma_chan *chan,
667 dma_cookie_t cookie,
668 struct dma_tx_state *txstate)
669{
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000670 return dma_cookie_status(chan, cookie, txstate);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200671}
672
673static dma_cookie_t imxdma_tx_submit(struct dma_async_tx_descriptor *tx)
674{
675 struct imxdma_channel *imxdmac = to_imxdma_chan(tx->chan);
Javier Martinf606ab82012-03-22 14:54:14 +0100676 struct imxdma_engine *imxdma = imxdmac->imxdma;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200677 dma_cookie_t cookie;
Javier Martin9e15db72012-03-02 09:28:47 +0100678 unsigned long flags;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200679
Javier Martinf606ab82012-03-22 14:54:14 +0100680 spin_lock_irqsave(&imxdma->lock, flags);
Javier Martin660cd0d2012-03-22 14:54:15 +0100681 list_move_tail(imxdmac->ld_free.next, &imxdmac->ld_queue);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000682 cookie = dma_cookie_assign(tx);
Javier Martinf606ab82012-03-22 14:54:14 +0100683 spin_unlock_irqrestore(&imxdma->lock, flags);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200684
685 return cookie;
686}
687
688static int imxdma_alloc_chan_resources(struct dma_chan *chan)
689{
690 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
691 struct imx_dma_data *data = chan->private;
692
Javier Martin6c05f092012-02-28 17:08:17 +0100693 if (data != NULL)
694 imxdmac->dma_request = data->dma_request;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200695
Javier Martin9e15db72012-03-02 09:28:47 +0100696 while (imxdmac->descs_allocated < IMXDMA_MAX_CHAN_DESCRIPTORS) {
697 struct imxdma_desc *desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200698
Javier Martin9e15db72012-03-02 09:28:47 +0100699 desc = kzalloc(sizeof(*desc), GFP_KERNEL);
700 if (!desc)
701 break;
702 __memzero(&desc->desc, sizeof(struct dma_async_tx_descriptor));
703 dma_async_tx_descriptor_init(&desc->desc, chan);
704 desc->desc.tx_submit = imxdma_tx_submit;
705 /* txd.flags will be overwritten in prep funcs */
706 desc->desc.flags = DMA_CTRL_ACK;
707 desc->status = DMA_SUCCESS;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200708
Javier Martin9e15db72012-03-02 09:28:47 +0100709 list_add_tail(&desc->node, &imxdmac->ld_free);
710 imxdmac->descs_allocated++;
711 }
712
713 if (!imxdmac->descs_allocated)
714 return -ENOMEM;
715
716 return imxdmac->descs_allocated;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200717}
718
719static void imxdma_free_chan_resources(struct dma_chan *chan)
720{
721 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
Javier Martinf606ab82012-03-22 14:54:14 +0100722 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin9e15db72012-03-02 09:28:47 +0100723 struct imxdma_desc *desc, *_desc;
724 unsigned long flags;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200725
Javier Martinf606ab82012-03-22 14:54:14 +0100726 spin_lock_irqsave(&imxdma->lock, flags);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200727
Javier Martin6bd08122012-03-22 14:54:01 +0100728 imxdma_disable_hw(imxdmac);
Javier Martin9e15db72012-03-02 09:28:47 +0100729 list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free);
730 list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free);
731
Javier Martinf606ab82012-03-22 14:54:14 +0100732 spin_unlock_irqrestore(&imxdma->lock, flags);
Javier Martin9e15db72012-03-02 09:28:47 +0100733
734 list_for_each_entry_safe(desc, _desc, &imxdmac->ld_free, node) {
735 kfree(desc);
736 imxdmac->descs_allocated--;
737 }
738 INIT_LIST_HEAD(&imxdmac->ld_free);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200739
740 if (imxdmac->sg_list) {
741 kfree(imxdmac->sg_list);
742 imxdmac->sg_list = NULL;
743 }
744}
745
746static struct dma_async_tx_descriptor *imxdma_prep_slave_sg(
747 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530748 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500749 unsigned long flags, void *context)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200750{
751 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
752 struct scatterlist *sg;
Javier Martin9e15db72012-03-02 09:28:47 +0100753 int i, dma_length = 0;
754 struct imxdma_desc *desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200755
Javier Martin9e15db72012-03-02 09:28:47 +0100756 if (list_empty(&imxdmac->ld_free) ||
757 imxdma_chan_is_doing_cyclic(imxdmac))
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200758 return NULL;
759
Javier Martin9e15db72012-03-02 09:28:47 +0100760 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200761
762 for_each_sg(sgl, sg, sg_len, i) {
763 dma_length += sg->length;
764 }
765
Sascha Hauerd07102a2011-01-12 14:13:23 +0100766 switch (imxdmac->word_size) {
767 case DMA_SLAVE_BUSWIDTH_4_BYTES:
768 if (sgl->length & 3 || sgl->dma_address & 3)
769 return NULL;
770 break;
771 case DMA_SLAVE_BUSWIDTH_2_BYTES:
772 if (sgl->length & 1 || sgl->dma_address & 1)
773 return NULL;
774 break;
775 case DMA_SLAVE_BUSWIDTH_1_BYTE:
776 break;
777 default:
778 return NULL;
779 }
780
Javier Martin9e15db72012-03-02 09:28:47 +0100781 desc->type = IMXDMA_DESC_SLAVE_SG;
782 desc->sg = sgl;
783 desc->sgcount = sg_len;
784 desc->len = dma_length;
Javier Martin2efc3442012-03-22 14:54:03 +0100785 desc->direction = direction;
Javier Martin9e15db72012-03-02 09:28:47 +0100786 if (direction == DMA_DEV_TO_MEM) {
Javier Martin9e15db72012-03-02 09:28:47 +0100787 desc->src = imxdmac->per_address;
788 } else {
Javier Martin9e15db72012-03-02 09:28:47 +0100789 desc->dest = imxdmac->per_address;
790 }
791 desc->desc.callback = NULL;
792 desc->desc.callback_param = NULL;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200793
Javier Martin9e15db72012-03-02 09:28:47 +0100794 return &desc->desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200795}
796
797static struct dma_async_tx_descriptor *imxdma_prep_dma_cyclic(
798 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500799 size_t period_len, enum dma_transfer_direction direction,
800 void *context)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200801{
802 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
803 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin9e15db72012-03-02 09:28:47 +0100804 struct imxdma_desc *desc;
805 int i;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200806 unsigned int periods = buf_len / period_len;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200807
808 dev_dbg(imxdma->dev, "%s channel: %d buf_len=%d period_len=%d\n",
809 __func__, imxdmac->channel, buf_len, period_len);
810
Javier Martin9e15db72012-03-02 09:28:47 +0100811 if (list_empty(&imxdmac->ld_free) ||
812 imxdma_chan_is_doing_cyclic(imxdmac))
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200813 return NULL;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200814
Javier Martin9e15db72012-03-02 09:28:47 +0100815 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200816
817 if (imxdmac->sg_list)
818 kfree(imxdmac->sg_list);
819
820 imxdmac->sg_list = kcalloc(periods + 1,
821 sizeof(struct scatterlist), GFP_KERNEL);
822 if (!imxdmac->sg_list)
823 return NULL;
824
825 sg_init_table(imxdmac->sg_list, periods);
826
827 for (i = 0; i < periods; i++) {
828 imxdmac->sg_list[i].page_link = 0;
829 imxdmac->sg_list[i].offset = 0;
830 imxdmac->sg_list[i].dma_address = dma_addr;
831 imxdmac->sg_list[i].length = period_len;
832 dma_addr += period_len;
833 }
834
835 /* close the loop */
836 imxdmac->sg_list[periods].offset = 0;
837 imxdmac->sg_list[periods].length = 0;
838 imxdmac->sg_list[periods].page_link =
839 ((unsigned long)imxdmac->sg_list | 0x01) & ~0x02;
840
Javier Martin9e15db72012-03-02 09:28:47 +0100841 desc->type = IMXDMA_DESC_CYCLIC;
842 desc->sg = imxdmac->sg_list;
843 desc->sgcount = periods;
844 desc->len = IMX_DMA_LENGTH_LOOP;
Javier Martin2efc3442012-03-22 14:54:03 +0100845 desc->direction = direction;
Javier Martin9e15db72012-03-02 09:28:47 +0100846 if (direction == DMA_DEV_TO_MEM) {
Javier Martin9e15db72012-03-02 09:28:47 +0100847 desc->src = imxdmac->per_address;
848 } else {
Javier Martin9e15db72012-03-02 09:28:47 +0100849 desc->dest = imxdmac->per_address;
850 }
851 desc->desc.callback = NULL;
852 desc->desc.callback_param = NULL;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200853
Javier Martin9e15db72012-03-02 09:28:47 +0100854 return &desc->desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200855}
856
Javier Martin6c05f092012-02-28 17:08:17 +0100857static struct dma_async_tx_descriptor *imxdma_prep_dma_memcpy(
858 struct dma_chan *chan, dma_addr_t dest,
859 dma_addr_t src, size_t len, unsigned long flags)
860{
861 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
862 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin9e15db72012-03-02 09:28:47 +0100863 struct imxdma_desc *desc;
Javier Martin6c05f092012-02-28 17:08:17 +0100864
865 dev_dbg(imxdma->dev, "%s channel: %d src=0x%x dst=0x%x len=%d\n",
866 __func__, imxdmac->channel, src, dest, len);
867
Javier Martin9e15db72012-03-02 09:28:47 +0100868 if (list_empty(&imxdmac->ld_free) ||
869 imxdma_chan_is_doing_cyclic(imxdmac))
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200870 return NULL;
871
Javier Martin9e15db72012-03-02 09:28:47 +0100872 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
Javier Martin6c05f092012-02-28 17:08:17 +0100873
Javier Martin9e15db72012-03-02 09:28:47 +0100874 desc->type = IMXDMA_DESC_MEMCPY;
875 desc->src = src;
876 desc->dest = dest;
877 desc->len = len;
Javier Martin2efc3442012-03-22 14:54:03 +0100878 desc->direction = DMA_MEM_TO_MEM;
Javier Martin9e15db72012-03-02 09:28:47 +0100879 desc->config_port = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR;
880 desc->config_mem = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR;
881 desc->desc.callback = NULL;
882 desc->desc.callback_param = NULL;
883
884 return &desc->desc;
Javier Martin6c05f092012-02-28 17:08:17 +0100885}
886
Javier Martinf606ab82012-03-22 14:54:14 +0100887static struct dma_async_tx_descriptor *imxdma_prep_dma_interleaved(
888 struct dma_chan *chan, struct dma_interleaved_template *xt,
889 unsigned long flags)
890{
891 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
892 struct imxdma_engine *imxdma = imxdmac->imxdma;
893 struct imxdma_desc *desc;
894
895 dev_dbg(imxdma->dev, "%s channel: %d src_start=0x%x dst_start=0x%x\n"
896 " src_sgl=%s dst_sgl=%s numf=%d frame_size=%d\n", __func__,
897 imxdmac->channel, xt->src_start, xt->dst_start,
898 xt->src_sgl ? "true" : "false", xt->dst_sgl ? "true" : "false",
899 xt->numf, xt->frame_size);
900
901 if (list_empty(&imxdmac->ld_free) ||
902 imxdma_chan_is_doing_cyclic(imxdmac))
903 return NULL;
904
905 if (xt->frame_size != 1 || xt->numf <= 0 || xt->dir != DMA_MEM_TO_MEM)
906 return NULL;
907
908 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
909
910 desc->type = IMXDMA_DESC_INTERLEAVED;
911 desc->src = xt->src_start;
912 desc->dest = xt->dst_start;
913 desc->x = xt->sgl[0].size;
914 desc->y = xt->numf;
915 desc->w = xt->sgl[0].icg + desc->x;
916 desc->len = desc->x * desc->y;
917 desc->direction = DMA_MEM_TO_MEM;
918 desc->config_port = IMX_DMA_MEMSIZE_32;
919 desc->config_mem = IMX_DMA_MEMSIZE_32;
920 if (xt->src_sgl)
921 desc->config_mem |= IMX_DMA_TYPE_2D;
922 if (xt->dst_sgl)
923 desc->config_port |= IMX_DMA_TYPE_2D;
924 desc->desc.callback = NULL;
925 desc->desc.callback_param = NULL;
926
927 return &desc->desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200928}
929
930static void imxdma_issue_pending(struct dma_chan *chan)
931{
Sascha Hauer5b316872012-01-09 10:32:49 +0100932 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
Javier Martin9e15db72012-03-02 09:28:47 +0100933 struct imxdma_engine *imxdma = imxdmac->imxdma;
934 struct imxdma_desc *desc;
935 unsigned long flags;
Sascha Hauer5b316872012-01-09 10:32:49 +0100936
Javier Martinf606ab82012-03-22 14:54:14 +0100937 spin_lock_irqsave(&imxdma->lock, flags);
Javier Martin9e15db72012-03-02 09:28:47 +0100938 if (list_empty(&imxdmac->ld_active) &&
939 !list_empty(&imxdmac->ld_queue)) {
940 desc = list_first_entry(&imxdmac->ld_queue,
941 struct imxdma_desc, node);
942
943 if (imxdma_xfer_desc(desc) < 0) {
944 dev_warn(imxdma->dev,
945 "%s: channel: %d couldn't issue DMA xfer\n",
946 __func__, imxdmac->channel);
947 } else {
948 list_move_tail(imxdmac->ld_queue.next,
949 &imxdmac->ld_active);
950 }
951 }
Javier Martinf606ab82012-03-22 14:54:14 +0100952 spin_unlock_irqrestore(&imxdma->lock, flags);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200953}
954
955static int __init imxdma_probe(struct platform_device *pdev)
Javier Martin6bd08122012-03-22 14:54:01 +0100956 {
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200957 struct imxdma_engine *imxdma;
958 int ret, i;
959
Javier Martin6bd08122012-03-22 14:54:01 +0100960
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200961 imxdma = kzalloc(sizeof(*imxdma), GFP_KERNEL);
962 if (!imxdma)
963 return -ENOMEM;
964
Javier Martincd5cf9d2012-03-22 14:54:12 +0100965 if (cpu_is_mx1()) {
966 imxdma->base = MX1_IO_ADDRESS(MX1_DMA_BASE_ADDR);
967 } else if (cpu_is_mx21()) {
968 imxdma->base = MX21_IO_ADDRESS(MX21_DMA_BASE_ADDR);
969 } else if (cpu_is_mx27()) {
970 imxdma->base = MX27_IO_ADDRESS(MX27_DMA_BASE_ADDR);
971 } else {
972 kfree(imxdma);
973 return 0;
974 }
975
976 imxdma->dma_clk = clk_get(NULL, "dma");
977 if (IS_ERR(imxdma->dma_clk))
978 return PTR_ERR(imxdma->dma_clk);
979 clk_enable(imxdma->dma_clk);
Javier Martin6bd08122012-03-22 14:54:01 +0100980
981 /* reset DMA module */
Javier Martincd5cf9d2012-03-22 14:54:12 +0100982 imx_dmav1_writel(imxdma, DCR_DRST, DMA_DCR);
Javier Martin6bd08122012-03-22 14:54:01 +0100983
984 if (cpu_is_mx1()) {
985 ret = request_irq(MX1_DMA_INT, dma_irq_handler, 0, "DMA", imxdma);
986 if (ret) {
Javier Martinf9b283a2012-03-22 14:54:13 +0100987 dev_warn(imxdma->dev, "Can't register IRQ for DMA\n");
Javier Martincd5cf9d2012-03-22 14:54:12 +0100988 kfree(imxdma);
Javier Martin6bd08122012-03-22 14:54:01 +0100989 return ret;
990 }
991
992 ret = request_irq(MX1_DMA_ERR, imxdma_err_handler, 0, "DMA", imxdma);
993 if (ret) {
Javier Martinf9b283a2012-03-22 14:54:13 +0100994 dev_warn(imxdma->dev, "Can't register ERRIRQ for DMA\n");
Javier Martin6bd08122012-03-22 14:54:01 +0100995 free_irq(MX1_DMA_INT, NULL);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100996 kfree(imxdma);
Javier Martin6bd08122012-03-22 14:54:01 +0100997 return ret;
998 }
999 }
1000
1001 /* enable DMA module */
Javier Martincd5cf9d2012-03-22 14:54:12 +01001002 imx_dmav1_writel(imxdma, DCR_DEN, DMA_DCR);
Javier Martin6bd08122012-03-22 14:54:01 +01001003
1004 /* clear all interrupts */
Javier Martincd5cf9d2012-03-22 14:54:12 +01001005 imx_dmav1_writel(imxdma, (1 << IMX_DMA_CHANNELS) - 1, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +01001006
1007 /* disable interrupts */
Javier Martincd5cf9d2012-03-22 14:54:12 +01001008 imx_dmav1_writel(imxdma, (1 << IMX_DMA_CHANNELS) - 1, DMA_DIMR);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001009
1010 INIT_LIST_HEAD(&imxdma->dma_device.channels);
1011
Sascha Hauerf8a356f2011-01-31 11:35:59 +01001012 dma_cap_set(DMA_SLAVE, imxdma->dma_device.cap_mask);
1013 dma_cap_set(DMA_CYCLIC, imxdma->dma_device.cap_mask);
Javier Martin6c05f092012-02-28 17:08:17 +01001014 dma_cap_set(DMA_MEMCPY, imxdma->dma_device.cap_mask);
Javier Martinf606ab82012-03-22 14:54:14 +01001015 dma_cap_set(DMA_INTERLEAVE, imxdma->dma_device.cap_mask);
1016
1017 /* Initialize 2D global parameters */
1018 for (i = 0; i < IMX_DMA_2D_SLOTS; i++)
1019 imxdma->slots_2d[i].count = 0;
1020
1021 spin_lock_init(&imxdma->lock);
Sascha Hauerf8a356f2011-01-31 11:35:59 +01001022
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001023 /* Initialize channel parameters */
Javier Martin6bd08122012-03-22 14:54:01 +01001024 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001025 struct imxdma_channel *imxdmac = &imxdma->channel[i];
1026
Javier Martin6bd08122012-03-22 14:54:01 +01001027 if (cpu_is_mx21() || cpu_is_mx27()) {
1028 ret = request_irq(MX2x_INT_DMACH0 + i,
1029 dma_irq_handler, 0, "DMA", imxdma);
1030 if (ret) {
Javier Martinf9b283a2012-03-22 14:54:13 +01001031 dev_warn(imxdma->dev, "Can't register IRQ %d "
1032 "for DMA channel %d\n",
1033 MX2x_INT_DMACH0 + i, i);
Javier Martin6bd08122012-03-22 14:54:01 +01001034 goto err_init;
1035 }
Javier Martin2d9c2fc2012-03-22 14:54:10 +01001036 init_timer(&imxdmac->watchdog);
1037 imxdmac->watchdog.function = &imxdma_watchdog;
1038 imxdmac->watchdog.data = (unsigned long)imxdmac;
Sascha Hauer8267f162010-10-20 08:37:19 +02001039 }
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001040
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001041 imxdmac->imxdma = imxdma;
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001042
Javier Martin9e15db72012-03-02 09:28:47 +01001043 INIT_LIST_HEAD(&imxdmac->ld_queue);
1044 INIT_LIST_HEAD(&imxdmac->ld_free);
1045 INIT_LIST_HEAD(&imxdmac->ld_active);
1046
1047 tasklet_init(&imxdmac->dma_tasklet, imxdma_tasklet,
1048 (unsigned long)imxdmac);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001049 imxdmac->chan.device = &imxdma->dma_device;
Russell King - ARM Linux8ac69542012-03-06 22:36:27 +00001050 dma_cookie_init(&imxdmac->chan);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001051 imxdmac->channel = i;
1052
1053 /* Add the channel to the DMAC list */
Javier Martin9e15db72012-03-02 09:28:47 +01001054 list_add_tail(&imxdmac->chan.device_node,
1055 &imxdma->dma_device.channels);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001056 }
1057
1058 imxdma->dev = &pdev->dev;
1059 imxdma->dma_device.dev = &pdev->dev;
1060
1061 imxdma->dma_device.device_alloc_chan_resources = imxdma_alloc_chan_resources;
1062 imxdma->dma_device.device_free_chan_resources = imxdma_free_chan_resources;
1063 imxdma->dma_device.device_tx_status = imxdma_tx_status;
1064 imxdma->dma_device.device_prep_slave_sg = imxdma_prep_slave_sg;
1065 imxdma->dma_device.device_prep_dma_cyclic = imxdma_prep_dma_cyclic;
Javier Martin6c05f092012-02-28 17:08:17 +01001066 imxdma->dma_device.device_prep_dma_memcpy = imxdma_prep_dma_memcpy;
Javier Martinf606ab82012-03-22 14:54:14 +01001067 imxdma->dma_device.device_prep_interleaved_dma = imxdma_prep_dma_interleaved;
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001068 imxdma->dma_device.device_control = imxdma_control;
1069 imxdma->dma_device.device_issue_pending = imxdma_issue_pending;
1070
1071 platform_set_drvdata(pdev, imxdma);
1072
Javier Martin6c05f092012-02-28 17:08:17 +01001073 imxdma->dma_device.copy_align = 2; /* 2^2 = 4 bytes alignment */
Sascha Hauer1e070a62011-01-12 13:14:37 +01001074 imxdma->dma_device.dev->dma_parms = &imxdma->dma_parms;
1075 dma_set_max_seg_size(imxdma->dma_device.dev, 0xffffff);
1076
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001077 ret = dma_async_device_register(&imxdma->dma_device);
1078 if (ret) {
1079 dev_err(&pdev->dev, "unable to register\n");
1080 goto err_init;
1081 }
1082
1083 return 0;
1084
1085err_init:
Javier Martin6bd08122012-03-22 14:54:01 +01001086
1087 if (cpu_is_mx21() || cpu_is_mx27()) {
1088 while (--i >= 0)
1089 free_irq(MX2x_INT_DMACH0 + i, NULL);
1090 } else if cpu_is_mx1() {
1091 free_irq(MX1_DMA_INT, NULL);
1092 free_irq(MX1_DMA_ERR, NULL);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001093 }
1094
1095 kfree(imxdma);
1096 return ret;
1097}
1098
1099static int __exit imxdma_remove(struct platform_device *pdev)
1100{
1101 struct imxdma_engine *imxdma = platform_get_drvdata(pdev);
1102 int i;
1103
1104 dma_async_device_unregister(&imxdma->dma_device);
1105
Javier Martin6bd08122012-03-22 14:54:01 +01001106 if (cpu_is_mx21() || cpu_is_mx27()) {
1107 for (i = 0; i < IMX_DMA_CHANNELS; i++)
1108 free_irq(MX2x_INT_DMACH0 + i, NULL);
1109 } else if cpu_is_mx1() {
1110 free_irq(MX1_DMA_INT, NULL);
1111 free_irq(MX1_DMA_ERR, NULL);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001112 }
1113
1114 kfree(imxdma);
1115
1116 return 0;
1117}
1118
1119static struct platform_driver imxdma_driver = {
1120 .driver = {
1121 .name = "imx-dma",
1122 },
1123 .remove = __exit_p(imxdma_remove),
1124};
1125
1126static int __init imxdma_module_init(void)
1127{
1128 return platform_driver_probe(&imxdma_driver, imxdma_probe);
1129}
1130subsys_initcall(imxdma_module_init);
1131
1132MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
1133MODULE_DESCRIPTION("i.MX dma driver");
1134MODULE_LICENSE("GPL");