blob: e6b4606e36b68a51448d73b755aab75d91e0fa80 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
17 * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
18 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
75 *
76 * Should have been BIOS fixed:
77 * 450NX: errata #19 - DMA hangs on old 450NX
78 * 450NX: errata #20 - DMA hangs on old 450NX
79 * 450NX: errata #25 - Corruption with DMA on old 450NX
80 * ICH3 errata #15 - IDE deadlock under high load
81 * (BIOS must set dev 31 fn 0 bit 23)
82 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 */
84
85#include <linux/kernel.h>
86#include <linux/module.h>
87#include <linux/pci.h>
88#include <linux/init.h>
89#include <linux/blkdev.h>
90#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050091#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#include <scsi/scsi_host.h>
93#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090094#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
96#define DRV_NAME "ata_piix"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040097#define DRV_VERSION "2.12"
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99enum {
100 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
101 ICH5_PMR = 0x90, /* port mapping register */
102 ICH5_PCS = 0x92, /* port control and status */
Tejun Heoc7290722008-01-18 18:36:30 +0900103 PIIX_SIDPR_BAR = 5,
104 PIIX_SIDPR_LEN = 16,
105 PIIX_SIDPR_IDX = 0,
106 PIIX_SIDPR_DATA = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
Tejun Heoff0fc142005-12-18 17:17:07 +0900108 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Tejun Heoc7290722008-01-18 18:36:30 +0900109 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
Tejun Heo800b3992006-12-03 21:34:13 +0900111 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
112 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 PIIX_80C_PRI = (1 << 5) | (1 << 4),
115 PIIX_80C_SEC = (1 << 7) | (1 << 6),
116
Tejun Heod33f58b2006-03-01 01:25:39 +0900117 /* constants for mapping table */
118 P0 = 0, /* port 0 */
119 P1 = 1, /* port 1 */
120 P2 = 2, /* port 2 */
121 P3 = 3, /* port 3 */
122 IDE = -1, /* IDE */
123 NA = -2, /* not avaliable */
124 RV = -3, /* reserved */
125
Greg Felix7b6dbd62005-07-28 15:54:15 -0400126 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900127
128 /* host->flags bits */
129 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130};
131
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900132enum piix_controller_ids {
133 /* controller IDs */
134 piix_pata_mwdma, /* PIIX3 MWDMA only */
135 piix_pata_33, /* PIIX4 at 33Mhz */
136 ich_pata_33, /* ICH up to UDMA 33 only */
137 ich_pata_66, /* ICH up to 66 Mhz */
138 ich_pata_100, /* ICH up to UDMA 100 */
139 ich5_sata,
140 ich6_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900141 ich6m_sata,
142 ich8_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900143 ich8_2port_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900144 ich8m_apple_sata, /* locks up on second port enable */
145 tolapai_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900146 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
147};
148
Tejun Heod33f58b2006-03-01 01:25:39 +0900149struct piix_map_db {
150 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400151 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900152 const int map[][4];
153};
154
Tejun Heod96715c2006-06-29 01:58:28 +0900155struct piix_host_priv {
156 const int *map;
Tejun Heoc7290722008-01-18 18:36:30 +0900157 void __iomem *sidpr;
Tejun Heod96715c2006-06-29 01:58:28 +0900158};
159
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400160static int piix_init_one(struct pci_dev *pdev,
161 const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900162static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400163static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
164static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
165static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100166static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heo25f98132008-01-07 19:38:53 +0900167static u8 piix_vmw_bmdma_status(struct ata_port *ap);
Tejun Heoc7290722008-01-18 18:36:30 +0900168static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val);
169static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val);
Tejun Heob8b275e2007-07-10 15:55:43 +0900170#ifdef CONFIG_PM
171static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
172static int piix_pci_device_resume(struct pci_dev *pdev);
173#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175static unsigned int in_module_init = 1;
176
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500177static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000178 /* Intel PIIX3 for the 430HX etc */
179 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900180 /* VMware ICH4 */
181 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400182 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
183 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
184 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400185 /* Intel PIIX4 */
186 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
187 /* Intel PIIX4 */
188 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
189 /* Intel PIIX */
190 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
191 /* Intel ICH (i810, i815, i840) UDMA 66*/
192 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
193 /* Intel ICH0 : UDMA 33*/
194 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
195 /* Intel ICH2M */
196 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
197 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
198 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
199 /* Intel ICH3M */
200 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
201 /* Intel ICH3 (E7500/1) UDMA 100 */
202 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
203 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
204 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
205 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
206 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700207 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400208 /* C-ICH (i810E2) */
209 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400210 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400211 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
212 /* ICH6 (and 6) (i915) UDMA 100 */
213 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
214 /* ICH7/7-R (i945, i975) UDMA 100*/
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700215 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400216 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400217 /* ICH8 Mobile PATA Controller */
218 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
220 /* NOTE: The following PCI ids must be kept in sync with the
221 * list in drivers/pci/quirks.c.
222 */
223
Tejun Heo1d076e52006-03-01 01:25:39 +0900224 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900226 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900228 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900229 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900230 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900231 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900232 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900234 /* 82801FR/FRW (ICH6R/ICH6RW) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900235 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo5016d7d2008-03-26 15:46:58 +0900236 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
237 * Attach iff the controller is in IDE mode. */
238 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900239 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900240 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900241 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900242 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900243 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800244 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900245 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800246 /* SATA Controller 1 IDE (ICH8) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900247 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800248 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900249 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900250 /* Mobile SATA Controller IDE (ICH8M), Apple */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900251 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900252 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
Tejun Heo487eff62008-07-29 15:06:26 +0900253 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900254 /* Mobile SATA Controller IDE (ICH8M) */
255 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800256 /* SATA Controller IDE (ICH9) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900257 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800258 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900259 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800260 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900261 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800262 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900263 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800264 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900265 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800266 /* SATA Controller IDE (ICH9M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900267 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700268 /* SATA Controller IDE (Tolapai) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900269 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800270 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900271 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800272 /* SATA Controller IDE (ICH10) */
273 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
274 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900275 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800276 /* SATA Controller IDE (ICH10) */
277 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700278 /* SATA Controller IDE (PCH) */
279 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
280 /* SATA Controller IDE (PCH) */
281 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
282 /* SATA Controller IDE (PCH) */
283 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
284 /* SATA Controller IDE (PCH) */
285 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
287 { } /* terminate list */
288};
289
290static struct pci_driver piix_pci_driver = {
291 .name = DRV_NAME,
292 .id_table = piix_pci_tbl,
293 .probe = piix_init_one,
294 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900295#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900296 .suspend = piix_pci_device_suspend,
297 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900298#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299};
300
Jeff Garzik193515d2005-11-07 00:59:37 -0500301static struct scsi_host_template piix_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900302 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303};
304
Tejun Heo029cfd62008-03-25 12:22:49 +0900305static struct ata_port_operations piix_pata_ops = {
306 .inherits = &ata_bmdma_port_ops,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100307 .cable_detect = ata_cable_40wire,
Tejun Heo25f98132008-01-07 19:38:53 +0900308 .set_piomode = piix_set_piomode,
309 .set_dmamode = piix_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900310 .prereset = piix_pata_prereset,
Tejun Heo029cfd62008-03-25 12:22:49 +0900311};
Tejun Heo25f98132008-01-07 19:38:53 +0900312
Tejun Heo029cfd62008-03-25 12:22:49 +0900313static struct ata_port_operations piix_vmw_ops = {
314 .inherits = &piix_pata_ops,
Tejun Heo25f98132008-01-07 19:38:53 +0900315 .bmdma_status = piix_vmw_bmdma_status,
Tejun Heo25f98132008-01-07 19:38:53 +0900316};
317
Tejun Heo029cfd62008-03-25 12:22:49 +0900318static struct ata_port_operations ich_pata_ops = {
319 .inherits = &piix_pata_ops,
320 .cable_detect = ich_pata_cable_detect,
321 .set_dmamode = ich_set_dmamode,
322};
Tejun Heoc7290722008-01-18 18:36:30 +0900323
Tejun Heo029cfd62008-03-25 12:22:49 +0900324static struct ata_port_operations piix_sata_ops = {
325 .inherits = &ata_bmdma_port_ops,
326};
Tejun Heoc7290722008-01-18 18:36:30 +0900327
Tejun Heo029cfd62008-03-25 12:22:49 +0900328static struct ata_port_operations piix_sidpr_sata_ops = {
329 .inherits = &piix_sata_ops,
Tejun Heo57c9efd2008-04-07 22:47:19 +0900330 .hardreset = sata_std_hardreset,
Tejun Heoc7290722008-01-18 18:36:30 +0900331 .scr_read = piix_sidpr_scr_read,
332 .scr_write = piix_sidpr_scr_write,
Tejun Heoc7290722008-01-18 18:36:30 +0900333};
334
Tejun Heod96715c2006-06-29 01:58:28 +0900335static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900336 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400337 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900338 .map = {
339 /* PM PS SM SS MAP */
340 { P0, NA, P1, NA }, /* 000b */
341 { P1, NA, P0, NA }, /* 001b */
342 { RV, RV, RV, RV },
343 { RV, RV, RV, RV },
344 { P0, P1, IDE, IDE }, /* 100b */
345 { P1, P0, IDE, IDE }, /* 101b */
346 { IDE, IDE, P0, P1 }, /* 110b */
347 { IDE, IDE, P1, P0 }, /* 111b */
348 },
349};
350
Tejun Heod96715c2006-06-29 01:58:28 +0900351static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900352 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400353 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900354 .map = {
355 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900356 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900357 { IDE, IDE, P1, P3 }, /* 01b */
358 { P0, P2, IDE, IDE }, /* 10b */
359 { RV, RV, RV, RV },
360 },
361};
362
Tejun Heod96715c2006-06-29 01:58:28 +0900363static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900364 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400365 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900366
367 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900368 * it anyway. MAP 01b have been spotted on both ICH6M and
369 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900370 */
371 .map = {
372 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900373 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900374 { IDE, IDE, P1, P3 }, /* 01b */
375 { P0, P2, IDE, IDE }, /* 10b */
376 { RV, RV, RV, RV },
377 },
378};
379
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400380static const struct piix_map_db ich8_map_db = {
381 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900382 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400383 .map = {
384 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700385 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400386 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900387 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400388 { RV, RV, RV, RV },
389 },
390};
391
Tejun Heo00242ec2007-11-19 11:24:25 +0900392static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700393 .mask = 0x3,
394 .port_enable = 0x3,
395 .map = {
396 /* PM PS SM SS MAP */
397 { P0, NA, P1, NA }, /* 00b */
398 { RV, RV, RV, RV }, /* 01b */
399 { RV, RV, RV, RV }, /* 10b */
400 { RV, RV, RV, RV },
401 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700402};
403
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900404static const struct piix_map_db ich8m_apple_map_db = {
405 .mask = 0x3,
406 .port_enable = 0x1,
407 .map = {
408 /* PM PS SM SS MAP */
409 { P0, NA, NA, NA }, /* 00b */
410 { RV, RV, RV, RV },
411 { P0, P2, IDE, IDE }, /* 10b */
412 { RV, RV, RV, RV },
413 },
414};
415
Tejun Heo00242ec2007-11-19 11:24:25 +0900416static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700417 .mask = 0x3,
418 .port_enable = 0x3,
419 .map = {
420 /* PM PS SM SS MAP */
421 { P0, NA, P1, NA }, /* 00b */
422 { RV, RV, RV, RV }, /* 01b */
423 { RV, RV, RV, RV }, /* 10b */
424 { RV, RV, RV, RV },
425 },
426};
427
Tejun Heod96715c2006-06-29 01:58:28 +0900428static const struct piix_map_db *piix_map_db_table[] = {
429 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900430 [ich6_sata] = &ich6_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900431 [ich6m_sata] = &ich6m_map_db,
432 [ich8_sata] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900433 [ich8_2port_sata] = &ich8_2port_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900434 [ich8m_apple_sata] = &ich8m_apple_map_db,
435 [tolapai_sata] = &tolapai_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900436};
437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438static struct ata_port_info piix_port_info[] = {
Tejun Heo00242ec2007-11-19 11:24:25 +0900439 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
440 {
Tejun Heo00242ec2007-11-19 11:24:25 +0900441 .flags = PIIX_PATA_FLAGS,
442 .pio_mask = 0x1f, /* pio0-4 */
443 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
444 .port_ops = &piix_pata_ops,
445 },
446
Jeff Garzikec300d92007-09-01 07:17:36 -0400447 [piix_pata_33] = /* PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900448 {
Tejun Heob3362f82006-11-10 18:08:10 +0900449 .flags = PIIX_PATA_FLAGS,
Tejun Heo1d076e52006-03-01 01:25:39 +0900450 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400451 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo1d076e52006-03-01 01:25:39 +0900452 .udma_mask = ATA_UDMA_MASK_40C,
453 .port_ops = &piix_pata_ops,
454 },
455
Jeff Garzikec300d92007-09-01 07:17:36 -0400456 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 {
Tejun Heob3362f82006-11-10 18:08:10 +0900458 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400459 .pio_mask = 0x1f, /* pio 0-4 */
460 .mwdma_mask = 0x06, /* Check: maybe 0x07 */
461 .udma_mask = ATA_UDMA2, /* UDMA33 */
462 .port_ops = &ich_pata_ops,
463 },
Jeff Garzikec300d92007-09-01 07:17:36 -0400464
465 [ich_pata_66] = /* ICH controllers up to 66MHz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400466 {
Tejun Heob3362f82006-11-10 18:08:10 +0900467 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400468 .pio_mask = 0x1f, /* pio 0-4 */
469 .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
470 .udma_mask = ATA_UDMA4,
471 .port_ops = &ich_pata_ops,
472 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400473
Jeff Garzikec300d92007-09-01 07:17:36 -0400474 [ich_pata_100] =
Jeff Garzik669a5db2006-08-29 18:12:40 -0400475 {
Tejun Heob3362f82006-11-10 18:08:10 +0900476 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 .mwdma_mask = 0x06, /* mwdma1-2 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400479 .udma_mask = ATA_UDMA5, /* udma0-5 */
480 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 },
482
Jeff Garzikec300d92007-09-01 07:17:36 -0400483 [ich5_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 {
Tejun Heo228c1592006-11-10 18:08:10 +0900485 .flags = PIIX_SATA_FLAGS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 .pio_mask = 0x1f, /* pio0-4 */
487 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400488 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 .port_ops = &piix_sata_ops,
490 },
491
Jeff Garzikec300d92007-09-01 07:17:36 -0400492 [ich6_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 {
Tejun Heo723159c2008-01-04 18:42:20 +0900494 .flags = PIIX_SATA_FLAGS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 .pio_mask = 0x1f, /* pio0-4 */
496 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400497 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 .port_ops = &piix_sata_ops,
499 },
500
Tejun Heo9c0bf672008-03-26 16:00:58 +0900501 [ich6m_sata] =
Jason Gastonc368ca42005-04-16 15:24:44 -0700502 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900503 .flags = PIIX_SATA_FLAGS,
Jason Gastonc368ca42005-04-16 15:24:44 -0700504 .pio_mask = 0x1f, /* pio0-4 */
505 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400506 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700507 .port_ops = &piix_sata_ops,
508 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900509
Tejun Heo9c0bf672008-03-26 16:00:58 +0900510 [ich8_sata] =
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400511 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900512 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400513 .pio_mask = 0x1f, /* pio0-4 */
514 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400515 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400516 .port_ops = &piix_sata_ops,
517 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400518
Tejun Heo00242ec2007-11-19 11:24:25 +0900519 [ich8_2port_sata] =
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700520 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900521 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700522 .pio_mask = 0x1f, /* pio0-4 */
523 .mwdma_mask = 0x07, /* mwdma0-2 */
524 .udma_mask = ATA_UDMA6,
525 .port_ops = &piix_sata_ops,
526 },
Jason Gaston8f73a682007-10-11 16:05:15 -0700527
Tejun Heo9c0bf672008-03-26 16:00:58 +0900528 [tolapai_sata] =
Jason Gaston8f73a682007-10-11 16:05:15 -0700529 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900530 .flags = PIIX_SATA_FLAGS,
Jason Gaston8f73a682007-10-11 16:05:15 -0700531 .pio_mask = 0x1f, /* pio0-4 */
532 .mwdma_mask = 0x07, /* mwdma0-2 */
533 .udma_mask = ATA_UDMA6,
534 .port_ops = &piix_sata_ops,
535 },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900536
Tejun Heo9c0bf672008-03-26 16:00:58 +0900537 [ich8m_apple_sata] =
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900538 {
Tejun Heo23cf2962008-05-29 22:04:22 +0900539 .flags = PIIX_SATA_FLAGS,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900540 .pio_mask = 0x1f, /* pio0-4 */
541 .mwdma_mask = 0x07, /* mwdma0-2 */
542 .udma_mask = ATA_UDMA6,
543 .port_ops = &piix_sata_ops,
544 },
545
Tejun Heo25f98132008-01-07 19:38:53 +0900546 [piix_pata_vmw] =
547 {
Tejun Heo25f98132008-01-07 19:38:53 +0900548 .flags = PIIX_PATA_FLAGS,
549 .pio_mask = 0x1f, /* pio0-4 */
550 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
551 .udma_mask = ATA_UDMA_MASK_40C,
552 .port_ops = &piix_vmw_ops,
553 },
554
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555};
556
557static struct pci_bits piix_enable_bits[] = {
558 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
559 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
560};
561
562MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
563MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
564MODULE_LICENSE("GPL");
565MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
566MODULE_VERSION(DRV_VERSION);
567
Alan Coxfc085152006-10-10 14:28:11 -0700568struct ich_laptop {
569 u16 device;
570 u16 subvendor;
571 u16 subdevice;
572};
573
574/*
575 * List of laptops that use short cables rather than 80 wire
576 */
577
578static const struct ich_laptop ich_laptop[] = {
579 /* devid, subvendor, subdev */
580 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000581 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900582 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700583 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400584 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
Tejun Heob33620f2007-05-22 11:34:22 +0200585 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Colin Ian Kinge1fefea2008-06-03 18:59:02 +0200586 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
587 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
Dan McGee01ce2602008-04-20 22:03:27 -0500588 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
Alan Coxfc085152006-10-10 14:28:11 -0700589 /* end marker */
590 { 0, }
591};
592
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100594 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 * @ap: Port for which cable detect info is desired
596 *
597 * Read 80c cable indicator from ATA PCI device's PCI config
598 * register. This register is normally set by firmware (BIOS).
599 *
600 * LOCKING:
601 * None (inherited from caller).
602 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400603
Alan Coxeb4a2c72007-04-11 00:04:20 +0100604static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605{
Jeff Garzikcca39742006-08-24 03:19:22 -0400606 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan Coxfc085152006-10-10 14:28:11 -0700607 const struct ich_laptop *lap = &ich_laptop[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 u8 tmp, mask;
609
Alan Coxfc085152006-10-10 14:28:11 -0700610 /* Check for specials - Acer Aspire 5602WLMi */
611 while (lap->device) {
612 if (lap->device == pdev->device &&
613 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400614 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100615 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400616
Alan Coxfc085152006-10-10 14:28:11 -0700617 lap++;
618 }
619
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900621 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
623 if ((tmp & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100624 return ATA_CBL_PATA40;
625 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626}
627
628/**
Tejun Heoccc46722006-05-31 18:28:14 +0900629 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900630 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900631 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 * LOCKING:
634 * None (inherited from caller).
635 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900636static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637{
Tejun Heocc0680a2007-08-06 18:36:23 +0900638 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400639 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640
Alan Coxc9619222006-09-26 17:53:38 +0100641 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
642 return -ENOENT;
Tejun Heo9363c382008-04-07 22:47:16 +0900643 return ata_sff_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900644}
645
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646/**
647 * piix_set_piomode - Initialize host controller PATA PIO timings
648 * @ap: Port whose timings we are configuring
649 * @adev: um
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 *
651 * Set PIO mode for device, in host controller PCI config space.
652 *
653 * LOCKING:
654 * None (inherited from caller).
655 */
656
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400657static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658{
659 unsigned int pio = adev->pio_mode - XFER_PIO_0;
Jeff Garzikcca39742006-08-24 03:19:22 -0400660 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900662 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 unsigned int slave_port = 0x44;
664 u16 master_data;
665 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400666 u8 udma_enable;
667 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400668
Jeff Garzik669a5db2006-08-29 18:12:40 -0400669 /*
670 * See Intel Document 298600-004 for the timing programing rules
671 * for ICH controllers.
672 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673
674 static const /* ISP RTC */
675 u8 timings[][2] = { { 0, 0 },
676 { 0, 0 },
677 { 1, 0 },
678 { 2, 1 },
679 { 2, 3 }, };
680
Jeff Garzik669a5db2006-08-29 18:12:40 -0400681 if (pio >= 2)
682 control |= 1; /* TIME1 enable */
683 if (ata_pio_need_iordy(adev))
684 control |= 2; /* IE enable */
685
Jeff Garzik85cd7252006-08-31 00:03:49 -0400686 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400687 if (adev->class == ATA_DEV_ATA)
688 control |= 4; /* PPE enable */
689
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200690 /* PIO configuration clears DTE unconditionally. It will be
691 * programmed in set_dmamode which is guaranteed to be called
692 * after set_piomode if any DMA mode is available.
693 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 pci_read_config_word(dev, master_port, &master_data);
695 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200696 /* clear TIME1|IE1|PPE1|DTE1 */
697 master_data &= 0xff0f;
Joe Perches1967b7f2008-02-03 17:08:11 +0200698 /* Enable SITRE (separate slave timing register) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 master_data |= 0x4000;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400700 /* enable PPE1, IE1 and TIME1 as needed */
701 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900703 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400704 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200705 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
706 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200708 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
709 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400710 /* Enable PPE, IE and TIME as appropriate */
711 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200712 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 master_data |=
714 (timings[pio][0] << 12) |
715 (timings[pio][1] << 8);
716 }
717 pci_write_config_word(dev, master_port, master_data);
718 if (is_slave)
719 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400720
721 /* Ensure the UDMA bit is off - it will be turned back on if
722 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400723
Jeff Garzik669a5db2006-08-29 18:12:40 -0400724 if (ap->udma_mask) {
725 pci_read_config_byte(dev, 0x48, &udma_enable);
726 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
727 pci_write_config_byte(dev, 0x48, udma_enable);
728 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729}
730
731/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400732 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400734 * @adev: Drive in question
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 * @udma: udma mode, 0 - 6
Hennec32a8fd2006-09-25 22:00:46 +0200736 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 *
738 * Set UDMA mode for device, in host controller PCI config space.
739 *
740 * LOCKING:
741 * None (inherited from caller).
742 */
743
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400744static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745{
Jeff Garzikcca39742006-08-24 03:19:22 -0400746 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400747 u8 master_port = ap->port_no ? 0x42 : 0x40;
748 u16 master_data;
749 u8 speed = adev->dma_mode;
750 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61db2007-01-10 17:20:34 -0800751 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400752
Jeff Garzik669a5db2006-08-29 18:12:40 -0400753 static const /* ISP RTC */
754 u8 timings[][2] = { { 0, 0 },
755 { 0, 0 },
756 { 1, 0 },
757 { 2, 1 },
758 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759
Jeff Garzik669a5db2006-08-29 18:12:40 -0400760 pci_read_config_word(dev, master_port, &master_data);
Aland2cdfc02007-01-10 17:13:38 +0000761 if (ap->udma_mask)
762 pci_read_config_byte(dev, 0x48, &udma_enable);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763
764 if (speed >= XFER_UDMA_0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400765 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
766 u16 udma_timing;
767 u16 ideconf;
768 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400769
Jeff Garzik669a5db2006-08-29 18:12:40 -0400770 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400771 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400772 * selection of dividers
773 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400774 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400775 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400776 */
777 u_speed = min(2 - (udma & 1), udma);
778 if (udma == 5)
779 u_clock = 0x1000; /* 100Mhz */
780 else if (udma > 2)
781 u_clock = 1; /* 66Mhz */
782 else
783 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400784
Jeff Garzik669a5db2006-08-29 18:12:40 -0400785 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400786
Jeff Garzik669a5db2006-08-29 18:12:40 -0400787 /* Load the CT/RP selection */
788 pci_read_config_word(dev, 0x4A, &udma_timing);
789 udma_timing &= ~(3 << (4 * devid));
790 udma_timing |= u_speed << (4 * devid);
791 pci_write_config_word(dev, 0x4A, udma_timing);
792
Jeff Garzik85cd7252006-08-31 00:03:49 -0400793 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400794 /* Select a 33/66/100Mhz clock */
795 pci_read_config_word(dev, 0x54, &ideconf);
796 ideconf &= ~(0x1001 << devid);
797 ideconf |= u_clock << devid;
798 /* For ICH or later we should set bit 10 for better
799 performance (WR_PingPong_En) */
800 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400803 /*
804 * MWDMA is driven by the PIO timings. We must also enable
805 * IORDY unconditionally along with TIME1. PPE has already
806 * been set when the PIO timing was set.
807 */
808 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
809 unsigned int control;
810 u8 slave_data;
811 const unsigned int needed_pio[3] = {
812 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
813 };
814 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400815
Jeff Garzik669a5db2006-08-29 18:12:40 -0400816 control = 3; /* IORDY|TIME1 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400817
Jeff Garzik669a5db2006-08-29 18:12:40 -0400818 /* If the drive MWDMA is faster than it can do PIO then
819 we must force PIO into PIO0 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400820
Jeff Garzik669a5db2006-08-29 18:12:40 -0400821 if (adev->pio_mode < needed_pio[mwdma])
822 /* Enable DMA timing only */
823 control |= 8; /* PIO cycles in PIO0 */
824
825 if (adev->devno) { /* Slave */
826 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
827 master_data |= control << 4;
828 pci_read_config_byte(dev, 0x44, &slave_data);
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200829 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400830 /* Load the matching timing */
831 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
832 pci_write_config_byte(dev, 0x44, slave_data);
833 } else { /* Master */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400834 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
Jeff Garzik669a5db2006-08-29 18:12:40 -0400835 and master timing bits */
836 master_data |= control;
837 master_data |=
838 (timings[pio][0] << 12) |
839 (timings[pio][1] << 8);
840 }
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200841
842 if (ap->udma_mask) {
843 udma_enable &= ~(1 << devid);
844 pci_write_config_word(dev, master_port, master_data);
845 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400847 /* Don't scribble on 0x48 if the controller does not support UDMA */
848 if (ap->udma_mask)
849 pci_write_config_byte(dev, 0x48, udma_enable);
850}
851
852/**
853 * piix_set_dmamode - Initialize host controller PATA DMA timings
854 * @ap: Port whose timings we are configuring
855 * @adev: um
856 *
857 * Set MW/UDMA mode for device, in host controller PCI config space.
858 *
859 * LOCKING:
860 * None (inherited from caller).
861 */
862
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400863static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400864{
865 do_pata_set_dmamode(ap, adev, 0);
866}
867
868/**
869 * ich_set_dmamode - Initialize host controller PATA DMA timings
870 * @ap: Port whose timings we are configuring
871 * @adev: um
872 *
873 * Set MW/UDMA mode for device, in host controller PCI config space.
874 *
875 * LOCKING:
876 * None (inherited from caller).
877 */
878
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400879static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400880{
881 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882}
883
Tejun Heoc7290722008-01-18 18:36:30 +0900884/*
885 * Serial ATA Index/Data Pair Superset Registers access
886 *
887 * Beginning from ICH8, there's a sane way to access SCRs using index
888 * and data register pair located at BAR5. This creates an
889 * interesting problem of mapping two SCRs to one port.
890 *
891 * Although they have separate SCRs, the master and slave aren't
892 * independent enough to be treated as separate links - e.g. softreset
893 * resets both. Also, there's no protocol defined for hard resetting
894 * singled device sharing the virtual port (no defined way to acquire
895 * device signature). This is worked around by merging the SCR values
896 * into one sensible value and requesting follow-up SRST after
897 * hardreset.
898 *
899 * SCR merging is perfomed in nibbles which is the unit contents in
900 * SCRs are organized. If two values are equal, the value is used.
901 * When they differ, merge table which lists precedence of possible
902 * values is consulted and the first match or the last entry when
903 * nothing matches is used. When there's no merge table for the
904 * specific nibble, value from the first port is used.
905 */
906static const int piix_sidx_map[] = {
907 [SCR_STATUS] = 0,
908 [SCR_ERROR] = 2,
909 [SCR_CONTROL] = 1,
910};
911
912static void piix_sidpr_sel(struct ata_device *dev, unsigned int reg)
913{
914 struct ata_port *ap = dev->link->ap;
915 struct piix_host_priv *hpriv = ap->host->private_data;
916
917 iowrite32(((ap->port_no * 2 + dev->devno) << 8) | piix_sidx_map[reg],
918 hpriv->sidpr + PIIX_SIDPR_IDX);
919}
920
921static int piix_sidpr_read(struct ata_device *dev, unsigned int reg)
922{
923 struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
924
925 piix_sidpr_sel(dev, reg);
926 return ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
927}
928
929static void piix_sidpr_write(struct ata_device *dev, unsigned int reg, u32 val)
930{
931 struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
932
933 piix_sidpr_sel(dev, reg);
934 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
935}
936
Adrian Bunk4a537a552008-01-29 00:10:19 +0200937static u32 piix_merge_scr(u32 val0, u32 val1, const int * const *merge_tbl)
Tejun Heoc7290722008-01-18 18:36:30 +0900938{
939 u32 val = 0;
940 int i, mi;
941
942 for (i = 0, mi = 0; i < 32 / 4; i++) {
943 u8 c0 = (val0 >> (i * 4)) & 0xf;
944 u8 c1 = (val1 >> (i * 4)) & 0xf;
945 u8 merged = c0;
946 const int *cur;
947
948 /* if no merge preference, assume the first value */
949 cur = merge_tbl[mi];
950 if (!cur)
951 goto done;
952 mi++;
953
954 /* if two values equal, use it */
955 if (c0 == c1)
956 goto done;
957
958 /* choose the first match or the last from the merge table */
959 while (*cur != -1) {
960 if (c0 == *cur || c1 == *cur)
961 break;
962 cur++;
963 }
964 if (*cur == -1)
965 cur--;
966 merged = *cur;
967 done:
968 val |= merged << (i * 4);
969 }
970
971 return val;
972}
973
974static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val)
975{
976 const int * const sstatus_merge_tbl[] = {
977 /* DET */ (const int []){ 1, 3, 0, 4, 3, -1 },
978 /* SPD */ (const int []){ 2, 1, 0, -1 },
979 /* IPM */ (const int []){ 6, 2, 1, 0, -1 },
980 NULL,
981 };
982 const int * const scontrol_merge_tbl[] = {
983 /* DET */ (const int []){ 1, 0, 4, 0, -1 },
984 /* SPD */ (const int []){ 0, 2, 1, 0, -1 },
985 /* IPM */ (const int []){ 0, 1, 2, 3, 0, -1 },
986 NULL,
987 };
988 u32 v0, v1;
989
990 if (reg >= ARRAY_SIZE(piix_sidx_map))
991 return -EINVAL;
992
993 if (!(ap->flags & ATA_FLAG_SLAVE_POSS)) {
994 *val = piix_sidpr_read(&ap->link.device[0], reg);
995 return 0;
996 }
997
998 v0 = piix_sidpr_read(&ap->link.device[0], reg);
999 v1 = piix_sidpr_read(&ap->link.device[1], reg);
1000
1001 switch (reg) {
1002 case SCR_STATUS:
1003 *val = piix_merge_scr(v0, v1, sstatus_merge_tbl);
1004 break;
1005 case SCR_ERROR:
1006 *val = v0 | v1;
1007 break;
1008 case SCR_CONTROL:
1009 *val = piix_merge_scr(v0, v1, scontrol_merge_tbl);
1010 break;
1011 }
1012
1013 return 0;
1014}
1015
1016static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val)
1017{
1018 if (reg >= ARRAY_SIZE(piix_sidx_map))
1019 return -EINVAL;
1020
1021 piix_sidpr_write(&ap->link.device[0], reg, val);
1022
1023 if (ap->flags & ATA_FLAG_SLAVE_POSS)
1024 piix_sidpr_write(&ap->link.device[1], reg, val);
1025
1026 return 0;
1027}
1028
Tejun Heob8b275e2007-07-10 15:55:43 +09001029#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +09001030static int piix_broken_suspend(void)
1031{
Jeff Garzik18552562007-10-03 15:15:40 -04001032 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001033 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -07001034 .ident = "TECRA M3",
1035 .matches = {
1036 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1037 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
1038 },
1039 },
1040 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001041 .ident = "TECRA M3",
1042 .matches = {
1043 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1044 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
1045 },
1046 },
1047 {
Peter Schwenked1aa6902007-12-05 10:39:49 +09001048 .ident = "TECRA M4",
1049 .matches = {
1050 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1051 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
1052 },
1053 },
1054 {
Tejun Heo040dee52008-06-13 18:05:02 +09001055 .ident = "TECRA M4",
1056 .matches = {
1057 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1058 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
1059 },
1060 },
1061 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001062 .ident = "TECRA M5",
1063 .matches = {
1064 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1065 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
1066 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001067 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001068 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001069 .ident = "TECRA M6",
1070 .matches = {
1071 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1072 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
1073 },
1074 },
1075 {
Tejun Heo5c08ea02007-08-14 19:56:04 +09001076 .ident = "TECRA M7",
1077 .matches = {
1078 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1079 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1080 },
1081 },
1082 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001083 .ident = "TECRA A8",
1084 .matches = {
1085 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1086 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1087 },
1088 },
1089 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001090 .ident = "Satellite R20",
1091 .matches = {
1092 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1093 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1094 },
1095 },
1096 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001097 .ident = "Satellite R25",
1098 .matches = {
1099 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1100 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1101 },
1102 },
1103 {
Tejun Heo3cc0b9d2007-08-25 08:31:02 +09001104 .ident = "Satellite U200",
1105 .matches = {
1106 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1107 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1108 },
1109 },
1110 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001111 .ident = "Satellite U200",
1112 .matches = {
1113 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1114 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1115 },
1116 },
1117 {
Yann Chachkoff62320e22007-11-07 12:02:27 +09001118 .ident = "Satellite Pro U200",
1119 .matches = {
1120 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1121 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1122 },
1123 },
1124 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001125 .ident = "Satellite U205",
1126 .matches = {
1127 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1128 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1129 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001130 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001131 {
Tejun Heode753e52007-11-12 17:56:24 +09001132 .ident = "SATELLITE U205",
1133 .matches = {
1134 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1135 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1136 },
1137 },
1138 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001139 .ident = "Portege M500",
1140 .matches = {
1141 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1142 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1143 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001144 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001145
1146 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001147 };
Tejun Heo7abe79c2007-07-27 14:55:07 +09001148 static const char *oemstrs[] = {
1149 "Tecra M3,",
1150 };
1151 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +09001152
1153 if (dmi_check_system(sysids))
1154 return 1;
1155
Tejun Heo7abe79c2007-07-27 14:55:07 +09001156 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1157 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1158 return 1;
1159
Tejun Heo8c3832e2007-07-27 14:53:28 +09001160 return 0;
1161}
Tejun Heob8b275e2007-07-10 15:55:43 +09001162
1163static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1164{
1165 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1166 unsigned long flags;
1167 int rc = 0;
1168
1169 rc = ata_host_suspend(host, mesg);
1170 if (rc)
1171 return rc;
1172
1173 /* Some braindamaged ACPI suspend implementations expect the
1174 * controller to be awake on entry; otherwise, it burns cpu
1175 * cycles and power trying to do something to the sleeping
1176 * beauty.
1177 */
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001178 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001179 pci_save_state(pdev);
1180
1181 /* mark its power state as "unknown", since we don't
1182 * know if e.g. the BIOS will change its device state
1183 * when we suspend.
1184 */
1185 if (pdev->current_state == PCI_D0)
1186 pdev->current_state = PCI_UNKNOWN;
1187
1188 /* tell resume that it's waking up from broken suspend */
1189 spin_lock_irqsave(&host->lock, flags);
1190 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1191 spin_unlock_irqrestore(&host->lock, flags);
1192 } else
1193 ata_pci_device_do_suspend(pdev, mesg);
1194
1195 return 0;
1196}
1197
1198static int piix_pci_device_resume(struct pci_dev *pdev)
1199{
1200 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1201 unsigned long flags;
1202 int rc;
1203
1204 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1205 spin_lock_irqsave(&host->lock, flags);
1206 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1207 spin_unlock_irqrestore(&host->lock, flags);
1208
1209 pci_set_power_state(pdev, PCI_D0);
1210 pci_restore_state(pdev);
1211
1212 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001213 * pci_reenable_device() to avoid affecting the enable
1214 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001215 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001216 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001217 if (rc)
1218 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1219 "device after resume (%d)\n", rc);
1220 } else
1221 rc = ata_pci_device_do_resume(pdev);
1222
1223 if (rc == 0)
1224 ata_host_resume(host);
1225
1226 return rc;
1227}
1228#endif
1229
Tejun Heo25f98132008-01-07 19:38:53 +09001230static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1231{
1232 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1233}
1234
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235#define AHCI_PCI_BAR 5
1236#define AHCI_GLOBAL_CTL 0x04
1237#define AHCI_ENABLE (1 << 31)
1238static int piix_disable_ahci(struct pci_dev *pdev)
1239{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001240 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 u32 tmp;
1242 int rc = 0;
1243
1244 /* BUG: pci_enable_device has not yet been called. This
1245 * works because this device is usually set up by BIOS.
1246 */
1247
Jeff Garzik374b1872005-08-30 05:42:52 -04001248 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1249 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001251
Jeff Garzik374b1872005-08-30 05:42:52 -04001252 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 if (!mmio)
1254 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001255
Alan Coxc47a6312007-11-19 14:28:28 +00001256 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 if (tmp & AHCI_ENABLE) {
1258 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001259 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260
Alan Coxc47a6312007-11-19 14:28:28 +00001261 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 if (tmp & AHCI_ENABLE)
1263 rc = -EIO;
1264 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001265
Jeff Garzik374b1872005-08-30 05:42:52 -04001266 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 return rc;
1268}
1269
1270/**
Alan Coxc621b142005-12-08 19:22:28 +00001271 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001272 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001273 *
Alan Coxc621b142005-12-08 19:22:28 +00001274 * Check for the present of 450NX errata #19 and errata #25. If
1275 * they are found return an error code so we can turn off DMA
1276 */
1277
1278static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1279{
1280 struct pci_dev *pdev = NULL;
1281 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001282 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001283
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001284 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001285 /* Look for 450NX PXB. Check for problem configurations
1286 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001287 pci_read_config_word(pdev, 0x41, &cfg);
1288 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001289 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001290 no_piix_dma = 1;
1291 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001292 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001293 no_piix_dma = 2;
1294 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001295 if (no_piix_dma)
Alan Coxc621b142005-12-08 19:22:28 +00001296 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
Alan Cox31a34fe2006-05-22 22:58:14 +01001297 if (no_piix_dma == 2)
Alan Coxc621b142005-12-08 19:22:28 +00001298 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1299 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001300}
Alan Coxc621b142005-12-08 19:22:28 +00001301
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001302static void __devinit piix_init_pcs(struct ata_host *host,
Jeff Garzikea35d292006-07-11 11:48:50 -04001303 const struct piix_map_db *map_db)
1304{
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001305 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzikea35d292006-07-11 11:48:50 -04001306 u16 pcs, new_pcs;
1307
1308 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1309
1310 new_pcs = pcs | map_db->port_enable;
1311
1312 if (new_pcs != pcs) {
1313 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1314 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1315 msleep(150);
1316 }
1317}
1318
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001319static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1320 struct ata_port_info *pinfo,
1321 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001322{
Al Virob4482a42007-10-14 19:35:40 +01001323 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001324 int i, invalid_map = 0;
1325 u8 map_value;
1326
1327 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1328
1329 map = map_db->map[map_value & map_db->mask];
1330
1331 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1332 for (i = 0; i < 4; i++) {
1333 switch (map[i]) {
1334 case RV:
1335 invalid_map = 1;
1336 printk(" XX");
1337 break;
1338
1339 case NA:
1340 printk(" --");
1341 break;
1342
1343 case IDE:
1344 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001345 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heod33f58b2006-03-01 01:25:39 +09001346 i++;
1347 printk(" IDE IDE");
1348 break;
1349
1350 default:
1351 printk(" P%d", map[i]);
1352 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001353 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001354 break;
1355 }
1356 }
1357 printk(" ]\n");
1358
1359 if (invalid_map)
1360 dev_printk(KERN_ERR, &pdev->dev,
1361 "invalid MAP value %u\n", map_value);
1362
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001363 return map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001364}
1365
Tejun Heoc7290722008-01-18 18:36:30 +09001366static void __devinit piix_init_sidpr(struct ata_host *host)
1367{
1368 struct pci_dev *pdev = to_pci_dev(host->dev);
1369 struct piix_host_priv *hpriv = host->private_data;
Tejun Heocb6716c2008-05-01 10:03:08 +09001370 struct ata_device *dev0 = &host->ports[0]->link.device[0];
1371 u32 scontrol;
Tejun Heoc7290722008-01-18 18:36:30 +09001372 int i;
1373
1374 /* check for availability */
1375 for (i = 0; i < 4; i++)
1376 if (hpriv->map[i] == IDE)
1377 return;
1378
1379 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
1380 return;
1381
1382 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1383 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
1384 return;
1385
1386 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
1387 return;
1388
1389 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
Tejun Heocb6716c2008-05-01 10:03:08 +09001390
1391 /* SCR access via SIDPR doesn't work on some configurations.
1392 * Give it a test drive by inhibiting power save modes which
1393 * we'll do anyway.
1394 */
1395 scontrol = piix_sidpr_read(dev0, SCR_CONTROL);
1396
1397 /* if IPM is already 3, SCR access is probably working. Don't
1398 * un-inhibit power save modes as BIOS might have inhibited
1399 * them for a reason.
1400 */
1401 if ((scontrol & 0xf00) != 0x300) {
1402 scontrol |= 0x300;
1403 piix_sidpr_write(dev0, SCR_CONTROL, scontrol);
1404 scontrol = piix_sidpr_read(dev0, SCR_CONTROL);
1405
1406 if ((scontrol & 0xf00) != 0x300) {
1407 dev_printk(KERN_INFO, host->dev, "SCR access via "
1408 "SIDPR is available but doesn't work\n");
1409 return;
1410 }
1411 }
1412
Tejun Heoc7290722008-01-18 18:36:30 +09001413 host->ports[0]->ops = &piix_sidpr_sata_ops;
1414 host->ports[1]->ops = &piix_sidpr_sata_ops;
1415}
1416
Tejun Heo43a98f02007-08-23 10:15:18 +09001417static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
1418{
Jeff Garzik18552562007-10-03 15:15:40 -04001419 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001420 {
1421 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1422 * isn't used to boot the system which
1423 * disables the channel.
1424 */
1425 .ident = "M570U",
1426 .matches = {
1427 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1428 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1429 },
1430 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001431
1432 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001433 };
1434 u32 iocfg;
1435
1436 if (!dmi_check_system(sysids))
1437 return;
1438
1439 /* The datasheet says that bit 18 is NOOP but certain systems
1440 * seem to use it to disable a channel. Clear the bit on the
1441 * affected systems.
1442 */
1443 pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
1444 if (iocfg & (1 << 18)) {
1445 dev_printk(KERN_INFO, &pdev->dev,
1446 "applying IOCFG bit18 quirk\n");
1447 iocfg &= ~(1 << 18);
1448 pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
1449 }
1450}
1451
Alan Coxc621b142005-12-08 19:22:28 +00001452/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 * piix_init_one - Register PIIX ATA PCI device with kernel services
1454 * @pdev: PCI device to register
1455 * @ent: Entry in piix_pci_tbl matching with @pdev
1456 *
1457 * Called from kernel PCI layer. We probe for combined mode (sigh),
1458 * and then hand over control to libata, for it to do the rest.
1459 *
1460 * LOCKING:
1461 * Inherited from PCI layer (may sleep).
1462 *
1463 * RETURNS:
1464 * Zero on success, or -ERRNO value.
1465 */
1466
Adrian Bunkbc5468f2008-01-30 22:02:02 +02001467static int __devinit piix_init_one(struct pci_dev *pdev,
1468 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469{
1470 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001471 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001472 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001473 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Jeff Garzikcca39742006-08-24 03:19:22 -04001474 unsigned long port_flags;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001475 struct ata_host *host;
1476 struct piix_host_priv *hpriv;
1477 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478
1479 if (!printed_version++)
Jeff Garzik6248e642005-10-30 06:42:18 -05001480 dev_printk(KERN_DEBUG, &pdev->dev,
1481 "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482
1483 /* no hotplugging support (FIXME) */
1484 if (!in_module_init)
1485 return -ENODEV;
1486
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001487 port_info[0] = piix_port_info[ent->driver_data];
1488 port_info[1] = piix_port_info[ent->driver_data];
1489
1490 port_flags = port_info[0].flags;
1491
1492 /* enable device and prepare host */
1493 rc = pcim_enable_device(pdev);
1494 if (rc)
1495 return rc;
1496
Tejun Heo5016d7d2008-03-26 15:46:58 +09001497 /* ICH6R may be driven by either ata_piix or ahci driver
1498 * regardless of BIOS configuration. Make sure AHCI mode is
1499 * off.
1500 */
1501 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
Stephen Hemmingerda3ceb22008-09-08 09:31:39 -07001502 rc = piix_disable_ahci(pdev);
Tejun Heo5016d7d2008-03-26 15:46:58 +09001503 if (rc)
1504 return rc;
1505 }
1506
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001507 /* SATA map init can change port_info, do it before prepping host */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001508 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
Tejun Heod96715c2006-06-29 01:58:28 +09001509 if (!hpriv)
1510 return -ENOMEM;
1511
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001512 if (port_flags & ATA_FLAG_SATA)
1513 hpriv->map = piix_init_sata_map(pdev, port_info,
1514 piix_map_db_table[ent->driver_data]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515
Tejun Heo9363c382008-04-07 22:47:16 +09001516 rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001517 if (rc)
1518 return rc;
1519 host->private_data = hpriv;
Tejun Heoff0fc142005-12-18 17:17:07 +09001520
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001521 /* initialize controller */
Tejun Heoc7290722008-01-18 18:36:30 +09001522 if (port_flags & ATA_FLAG_SATA) {
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001523 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
Tejun Heoc7290722008-01-18 18:36:30 +09001524 piix_init_sidpr(host);
1525 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526
Tejun Heo43a98f02007-08-23 10:15:18 +09001527 /* apply IOCFG bit18 quirk */
1528 piix_iocfg_bit18_quirk(pdev);
1529
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 /* On ICH5, some BIOSen disable the interrupt using the
1531 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1532 * On ICH6, this bit has the same effect, but only when
1533 * MSI is disabled (and it is disabled, as we don't use
1534 * message-signalled interrupts currently).
1535 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001536 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001537 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538
Alan Coxc621b142005-12-08 19:22:28 +00001539 if (piix_check_450nx_errata(pdev)) {
1540 /* This writes into the master table but it does not
1541 really matter for this errata as we will apply it to
1542 all the PIIX devices on the board */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001543 host->ports[0]->mwdma_mask = 0;
1544 host->ports[0]->udma_mask = 0;
1545 host->ports[1]->mwdma_mask = 0;
1546 host->ports[1]->udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001547 }
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001548
1549 pci_set_master(pdev);
Tejun Heo9363c382008-04-07 22:47:16 +09001550 return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551}
1552
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553static int __init piix_init(void)
1554{
1555 int rc;
1556
Pavel Roskinb7887192006-08-10 18:13:18 +09001557 DPRINTK("pci_register_driver\n");
1558 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 if (rc)
1560 return rc;
1561
1562 in_module_init = 0;
1563
1564 DPRINTK("done\n");
1565 return 0;
1566}
1567
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568static void __exit piix_exit(void)
1569{
1570 pci_unregister_driver(&piix_pci_driver);
1571}
1572
1573module_init(piix_init);
1574module_exit(piix_exit);