blob: cb2f90a0033cb5aef1ed56965f081ecdf29f40cb [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001#ifndef _HFI1_KERNEL_H
2#define _HFI1_KERNEL_H
3/*
4 *
5 * This file is provided under a dual BSD/GPLv2 license. When using or
6 * redistributing this file, you may do so under either license.
7 *
8 * GPL LICENSE SUMMARY
9 *
10 * Copyright(c) 2015 Intel Corporation.
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of version 2 of the GNU General Public License as
14 * published by the Free Software Foundation.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * BSD LICENSE
22 *
23 * Copyright(c) 2015 Intel Corporation.
24 *
25 * Redistribution and use in source and binary forms, with or without
26 * modification, are permitted provided that the following conditions
27 * are met:
28 *
29 * - Redistributions of source code must retain the above copyright
30 * notice, this list of conditions and the following disclaimer.
31 * - Redistributions in binary form must reproduce the above copyright
32 * notice, this list of conditions and the following disclaimer in
33 * the documentation and/or other materials provided with the
34 * distribution.
35 * - Neither the name of Intel Corporation nor the names of its
36 * contributors may be used to endorse or promote products derived
37 * from this software without specific prior written permission.
38 *
39 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
40 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
41 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
42 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
43 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
44 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
45 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
46 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
47 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
48 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
49 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
50 *
51 */
52
53#include <linux/interrupt.h>
54#include <linux/pci.h>
55#include <linux/dma-mapping.h>
56#include <linux/mutex.h>
57#include <linux/list.h>
58#include <linux/scatterlist.h>
59#include <linux/slab.h>
60#include <linux/io.h>
61#include <linux/fs.h>
62#include <linux/completion.h>
63#include <linux/kref.h>
64#include <linux/sched.h>
65#include <linux/cdev.h>
66#include <linux/delay.h>
67#include <linux/kthread.h>
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -080068#include <rdma/rdma_vt.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040069
70#include "chip_registers.h"
71#include "common.h"
72#include "verbs.h"
73#include "pio.h"
74#include "chip.h"
75#include "mad.h"
76#include "qsfp.h"
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080077#include "platform.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040078
79/* bumped 1 from s/w major version of TrueScale */
80#define HFI1_CHIP_VERS_MAJ 3U
81
82/* don't care about this except printing */
83#define HFI1_CHIP_VERS_MIN 0U
84
85/* The Organization Unique Identifier (Mfg code), and its position in GUID */
86#define HFI1_OUI 0x001175
87#define HFI1_OUI_LSB 40
88
89#define DROP_PACKET_OFF 0
90#define DROP_PACKET_ON 1
91
92extern unsigned long hfi1_cap_mask;
93#define HFI1_CAP_KGET_MASK(mask, cap) ((mask) & HFI1_CAP_##cap)
94#define HFI1_CAP_UGET_MASK(mask, cap) \
95 (((mask) >> HFI1_CAP_USER_SHIFT) & HFI1_CAP_##cap)
96#define HFI1_CAP_KGET(cap) (HFI1_CAP_KGET_MASK(hfi1_cap_mask, cap))
97#define HFI1_CAP_UGET(cap) (HFI1_CAP_UGET_MASK(hfi1_cap_mask, cap))
98#define HFI1_CAP_IS_KSET(cap) (!!HFI1_CAP_KGET(cap))
99#define HFI1_CAP_IS_USET(cap) (!!HFI1_CAP_UGET(cap))
100#define HFI1_MISC_GET() ((hfi1_cap_mask >> HFI1_CAP_MISC_SHIFT) & \
101 HFI1_CAP_MISC_MASK)
Bryan Morgana9c05e32016-02-03 14:30:49 -0800102/* Offline Disabled Reason is 4-bits */
103#define HFI1_ODR_MASK(rsn) ((rsn) & OPA_PI_MASK_OFFLINE_REASON)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400104
105/*
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500106 * Control context is always 0 and handles the error packets.
107 * It also handles the VL15 and multicast packets.
108 */
109#define HFI1_CTRL_CTXT 0
110
111/*
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -0500112 * Driver context will store software counters for each of the events
113 * associated with these status registers
114 */
115#define NUM_CCE_ERR_STATUS_COUNTERS 41
116#define NUM_RCV_ERR_STATUS_COUNTERS 64
117#define NUM_MISC_ERR_STATUS_COUNTERS 13
118#define NUM_SEND_PIO_ERR_STATUS_COUNTERS 36
119#define NUM_SEND_DMA_ERR_STATUS_COUNTERS 4
120#define NUM_SEND_EGRESS_ERR_STATUS_COUNTERS 64
121#define NUM_SEND_ERR_STATUS_COUNTERS 3
122#define NUM_SEND_CTXT_ERR_STATUS_COUNTERS 5
123#define NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS 24
124
125/*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400126 * per driver stats, either not device nor port-specific, or
127 * summed over all of the devices and ports.
128 * They are described by name via ipathfs filesystem, so layout
129 * and number of elements can change without breaking compatibility.
130 * If members are added or deleted hfi1_statnames[] in debugfs.c must
131 * change to match.
132 */
133struct hfi1_ib_stats {
134 __u64 sps_ints; /* number of interrupts handled */
135 __u64 sps_errints; /* number of error interrupts */
136 __u64 sps_txerrs; /* tx-related packet errors */
137 __u64 sps_rcverrs; /* non-crc rcv packet errors */
138 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
139 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
140 __u64 sps_ctxts; /* number of contexts currently open */
141 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
142 __u64 sps_buffull;
143 __u64 sps_hdrfull;
144};
145
146extern struct hfi1_ib_stats hfi1_stats;
147extern const struct pci_error_handlers hfi1_pci_err_handler;
148
149/*
150 * First-cut criterion for "device is active" is
151 * two thousand dwords combined Tx, Rx traffic per
152 * 5-second interval. SMA packets are 64 dwords,
153 * and occur "a few per second", presumably each way.
154 */
155#define HFI1_TRAFFIC_ACTIVE_THRESHOLD (2000)
156
157/*
158 * Below contains all data related to a single context (formerly called port).
159 */
160
161#ifdef CONFIG_DEBUG_FS
162struct hfi1_opcode_stats_perctx;
163#endif
164
Mike Marciniszyn77241052015-07-30 15:17:43 -0400165struct ctxt_eager_bufs {
166 ssize_t size; /* total size of eager buffers */
167 u32 count; /* size of buffers array */
168 u32 numbufs; /* number of buffers allocated */
169 u32 alloced; /* number of rcvarray entries used */
170 u32 rcvtid_size; /* size of each eager rcv tid */
171 u32 threshold; /* head update threshold */
172 struct eager_buffer {
173 void *addr;
174 dma_addr_t phys;
175 ssize_t len;
176 } *buffers;
177 struct {
178 void *addr;
179 dma_addr_t phys;
180 } *rcvtids;
181};
182
Mitko Haralanova86cd352016-02-05 11:57:49 -0500183struct exp_tid_set {
184 struct list_head list;
185 u32 count;
186};
187
Mike Marciniszyn77241052015-07-30 15:17:43 -0400188struct hfi1_ctxtdata {
189 /* shadow the ctxt's RcvCtrl register */
190 u64 rcvctrl;
191 /* rcvhdrq base, needs mmap before useful */
192 void *rcvhdrq;
193 /* kernel virtual address where hdrqtail is updated */
194 volatile __le64 *rcvhdrtail_kvaddr;
195 /*
196 * Shared page for kernel to signal user processes that send buffers
197 * need disarming. The process should call HFI1_CMD_DISARM_BUFS
198 * or HFI1_CMD_ACK_EVENT with IPATH_EVENT_DISARM_BUFS set.
199 */
200 unsigned long *user_event_mask;
201 /* when waiting for rcv or pioavail */
202 wait_queue_head_t wait;
203 /* rcvhdrq size (for freeing) */
204 size_t rcvhdrq_size;
205 /* number of rcvhdrq entries */
206 u16 rcvhdrq_cnt;
207 /* size of each of the rcvhdrq entries */
208 u16 rcvhdrqentsize;
209 /* mmap of hdrq, must fit in 44 bits */
210 dma_addr_t rcvhdrq_phys;
211 dma_addr_t rcvhdrqtailaddr_phys;
212 struct ctxt_eager_bufs egrbufs;
213 /* this receive context's assigned PIO ACK send context */
214 struct send_context *sc;
215
216 /* dynamic receive available interrupt timeout */
217 u32 rcvavail_timeout;
218 /*
219 * number of opens (including slave sub-contexts) on this instance
220 * (ignoring forks, dup, etc. for now)
221 */
222 int cnt;
223 /*
224 * how much space to leave at start of eager TID entries for
225 * protocol use, on each TID
226 */
227 /* instead of calculating it */
228 unsigned ctxt;
229 /* non-zero if ctxt is being shared. */
230 u16 subctxt_cnt;
231 /* non-zero if ctxt is being shared. */
232 u16 subctxt_id;
233 u8 uuid[16];
234 /* job key */
235 u16 jkey;
236 /* number of RcvArray groups for this context. */
237 u32 rcv_array_groups;
238 /* index of first eager TID entry. */
239 u32 eager_base;
240 /* number of expected TID entries */
241 u32 expected_count;
242 /* index of first expected TID entry. */
243 u32 expected_base;
Mitko Haralanova86cd352016-02-05 11:57:49 -0500244
245 struct exp_tid_set tid_group_list;
246 struct exp_tid_set tid_used_list;
247 struct exp_tid_set tid_full_list;
248
Mike Marciniszyn77241052015-07-30 15:17:43 -0400249 /* lock protecting all Expected TID data */
Mitko Haralanov463e6eb2016-02-05 11:57:53 -0500250 struct mutex exp_lock;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400251 /* number of pio bufs for this ctxt (all procs, if shared) */
252 u32 piocnt;
253 /* first pio buffer for this ctxt */
254 u32 pio_base;
255 /* chip offset of PIO buffers for this ctxt */
256 u32 piobufs;
257 /* per-context configuration flags */
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500258 u32 flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400259 /* per-context event flags for fileops/intr communication */
260 unsigned long event_flags;
261 /* WAIT_RCV that timed out, no interrupt */
262 u32 rcvwait_to;
263 /* WAIT_PIO that timed out, no interrupt */
264 u32 piowait_to;
265 /* WAIT_RCV already happened, no wait */
266 u32 rcvnowait;
267 /* WAIT_PIO already happened, no wait */
268 u32 pionowait;
269 /* total number of polled urgent packets */
270 u32 urgent;
271 /* saved total number of polled urgent packets for poll edge trigger */
272 u32 urgent_poll;
273 /* pid of process using this ctxt */
274 pid_t pid;
275 pid_t subpid[HFI1_MAX_SHARED_CTXTS];
276 /* same size as task_struct .comm[], command that opened context */
Geliang Tangc3af8a22015-10-08 22:04:26 -0700277 char comm[TASK_COMM_LEN];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400278 /* so file ops can get at unit */
279 struct hfi1_devdata *dd;
280 /* so functions that need physical port can get it easily */
281 struct hfi1_pportdata *ppd;
282 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
283 void *subctxt_uregbase;
284 /* An array of pages for the eager receive buffers * N */
285 void *subctxt_rcvegrbuf;
286 /* An array of pages for the eager header queue entries * N */
287 void *subctxt_rcvhdr_base;
288 /* The version of the library which opened this ctxt */
289 u32 userversion;
290 /* Bitmask of active slaves */
291 u32 active_slaves;
292 /* Type of packets or conditions we want to poll for */
293 u16 poll_type;
294 /* receive packet sequence counter */
295 u8 seq_cnt;
296 u8 redirect_seq_cnt;
297 /* ctxt rcvhdrq head offset */
298 u32 head;
299 u32 pkt_count;
300 /* QPs waiting for context processing */
301 struct list_head qp_wait_list;
302 /* interrupt handling */
303 u64 imask; /* clear interrupt mask */
304 int ireg; /* clear interrupt register */
305 unsigned numa_id; /* numa node of this context */
306 /* verbs stats per CTX */
307 struct hfi1_opcode_stats_perctx *opstats;
308 /*
309 * This is the kernel thread that will keep making
310 * progress on the user sdma requests behind the scenes.
311 * There is one per context (shared contexts use the master's).
312 */
313 struct task_struct *progress;
314 struct list_head sdma_queues;
315 spinlock_t sdma_qlock;
316
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -0800317 /* Is ASPM interrupt supported for this context */
318 bool aspm_intr_supported;
319 /* ASPM state (enabled/disabled) for this context */
320 bool aspm_enabled;
321 /* Timer for re-enabling ASPM if interrupt activity quietens down */
322 struct timer_list aspm_timer;
323 /* Lock to serialize between intr, timer intr and user threads */
324 spinlock_t aspm_lock;
325 /* Is ASPM processing enabled for this context (in intr context) */
326 bool aspm_intr_enable;
327 /* Last interrupt timestamp */
328 ktime_t aspm_ts_last_intr;
329 /* Last timestamp at which we scheduled a timer for this context */
330 ktime_t aspm_ts_timer_sched;
331
Mike Marciniszyn77241052015-07-30 15:17:43 -0400332 /*
333 * The interrupt handler for a particular receive context can vary
334 * throughout it's lifetime. This is not a lock protected data member so
335 * it must be updated atomically and the prev and new value must always
336 * be valid. Worst case is we process an extra interrupt and up to 64
337 * packets with the wrong interrupt handler.
338 */
Dean Luickf4f30031c2015-10-26 10:28:44 -0400339 int (*do_interrupt)(struct hfi1_ctxtdata *rcd, int threaded);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400340};
341
342/*
343 * Represents a single packet at a high level. Put commonly computed things in
344 * here so we do not have to keep doing them over and over. The rule of thumb is
345 * if something is used one time to derive some value, store that something in
346 * here. If it is used multiple times, then store the result of that derivation
347 * in here.
348 */
349struct hfi1_packet {
350 void *ebuf;
351 void *hdr;
352 struct hfi1_ctxtdata *rcd;
353 __le32 *rhf_addr;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800354 struct rvt_qp *qp;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400355 struct hfi1_other_headers *ohdr;
356 u64 rhf;
357 u32 maxcnt;
358 u32 rhqoff;
359 u32 hdrqtail;
360 int numpkt;
361 u16 tlen;
362 u16 hlen;
363 s16 etail;
364 u16 rsize;
365 u8 updegr;
366 u8 rcv_flags;
367 u8 etype;
368};
369
370static inline bool has_sc4_bit(struct hfi1_packet *p)
371{
372 return !!rhf_dc_info(p->rhf);
373}
374
375/*
376 * Private data for snoop/capture support.
377 */
378struct hfi1_snoop_data {
379 int mode_flag;
380 struct cdev cdev;
381 struct device *class_dev;
382 spinlock_t snoop_lock;
383 struct list_head queue;
384 wait_queue_head_t waitq;
385 void *filter_value;
386 int (*filter_callback)(void *hdr, void *data, void *value);
387 u64 dcc_cfg; /* saved value of DCC Cfg register */
388};
389
390/* snoop mode_flag values */
391#define HFI1_PORT_SNOOP_MODE 1U
392#define HFI1_PORT_CAPTURE_MODE 2U
393
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800394struct rvt_sge_state;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400395
396/*
397 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
398 * Mostly for MADs that set or query link parameters, also ipath
399 * config interfaces
400 */
401#define HFI1_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
402#define HFI1_IB_CFG_LWID_DG_ENB 1 /* allowed Link-width downgrade */
403#define HFI1_IB_CFG_LWID_ENB 2 /* allowed Link-width */
404#define HFI1_IB_CFG_LWID 3 /* currently active Link-width */
405#define HFI1_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
406#define HFI1_IB_CFG_SPD 5 /* current Link spd */
407#define HFI1_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
408#define HFI1_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
409#define HFI1_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
410#define HFI1_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
411#define HFI1_IB_CFG_OP_VLS 10 /* operational VLs */
412#define HFI1_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
413#define HFI1_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
414#define HFI1_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
415#define HFI1_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
416#define HFI1_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
417#define HFI1_IB_CFG_PKEYS 16 /* update partition keys */
418#define HFI1_IB_CFG_MTU 17 /* update MTU in IBC */
419#define HFI1_IB_CFG_VL_HIGH_LIMIT 19
420#define HFI1_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
421#define HFI1_IB_CFG_PORT 21 /* switch port we are connected to */
422
423/*
424 * HFI or Host Link States
425 *
426 * These describe the states the driver thinks the logical and physical
427 * states are in. Used as an argument to set_link_state(). Implemented
428 * as bits for easy multi-state checking. The actual state can only be
429 * one.
430 */
431#define __HLS_UP_INIT_BP 0
432#define __HLS_UP_ARMED_BP 1
433#define __HLS_UP_ACTIVE_BP 2
434#define __HLS_DN_DOWNDEF_BP 3 /* link down default */
435#define __HLS_DN_POLL_BP 4
436#define __HLS_DN_DISABLE_BP 5
437#define __HLS_DN_OFFLINE_BP 6
438#define __HLS_VERIFY_CAP_BP 7
439#define __HLS_GOING_UP_BP 8
440#define __HLS_GOING_OFFLINE_BP 9
441#define __HLS_LINK_COOLDOWN_BP 10
442
jubin.john@intel.com349ac712016-01-11 18:30:52 -0500443#define HLS_UP_INIT BIT(__HLS_UP_INIT_BP)
444#define HLS_UP_ARMED BIT(__HLS_UP_ARMED_BP)
445#define HLS_UP_ACTIVE BIT(__HLS_UP_ACTIVE_BP)
446#define HLS_DN_DOWNDEF BIT(__HLS_DN_DOWNDEF_BP) /* link down default */
447#define HLS_DN_POLL BIT(__HLS_DN_POLL_BP)
448#define HLS_DN_DISABLE BIT(__HLS_DN_DISABLE_BP)
449#define HLS_DN_OFFLINE BIT(__HLS_DN_OFFLINE_BP)
450#define HLS_VERIFY_CAP BIT(__HLS_VERIFY_CAP_BP)
451#define HLS_GOING_UP BIT(__HLS_GOING_UP_BP)
452#define HLS_GOING_OFFLINE BIT(__HLS_GOING_OFFLINE_BP)
453#define HLS_LINK_COOLDOWN BIT(__HLS_LINK_COOLDOWN_BP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400454
455#define HLS_UP (HLS_UP_INIT | HLS_UP_ARMED | HLS_UP_ACTIVE)
456
457/* use this MTU size if none other is given */
458#define HFI1_DEFAULT_ACTIVE_MTU 8192
459/* use this MTU size as the default maximum */
460#define HFI1_DEFAULT_MAX_MTU 8192
461/* default partition key */
462#define DEFAULT_PKEY 0xffff
463
464/*
465 * Possible fabric manager config parameters for fm_{get,set}_table()
466 */
467#define FM_TBL_VL_HIGH_ARB 1 /* Get/set VL high prio weights */
468#define FM_TBL_VL_LOW_ARB 2 /* Get/set VL low prio weights */
469#define FM_TBL_BUFFER_CONTROL 3 /* Get/set Buffer Control */
470#define FM_TBL_SC2VLNT 4 /* Get/set SC->VLnt */
471#define FM_TBL_VL_PREEMPT_ELEMS 5 /* Get (no set) VL preempt elems */
472#define FM_TBL_VL_PREEMPT_MATRIX 6 /* Get (no set) VL preempt matrix */
473
474/*
475 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
476 * these are bits so they can be combined, e.g.
477 * HFI1_RCVCTRL_INTRAVAIL_ENB | HFI1_RCVCTRL_CTXT_ENB
478 */
479#define HFI1_RCVCTRL_TAILUPD_ENB 0x01
480#define HFI1_RCVCTRL_TAILUPD_DIS 0x02
481#define HFI1_RCVCTRL_CTXT_ENB 0x04
482#define HFI1_RCVCTRL_CTXT_DIS 0x08
483#define HFI1_RCVCTRL_INTRAVAIL_ENB 0x10
484#define HFI1_RCVCTRL_INTRAVAIL_DIS 0x20
485#define HFI1_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
486#define HFI1_RCVCTRL_PKEY_DIS 0x80
487#define HFI1_RCVCTRL_TIDFLOW_ENB 0x0400
488#define HFI1_RCVCTRL_TIDFLOW_DIS 0x0800
489#define HFI1_RCVCTRL_ONE_PKT_EGR_ENB 0x1000
490#define HFI1_RCVCTRL_ONE_PKT_EGR_DIS 0x2000
491#define HFI1_RCVCTRL_NO_RHQ_DROP_ENB 0x4000
492#define HFI1_RCVCTRL_NO_RHQ_DROP_DIS 0x8000
493#define HFI1_RCVCTRL_NO_EGR_DROP_ENB 0x10000
494#define HFI1_RCVCTRL_NO_EGR_DROP_DIS 0x20000
495
496/* partition enforcement flags */
497#define HFI1_PART_ENFORCE_IN 0x1
498#define HFI1_PART_ENFORCE_OUT 0x2
499
500/* how often we check for synthetic counter wrap around */
501#define SYNTH_CNT_TIME 2
502
503/* Counter flags */
504#define CNTR_NORMAL 0x0 /* Normal counters, just read register */
505#define CNTR_SYNTH 0x1 /* Synthetic counters, saturate at all 1s */
506#define CNTR_DISABLED 0x2 /* Disable this counter */
507#define CNTR_32BIT 0x4 /* Simulate 64 bits for this counter */
508#define CNTR_VL 0x8 /* Per VL counter */
Vennila Megavannana699c6c2016-01-11 18:30:56 -0500509#define CNTR_SDMA 0x10
Mike Marciniszyn77241052015-07-30 15:17:43 -0400510#define CNTR_INVALID_VL -1 /* Specifies invalid VL */
511#define CNTR_MODE_W 0x0
512#define CNTR_MODE_R 0x1
513
514/* VLs Supported/Operational */
515#define HFI1_MIN_VLS_SUPPORTED 1
516#define HFI1_MAX_VLS_SUPPORTED 8
517
518static inline void incr_cntr64(u64 *cntr)
519{
520 if (*cntr < (u64)-1LL)
521 (*cntr)++;
522}
523
524static inline void incr_cntr32(u32 *cntr)
525{
526 if (*cntr < (u32)-1LL)
527 (*cntr)++;
528}
529
530#define MAX_NAME_SIZE 64
531struct hfi1_msix_entry {
532 struct msix_entry msix;
533 void *arg;
534 char name[MAX_NAME_SIZE];
535 cpumask_var_t mask;
536};
537
538/* per-SL CCA information */
539struct cca_timer {
540 struct hrtimer hrtimer;
541 struct hfi1_pportdata *ppd; /* read-only */
542 int sl; /* read-only */
543 u16 ccti; /* read/write - current value of CCTI */
544};
545
546struct link_down_reason {
547 /*
548 * SMA-facing value. Should be set from .latest when
549 * HLS_UP_* -> HLS_DN_* transition actually occurs.
550 */
551 u8 sma;
552 u8 latest;
553};
554
555enum {
556 LO_PRIO_TABLE,
557 HI_PRIO_TABLE,
558 MAX_PRIO_TABLE
559};
560
561struct vl_arb_cache {
562 spinlock_t lock;
563 struct ib_vl_weight_elem table[VL_ARB_TABLE_SIZE];
564};
565
566/*
567 * The structure below encapsulates data relevant to a physical IB Port.
568 * Current chips support only one such port, but the separation
569 * clarifies things a bit. Note that to conform to IB conventions,
570 * port-numbers are one-based. The first or only port is port1.
571 */
572struct hfi1_pportdata {
573 struct hfi1_ibport ibport_data;
574
575 struct hfi1_devdata *dd;
576 struct kobject pport_cc_kobj;
577 struct kobject sc2vl_kobj;
578 struct kobject sl2sc_kobj;
579 struct kobject vl2mtu_kobj;
580
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800581 /* PHY support */
582 u32 port_type;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400583 struct qsfp_data qsfp_info;
584
585 /* GUID for this interface, in host order */
586 u64 guid;
587 /* GUID for peer interface, in host order */
588 u64 neighbor_guid;
589
590 /* up or down physical link state */
591 u32 linkup;
592
593 /*
594 * this address is mapped read-only into user processes so they can
595 * get status cheaply, whenever they want. One qword of status per port
596 */
597 u64 *statusp;
598
599 /* SendDMA related entries */
600
601 struct workqueue_struct *hfi1_wq;
602
603 /* move out of interrupt context */
604 struct work_struct link_vc_work;
605 struct work_struct link_up_work;
606 struct work_struct link_down_work;
Easwar Hariharancbac3862016-02-03 14:31:31 -0800607 struct work_struct dc_host_req_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400608 struct work_struct sma_message_work;
609 struct work_struct freeze_work;
610 struct work_struct link_downgrade_work;
611 struct work_struct link_bounce_work;
612 /* host link state variables */
613 struct mutex hls_lock;
614 u32 host_link_state;
615
616 spinlock_t sdma_alllock ____cacheline_aligned_in_smp;
617
618 u32 lstate; /* logical link state */
619
620 /* these are the "32 bit" regs */
621
622 u32 ibmtu; /* The MTU programmed for this unit */
623 /*
624 * Current max size IB packet (in bytes) including IB headers, that
625 * we can send. Changes when ibmtu changes.
626 */
627 u32 ibmaxlen;
628 u32 current_egress_rate; /* units [10^6 bits/sec] */
629 /* LID programmed for this instance */
630 u16 lid;
631 /* list of pkeys programmed; 0 if not set */
632 u16 pkeys[MAX_PKEY_VALUES];
633 u16 link_width_supported;
634 u16 link_width_downgrade_supported;
635 u16 link_speed_supported;
636 u16 link_width_enabled;
637 u16 link_width_downgrade_enabled;
638 u16 link_speed_enabled;
639 u16 link_width_active;
640 u16 link_width_downgrade_tx_active;
641 u16 link_width_downgrade_rx_active;
642 u16 link_speed_active;
643 u8 vls_supported;
644 u8 vls_operational;
645 /* LID mask control */
646 u8 lmc;
647 /* Rx Polarity inversion (compensate for ~tx on partner) */
648 u8 rx_pol_inv;
649
650 u8 hw_pidx; /* physical port index */
651 u8 port; /* IB port number and index into dd->pports - 1 */
652 /* type of neighbor node */
653 u8 neighbor_type;
654 u8 neighbor_normal;
655 u8 neighbor_fm_security; /* 1 if firmware checking is disabled */
656 u8 neighbor_port_number;
657 u8 is_sm_config_started;
658 u8 offline_disabled_reason;
659 u8 is_active_optimize_enabled;
660 u8 driver_link_ready; /* driver ready for active link */
661 u8 link_enabled; /* link enabled? */
662 u8 linkinit_reason;
663 u8 local_tx_rate; /* rate given to 8051 firmware */
664
665 /* placeholders for IB MAD packet settings */
666 u8 overrun_threshold;
667 u8 phy_error_threshold;
668
669 /* used to override LED behavior */
670 u8 led_override; /* Substituted for normal value, if non-zero */
671 u16 led_override_timeoff; /* delta to next timer event */
672 u8 led_override_vals[2]; /* Alternates per blink-frame */
673 u8 led_override_phase; /* Just counts, LSB picks from vals[] */
674 atomic_t led_override_timer_active;
675 /* Used to flash LEDs in override mode */
676 struct timer_list led_override_timer;
677 u32 sm_trap_qp;
678 u32 sa_qp;
679
680 /*
681 * cca_timer_lock protects access to the per-SL cca_timer
682 * structures (specifically the ccti member).
683 */
684 spinlock_t cca_timer_lock ____cacheline_aligned_in_smp;
685 struct cca_timer cca_timer[OPA_MAX_SLS];
686
687 /* List of congestion control table entries */
688 struct ib_cc_table_entry_shadow ccti_entries[CC_TABLE_SHADOW_MAX];
689
690 /* congestion entries, each entry corresponding to a SL */
691 struct opa_congestion_setting_entry_shadow
692 congestion_entries[OPA_MAX_SLS];
693
694 /*
695 * cc_state_lock protects (write) access to the per-port
696 * struct cc_state.
697 */
698 spinlock_t cc_state_lock ____cacheline_aligned_in_smp;
699
700 struct cc_state __rcu *cc_state;
701
702 /* Total number of congestion control table entries */
703 u16 total_cct_entry;
704
705 /* Bit map identifying service level */
706 u32 cc_sl_control_map;
707
708 /* CA's max number of 64 entry units in the congestion control table */
709 u8 cc_max_table_entries;
710
711 /* begin congestion log related entries
712 * cc_log_lock protects all congestion log related data */
713 spinlock_t cc_log_lock ____cacheline_aligned_in_smp;
714 u8 threshold_cong_event_map[OPA_MAX_SLS/8];
715 u16 threshold_event_counter;
716 struct opa_hfi1_cong_log_event_internal cc_events[OPA_CONG_LOG_ELEMS];
717 int cc_log_idx; /* index for logging events */
718 int cc_mad_idx; /* index for reporting events */
719 /* end congestion log related entries */
720
721 struct vl_arb_cache vl_arb_cache[MAX_PRIO_TABLE];
722
723 /* port relative counter buffer */
724 u64 *cntrs;
725 /* port relative synthetic counter buffer */
726 u64 *scntrs;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800727 /* port_xmit_discards are synthesized from different egress errors */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400728 u64 port_xmit_discards;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800729 u64 port_xmit_discards_vl[C_VL_COUNT];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400730 u64 port_xmit_constraint_errors;
731 u64 port_rcv_constraint_errors;
732 /* count of 'link_err' interrupts from DC */
733 u64 link_downed;
734 /* number of times link retrained successfully */
735 u64 link_up;
Dean Luick6d014532015-12-01 15:38:23 -0500736 /* number of times a link unknown frame was reported */
737 u64 unknown_frame_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400738 /* port_ltp_crc_mode is returned in 'portinfo' MADs */
739 u16 port_ltp_crc_mode;
740 /* port_crc_mode_enabled is the crc we support */
741 u8 port_crc_mode_enabled;
742 /* mgmt_allowed is also returned in 'portinfo' MADs */
743 u8 mgmt_allowed;
744 u8 part_enforce; /* partition enforcement flags */
745 struct link_down_reason local_link_down_reason;
746 struct link_down_reason neigh_link_down_reason;
747 /* Value to be sent to link peer on LinkDown .*/
748 u8 remote_link_down_reason;
749 /* Error events that will cause a port bounce. */
750 u32 port_error_action;
Jim Snowfb9036d2016-01-11 18:32:21 -0500751 struct work_struct linkstate_active_work;
Vennila Megavannan6c9e50f2016-02-03 14:32:57 -0800752 /* Does this port need to prescan for FECNs */
753 bool cc_prescan;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400754};
755
756typedef int (*rhf_rcv_function_ptr)(struct hfi1_packet *packet);
757
758typedef void (*opcode_handler)(struct hfi1_packet *packet);
759
760/* return values for the RHF receive functions */
761#define RHF_RCV_CONTINUE 0 /* keep going */
762#define RHF_RCV_DONE 1 /* stop, this packet processed */
763#define RHF_RCV_REPROCESS 2 /* stop. retain this packet */
764
765struct rcv_array_data {
766 u8 group_size;
767 u16 ngroups;
768 u16 nctxt_extra;
769};
770
771struct per_vl_data {
772 u16 mtu;
773 struct send_context *sc;
774};
775
776/* 16 to directly index */
777#define PER_VL_SEND_CONTEXTS 16
778
779struct err_info_rcvport {
780 u8 status_and_code;
781 u64 packet_flit1;
782 u64 packet_flit2;
783};
784
785struct err_info_constraint {
786 u8 status;
787 u16 pkey;
788 u32 slid;
789};
790
791struct hfi1_temp {
792 unsigned int curr; /* current temperature */
793 unsigned int lo_lim; /* low temperature limit */
794 unsigned int hi_lim; /* high temperature limit */
795 unsigned int crit_lim; /* critical temperature limit */
796 u8 triggers; /* temperature triggers */
797};
798
799/* device data struct now contains only "general per-device" info.
800 * fields related to a physical IB port are in a hfi1_pportdata struct.
801 */
802struct sdma_engine;
803struct sdma_vl_map;
804
805#define BOARD_VERS_MAX 96 /* how long the version string can be */
806#define SERIAL_MAX 16 /* length of the serial number */
807
808struct hfi1_devdata {
809 struct hfi1_ibdev verbs_dev; /* must be first */
810 struct list_head list;
811 /* pointers to related structs for this device */
812 /* pci access data structure */
813 struct pci_dev *pcidev;
814 struct cdev user_cdev;
815 struct cdev diag_cdev;
816 struct cdev ui_cdev;
817 struct device *user_device;
818 struct device *diag_device;
819 struct device *ui_device;
820
821 /* mem-mapped pointer to base of chip regs */
822 u8 __iomem *kregbase;
823 /* end of mem-mapped chip space excluding sendbuf and user regs */
824 u8 __iomem *kregend;
825 /* physical address of chip for io_remap, etc. */
826 resource_size_t physaddr;
827 /* receive context data */
828 struct hfi1_ctxtdata **rcd;
829 /* send context data */
830 struct send_context_info *send_contexts;
831 /* map hardware send contexts to software index */
832 u8 *hw_to_sw;
833 /* spinlock for allocating and releasing send context resources */
834 spinlock_t sc_lock;
835 /* Per VL data. Enough for all VLs but not all elements are set/used. */
836 struct per_vl_data vld[PER_VL_SEND_CONTEXTS];
837 /* seqlock for sc2vl */
838 seqlock_t sc2vl_lock;
839 u64 sc2vl[4];
840 /* Send Context initialization lock. */
841 spinlock_t sc_init_lock;
842
843 /* fields common to all SDMA engines */
844
845 /* default flags to last descriptor */
846 u64 default_desc1;
847 volatile __le64 *sdma_heads_dma; /* DMA'ed by chip */
848 dma_addr_t sdma_heads_phys;
849 void *sdma_pad_dma; /* DMA'ed by chip */
850 dma_addr_t sdma_pad_phys;
851 /* for deallocation */
852 size_t sdma_heads_size;
853 /* number from the chip */
854 u32 chip_sdma_engines;
855 /* num used */
856 u32 num_sdma;
857 /* lock for sdma_map */
858 spinlock_t sde_map_lock;
859 /* array of engines sized by num_sdma */
860 struct sdma_engine *per_sdma;
861 /* array of vl maps */
862 struct sdma_vl_map __rcu *sdma_map;
863 /* SPC freeze waitqueue and variable */
864 wait_queue_head_t sdma_unfreeze_wq;
865 atomic_t sdma_unfreeze_count;
866
867
868 /* hfi1_pportdata, points to array of (physical) port-specific
869 * data structs, indexed by pidx (0..n-1)
870 */
871 struct hfi1_pportdata *pport;
872
873 /* mem-mapped pointer to base of PIO buffers */
874 void __iomem *piobase;
875 /*
876 * write-combining mem-mapped pointer to base of RcvArray
877 * memory.
878 */
879 void __iomem *rcvarray_wc;
880 /*
881 * credit return base - a per-NUMA range of DMA address that
882 * the chip will use to update the per-context free counter
883 */
884 struct credit_return_base *cr_base;
885
886 /* send context numbers and sizes for each type */
887 struct sc_config_sizes sc_sizes[SC_MAX];
888
889 u32 lcb_access_count; /* count of LCB users */
890
891 char *boardname; /* human readable board info */
892
893 /* device (not port) flags, basically device capabilities */
894 u32 flags;
895
896 /* reset value */
897 u64 z_int_counter;
898 u64 z_rcv_limit;
899 /* percpu int_counter */
900 u64 __percpu *int_counter;
901 u64 __percpu *rcv_limit;
902
903 /* number of receive contexts in use by the driver */
904 u32 num_rcv_contexts;
905 /* number of pio send contexts in use by the driver */
906 u32 num_send_contexts;
907 /*
908 * number of ctxts available for PSM open
909 */
910 u32 freectxts;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -0800911 /* total number of available user/PSM contexts */
912 u32 num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400913 /* base receive interrupt timeout, in CSR units */
914 u32 rcv_intr_timeout_csr;
915
916 u64 __iomem *egrtidbase;
917 spinlock_t sendctrl_lock; /* protect changes to SendCtrl */
918 spinlock_t rcvctrl_lock; /* protect changes to RcvCtrl */
919 /* around rcd and (user ctxts) ctxt_cnt use (intr vs free) */
920 spinlock_t uctxt_lock; /* rcd and user context changes */
921 /* exclusive access to 8051 */
922 spinlock_t dc8051_lock;
923 /* exclusive access to 8051 memory */
924 spinlock_t dc8051_memlock;
925 int dc8051_timed_out; /* remember if the 8051 timed out */
926 /*
927 * A page that will hold event notification bitmaps for all
928 * contexts. This page will be mapped into all processes.
929 */
930 unsigned long *events;
931 /*
932 * per unit status, see also portdata statusp
933 * mapped read-only into user processes so they can get unit and
934 * IB link status cheaply
935 */
936 struct hfi1_status *status;
937 u32 freezelen; /* max length of freezemsg */
938
939 /* revision register shadow */
940 u64 revision;
941 /* Base GUID for device (network order) */
942 u64 base_guid;
943
944 /* these are the "32 bit" regs */
945
946 /* value we put in kr_rcvhdrsize */
947 u32 rcvhdrsize;
948 /* number of receive contexts the chip supports */
949 u32 chip_rcv_contexts;
950 /* number of receive array entries */
951 u32 chip_rcv_array_count;
952 /* number of PIO send contexts the chip supports */
953 u32 chip_send_contexts;
954 /* number of bytes in the PIO memory buffer */
955 u32 chip_pio_mem_size;
956 /* number of bytes in the SDMA memory buffer */
957 u32 chip_sdma_mem_size;
958
959 /* size of each rcvegrbuffer */
960 u32 rcvegrbufsize;
961 /* log2 of above */
962 u16 rcvegrbufsize_shift;
963 /* both sides of the PCIe link are gen3 capable */
964 u8 link_gen3_capable;
965 /* localbus width (1, 2,4,8,16,32) from config space */
966 u32 lbus_width;
967 /* localbus speed in MHz */
968 u32 lbus_speed;
969 int unit; /* unit # of this chip */
970 int node; /* home node of this chip */
971
972 /* save these PCI fields to restore after a reset */
973 u32 pcibar0;
974 u32 pcibar1;
975 u32 pci_rom;
976 u16 pci_command;
977 u16 pcie_devctl;
978 u16 pcie_lnkctl;
979 u16 pcie_devctl2;
980 u32 pci_msix0;
981 u32 pci_lnkctl3;
982 u32 pci_tph2;
983
984 /*
985 * ASCII serial number, from flash, large enough for original
986 * all digit strings, and longer serial number format
987 */
988 u8 serial[SERIAL_MAX];
989 /* human readable board version */
990 u8 boardversion[BOARD_VERS_MAX];
991 u8 lbus_info[32]; /* human readable localbus info */
992 /* chip major rev, from CceRevision */
993 u8 majrev;
994 /* chip minor rev, from CceRevision */
995 u8 minrev;
996 /* hardware ID */
997 u8 hfi1_id;
998 /* implementation code */
999 u8 icode;
1000 /* default link down value (poll/sleep) */
1001 u8 link_default;
1002 /* vAU of this device */
1003 u8 vau;
1004 /* vCU of this device */
1005 u8 vcu;
1006 /* link credits of this device */
1007 u16 link_credits;
1008 /* initial vl15 credits to use */
1009 u16 vl15_init;
1010
1011 /* Misc small ints */
1012 /* Number of physical ports available */
1013 u8 num_pports;
1014 /* Lowest context number which can be used by user processes */
1015 u8 first_user_ctxt;
1016 u8 n_krcv_queues;
1017 u8 qos_shift;
1018 u8 qpn_mask;
1019
1020 u16 rhf_offset; /* offset of RHF within receive header entry */
1021 u16 irev; /* implementation revision */
1022 u16 dc8051_ver; /* 8051 firmware version */
1023
1024 struct platform_config_cache pcfg_cache;
1025 /* control high-level access to qsfp */
1026 struct mutex qsfp_i2c_mutex;
1027
1028 struct diag_client *diag_client;
1029 spinlock_t hfi1_diag_trans_lock; /* protect diag observer ops */
1030
1031 u8 psxmitwait_supported;
1032 /* cycle length of PS* counters in HW (in picoseconds) */
1033 u16 psxmitwait_check_rate;
1034 /* high volume overflow errors deferred to tasklet */
1035 struct tasklet_struct error_tasklet;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001036
1037 /* MSI-X information */
1038 struct hfi1_msix_entry *msix_entries;
1039 u32 num_msix_entries;
1040
1041 /* INTx information */
1042 u32 requested_intx_irq; /* did we request one? */
1043 char intx_name[MAX_NAME_SIZE]; /* INTx name */
1044
1045 /* general interrupt: mask of handled interrupts */
1046 u64 gi_mask[CCE_NUM_INT_CSRS];
1047
1048 struct rcv_array_data rcv_entries;
1049
1050 /*
1051 * 64 bit synthetic counters
1052 */
1053 struct timer_list synth_stats_timer;
1054
1055 /*
1056 * device counters
1057 */
1058 char *cntrnames;
1059 size_t cntrnameslen;
1060 size_t ndevcntrs;
1061 u64 *cntrs;
1062 u64 *scntrs;
1063
1064 /*
1065 * remembered values for synthetic counters
1066 */
1067 u64 last_tx;
1068 u64 last_rx;
1069
1070 /*
1071 * per-port counters
1072 */
1073 size_t nportcntrs;
1074 char *portcntrnames;
1075 size_t portcntrnameslen;
1076
1077 struct hfi1_snoop_data hfi1_snoop;
1078
1079 struct err_info_rcvport err_info_rcvport;
1080 struct err_info_constraint err_info_rcv_constraint;
1081 struct err_info_constraint err_info_xmit_constraint;
1082 u8 err_info_uncorrectable;
1083 u8 err_info_fmconfig;
1084
1085 atomic_t drop_packet;
1086 u8 do_drop;
1087
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05001088 /*
1089 * Software counters for the status bits defined by the
1090 * associated error status registers
1091 */
1092 u64 cce_err_status_cnt[NUM_CCE_ERR_STATUS_COUNTERS];
1093 u64 rcv_err_status_cnt[NUM_RCV_ERR_STATUS_COUNTERS];
1094 u64 misc_err_status_cnt[NUM_MISC_ERR_STATUS_COUNTERS];
1095 u64 send_pio_err_status_cnt[NUM_SEND_PIO_ERR_STATUS_COUNTERS];
1096 u64 send_dma_err_status_cnt[NUM_SEND_DMA_ERR_STATUS_COUNTERS];
1097 u64 send_egress_err_status_cnt[NUM_SEND_EGRESS_ERR_STATUS_COUNTERS];
1098 u64 send_err_status_cnt[NUM_SEND_ERR_STATUS_COUNTERS];
1099
1100 /* Software counter that spans all contexts */
1101 u64 sw_ctxt_err_status_cnt[NUM_SEND_CTXT_ERR_STATUS_COUNTERS];
1102 /* Software counter that spans all DMA engines */
1103 u64 sw_send_dma_eng_err_status_cnt[
1104 NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS];
1105 /* Software counter that aggregates all cce_err_status errors */
1106 u64 sw_cce_err_status_aggregate;
1107
Mike Marciniszyn77241052015-07-30 15:17:43 -04001108 /* receive interrupt functions */
1109 rhf_rcv_function_ptr *rhf_rcv_function_map;
1110 rhf_rcv_function_ptr normal_rhf_rcv_functions[8];
1111
1112 /*
1113 * Handlers for outgoing data so that snoop/capture does not
1114 * have to have its hooks in the send path
1115 */
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001116 int (*process_pio_send)(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001117 u64 pbc);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001118 int (*process_dma_send)(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001119 u64 pbc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001120 void (*pio_inline_send)(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1121 u64 pbc, const void *from, size_t count);
1122
1123 /* OUI comes from the HW. Used everywhere as 3 separate bytes. */
1124 u8 oui1;
1125 u8 oui2;
1126 u8 oui3;
1127 /* Timer and counter used to detect RcvBufOvflCnt changes */
1128 struct timer_list rcverr_timer;
1129 u32 rcv_ovfl_cnt;
1130
1131 int assigned_node_id;
1132 wait_queue_head_t event_queue;
1133
1134 /* Save the enabled LCB error bits */
1135 u64 lcb_err_en;
1136 u8 dc_shutdown;
Mark F. Brown46b010d2015-11-09 19:18:20 -05001137
1138 /* receive context tail dummy address */
1139 __le64 *rcvhdrtail_dummy_kvaddr;
1140 dma_addr_t rcvhdrtail_dummy_physaddr;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001141
1142 bool aspm_supported; /* Does HW support ASPM */
1143 bool aspm_enabled; /* ASPM state: enabled/disabled */
1144 /* Serialize ASPM enable/disable between multiple verbs contexts */
1145 spinlock_t aspm_lock;
1146 /* Number of verbs contexts which have disabled ASPM */
1147 atomic_t aspm_disabled_cnt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001148};
1149
1150/* 8051 firmware version helper */
1151#define dc8051_ver(a, b) ((a) << 8 | (b))
1152
1153/* f_put_tid types */
1154#define PT_EXPECTED 0
1155#define PT_EAGER 1
1156#define PT_INVALID 2
1157
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001158struct mmu_rb_node;
1159
Mike Marciniszyn77241052015-07-30 15:17:43 -04001160/* Private data for file operations */
1161struct hfi1_filedata {
1162 struct hfi1_ctxtdata *uctxt;
1163 unsigned subctxt;
1164 struct hfi1_user_sdma_comp_q *cq;
1165 struct hfi1_user_sdma_pkt_q *pq;
1166 /* for cpu affinity; -1 if none */
1167 int rec_cpu_num;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001168 struct mmu_notifier mn;
1169 struct rb_root tid_rb_root;
1170 spinlock_t tid_lock; /* protect tid_[limit,used] counters */
1171 u32 tid_limit;
1172 u32 tid_used;
1173 spinlock_t rb_lock; /* protect tid_rb_root RB tree */
1174 u32 *invalid_tids;
1175 u32 invalid_tid_idx;
1176 spinlock_t invalid_lock; /* protect the invalid_tids array */
1177 int (*mmu_rb_insert)(struct rb_root *, struct mmu_rb_node *);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001178};
1179
1180extern struct list_head hfi1_dev_list;
1181extern spinlock_t hfi1_devs_lock;
1182struct hfi1_devdata *hfi1_lookup(int unit);
1183extern u32 hfi1_cpulist_count;
1184extern unsigned long *hfi1_cpulist;
1185
1186extern unsigned int snoop_drop_send;
1187extern unsigned int snoop_force_capture;
1188int hfi1_init(struct hfi1_devdata *, int);
1189int hfi1_count_units(int *npresentp, int *nupp);
1190int hfi1_count_active_units(void);
1191
1192int hfi1_diag_add(struct hfi1_devdata *);
1193void hfi1_diag_remove(struct hfi1_devdata *);
1194void handle_linkup_change(struct hfi1_devdata *dd, u32 linkup);
1195
1196void handle_user_interrupt(struct hfi1_ctxtdata *rcd);
1197
1198int hfi1_create_rcvhdrq(struct hfi1_devdata *, struct hfi1_ctxtdata *);
1199int hfi1_setup_eagerbufs(struct hfi1_ctxtdata *);
1200int hfi1_create_ctxts(struct hfi1_devdata *dd);
1201struct hfi1_ctxtdata *hfi1_create_ctxtdata(struct hfi1_pportdata *, u32);
1202void hfi1_init_pportdata(struct pci_dev *, struct hfi1_pportdata *,
1203 struct hfi1_devdata *, u8, u8);
1204void hfi1_free_ctxtdata(struct hfi1_devdata *, struct hfi1_ctxtdata *);
1205
Dean Luickf4f30031c2015-10-26 10:28:44 -04001206int handle_receive_interrupt(struct hfi1_ctxtdata *, int);
1207int handle_receive_interrupt_nodma_rtail(struct hfi1_ctxtdata *, int);
1208int handle_receive_interrupt_dma_rtail(struct hfi1_ctxtdata *, int);
Jim Snowfb9036d2016-01-11 18:32:21 -05001209void set_all_slowpath(struct hfi1_devdata *dd);
Dean Luickf4f30031c2015-10-26 10:28:44 -04001210
1211/* receive packet handler dispositions */
1212#define RCV_PKT_OK 0x0 /* keep going */
1213#define RCV_PKT_LIMIT 0x1 /* stop, hit limit, start thread */
1214#define RCV_PKT_DONE 0x2 /* stop, no more packets detected */
1215
1216/* calculate the current RHF address */
1217static inline __le32 *get_rhf_addr(struct hfi1_ctxtdata *rcd)
1218{
1219 return (__le32 *)rcd->rcvhdrq + rcd->head + rcd->dd->rhf_offset;
1220}
1221
Mike Marciniszyn77241052015-07-30 15:17:43 -04001222int hfi1_reset_device(int);
1223
1224/* return the driver's idea of the logical OPA port state */
1225static inline u32 driver_lstate(struct hfi1_pportdata *ppd)
1226{
1227 return ppd->lstate; /* use the cached value */
1228}
1229
Jim Snowfb9036d2016-01-11 18:32:21 -05001230void receive_interrupt_work(struct work_struct *work);
1231
1232/* extract service channel from header and rhf */
1233static inline int hdr2sc(struct hfi1_message_header *hdr, u64 rhf)
1234{
1235 return ((be16_to_cpu(hdr->lrh[0]) >> 12) & 0xf) |
1236 ((!!(rhf & RHF_DC_INFO_MASK)) << 4);
1237}
1238
Mike Marciniszyn77241052015-07-30 15:17:43 -04001239static inline u16 generate_jkey(kuid_t uid)
1240{
1241 return from_kuid(current_user_ns(), uid) & 0xffff;
1242}
1243
1244/*
1245 * active_egress_rate
1246 *
1247 * returns the active egress rate in units of [10^6 bits/sec]
1248 */
1249static inline u32 active_egress_rate(struct hfi1_pportdata *ppd)
1250{
1251 u16 link_speed = ppd->link_speed_active;
1252 u16 link_width = ppd->link_width_active;
1253 u32 egress_rate;
1254
1255 if (link_speed == OPA_LINK_SPEED_25G)
1256 egress_rate = 25000;
1257 else /* assume OPA_LINK_SPEED_12_5G */
1258 egress_rate = 12500;
1259
1260 switch (link_width) {
1261 case OPA_LINK_WIDTH_4X:
1262 egress_rate *= 4;
1263 break;
1264 case OPA_LINK_WIDTH_3X:
1265 egress_rate *= 3;
1266 break;
1267 case OPA_LINK_WIDTH_2X:
1268 egress_rate *= 2;
1269 break;
1270 default:
1271 /* assume IB_WIDTH_1X */
1272 break;
1273 }
1274
1275 return egress_rate;
1276}
1277
1278/*
1279 * egress_cycles
1280 *
1281 * Returns the number of 'fabric clock cycles' to egress a packet
1282 * of length 'len' bytes, at 'rate' Mbit/s. Since the fabric clock
1283 * rate is (approximately) 805 MHz, the units of the returned value
1284 * are (1/805 MHz).
1285 */
1286static inline u32 egress_cycles(u32 len, u32 rate)
1287{
1288 u32 cycles;
1289
1290 /*
1291 * cycles is:
1292 *
1293 * (length) [bits] / (rate) [bits/sec]
1294 * ---------------------------------------------------
1295 * fabric_clock_period == 1 /(805 * 10^6) [cycles/sec]
1296 */
1297
1298 cycles = len * 8; /* bits */
1299 cycles *= 805;
1300 cycles /= rate;
1301
1302 return cycles;
1303}
1304
1305void set_link_ipg(struct hfi1_pportdata *ppd);
1306void process_becn(struct hfi1_pportdata *ppd, u8 sl, u16 rlid, u32 lqpn,
1307 u32 rqpn, u8 svc_type);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001308void return_cnp(struct hfi1_ibport *ibp, struct rvt_qp *qp, u32 remote_qpn,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001309 u32 pkey, u32 slid, u32 dlid, u8 sc5,
1310 const struct ib_grh *old_grh);
1311
1312#define PACKET_EGRESS_TIMEOUT 350
1313static inline void pause_for_credit_return(struct hfi1_devdata *dd)
1314{
1315 /* Pause at least 1us, to ensure chip returns all credits */
1316 u32 usec = cclock_to_ns(dd, PACKET_EGRESS_TIMEOUT) / 1000;
1317
1318 udelay(usec ? usec : 1);
1319}
1320
1321/**
1322 * sc_to_vlt() reverse lookup sc to vl
1323 * @dd - devdata
1324 * @sc5 - 5 bit sc
1325 */
1326static inline u8 sc_to_vlt(struct hfi1_devdata *dd, u8 sc5)
1327{
1328 unsigned seq;
1329 u8 rval;
1330
1331 if (sc5 >= OPA_MAX_SCS)
1332 return (u8)(0xff);
1333
1334 do {
1335 seq = read_seqbegin(&dd->sc2vl_lock);
1336 rval = *(((u8 *)dd->sc2vl) + sc5);
1337 } while (read_seqretry(&dd->sc2vl_lock, seq));
1338
1339 return rval;
1340}
1341
1342#define PKEY_MEMBER_MASK 0x8000
1343#define PKEY_LOW_15_MASK 0x7fff
1344
1345/*
1346 * ingress_pkey_matches_entry - return 1 if the pkey matches ent (ent
1347 * being an entry from the ingress partition key table), return 0
1348 * otherwise. Use the matching criteria for ingress partition keys
1349 * specified in the OPAv1 spec., section 9.10.14.
1350 */
1351static inline int ingress_pkey_matches_entry(u16 pkey, u16 ent)
1352{
1353 u16 mkey = pkey & PKEY_LOW_15_MASK;
1354 u16 ment = ent & PKEY_LOW_15_MASK;
1355
1356 if (mkey == ment) {
1357 /*
1358 * If pkey[15] is clear (limited partition member),
1359 * is bit 15 in the corresponding table element
1360 * clear (limited member)?
1361 */
1362 if (!(pkey & PKEY_MEMBER_MASK))
1363 return !!(ent & PKEY_MEMBER_MASK);
1364 return 1;
1365 }
1366 return 0;
1367}
1368
1369/*
1370 * ingress_pkey_table_search - search the entire pkey table for
1371 * an entry which matches 'pkey'. return 0 if a match is found,
1372 * and 1 otherwise.
1373 */
1374static int ingress_pkey_table_search(struct hfi1_pportdata *ppd, u16 pkey)
1375{
1376 int i;
1377
1378 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1379 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1380 return 0;
1381 }
1382 return 1;
1383}
1384
1385/*
1386 * ingress_pkey_table_fail - record a failure of ingress pkey validation,
1387 * i.e., increment port_rcv_constraint_errors for the port, and record
1388 * the 'error info' for this failure.
1389 */
1390static void ingress_pkey_table_fail(struct hfi1_pportdata *ppd, u16 pkey,
1391 u16 slid)
1392{
1393 struct hfi1_devdata *dd = ppd->dd;
1394
1395 incr_cntr64(&ppd->port_rcv_constraint_errors);
1396 if (!(dd->err_info_rcv_constraint.status & OPA_EI_STATUS_SMASK)) {
1397 dd->err_info_rcv_constraint.status |= OPA_EI_STATUS_SMASK;
1398 dd->err_info_rcv_constraint.slid = slid;
1399 dd->err_info_rcv_constraint.pkey = pkey;
1400 }
1401}
1402
1403/*
1404 * ingress_pkey_check - Return 0 if the ingress pkey is valid, return 1
1405 * otherwise. Use the criteria in the OPAv1 spec, section 9.10.14. idx
1406 * is a hint as to the best place in the partition key table to begin
1407 * searching. This function should not be called on the data path because
1408 * of performance reasons. On datapath pkey check is expected to be done
1409 * by HW and rcv_pkey_check function should be called instead.
1410 */
1411static inline int ingress_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1412 u8 sc5, u8 idx, u16 slid)
1413{
1414 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1415 return 0;
1416
1417 /* If SC15, pkey[0:14] must be 0x7fff */
1418 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1419 goto bad;
1420
1421 /* Is the pkey = 0x0, or 0x8000? */
1422 if ((pkey & PKEY_LOW_15_MASK) == 0)
1423 goto bad;
1424
1425 /* The most likely matching pkey has index 'idx' */
1426 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[idx]))
1427 return 0;
1428
1429 /* no match - try the whole table */
1430 if (!ingress_pkey_table_search(ppd, pkey))
1431 return 0;
1432
1433bad:
1434 ingress_pkey_table_fail(ppd, pkey, slid);
1435 return 1;
1436}
1437
1438/*
1439 * rcv_pkey_check - Return 0 if the ingress pkey is valid, return 1
1440 * otherwise. It only ensures pkey is vlid for QP0. This function
1441 * should be called on the data path instead of ingress_pkey_check
1442 * as on data path, pkey check is done by HW (except for QP0).
1443 */
1444static inline int rcv_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1445 u8 sc5, u16 slid)
1446{
1447 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1448 return 0;
1449
1450 /* If SC15, pkey[0:14] must be 0x7fff */
1451 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1452 goto bad;
1453
1454 return 0;
1455bad:
1456 ingress_pkey_table_fail(ppd, pkey, slid);
1457 return 1;
1458}
1459
1460/* MTU handling */
1461
1462/* MTU enumeration, 256-4k match IB */
1463#define OPA_MTU_0 0
1464#define OPA_MTU_256 1
1465#define OPA_MTU_512 2
1466#define OPA_MTU_1024 3
1467#define OPA_MTU_2048 4
1468#define OPA_MTU_4096 5
1469
1470u32 lrh_max_header_bytes(struct hfi1_devdata *dd);
1471int mtu_to_enum(u32 mtu, int default_if_bad);
1472u16 enum_to_mtu(int);
1473static inline int valid_ib_mtu(unsigned int mtu)
1474{
1475 return mtu == 256 || mtu == 512 ||
1476 mtu == 1024 || mtu == 2048 ||
1477 mtu == 4096;
1478}
1479static inline int valid_opa_max_mtu(unsigned int mtu)
1480{
1481 return mtu >= 2048 &&
1482 (valid_ib_mtu(mtu) || mtu == 8192 || mtu == 10240);
1483}
1484
1485int set_mtu(struct hfi1_pportdata *);
1486
1487int hfi1_set_lid(struct hfi1_pportdata *, u32, u8);
1488void hfi1_disable_after_error(struct hfi1_devdata *);
1489int hfi1_set_uevent_bits(struct hfi1_pportdata *, const int);
1490int hfi1_rcvbuf_validate(u32, u8, u16 *);
1491
1492int fm_get_table(struct hfi1_pportdata *, int, void *);
1493int fm_set_table(struct hfi1_pportdata *, int, void *);
1494
1495void set_up_vl15(struct hfi1_devdata *dd, u8 vau, u16 vl15buf);
1496void reset_link_credits(struct hfi1_devdata *dd);
1497void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu);
1498
1499int snoop_recv_handler(struct hfi1_packet *packet);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001500int snoop_send_dma_handler(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001501 u64 pbc);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001502int snoop_send_pio_handler(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001503 u64 pbc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001504void snoop_inline_pio_send(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1505 u64 pbc, const void *from, size_t count);
1506
Mike Marciniszyn77241052015-07-30 15:17:43 -04001507static inline struct hfi1_devdata *dd_from_ppd(struct hfi1_pportdata *ppd)
1508{
1509 return ppd->dd;
1510}
1511
1512static inline struct hfi1_devdata *dd_from_dev(struct hfi1_ibdev *dev)
1513{
1514 return container_of(dev, struct hfi1_devdata, verbs_dev);
1515}
1516
1517static inline struct hfi1_devdata *dd_from_ibdev(struct ib_device *ibdev)
1518{
1519 return dd_from_dev(to_idev(ibdev));
1520}
1521
1522static inline struct hfi1_pportdata *ppd_from_ibp(struct hfi1_ibport *ibp)
1523{
1524 return container_of(ibp, struct hfi1_pportdata, ibport_data);
1525}
1526
1527static inline struct hfi1_ibport *to_iport(struct ib_device *ibdev, u8 port)
1528{
1529 struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1530 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1531
1532 WARN_ON(pidx >= dd->num_pports);
1533 return &dd->pport[pidx].ibport_data;
1534}
1535
1536/*
1537 * Return the indexed PKEY from the port PKEY table.
1538 */
1539static inline u16 hfi1_get_pkey(struct hfi1_ibport *ibp, unsigned index)
1540{
1541 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1542 u16 ret;
1543
1544 if (index >= ARRAY_SIZE(ppd->pkeys))
1545 ret = 0;
1546 else
1547 ret = ppd->pkeys[index];
1548
1549 return ret;
1550}
1551
1552/*
1553 * Readers of cc_state must call get_cc_state() under rcu_read_lock().
1554 * Writers of cc_state must call get_cc_state() under cc_state_lock.
1555 */
1556static inline struct cc_state *get_cc_state(struct hfi1_pportdata *ppd)
1557{
1558 return rcu_dereference(ppd->cc_state);
1559}
1560
1561/*
1562 * values for dd->flags (_device_ related flags)
1563 */
1564#define HFI1_INITTED 0x1 /* chip and driver up and initted */
1565#define HFI1_PRESENT 0x2 /* chip accesses can be done */
1566#define HFI1_FROZEN 0x4 /* chip in SPC freeze */
1567#define HFI1_HAS_SDMA_TIMEOUT 0x8
1568#define HFI1_HAS_SEND_DMA 0x10 /* Supports Send DMA */
1569#define HFI1_FORCED_FREEZE 0x80 /* driver forced freeze mode */
1570#define HFI1_DO_INIT_ASIC 0x100 /* This device will init the ASIC */
1571
1572/* IB dword length mask in PBC (lower 11 bits); same for all chips */
1573#define HFI1_PBC_LENGTH_MASK ((1 << 11) - 1)
1574
1575
1576/* ctxt_flag bit offsets */
1577 /* context has been setup */
1578#define HFI1_CTXT_SETUP_DONE 1
1579 /* waiting for a packet to arrive */
1580#define HFI1_CTXT_WAITING_RCV 2
1581 /* master has not finished initializing */
1582#define HFI1_CTXT_MASTER_UNINIT 4
1583 /* waiting for an urgent packet to arrive */
1584#define HFI1_CTXT_WAITING_URG 5
1585
1586/* free up any allocated data at closes */
1587struct hfi1_devdata *hfi1_init_dd(struct pci_dev *,
1588 const struct pci_device_id *);
1589void hfi1_free_devdata(struct hfi1_devdata *);
1590void cc_state_reclaim(struct rcu_head *rcu);
1591struct hfi1_devdata *hfi1_alloc_devdata(struct pci_dev *pdev, size_t extra);
1592
1593/*
1594 * Set LED override, only the two LSBs have "public" meaning, but
1595 * any non-zero value substitutes them for the Link and LinkTrain
1596 * LED states.
1597 */
1598#define HFI1_LED_PHYS 1 /* Physical (linktraining) GREEN LED */
1599#define HFI1_LED_LOG 2 /* Logical (link) YELLOW LED */
1600void hfi1_set_led_override(struct hfi1_pportdata *ppd, unsigned int val);
1601
1602#define HFI1_CREDIT_RETURN_RATE (100)
1603
1604/*
1605 * The number of words for the KDETH protocol field. If this is
1606 * larger then the actual field used, then part of the payload
1607 * will be in the header.
1608 *
1609 * Optimally, we want this sized so that a typical case will
1610 * use full cache lines. The typical local KDETH header would
1611 * be:
1612 *
1613 * Bytes Field
1614 * 8 LRH
1615 * 12 BHT
1616 * ?? KDETH
1617 * 8 RHF
1618 * ---
1619 * 28 + KDETH
1620 *
1621 * For a 64-byte cache line, KDETH would need to be 36 bytes or 9 DWORDS
1622 */
1623#define DEFAULT_RCVHDRSIZE 9
1624
1625/*
1626 * Maximal header byte count:
1627 *
1628 * Bytes Field
1629 * 8 LRH
1630 * 40 GRH (optional)
1631 * 12 BTH
1632 * ?? KDETH
1633 * 8 RHF
1634 * ---
1635 * 68 + KDETH
1636 *
1637 * We also want to maintain a cache line alignment to assist DMA'ing
1638 * of the header bytes. Round up to a good size.
1639 */
1640#define DEFAULT_RCVHDR_ENTSIZE 32
1641
Mitko Haralanovdef82282015-12-08 17:10:09 -05001642int hfi1_acquire_user_pages(unsigned long, size_t, bool, struct page **);
1643void hfi1_release_user_pages(struct page **, size_t, bool);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001644
1645static inline void clear_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1646{
1647 *((u64 *) rcd->rcvhdrtail_kvaddr) = 0ULL;
1648}
1649
1650static inline u32 get_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1651{
1652 /*
1653 * volatile because it's a DMA target from the chip, routine is
1654 * inlined, and don't want register caching or reordering.
1655 */
1656 return (u32) le64_to_cpu(*rcd->rcvhdrtail_kvaddr);
1657}
1658
1659/*
1660 * sysfs interface.
1661 */
1662
1663extern const char ib_hfi1_version[];
1664
1665int hfi1_device_create(struct hfi1_devdata *);
1666void hfi1_device_remove(struct hfi1_devdata *);
1667
1668int hfi1_create_port_files(struct ib_device *ibdev, u8 port_num,
1669 struct kobject *kobj);
1670int hfi1_verbs_register_sysfs(struct hfi1_devdata *);
1671void hfi1_verbs_unregister_sysfs(struct hfi1_devdata *);
1672/* Hook for sysfs read of QSFP */
1673int qsfp_dump(struct hfi1_pportdata *ppd, char *buf, int len);
1674
1675int hfi1_pcie_init(struct pci_dev *, const struct pci_device_id *);
1676void hfi1_pcie_cleanup(struct pci_dev *);
1677int hfi1_pcie_ddinit(struct hfi1_devdata *, struct pci_dev *,
1678 const struct pci_device_id *);
1679void hfi1_pcie_ddcleanup(struct hfi1_devdata *);
1680void hfi1_pcie_flr(struct hfi1_devdata *);
1681int pcie_speeds(struct hfi1_devdata *);
1682void request_msix(struct hfi1_devdata *, u32 *, struct hfi1_msix_entry *);
1683void hfi1_enable_intx(struct pci_dev *);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001684void restore_pci_variables(struct hfi1_devdata *dd);
1685int do_pcie_gen3_transition(struct hfi1_devdata *dd);
1686int parse_platform_config(struct hfi1_devdata *dd);
1687int get_platform_config_field(struct hfi1_devdata *dd,
1688 enum platform_config_table_type_encoding table_type,
1689 int table_index, int field_index, u32 *data, u32 len);
1690
Mike Marciniszyn77241052015-07-30 15:17:43 -04001691const char *get_unit_name(int unit);
Dennis Dalessandro49dbb6c2016-01-19 14:42:06 -08001692const char *get_card_name(struct rvt_dev_info *rdi);
1693struct pci_dev *get_pci_dev(struct rvt_dev_info *rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001694
1695/*
1696 * Flush write combining store buffers (if present) and perform a write
1697 * barrier.
1698 */
1699static inline void flush_wc(void)
1700{
1701 asm volatile("sfence" : : : "memory");
1702}
1703
1704void handle_eflags(struct hfi1_packet *packet);
1705int process_receive_ib(struct hfi1_packet *packet);
1706int process_receive_bypass(struct hfi1_packet *packet);
1707int process_receive_error(struct hfi1_packet *packet);
1708int kdeth_process_expected(struct hfi1_packet *packet);
1709int kdeth_process_eager(struct hfi1_packet *packet);
1710int process_receive_invalid(struct hfi1_packet *packet);
1711
1712extern rhf_rcv_function_ptr snoop_rhf_rcv_functions[8];
1713
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001714void update_sge(struct rvt_sge_state *ss, u32 length);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001715
1716/* global module parameter variables */
1717extern unsigned int hfi1_max_mtu;
1718extern unsigned int hfi1_cu;
1719extern unsigned int user_credit_return_threshold;
Sebastian Sanchez2ce6bf22015-12-11 08:44:48 -05001720extern int num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001721extern unsigned n_krcvqs;
Mark F. Brown5b55ea32016-01-11 18:30:54 -05001722extern uint krcvqs[];
Mike Marciniszyn77241052015-07-30 15:17:43 -04001723extern int krcvqsset;
1724extern uint kdeth_qp;
1725extern uint loopback;
1726extern uint quick_linkup;
1727extern uint rcv_intr_timeout;
1728extern uint rcv_intr_count;
1729extern uint rcv_intr_dynamic;
1730extern ushort link_crc_mask;
1731
1732extern struct mutex hfi1_mutex;
1733
1734/* Number of seconds before our card status check... */
1735#define STATUS_TIMEOUT 60
1736
1737#define DRIVER_NAME "hfi1"
1738#define HFI1_USER_MINOR_BASE 0
1739#define HFI1_TRACE_MINOR 127
1740#define HFI1_DIAGPKT_MINOR 128
1741#define HFI1_DIAG_MINOR_BASE 129
1742#define HFI1_SNOOP_CAPTURE_BASE 200
1743#define HFI1_NMINORS 255
1744
1745#define PCI_VENDOR_ID_INTEL 0x8086
1746#define PCI_DEVICE_ID_INTEL0 0x24f0
1747#define PCI_DEVICE_ID_INTEL1 0x24f1
1748
1749#define HFI1_PKT_USER_SC_INTEGRITY \
1750 (SEND_CTXT_CHECK_ENABLE_DISALLOW_NON_KDETH_PACKETS_SMASK \
1751 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_SMASK \
1752 | SEND_CTXT_CHECK_ENABLE_DISALLOW_GRH_SMASK)
1753
1754#define HFI1_PKT_KERNEL_SC_INTEGRITY \
1755 (SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK)
1756
1757static inline u64 hfi1_pkt_default_send_ctxt_mask(struct hfi1_devdata *dd,
1758 u16 ctxt_type)
1759{
1760 u64 base_sc_integrity =
1761 SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
1762 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
1763 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
1764 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
1765 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
1766 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK
1767 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
1768 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
1769 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
1770 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_SMASK
1771 | SEND_CTXT_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
1772 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
1773 | SEND_CTXT_CHECK_ENABLE_CHECK_OPCODE_SMASK
1774 | SEND_CTXT_CHECK_ENABLE_CHECK_SLID_SMASK
1775 | SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK
1776 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_SMASK
1777 | SEND_CTXT_CHECK_ENABLE_CHECK_ENABLE_SMASK;
1778
1779 if (ctxt_type == SC_USER)
1780 base_sc_integrity |= HFI1_PKT_USER_SC_INTEGRITY;
1781 else
1782 base_sc_integrity |= HFI1_PKT_KERNEL_SC_INTEGRITY;
1783
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05001784 if (is_ax(dd))
Edward Mascarenhas624be1d2016-01-11 18:31:43 -05001785 /* turn off send-side job key checks - A0 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001786 return base_sc_integrity &
1787 ~SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
1788 return base_sc_integrity;
1789}
1790
1791static inline u64 hfi1_pkt_base_sdma_integrity(struct hfi1_devdata *dd)
1792{
1793 u64 base_sdma_integrity =
1794 SEND_DMA_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
1795 | SEND_DMA_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
1796 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
1797 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
1798 | SEND_DMA_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
1799 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
1800 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
1801 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
1802 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_SMASK
1803 | SEND_DMA_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
1804 | SEND_DMA_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
1805 | SEND_DMA_CHECK_ENABLE_CHECK_OPCODE_SMASK
1806 | SEND_DMA_CHECK_ENABLE_CHECK_SLID_SMASK
1807 | SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK
1808 | SEND_DMA_CHECK_ENABLE_CHECK_VL_SMASK
1809 | SEND_DMA_CHECK_ENABLE_CHECK_ENABLE_SMASK;
1810
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05001811 if (is_ax(dd))
Edward Mascarenhas624be1d2016-01-11 18:31:43 -05001812 /* turn off send-side job key checks - A0 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001813 return base_sdma_integrity &
1814 ~SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
1815 return base_sdma_integrity;
1816}
1817
1818/*
1819 * hfi1_early_err is used (only!) to print early errors before devdata is
1820 * allocated, or when dd->pcidev may not be valid, and at the tail end of
1821 * cleanup when devdata may have been freed, etc. hfi1_dev_porterr is
1822 * the same as dd_dev_err, but is used when the message really needs
1823 * the IB port# to be definitive as to what's happening..
1824 */
1825#define hfi1_early_err(dev, fmt, ...) \
1826 dev_err(dev, fmt, ##__VA_ARGS__)
1827
1828#define hfi1_early_info(dev, fmt, ...) \
1829 dev_info(dev, fmt, ##__VA_ARGS__)
1830
1831#define dd_dev_emerg(dd, fmt, ...) \
1832 dev_emerg(&(dd)->pcidev->dev, "%s: " fmt, \
1833 get_unit_name((dd)->unit), ##__VA_ARGS__)
1834#define dd_dev_err(dd, fmt, ...) \
1835 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
1836 get_unit_name((dd)->unit), ##__VA_ARGS__)
1837#define dd_dev_warn(dd, fmt, ...) \
1838 dev_warn(&(dd)->pcidev->dev, "%s: " fmt, \
1839 get_unit_name((dd)->unit), ##__VA_ARGS__)
1840
1841#define dd_dev_warn_ratelimited(dd, fmt, ...) \
1842 dev_warn_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
1843 get_unit_name((dd)->unit), ##__VA_ARGS__)
1844
1845#define dd_dev_info(dd, fmt, ...) \
1846 dev_info(&(dd)->pcidev->dev, "%s: " fmt, \
1847 get_unit_name((dd)->unit), ##__VA_ARGS__)
1848
Ira Weinya1edc182016-01-11 13:04:32 -05001849#define dd_dev_dbg(dd, fmt, ...) \
1850 dev_dbg(&(dd)->pcidev->dev, "%s: " fmt, \
1851 get_unit_name((dd)->unit), ##__VA_ARGS__)
1852
Mike Marciniszyn77241052015-07-30 15:17:43 -04001853#define hfi1_dev_porterr(dd, port, fmt, ...) \
1854 dev_err(&(dd)->pcidev->dev, "%s: IB%u:%u " fmt, \
1855 get_unit_name((dd)->unit), (dd)->unit, (port), \
1856 ##__VA_ARGS__)
1857
1858/*
1859 * this is used for formatting hw error messages...
1860 */
1861struct hfi1_hwerror_msgs {
1862 u64 mask;
1863 const char *msg;
1864 size_t sz;
1865};
1866
1867/* in intr.c... */
1868void hfi1_format_hwerrors(u64 hwerrs,
1869 const struct hfi1_hwerror_msgs *hwerrmsgs,
1870 size_t nhwerrmsgs, char *msg, size_t lmsg);
1871
1872#define USER_OPCODE_CHECK_VAL 0xC0
1873#define USER_OPCODE_CHECK_MASK 0xC0
1874#define OPCODE_CHECK_VAL_DISABLED 0x0
1875#define OPCODE_CHECK_MASK_DISABLED 0x0
1876
1877static inline void hfi1_reset_cpu_counters(struct hfi1_devdata *dd)
1878{
1879 struct hfi1_pportdata *ppd;
1880 int i;
1881
1882 dd->z_int_counter = get_all_cpu_total(dd->int_counter);
1883 dd->z_rcv_limit = get_all_cpu_total(dd->rcv_limit);
1884
1885 ppd = (struct hfi1_pportdata *)(dd + 1);
1886 for (i = 0; i < dd->num_pports; i++, ppd++) {
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001887 ppd->ibport_data.rvp.z_rc_acks =
1888 get_all_cpu_total(ppd->ibport_data.rvp.rc_acks);
1889 ppd->ibport_data.rvp.z_rc_qacks =
1890 get_all_cpu_total(ppd->ibport_data.rvp.rc_qacks);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001891 }
1892}
1893
1894/* Control LED state */
1895static inline void setextled(struct hfi1_devdata *dd, u32 on)
1896{
1897 if (on)
1898 write_csr(dd, DCC_CFG_LED_CNTRL, 0x1F);
1899 else
1900 write_csr(dd, DCC_CFG_LED_CNTRL, 0x10);
1901}
1902
1903int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp);
1904
1905#endif /* _HFI1_KERNEL_H */