blob: c20e02ec3034cfb23f041d8f4f794e83a2b79412 [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/plat-omap/include/mach/clock.h
3 *
4 * Copyright (C) 2004 - 2005 Nokia corporation
5 * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
6 * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#ifndef __ARCH_ARM_OMAP_CLOCK_H
14#define __ARCH_ARM_OMAP_CLOCK_H
15
16struct module;
17struct clk;
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030018struct clockdomain;
Russell Kinga09e64f2008-08-05 16:14:15 +010019
Russell King548d8492008-11-04 14:02:46 +000020struct clkops {
21 int (*enable)(struct clk *);
22 void (*disable)(struct clk *);
23};
24
Santosh Shilimkar44169072009-05-28 14:16:04 -070025#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3) || \
26 defined(CONFIG_ARCH_OMAP4)
Russell Kinga09e64f2008-08-05 16:14:15 +010027
28struct clksel_rate {
Russell Kinga09e64f2008-08-05 16:14:15 +010029 u32 val;
Russell Kingebb8dca2008-11-04 21:50:46 +000030 u8 div;
Russell Kinga09e64f2008-08-05 16:14:15 +010031 u8 flags;
32};
33
34struct clksel {
35 struct clk *parent;
36 const struct clksel_rate *rates;
37};
38
39struct dpll_data {
40 void __iomem *mult_div1_reg;
41 u32 mult_mask;
42 u32 div1_mask;
Russell Kingc0bf3132009-02-19 13:29:22 +000043 struct clk *clk_bypass;
44 struct clk *clk_ref;
45 void __iomem *control_reg;
46 u32 enable_mask;
Russell Kingebb8dca2008-11-04 21:50:46 +000047 unsigned int rate_tolerance;
48 unsigned long last_rounded_rate;
Russell Kinga09e64f2008-08-05 16:14:15 +010049 u16 last_rounded_m;
50 u8 last_rounded_n;
Paul Walmsley95f538a2009-01-28 12:08:44 -070051 u8 min_divider;
Russell Kinga09e64f2008-08-05 16:14:15 +010052 u8 max_divider;
53 u32 max_tolerance;
Russell Kingebb8dca2008-11-04 21:50:46 +000054 u16 max_multiplier;
Santosh Shilimkar44169072009-05-28 14:16:04 -070055#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
Russell Kinga09e64f2008-08-05 16:14:15 +010056 u8 modes;
Russell Kingebb8dca2008-11-04 21:50:46 +000057 void __iomem *autoidle_reg;
58 void __iomem *idlest_reg;
Russell Kingebb8dca2008-11-04 21:50:46 +000059 u32 autoidle_mask;
Paul Walmsley16c90f02009-01-27 19:12:47 -070060 u32 freqsel_mask;
Paul Walmsleyc1bd7aa2009-01-28 12:08:17 -070061 u32 idlest_mask;
Russell Kinga09e64f2008-08-05 16:14:15 +010062 u8 auto_recal_bit;
63 u8 recal_en_bit;
64 u8 recal_st_bit;
Russell Kinga09e64f2008-08-05 16:14:15 +010065# endif
66};
67
68#endif
69
70struct clk {
71 struct list_head node;
Russell King548d8492008-11-04 14:02:46 +000072 const struct clkops *ops;
Russell Kinga09e64f2008-08-05 16:14:15 +010073 const char *name;
74 int id;
75 struct clk *parent;
Russell King3f0a8202009-01-31 10:05:51 +000076 struct list_head children;
77 struct list_head sibling; /* node for children */
Russell Kinga09e64f2008-08-05 16:14:15 +010078 unsigned long rate;
79 __u32 flags;
80 void __iomem *enable_reg;
Russell King8b9dbc12009-02-12 10:12:59 +000081 unsigned long (*recalc)(struct clk *);
Russell Kinga09e64f2008-08-05 16:14:15 +010082 int (*set_rate)(struct clk *, unsigned long);
83 long (*round_rate)(struct clk *, unsigned long);
84 void (*init)(struct clk *);
Russell Kingebb8dca2008-11-04 21:50:46 +000085 __u8 enable_bit;
86 __s8 usecount;
Santosh Shilimkar44169072009-05-28 14:16:04 -070087#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3) || \
88 defined(CONFIG_ARCH_OMAP4)
Russell Kinga09e64f2008-08-05 16:14:15 +010089 u8 fixed_div;
90 void __iomem *clksel_reg;
91 u32 clksel_mask;
92 const struct clksel *clksel;
93 struct dpll_data *dpll_data;
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030094 const char *clkdm_name;
95 struct clockdomain *clkdm;
Russell Kinga09e64f2008-08-05 16:14:15 +010096#else
97 __u8 rate_offset;
98 __u8 src_offset;
99#endif
100#if defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS)
101 struct dentry *dent; /* For visible tree hierarchy */
102#endif
103};
104
105struct cpufreq_frequency_table;
106
107struct clk_functions {
108 int (*clk_enable)(struct clk *clk);
109 void (*clk_disable)(struct clk *clk);
110 long (*clk_round_rate)(struct clk *clk, unsigned long rate);
111 int (*clk_set_rate)(struct clk *clk, unsigned long rate);
112 int (*clk_set_parent)(struct clk *clk, struct clk *parent);
Russell Kinga09e64f2008-08-05 16:14:15 +0100113 void (*clk_allow_idle)(struct clk *clk);
114 void (*clk_deny_idle)(struct clk *clk);
115 void (*clk_disable_unused)(struct clk *clk);
116#ifdef CONFIG_CPU_FREQ
117 void (*clk_init_cpufreq_table)(struct cpufreq_frequency_table **);
118#endif
119};
120
121extern unsigned int mpurate;
122
Paul Walmsleyfecb4942009-01-27 19:12:50 -0700123extern int clk_init(struct clk_functions *custom_clocks);
Russell King3f0a8202009-01-31 10:05:51 +0000124extern void clk_init_one(struct clk *clk);
Russell Kinga09e64f2008-08-05 16:14:15 +0100125extern int clk_register(struct clk *clk);
Russell King3f0a8202009-01-31 10:05:51 +0000126extern void clk_reparent(struct clk *child, struct clk *parent);
Russell Kinga09e64f2008-08-05 16:14:15 +0100127extern void clk_unregister(struct clk *clk);
128extern void propagate_rate(struct clk *clk);
129extern void recalculate_root_clocks(void);
Russell King8b9dbc12009-02-12 10:12:59 +0000130extern unsigned long followparent_recalc(struct clk *clk);
Russell Kinga09e64f2008-08-05 16:14:15 +0100131extern void clk_enable_init_clocks(void);
Kevin Hilmanaeec2992009-01-27 19:13:38 -0700132#ifdef CONFIG_CPU_FREQ
133extern void clk_init_cpufreq_table(struct cpufreq_frequency_table **table);
134#endif
Russell Kinga09e64f2008-08-05 16:14:15 +0100135
Russell King897dcde2008-11-04 16:35:03 +0000136extern const struct clkops clkops_null;
137
Russell Kinga09e64f2008-08-05 16:14:15 +0100138/* Clock flags */
Russell Kingd5e60722009-02-08 16:07:46 +0000139/* bit 0 is free */
Russell Kinga09e64f2008-08-05 16:14:15 +0100140#define RATE_FIXED (1 << 1) /* Fixed clock rate */
Russell King3f0a8202009-01-31 10:05:51 +0000141/* bits 2-4 are free */
Russell Kinga09e64f2008-08-05 16:14:15 +0100142#define ENABLE_REG_32BIT (1 << 5) /* Use 32-bit access */
Russell Kinga09e64f2008-08-05 16:14:15 +0100143#define CLOCK_IDLE_CONTROL (1 << 7)
144#define CLOCK_NO_IDLE_PARENT (1 << 8)
145#define DELAYED_APP (1 << 9) /* Delay application of clock */
146#define CONFIG_PARTICIPANT (1 << 10) /* Fundamental clock */
147#define ENABLE_ON_INIT (1 << 11) /* Enable upon framework init */
148#define INVERT_ENABLE (1 << 12) /* 0 enables, 1 disables */
Russell King44dc9d02009-01-19 15:51:11 +0000149/* bits 13-31 are currently free */
Russell Kinga09e64f2008-08-05 16:14:15 +0100150
151/* Clksel_rate flags */
152#define DEFAULT_RATE (1 << 0)
153#define RATE_IN_242X (1 << 1)
154#define RATE_IN_243X (1 << 2)
155#define RATE_IN_343X (1 << 3) /* rates common to all 343X */
156#define RATE_IN_3430ES2 (1 << 4) /* 3430ES2 rates only */
157
158#define RATE_IN_24XX (RATE_IN_242X | RATE_IN_243X)
159
160
Russell Kinga09e64f2008-08-05 16:14:15 +0100161#endif