blob: da0a524802cbf4c4656a5fec7822c323ee415206 [file] [log] [blame]
Marc Zyngier1a89dd92013-01-21 19:36:12 -05001/*
2 * Copyright (C) 2012 ARM Ltd.
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
17 */
18
19#ifndef __ASM_ARM_KVM_VGIC_H
20#define __ASM_ARM_KVM_VGIC_H
21
Christoffer Dallb18b5772015-11-23 07:20:05 -080022#ifdef CONFIG_KVM_NEW_VGIC
23#include <kvm/vgic/vgic.h>
24#else
25
Marc Zyngierb47ef922013-01-21 19:36:14 -050026#include <linux/kernel.h>
27#include <linux/kvm.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050028#include <linux/irqreturn.h>
29#include <linux/spinlock.h>
30#include <linux/types.h>
Andre Przywara6777f772015-03-26 14:39:34 +000031#include <kvm/iodev.h>
Julien Grall503a6282016-04-11 16:32:59 +010032#include <linux/irqchip/arm-gic-common.h>
Marc Zyngier1a89dd92013-01-21 19:36:12 -050033
Marc Zyngier5fb66da2014-07-08 12:09:05 +010034#define VGIC_NR_IRQS_LEGACY 256
Marc Zyngierb47ef922013-01-21 19:36:14 -050035#define VGIC_NR_SGIS 16
36#define VGIC_NR_PPIS 16
37#define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
Marc Zyngier8f186d52014-02-04 18:13:03 +000038
39#define VGIC_V2_MAX_LRS (1 << 6)
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010040#define VGIC_V3_MAX_LRS 16
Marc Zyngierc3c91832014-07-08 12:09:04 +010041#define VGIC_MAX_IRQS 1024
Andre Przywara3caa2d82014-06-02 16:26:01 +020042#define VGIC_V2_MAX_CPUS 8
Ming Leief748912015-09-02 14:31:21 +080043#define VGIC_V3_MAX_CPUS 255
Marc Zyngierb47ef922013-01-21 19:36:14 -050044
Marc Zyngier5fb66da2014-07-08 12:09:05 +010045#if (VGIC_NR_IRQS_LEGACY & 31)
Marc Zyngierb47ef922013-01-21 19:36:14 -050046#error "VGIC_NR_IRQS must be a multiple of 32"
47#endif
48
Marc Zyngier5fb66da2014-07-08 12:09:05 +010049#if (VGIC_NR_IRQS_LEGACY > VGIC_MAX_IRQS)
Marc Zyngierb47ef922013-01-21 19:36:14 -050050#error "VGIC_NR_IRQS must be <= 1024"
51#endif
52
53/*
54 * The GIC distributor registers describing interrupts have two parts:
55 * - 32 per-CPU interrupts (SGI + PPI)
56 * - a bunch of shared interrupts (SPI)
57 */
58struct vgic_bitmap {
Marc Zyngierc1bfb572014-07-08 12:09:01 +010059 /*
60 * - One UL per VCPU for private interrupts (assumes UL is at
61 * least 32 bits)
62 * - As many UL as necessary for shared interrupts.
63 *
64 * The private interrupts are accessed via the "private"
65 * field, one UL per vcpu (the state for vcpu n is in
66 * private[n]). The shared interrupts are accessed via the
67 * "shared" pointer (IRQn state is at bit n-32 in the bitmap).
68 */
69 unsigned long *private;
70 unsigned long *shared;
Marc Zyngierb47ef922013-01-21 19:36:14 -050071};
72
73struct vgic_bytemap {
Marc Zyngierc1bfb572014-07-08 12:09:01 +010074 /*
75 * - 8 u32 per VCPU for private interrupts
76 * - As many u32 as necessary for shared interrupts.
77 *
78 * The private interrupts are accessed via the "private"
79 * field, (the state for vcpu n is in private[n*8] to
80 * private[n*8 + 7]). The shared interrupts are accessed via
81 * the "shared" pointer (IRQn state is at byte (n-32)%4 of the
82 * shared[(n-32)/4] word).
83 */
84 u32 *private;
85 u32 *shared;
Marc Zyngierb47ef922013-01-21 19:36:14 -050086};
87
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010088struct kvm_vcpu;
89
Marc Zyngier1a9b1302013-06-21 11:57:56 +010090enum vgic_type {
91 VGIC_V2, /* Good ol' GICv2 */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010092 VGIC_V3, /* New fancy GICv3 */
Marc Zyngier1a9b1302013-06-21 11:57:56 +010093};
94
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010095#define LR_STATE_PENDING (1 << 0)
96#define LR_STATE_ACTIVE (1 << 1)
97#define LR_STATE_MASK (3 << 0)
98#define LR_EOI_INT (1 << 2)
Marc Zyngier32d2d802015-06-08 15:21:32 +010099#define LR_HW (1 << 3)
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100100
101struct vgic_lr {
Marc Zyngier32d2d802015-06-08 15:21:32 +0100102 unsigned irq:10;
103 union {
104 unsigned hwirq:10;
105 unsigned source:3;
106 };
107 unsigned state:4;
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100108};
109
Marc Zyngierbeee38b2014-02-04 17:48:10 +0000110struct vgic_vmcr {
111 u32 ctlr;
112 u32 abpr;
113 u32 bpr;
114 u32 pmr;
115};
116
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100117struct vgic_ops {
118 struct vgic_lr (*get_lr)(const struct kvm_vcpu *, int);
119 void (*set_lr)(struct kvm_vcpu *, int, struct vgic_lr);
Marc Zyngier69bb2c92013-06-04 10:29:39 +0100120 u64 (*get_elrsr)(const struct kvm_vcpu *vcpu);
Marc Zyngier8d6a0312013-06-04 10:33:43 +0100121 u64 (*get_eisr)(const struct kvm_vcpu *vcpu);
Christoffer Dallae705932015-03-13 17:02:56 +0000122 void (*clear_eisr)(struct kvm_vcpu *vcpu);
Marc Zyngier495dd852013-06-04 11:02:10 +0100123 u32 (*get_interrupt_status)(const struct kvm_vcpu *vcpu);
Marc Zyngier909d9b52013-06-04 11:24:17 +0100124 void (*enable_underflow)(struct kvm_vcpu *vcpu);
125 void (*disable_underflow)(struct kvm_vcpu *vcpu);
Marc Zyngierbeee38b2014-02-04 17:48:10 +0000126 void (*get_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
127 void (*set_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
Marc Zyngierda8dafd12013-06-04 11:36:38 +0100128 void (*enable)(struct kvm_vcpu *vcpu);
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100129};
130
Marc Zyngierca85f622013-06-18 19:17:28 +0100131struct vgic_params {
Marc Zyngier1a9b1302013-06-21 11:57:56 +0100132 /* vgic type */
133 enum vgic_type type;
Marc Zyngierca85f622013-06-18 19:17:28 +0100134 /* Physical address of vgic virtual cpu interface */
135 phys_addr_t vcpu_base;
136 /* Number of list registers */
137 u32 nr_lr;
138 /* Interrupt number */
139 unsigned int maint_irq;
140 /* Virtual control interface base address */
141 void __iomem *vctrl_base;
Andre Przywara3caa2d82014-06-02 16:26:01 +0200142 int max_gic_vcpus;
Andre Przywarab5d84ff2014-06-03 10:26:03 +0200143 /* Only needed for the legacy KVM_CREATE_IRQCHIP */
144 bool can_emulate_gicv2;
Marc Zyngierca85f622013-06-18 19:17:28 +0100145};
146
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200147struct vgic_vm_ops {
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200148 bool (*queue_sgi)(struct kvm_vcpu *, int irq);
149 void (*add_sgi_source)(struct kvm_vcpu *, int irq, int source);
150 int (*init_model)(struct kvm *);
151 int (*map_resources)(struct kvm *, const struct vgic_params *);
152};
153
Andre Przywara6777f772015-03-26 14:39:34 +0000154struct vgic_io_device {
155 gpa_t addr;
156 int len;
157 const struct vgic_io_range *reg_ranges;
158 struct kvm_vcpu *redist_vcpu;
159 struct kvm_io_device dev;
160};
161
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100162struct irq_phys_map {
163 u32 virt_irq;
164 u32 phys_irq;
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100165};
166
167struct irq_phys_map_entry {
168 struct list_head entry;
169 struct rcu_head rcu;
170 struct irq_phys_map map;
171};
172
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500173struct vgic_dist {
Marc Zyngierb47ef922013-01-21 19:36:14 -0500174 spinlock_t lock;
Marc Zyngierf982cf42014-05-15 10:03:25 +0100175 bool in_kernel;
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500176 bool ready;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500177
Andre Przywara598921362014-06-03 09:33:10 +0200178 /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
179 u32 vgic_model;
180
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100181 int nr_cpus;
182 int nr_irqs;
183
Marc Zyngierb47ef922013-01-21 19:36:14 -0500184 /* Virtual control interface mapping */
185 void __iomem *vctrl_base;
186
Christoffer Dall330690c2013-01-21 19:36:13 -0500187 /* Distributor and vcpu interface mapping in the guest */
188 phys_addr_t vgic_dist_base;
Andre Przywaraa0675c22014-06-07 00:54:51 +0200189 /* GICv2 and GICv3 use different mapped register blocks */
190 union {
191 phys_addr_t vgic_cpu_base;
192 phys_addr_t vgic_redist_base;
193 };
Marc Zyngierb47ef922013-01-21 19:36:14 -0500194
195 /* Distributor enabled */
196 u32 enabled;
197
198 /* Interrupt enabled (one bit per IRQ) */
199 struct vgic_bitmap irq_enabled;
200
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200201 /* Level-triggered interrupt external input is asserted */
202 struct vgic_bitmap irq_level;
203
204 /*
205 * Interrupt state is pending on the distributor
206 */
Christoffer Dall227844f2014-06-09 12:27:18 +0200207 struct vgic_bitmap irq_pending;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500208
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200209 /*
210 * Tracks writes to GICD_ISPENDRn and GICD_ICPENDRn for level-triggered
211 * interrupts. Essentially holds the state of the flip-flop in
212 * Figure 4-10 on page 4-101 in ARM IHI 0048B.b.
213 * Once set, it is only cleared for level-triggered interrupts on
214 * guest ACKs (when we queue it) or writes to GICD_ICPENDRn.
215 */
216 struct vgic_bitmap irq_soft_pend;
217
Christoffer Dalldbf20f92014-06-09 12:55:13 +0200218 /* Level-triggered interrupt queued on VCPU interface */
219 struct vgic_bitmap irq_queued;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500220
Christoffer Dall47a98b12015-03-13 17:02:54 +0000221 /* Interrupt was active when unqueue from VCPU interface */
222 struct vgic_bitmap irq_active;
223
Marc Zyngierb47ef922013-01-21 19:36:14 -0500224 /* Interrupt priority. Not used yet. */
225 struct vgic_bytemap irq_priority;
226
227 /* Level/edge triggered */
228 struct vgic_bitmap irq_cfg;
229
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100230 /*
231 * Source CPU per SGI and target CPU:
232 *
233 * Each byte represent a SGI observable on a VCPU, each bit of
234 * this byte indicating if the corresponding VCPU has
235 * generated this interrupt. This is a GICv2 feature only.
236 *
237 * For VCPUn (n < 8), irq_sgi_sources[n*16] to [n*16 + 15] are
238 * the SGIs observable on VCPUn.
239 */
240 u8 *irq_sgi_sources;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500241
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100242 /*
243 * Target CPU for each SPI:
244 *
245 * Array of available SPI, each byte indicating the target
246 * VCPU for SPI. IRQn (n >=32) is at irq_spi_cpu[n-32].
247 */
248 u8 *irq_spi_cpu;
249
250 /*
251 * Reverse lookup of irq_spi_cpu for faster compute pending:
252 *
253 * Array of bitmaps, one per VCPU, describing if IRQn is
254 * routed to a particular VCPU.
255 */
256 struct vgic_bitmap *irq_spi_target;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500257
Andre Przywaraa0675c22014-06-07 00:54:51 +0200258 /* Target MPIDR for each IRQ (needed for GICv3 IROUTERn) only */
259 u32 *irq_spi_mpidr;
260
Marc Zyngierb47ef922013-01-21 19:36:14 -0500261 /* Bitmap indicating which CPU has something pending */
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100262 unsigned long *irq_pending_on_cpu;
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200263
Christoffer Dall47a98b12015-03-13 17:02:54 +0000264 /* Bitmap indicating which CPU has active IRQs */
265 unsigned long *irq_active_on_cpu;
266
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200267 struct vgic_vm_ops vm_ops;
Andre Przywaraa9cf86f2015-03-26 14:39:35 +0000268 struct vgic_io_device dist_iodev;
Andre Przywarafb8f61a2015-03-26 14:39:37 +0000269 struct vgic_io_device *redist_iodevs;
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100270
271 /* Virtual irq to hwirq mapping */
272 spinlock_t irq_phys_map_lock;
273 struct list_head irq_phys_map_list;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500274};
275
Marc Zyngiereede8212013-05-30 10:20:36 +0100276struct vgic_v2_cpu_if {
277 u32 vgic_hcr;
278 u32 vgic_vmcr;
279 u32 vgic_misr; /* Saved only */
Christoffer Dall2df36a52014-09-28 16:04:26 +0200280 u64 vgic_eisr; /* Saved only */
281 u64 vgic_elrsr; /* Saved only */
Marc Zyngiereede8212013-05-30 10:20:36 +0100282 u32 vgic_apr;
Marc Zyngier8f186d52014-02-04 18:13:03 +0000283 u32 vgic_lr[VGIC_V2_MAX_LRS];
Marc Zyngiereede8212013-05-30 10:20:36 +0100284};
285
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100286struct vgic_v3_cpu_if {
Jean-Philippe Brucker4f64cb62015-10-01 13:47:19 +0100287#ifdef CONFIG_KVM_ARM_VGIC_V3
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100288 u32 vgic_hcr;
289 u32 vgic_vmcr;
Andre Przywara2f5fa412014-06-03 08:58:15 +0200290 u32 vgic_sre; /* Restored only, change ignored */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100291 u32 vgic_misr; /* Saved only */
292 u32 vgic_eisr; /* Saved only */
293 u32 vgic_elrsr; /* Saved only */
294 u32 vgic_ap0r[4];
295 u32 vgic_ap1r[4];
296 u64 vgic_lr[VGIC_V3_MAX_LRS];
297#endif
298};
299
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500300struct vgic_cpu {
Christoffer Dall47a98b12015-03-13 17:02:54 +0000301 /* Pending/active/both interrupts on this VCPU */
Michal Marek5fdf8762015-10-15 22:16:28 +0200302 DECLARE_BITMAP(pending_percpu, VGIC_NR_PRIVATE_IRQS);
303 DECLARE_BITMAP(active_percpu, VGIC_NR_PRIVATE_IRQS);
304 DECLARE_BITMAP(pend_act_percpu, VGIC_NR_PRIVATE_IRQS);
Christoffer Dall47a98b12015-03-13 17:02:54 +0000305
306 /* Pending/active/both shared interrupts, dynamically sized */
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100307 unsigned long *pending_shared;
Christoffer Dall47a98b12015-03-13 17:02:54 +0000308 unsigned long *active_shared;
309 unsigned long *pend_act_shared;
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500310
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500311 /* CPU vif control registers for world switch */
Marc Zyngiereede8212013-05-30 10:20:36 +0100312 union {
313 struct vgic_v2_cpu_if vgic_v2;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100314 struct vgic_v3_cpu_if vgic_v3;
Marc Zyngiereede8212013-05-30 10:20:36 +0100315 };
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100316
317 /* Protected by the distributor's irq_phys_map_lock */
318 struct list_head irq_phys_map_list;
Marc Zyngier59f00ff2016-02-02 19:35:34 +0000319
320 u64 live_lrs;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500321};
322
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500323#define LR_EMPTY 0xff
324
Marc Zyngier495dd852013-06-04 11:02:10 +0100325#define INT_STATUS_EOI (1 << 0)
326#define INT_STATUS_UNDERFLOW (1 << 1)
327
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500328struct kvm;
329struct kvm_vcpu;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500330
Christoffer Dallce01e4e2013-09-23 14:55:56 -0700331int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500332int kvm_vgic_hyp_init(void);
Peter Maydell6d3cfbe2014-12-04 15:02:24 +0000333int kvm_vgic_map_resources(struct kvm *kvm);
Andre Przywara3caa2d82014-06-02 16:26:01 +0200334int kvm_vgic_get_max_vcpus(void);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100335void kvm_vgic_early_init(struct kvm *kvm);
Andre Przywara598921362014-06-03 09:33:10 +0200336int kvm_vgic_create(struct kvm *kvm, u32 type);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100337void kvm_vgic_destroy(struct kvm *kvm);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100338void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100339void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500340void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
341void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
Marc Zyngier5863c2c2013-01-21 19:36:15 -0500342int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int irq_num,
343 bool level);
Marc Zyngier773299a2015-07-24 11:30:43 +0100344int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid,
Andre Przywara4f551a32016-04-13 09:48:02 +0100345 unsigned int virt_irq, bool level);
Andre Przywara6d52f352014-06-03 10:13:13 +0200346void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500347int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
Andre Przywarac8eb3f62016-04-13 11:49:07 +0100348int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, int virt_irq, int phys_irq);
Andre Przywara63306c22016-04-13 10:04:06 +0100349int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Andre Przywarae262f412016-04-13 10:03:49 +0100350bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500351
Marc Zyngierf982cf42014-05-15 10:03:25 +0100352#define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
Christoffer Dall1f57be22014-12-09 14:30:36 +0100353#define vgic_initialized(k) (!!((k)->arch.vgic.nr_cpus))
Christoffer Dallc52edf52014-12-09 14:28:09 +0100354#define vgic_ready(k) ((k)->arch.vgic.ready)
Andre Przywara2defaff2016-03-07 17:32:29 +0700355#define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
356 ((i) < (k)->arch.vgic.nr_irqs))
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500357
Julien Grall503a6282016-04-11 16:32:59 +0100358int vgic_v2_probe(const struct gic_kvm_info *gic_kvm_info,
Marc Zyngier8f186d52014-02-04 18:13:03 +0000359 const struct vgic_ops **ops,
360 const struct vgic_params **params);
Jean-Philippe Brucker4f64cb62015-10-01 13:47:19 +0100361#ifdef CONFIG_KVM_ARM_VGIC_V3
Julien Grall503a6282016-04-11 16:32:59 +0100362int vgic_v3_probe(const struct gic_kvm_info *gic_kvm_info,
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100363 const struct vgic_ops **ops,
364 const struct vgic_params **params);
365#else
Julien Grall503a6282016-04-11 16:32:59 +0100366static inline int vgic_v3_probe(const struct gic_kvm_info *gic_kvm_info,
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100367 const struct vgic_ops **ops,
368 const struct vgic_params **params)
369{
370 return -ENODEV;
371}
372#endif
Marc Zyngier8f186d52014-02-04 18:13:03 +0000373
Christoffer Dallb18b5772015-11-23 07:20:05 -0800374#endif /* old VGIC include */
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500375#endif