blob: 0a5d91c4ded8451b101671dedd91f46e04491906 [file] [log] [blame]
Stephen M. Cameronedd16362009-12-08 14:09:11 -08001/*
2 * Disk Array driver for HP Smart Array SAS controllers
Scott Teel51c35132014-02-18 13:57:26 -06003 * Copyright 2000, 2014 Hewlett-Packard Development Company, L.P.
Stephen M. Cameronedd16362009-12-08 14:09:11 -08004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; version 2 of the License.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12 * NON INFRINGEMENT. See the GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 *
18 * Questions/Comments/Bugfixes to iss_storagedev@hp.com
19 *
20 */
21#ifndef HPSA_H
22#define HPSA_H
23
24#include <scsi/scsicam.h>
25
26#define IO_OK 0
27#define IO_ERROR 1
28
29struct ctlr_info;
30
31struct access_method {
32 void (*submit_command)(struct ctlr_info *h,
33 struct CommandList *c);
34 void (*set_intr_mask)(struct ctlr_info *h, unsigned long val);
35 unsigned long (*fifo_full)(struct ctlr_info *h);
Stephen M. Cameron900c5442010-02-04 08:42:35 -060036 bool (*intr_pending)(struct ctlr_info *h);
Matt Gates254f7962012-05-01 11:43:06 -050037 unsigned long (*command_completed)(struct ctlr_info *h, u8 q);
Stephen M. Cameronedd16362009-12-08 14:09:11 -080038};
39
40struct hpsa_scsi_dev_t {
41 int devtype;
42 int bus, target, lun; /* as presented to the OS */
43 unsigned char scsi3addr[8]; /* as presented to the HW */
44#define RAID_CTLR_LUNID "\0\0\0\0\0\0\0\0"
45 unsigned char device_id[16]; /* from inquiry pg. 0x83 */
46 unsigned char vendor[8]; /* bytes 8-15 of inquiry data */
47 unsigned char model[16]; /* bytes 16-31 of inquiry data */
Stephen M. Cameronedd16362009-12-08 14:09:11 -080048 unsigned char raid_level; /* from inquiry page 0xC1 */
Stephen M. Cameron98465902014-02-21 16:25:00 -060049 unsigned char volume_offline; /* discovered via TUR or VPD */
Matt Gatese1f7de02014-02-18 13:55:17 -060050 u32 ioaccel_handle;
Stephen M. Cameron283b4a92014-02-18 13:55:33 -060051 int offload_config; /* I/O accel RAID offload configured */
52 int offload_enabled; /* I/O accel RAID offload enabled */
53 int offload_to_mirror; /* Send next I/O accelerator RAID
54 * offload request to mirror drive
55 */
56 struct raid_map_data raid_map; /* I/O accelerator RAID map */
57
Stephen M. Cameronedd16362009-12-08 14:09:11 -080058};
59
Stephen M. Cameron072b0512014-05-29 10:53:07 -050060struct reply_queue_buffer {
Matt Gates254f7962012-05-01 11:43:06 -050061 u64 *head;
62 size_t size;
63 u8 wraparound;
64 u32 current_entry;
Stephen M. Cameron072b0512014-05-29 10:53:07 -050065 dma_addr_t busaddr;
Matt Gates254f7962012-05-01 11:43:06 -050066};
67
Stephen M. Cameron316b2212014-02-21 16:25:15 -060068#pragma pack(1)
69struct bmic_controller_parameters {
70 u8 led_flags;
71 u8 enable_command_list_verification;
72 u8 backed_out_write_drives;
73 u16 stripes_for_parity;
74 u8 parity_distribution_mode_flags;
75 u16 max_driver_requests;
76 u16 elevator_trend_count;
77 u8 disable_elevator;
78 u8 force_scan_complete;
79 u8 scsi_transfer_mode;
80 u8 force_narrow;
81 u8 rebuild_priority;
82 u8 expand_priority;
83 u8 host_sdb_asic_fix;
84 u8 pdpi_burst_from_host_disabled;
85 char software_name[64];
86 char hardware_name[32];
87 u8 bridge_revision;
88 u8 snapshot_priority;
89 u32 os_specific;
90 u8 post_prompt_timeout;
91 u8 automatic_drive_slamming;
92 u8 reserved1;
93 u8 nvram_flags;
Joe Handzik6e8e8082014-05-15 15:44:42 -050094#define HBA_MODE_ENABLED_FLAG (1 << 3)
Stephen M. Cameron316b2212014-02-21 16:25:15 -060095 u8 cache_nvram_flags;
96 u8 drive_config_flags;
97 u16 reserved2;
98 u8 temp_warning_level;
99 u8 temp_shutdown_level;
100 u8 temp_condition_reset;
101 u8 max_coalesce_commands;
102 u32 max_coalesce_delay;
103 u8 orca_password[4];
104 u8 access_id[16];
105 u8 reserved[356];
106};
107#pragma pack()
108
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800109struct ctlr_info {
110 int ctlr;
111 char devname[8];
112 char *product_name;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800113 struct pci_dev *pdev;
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600114 u32 board_id;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800115 void __iomem *vaddr;
116 unsigned long paddr;
117 int nr_cmds; /* Number of commands allowed on this controller */
118 struct CfgTable __iomem *cfgtable;
119 int interrupts_enabled;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800120 int max_commands;
121 int commands_outstanding;
Don Brace303932f2010-02-04 08:42:40 -0600122# define PERF_MODE_INT 0
123# define DOORBELL_INT 1
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800124# define SIMPLE_MODE_INT 2
125# define MEMQ_MODE_INT 3
Matt Gates254f7962012-05-01 11:43:06 -0500126 unsigned int intr[MAX_REPLY_QUEUES];
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800127 unsigned int msix_vector;
128 unsigned int msi_vector;
Stephen M. Camerona9a3a272011-02-15 15:32:53 -0600129 int intr_mode; /* either PERF_MODE_INT or SIMPLE_MODE_INT */
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800130 struct access_method access;
Stephen M. Cameron316b2212014-02-21 16:25:15 -0600131 char hba_mode_enabled;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800132
133 /* queue and queue Info */
Stephen M. Cameron9e0fc762011-02-15 15:32:48 -0600134 struct list_head reqQ;
135 struct list_head cmpQ;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800136 unsigned int Qdepth;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800137 unsigned int maxSG;
138 spinlock_t lock;
Stephen M. Cameron33a2ffc2010-02-25 14:03:27 -0600139 int maxsgentries;
140 u8 max_cmd_sg_entries;
141 int chainsize;
142 struct SGDescriptor **cmd_sg_list;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800143
144 /* pointers to command and error info pool */
145 struct CommandList *cmd_pool;
146 dma_addr_t cmd_pool_dhandle;
Matt Gatese1f7de02014-02-18 13:55:17 -0600147 struct io_accel1_cmd *ioaccel_cmd_pool;
148 dma_addr_t ioaccel_cmd_pool_dhandle;
Stephen M. Cameronaca90122014-02-18 13:56:14 -0600149 struct io_accel2_cmd *ioaccel2_cmd_pool;
150 dma_addr_t ioaccel2_cmd_pool_dhandle;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800151 struct ErrorInfo *errinfo_pool;
152 dma_addr_t errinfo_pool_dhandle;
153 unsigned long *cmd_pool_bits;
Stephen M. Camerona08a8472010-02-04 08:43:16 -0600154 int scan_finished;
155 spinlock_t scan_lock;
156 wait_queue_head_t scan_wait_queue;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800157
158 struct Scsi_Host *scsi_host;
159 spinlock_t devlock; /* to protect hba[ctlr]->dev[]; */
160 int ndevices; /* number of used elements in .dev[] array. */
Scott Teelcfe5bad2011-10-26 16:21:07 -0500161 struct hpsa_scsi_dev_t *dev[HPSA_MAX_DEVICES];
Don Brace303932f2010-02-04 08:42:40 -0600162 /*
163 * Performant mode tables.
164 */
165 u32 trans_support;
166 u32 trans_offset;
167 struct TransTable_struct *transtable;
168 unsigned long transMethod;
169
Stephen M. Cameron0390f0c2013-09-23 13:34:12 -0500170 /* cap concurrent passthrus at some reasonable maximum */
171#define HPSA_MAX_CONCURRENT_PASSTHRUS (20)
172 spinlock_t passthru_count_lock; /* protects passthru_count */
173 int passthru_count;
174
Don Brace303932f2010-02-04 08:42:40 -0600175 /*
Matt Gates254f7962012-05-01 11:43:06 -0500176 * Performant mode completion buffers
Don Brace303932f2010-02-04 08:42:40 -0600177 */
Stephen M. Cameron072b0512014-05-29 10:53:07 -0500178 size_t reply_queue_size;
179 struct reply_queue_buffer reply_queue[MAX_REPLY_QUEUES];
Matt Gates254f7962012-05-01 11:43:06 -0500180 u8 nreply_queues;
Don Brace303932f2010-02-04 08:42:40 -0600181 u32 *blockFetchTable;
Matt Gatese1f7de02014-02-18 13:55:17 -0600182 u32 *ioaccel1_blockFetchTable;
Stephen M. Cameronaca90122014-02-18 13:56:14 -0600183 u32 *ioaccel2_blockFetchTable;
Stephen M. Cameronb9af4932014-02-18 13:56:29 -0600184 u32 *ioaccel2_bft2_regs;
Stephen M. Cameron339b2b12010-02-04 08:42:50 -0600185 unsigned char *hba_inquiry_data;
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600186 u32 driver_support;
187 u32 fw_support;
188 int ioaccel_support;
189 int ioaccel_maxsg;
Stephen M. Camerona0c12412011-10-26 16:22:04 -0500190 u64 last_intr_timestamp;
191 u32 last_heartbeat;
192 u64 last_heartbeat_timestamp;
Stephen M. Camerone85c5972012-05-01 11:43:42 -0500193 u32 heartbeat_sample_interval;
194 atomic_t firmware_flash_in_progress;
Stephen M. Cameron094963d2014-05-29 10:53:18 -0500195 u32 *lockup_detected;
Stephen M. Cameron8a98db732013-12-04 17:10:07 -0600196 struct delayed_work monitor_ctlr_work;
197 int remove_in_progress;
Stephen M. Cameron396883e2013-09-23 13:34:17 -0500198 u32 fifo_recently_full;
Matt Gates254f7962012-05-01 11:43:06 -0500199 /* Address of h->q[x] is passed to intr handler to know which queue */
200 u8 q[MAX_REPLY_QUEUES];
Stephen M. Cameron75167d22012-05-01 11:42:51 -0500201 u32 TMFSupportFlags; /* cache what task mgmt funcs are supported. */
202#define HPSATMF_BITS_SUPPORTED (1 << 0)
203#define HPSATMF_PHYS_LUN_RESET (1 << 1)
204#define HPSATMF_PHYS_NEX_RESET (1 << 2)
205#define HPSATMF_PHYS_TASK_ABORT (1 << 3)
206#define HPSATMF_PHYS_TSET_ABORT (1 << 4)
207#define HPSATMF_PHYS_CLEAR_ACA (1 << 5)
208#define HPSATMF_PHYS_CLEAR_TSET (1 << 6)
209#define HPSATMF_PHYS_QRY_TASK (1 << 7)
210#define HPSATMF_PHYS_QRY_TSET (1 << 8)
211#define HPSATMF_PHYS_QRY_ASYNC (1 << 9)
212#define HPSATMF_MASK_SUPPORTED (1 << 16)
213#define HPSATMF_LOG_LUN_RESET (1 << 17)
214#define HPSATMF_LOG_NEX_RESET (1 << 18)
215#define HPSATMF_LOG_TASK_ABORT (1 << 19)
216#define HPSATMF_LOG_TSET_ABORT (1 << 20)
217#define HPSATMF_LOG_CLEAR_ACA (1 << 21)
218#define HPSATMF_LOG_CLEAR_TSET (1 << 22)
219#define HPSATMF_LOG_QRY_TASK (1 << 23)
220#define HPSATMF_LOG_QRY_TSET (1 << 24)
221#define HPSATMF_LOG_QRY_ASYNC (1 << 25)
Stephen M. Cameron76438d02014-02-18 13:55:43 -0600222 u32 events;
Stephen M. Cameronfaff6ee2014-02-18 13:57:42 -0600223#define CTLR_STATE_CHANGE_EVENT (1 << 0)
224#define CTLR_ENCLOSURE_HOT_PLUG_EVENT (1 << 1)
225#define CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV (1 << 4)
226#define CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV (1 << 5)
227#define CTLR_STATE_CHANGE_EVENT_REDUNDANT_CNTRL (1 << 6)
228#define CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED (1 << 30)
229#define CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE (1 << 31)
230
231#define RESCAN_REQUIRED_EVENT_BITS \
232 (CTLR_STATE_CHANGE_EVENT | \
233 CTLR_ENCLOSURE_HOT_PLUG_EVENT | \
234 CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV | \
235 CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV | \
236 CTLR_STATE_CHANGE_EVENT_REDUNDANT_CNTRL | \
237 CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED | \
238 CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE)
Stephen M. Cameron98465902014-02-21 16:25:00 -0600239 spinlock_t offline_device_lock;
240 struct list_head offline_device_list;
Scott Teelda0697b2014-02-18 13:57:00 -0600241 int acciopath_status;
Scott Teele863d682014-02-18 13:57:05 -0600242 int drv_req_rescan; /* flag for driver to request rescan event */
Stephen M. Cameron2ba8bfc2014-02-18 13:57:52 -0600243 int raid_offload_debug;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800244};
Stephen M. Cameron98465902014-02-21 16:25:00 -0600245
246struct offline_device_entry {
247 unsigned char scsi3addr[8];
248 struct list_head offline_list;
249};
250
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800251#define HPSA_ABORT_MSG 0
252#define HPSA_DEVICE_RESET_MSG 1
Stephen M. Cameron64670ac2011-05-03 14:59:51 -0500253#define HPSA_RESET_TYPE_CONTROLLER 0x00
254#define HPSA_RESET_TYPE_BUS 0x01
255#define HPSA_RESET_TYPE_TARGET 0x03
256#define HPSA_RESET_TYPE_LUN 0x04
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800257#define HPSA_MSG_SEND_RETRY_LIMIT 10
Stephen M. Cameron516fda42011-05-03 14:59:15 -0500258#define HPSA_MSG_SEND_RETRY_INTERVAL_MSECS (10000)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800259
260/* Maximum time in seconds driver will wait for command completions
261 * when polling before giving up.
262 */
263#define HPSA_MAX_POLL_TIME_SECS (20)
264
265/* During SCSI error recovery, HPSA_TUR_RETRY_LIMIT defines
266 * how many times to retry TEST UNIT READY on a device
267 * while waiting for it to become ready before giving up.
268 * HPSA_MAX_WAIT_INTERVAL_SECS is the max wait interval
269 * between sending TURs while waiting for a device
270 * to become ready.
271 */
272#define HPSA_TUR_RETRY_LIMIT (20)
273#define HPSA_MAX_WAIT_INTERVAL_SECS (30)
274
275/* HPSA_BOARD_READY_WAIT_SECS is how long to wait for a board
276 * to become ready, in seconds, before giving up on it.
277 * HPSA_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait
278 * between polling the board to see if it is ready, in
279 * milliseconds. HPSA_BOARD_READY_POLL_INTERVAL and
280 * HPSA_BOARD_READY_ITERATIONS are derived from those.
281 */
282#define HPSA_BOARD_READY_WAIT_SECS (120)
Stephen M. Cameron2ed71272011-05-03 14:59:31 -0500283#define HPSA_BOARD_NOT_READY_WAIT_SECS (100)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800284#define HPSA_BOARD_READY_POLL_INTERVAL_MSECS (100)
285#define HPSA_BOARD_READY_POLL_INTERVAL \
286 ((HPSA_BOARD_READY_POLL_INTERVAL_MSECS * HZ) / 1000)
287#define HPSA_BOARD_READY_ITERATIONS \
288 ((HPSA_BOARD_READY_WAIT_SECS * 1000) / \
289 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
Stephen M. Cameronfe5389c2011-01-06 14:48:03 -0600290#define HPSA_BOARD_NOT_READY_ITERATIONS \
291 ((HPSA_BOARD_NOT_READY_WAIT_SECS * 1000) / \
292 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800293#define HPSA_POST_RESET_PAUSE_MSECS (3000)
294#define HPSA_POST_RESET_NOOP_RETRIES (12)
295
296/* Defining the diffent access_menthods */
297/*
298 * Memory mapped FIFO interface (SMART 53xx cards)
299 */
300#define SA5_DOORBELL 0x20
301#define SA5_REQUEST_PORT_OFFSET 0x40
302#define SA5_REPLY_INTR_MASK_OFFSET 0x34
303#define SA5_REPLY_PORT_OFFSET 0x44
304#define SA5_INTR_STATUS 0x30
305#define SA5_SCRATCHPAD_OFFSET 0xB0
306
307#define SA5_CTCFG_OFFSET 0xB4
308#define SA5_CTMEM_OFFSET 0xB8
309
310#define SA5_INTR_OFF 0x08
311#define SA5B_INTR_OFF 0x04
312#define SA5_INTR_PENDING 0x08
313#define SA5B_INTR_PENDING 0x04
314#define FIFO_EMPTY 0xffffffff
315#define HPSA_FIRMWARE_READY 0xffff0000 /* value in scratchpad register */
316
317#define HPSA_ERROR_BIT 0x02
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800318
Don Brace303932f2010-02-04 08:42:40 -0600319/* Performant mode flags */
320#define SA5_PERF_INTR_PENDING 0x04
321#define SA5_PERF_INTR_OFF 0x05
322#define SA5_OUTDB_STATUS_PERF_BIT 0x01
323#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
324#define SA5_OUTDB_CLEAR 0xA0
325#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
326#define SA5_OUTDB_STATUS 0x9C
327
328
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800329#define HPSA_INTR_ON 1
330#define HPSA_INTR_OFF 0
Mike Millerb66cc252014-02-18 13:56:04 -0600331
332/*
333 * Inbound Post Queue offsets for IO Accelerator Mode 2
334 */
335#define IOACCEL2_INBOUND_POSTQ_32 0x48
336#define IOACCEL2_INBOUND_POSTQ_64_LOW 0xd0
337#define IOACCEL2_INBOUND_POSTQ_64_HI 0xd4
338
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800339/*
340 Send the command to the hardware
341*/
342static void SA5_submit_command(struct ctlr_info *h,
343 struct CommandList *c)
344{
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800345 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
Stephen M. Cameronfec62c32011-07-21 13:16:05 -0500346 (void) readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800347}
348
Stephen M. Cameronb3a52e72014-05-29 10:53:23 -0500349static void SA5_submit_command_no_read(struct ctlr_info *h,
350 struct CommandList *c)
351{
352 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
353}
354
Scott Teelc3497752014-02-18 13:56:34 -0600355static void SA5_submit_command_ioaccel2(struct ctlr_info *h,
356 struct CommandList *c)
357{
Scott Teelc3497752014-02-18 13:56:34 -0600358 if (c->cmd_type == CMD_IOACCEL2)
359 writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
360 else
361 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
Scott Teelc3497752014-02-18 13:56:34 -0600362}
363
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800364/*
365 * This card is the opposite of the other cards.
366 * 0 turns interrupts on...
367 * 0x08 turns them off...
368 */
369static void SA5_intr_mask(struct ctlr_info *h, unsigned long val)
370{
371 if (val) { /* Turn interrupts on */
372 h->interrupts_enabled = 1;
373 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500374 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800375 } else { /* Turn them off */
376 h->interrupts_enabled = 0;
377 writel(SA5_INTR_OFF,
378 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500379 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800380 }
381}
Don Brace303932f2010-02-04 08:42:40 -0600382
383static void SA5_performant_intr_mask(struct ctlr_info *h, unsigned long val)
384{
385 if (val) { /* turn on interrupts */
386 h->interrupts_enabled = 1;
387 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500388 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Don Brace303932f2010-02-04 08:42:40 -0600389 } else {
390 h->interrupts_enabled = 0;
391 writel(SA5_PERF_INTR_OFF,
392 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500393 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Don Brace303932f2010-02-04 08:42:40 -0600394 }
395}
396
Matt Gates254f7962012-05-01 11:43:06 -0500397static unsigned long SA5_performant_completed(struct ctlr_info *h, u8 q)
Don Brace303932f2010-02-04 08:42:40 -0600398{
Stephen M. Cameron072b0512014-05-29 10:53:07 -0500399 struct reply_queue_buffer *rq = &h->reply_queue[q];
Matt Gatese16a33a2012-05-01 11:43:11 -0500400 unsigned long flags, register_value = FIFO_EMPTY;
Don Brace303932f2010-02-04 08:42:40 -0600401
Don Brace303932f2010-02-04 08:42:40 -0600402 /* msi auto clears the interrupt pending bit. */
403 if (!(h->msi_vector || h->msix_vector)) {
Stephen M. Cameron2c17d2d2012-05-01 11:42:30 -0500404 /* flush the controller write of the reply queue by reading
405 * outbound doorbell status register.
406 */
407 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
Don Brace303932f2010-02-04 08:42:40 -0600408 writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
409 /* Do a read in order to flush the write to the controller
410 * (as per spec.)
411 */
412 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
413 }
414
Matt Gates254f7962012-05-01 11:43:06 -0500415 if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
416 register_value = rq->head[rq->current_entry];
417 rq->current_entry++;
Matt Gatese16a33a2012-05-01 11:43:11 -0500418 spin_lock_irqsave(&h->lock, flags);
Don Brace303932f2010-02-04 08:42:40 -0600419 h->commands_outstanding--;
Matt Gatese16a33a2012-05-01 11:43:11 -0500420 spin_unlock_irqrestore(&h->lock, flags);
Don Brace303932f2010-02-04 08:42:40 -0600421 } else {
422 register_value = FIFO_EMPTY;
423 }
424 /* Check for wraparound */
Matt Gates254f7962012-05-01 11:43:06 -0500425 if (rq->current_entry == h->max_commands) {
426 rq->current_entry = 0;
427 rq->wraparound ^= 1;
Don Brace303932f2010-02-04 08:42:40 -0600428 }
Don Brace303932f2010-02-04 08:42:40 -0600429 return register_value;
430}
431
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800432/*
433 * Returns true if fifo is full.
434 *
435 */
436static unsigned long SA5_fifo_full(struct ctlr_info *h)
437{
438 if (h->commands_outstanding >= h->max_commands)
439 return 1;
440 else
441 return 0;
442
443}
444/*
445 * returns value read from hardware.
446 * returns FIFO_EMPTY if there is nothing to read
447 */
Matt Gates254f7962012-05-01 11:43:06 -0500448static unsigned long SA5_completed(struct ctlr_info *h,
449 __attribute__((unused)) u8 q)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800450{
451 unsigned long register_value
452 = readl(h->vaddr + SA5_REPLY_PORT_OFFSET);
Matt Gatese16a33a2012-05-01 11:43:11 -0500453 unsigned long flags;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800454
Matt Gatese16a33a2012-05-01 11:43:11 -0500455 if (register_value != FIFO_EMPTY) {
456 spin_lock_irqsave(&h->lock, flags);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800457 h->commands_outstanding--;
Matt Gatese16a33a2012-05-01 11:43:11 -0500458 spin_unlock_irqrestore(&h->lock, flags);
459 }
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800460
461#ifdef HPSA_DEBUG
462 if (register_value != FIFO_EMPTY)
Stephen M. Cameron84ca0be2010-02-04 08:42:30 -0600463 dev_dbg(&h->pdev->dev, "Read %lx back from board\n",
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800464 register_value);
465 else
Stephen M. Cameronf79cfec2012-01-19 14:00:59 -0600466 dev_dbg(&h->pdev->dev, "FIFO Empty read\n");
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800467#endif
468
469 return register_value;
470}
471/*
472 * Returns true if an interrupt is pending..
473 */
Stephen M. Cameron900c5442010-02-04 08:42:35 -0600474static bool SA5_intr_pending(struct ctlr_info *h)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800475{
476 unsigned long register_value =
477 readl(h->vaddr + SA5_INTR_STATUS);
Stephen M. Cameron900c5442010-02-04 08:42:35 -0600478 return register_value & SA5_INTR_PENDING;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800479}
480
Don Brace303932f2010-02-04 08:42:40 -0600481static bool SA5_performant_intr_pending(struct ctlr_info *h)
482{
483 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
484
485 if (!register_value)
486 return false;
487
488 if (h->msi_vector || h->msix_vector)
489 return true;
490
491 /* Read outbound doorbell to flush */
492 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
493 return register_value & SA5_OUTDB_STATUS_PERF_BIT;
494}
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800495
Matt Gatese1f7de02014-02-18 13:55:17 -0600496#define SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT 0x100
497
498static bool SA5_ioaccel_mode1_intr_pending(struct ctlr_info *h)
499{
500 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
501
502 return (register_value & SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT) ?
503 true : false;
504}
505
506#define IOACCEL_MODE1_REPLY_QUEUE_INDEX 0x1A0
507#define IOACCEL_MODE1_PRODUCER_INDEX 0x1B8
508#define IOACCEL_MODE1_CONSUMER_INDEX 0x1BC
509#define IOACCEL_MODE1_REPLY_UNUSED 0xFFFFFFFFFFFFFFFFULL
510
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600511static unsigned long SA5_ioaccel_mode1_completed(struct ctlr_info *h, u8 q)
Matt Gatese1f7de02014-02-18 13:55:17 -0600512{
513 u64 register_value;
Stephen M. Cameron072b0512014-05-29 10:53:07 -0500514 struct reply_queue_buffer *rq = &h->reply_queue[q];
Matt Gatese1f7de02014-02-18 13:55:17 -0600515 unsigned long flags;
516
517 BUG_ON(q >= h->nreply_queues);
518
519 register_value = rq->head[rq->current_entry];
520 if (register_value != IOACCEL_MODE1_REPLY_UNUSED) {
521 rq->head[rq->current_entry] = IOACCEL_MODE1_REPLY_UNUSED;
522 if (++rq->current_entry == rq->size)
523 rq->current_entry = 0;
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600524 /*
525 * @todo
526 *
527 * Don't really need to write the new index after each command,
528 * but with current driver design this is easiest.
529 */
530 wmb();
531 writel((q << 24) | rq->current_entry, h->vaddr +
532 IOACCEL_MODE1_CONSUMER_INDEX);
Matt Gatese1f7de02014-02-18 13:55:17 -0600533 spin_lock_irqsave(&h->lock, flags);
534 h->commands_outstanding--;
535 spin_unlock_irqrestore(&h->lock, flags);
Matt Gatese1f7de02014-02-18 13:55:17 -0600536 }
537 return (unsigned long) register_value;
538}
539
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800540static struct access_method SA5_access = {
541 SA5_submit_command,
542 SA5_intr_mask,
543 SA5_fifo_full,
544 SA5_intr_pending,
545 SA5_completed,
546};
547
Matt Gatese1f7de02014-02-18 13:55:17 -0600548static struct access_method SA5_ioaccel_mode1_access = {
549 SA5_submit_command,
550 SA5_performant_intr_mask,
551 SA5_fifo_full,
552 SA5_ioaccel_mode1_intr_pending,
553 SA5_ioaccel_mode1_completed,
554};
555
Scott Teelc3497752014-02-18 13:56:34 -0600556static struct access_method SA5_ioaccel_mode2_access = {
557 SA5_submit_command_ioaccel2,
558 SA5_performant_intr_mask,
559 SA5_fifo_full,
560 SA5_performant_intr_pending,
561 SA5_performant_completed,
562};
563
Don Brace303932f2010-02-04 08:42:40 -0600564static struct access_method SA5_performant_access = {
565 SA5_submit_command,
566 SA5_performant_intr_mask,
567 SA5_fifo_full,
568 SA5_performant_intr_pending,
569 SA5_performant_completed,
570};
571
Stephen M. Cameronb3a52e72014-05-29 10:53:23 -0500572static struct access_method SA5_performant_access_no_read = {
573 SA5_submit_command_no_read,
574 SA5_performant_intr_mask,
575 SA5_fifo_full,
576 SA5_performant_intr_pending,
577 SA5_performant_completed,
578};
579
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800580struct board_type {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600581 u32 board_id;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800582 char *product_name;
583 struct access_method *access;
584};
585
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800586#endif /* HPSA_H */
587