blob: 08202fd682e4dfb4b375a79ea43f0bfd804dae32 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) 2007 Ben Skeggs.
3 *
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining
7 * a copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sublicense, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial
16 * portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
19 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
21 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
22 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
23 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
24 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
Ben Skeggsa11c3192010-08-27 10:00:25 +100030
Ben Skeggs6ee73862009-12-11 19:24:15 +100031#include "nouveau_drv.h"
Ben Skeggsa11c3192010-08-27 10:00:25 +100032#include "nouveau_vm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100033
Ben Skeggsf869ef82010-11-15 11:53:16 +100034#define BAR1_VM_BASE 0x0020000000ULL
35#define BAR1_VM_SIZE pci_resource_len(dev->pdev, 1)
36#define BAR3_VM_BASE 0x0000000000ULL
37#define BAR3_VM_SIZE pci_resource_len(dev->pdev, 3)
38
Ben Skeggs6ee73862009-12-11 19:24:15 +100039struct nv50_instmem_priv {
40 uint32_t save1700[5]; /* 0x1700->0x1710 */
41
Ben Skeggsf869ef82010-11-15 11:53:16 +100042 struct nouveau_gpuobj *bar1_dmaobj;
43 struct nouveau_gpuobj *bar3_dmaobj;
Ben Skeggs6ee73862009-12-11 19:24:15 +100044};
45
Ben Skeggsfbd28952010-09-01 15:24:34 +100046static void
47nv50_channel_del(struct nouveau_channel **pchan)
48{
49 struct nouveau_channel *chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +100050
Ben Skeggsfbd28952010-09-01 15:24:34 +100051 chan = *pchan;
52 *pchan = NULL;
53 if (!chan)
54 return;
55
56 nouveau_gpuobj_ref(NULL, &chan->ramfc);
Ben Skeggsf869ef82010-11-15 11:53:16 +100057 nouveau_vm_ref(NULL, &chan->vm, chan->vm_pd);
Ben Skeggsfbd28952010-09-01 15:24:34 +100058 nouveau_gpuobj_ref(NULL, &chan->vm_pd);
59 if (chan->ramin_heap.free_stack.next)
60 drm_mm_takedown(&chan->ramin_heap);
61 nouveau_gpuobj_ref(NULL, &chan->ramin);
62 kfree(chan);
63}
64
65static int
Ben Skeggsf869ef82010-11-15 11:53:16 +100066nv50_channel_new(struct drm_device *dev, u32 size, struct nouveau_vm *vm,
Ben Skeggsfbd28952010-09-01 15:24:34 +100067 struct nouveau_channel **pchan)
68{
69 struct drm_nouveau_private *dev_priv = dev->dev_private;
70 u32 pgd = (dev_priv->chipset == 0x50) ? 0x1400 : 0x0200;
71 u32 fc = (dev_priv->chipset == 0x50) ? 0x0000 : 0x4200;
72 struct nouveau_channel *chan;
Ben Skeggsf869ef82010-11-15 11:53:16 +100073 int ret, i;
Ben Skeggsfbd28952010-09-01 15:24:34 +100074
75 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
76 if (!chan)
77 return -ENOMEM;
78 chan->dev = dev;
79
80 ret = nouveau_gpuobj_new(dev, NULL, size, 0x1000, 0, &chan->ramin);
81 if (ret) {
82 nv50_channel_del(&chan);
83 return ret;
84 }
85
86 ret = drm_mm_init(&chan->ramin_heap, 0x6000, chan->ramin->size);
87 if (ret) {
88 nv50_channel_del(&chan);
89 return ret;
90 }
91
92 ret = nouveau_gpuobj_new_fake(dev, chan->ramin->pinst == ~0 ? ~0 :
93 chan->ramin->pinst + pgd,
94 chan->ramin->vinst + pgd,
95 0x4000, NVOBJ_FLAG_ZERO_ALLOC,
96 &chan->vm_pd);
97 if (ret) {
98 nv50_channel_del(&chan);
99 return ret;
100 }
101
Ben Skeggsf869ef82010-11-15 11:53:16 +1000102 for (i = 0; i < 0x4000; i += 8) {
103 nv_wo32(chan->vm_pd, i + 0, 0x00000000);
104 nv_wo32(chan->vm_pd, i + 4, 0xdeadcafe);
105 }
106
107 ret = nouveau_vm_ref(vm, &chan->vm, chan->vm_pd);
108 if (ret) {
109 nv50_channel_del(&chan);
110 return ret;
111 }
112
Ben Skeggsfbd28952010-09-01 15:24:34 +1000113 ret = nouveau_gpuobj_new_fake(dev, chan->ramin->pinst == ~0 ? ~0 :
114 chan->ramin->pinst + fc,
115 chan->ramin->vinst + fc, 0x100,
116 NVOBJ_FLAG_ZERO_ALLOC, &chan->ramfc);
117 if (ret) {
118 nv50_channel_del(&chan);
119 return ret;
120 }
121
122 *pchan = chan;
123 return 0;
124}
Ben Skeggs6ee73862009-12-11 19:24:15 +1000125
126int
127nv50_instmem_init(struct drm_device *dev)
128{
129 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000130 struct nv50_instmem_priv *priv;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000131 struct nouveau_channel *chan;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000132 struct nouveau_vm *vm;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000133 int ret, i;
Ben Skeggs4c1361422010-11-15 11:54:21 +1000134 u64 nongart_o;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000135 u32 tmp;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000136
137 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
138 if (!priv)
139 return -ENOMEM;
140 dev_priv->engine.instmem.priv = priv;
141
142 /* Save state, will restore at takedown. */
143 for (i = 0x1700; i <= 0x1710; i += 4)
144 priv->save1700[(i-0x1700)/4] = nv_rd32(dev, i);
145
Ben Skeggsfbd28952010-09-01 15:24:34 +1000146 /* Global PRAMIN heap */
147 ret = drm_mm_init(&dev_priv->ramin_heap, 0, dev_priv->ramin_size);
148 if (ret) {
149 NV_ERROR(dev, "Failed to init RAMIN heap\n");
Ben Skeggsf869ef82010-11-15 11:53:16 +1000150 goto error;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000151 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000152
Ben Skeggsf869ef82010-11-15 11:53:16 +1000153 /* BAR3 */
154 ret = nouveau_vm_new(dev, BAR3_VM_BASE, BAR3_VM_SIZE, BAR3_VM_BASE,
155 29, 12, 16, &dev_priv->bar3_vm);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000156 if (ret)
Ben Skeggsf869ef82010-11-15 11:53:16 +1000157 goto error;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000158
Ben Skeggsf869ef82010-11-15 11:53:16 +1000159 ret = nouveau_gpuobj_new(dev, NULL, (BAR3_VM_SIZE >> 12) * 8,
160 0x1000, NVOBJ_FLAG_DONT_MAP |
161 NVOBJ_FLAG_ZERO_ALLOC,
162 &dev_priv->bar3_vm->pgt[0].obj);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000163 if (ret)
Ben Skeggsf869ef82010-11-15 11:53:16 +1000164 goto error;
165 dev_priv->bar3_vm->pgt[0].page_shift = 12;
166 dev_priv->bar3_vm->pgt[0].refcount = 1;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000167
Ben Skeggsf869ef82010-11-15 11:53:16 +1000168 nv50_instmem_map(dev_priv->bar3_vm->pgt[0].obj);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000169
Ben Skeggsf869ef82010-11-15 11:53:16 +1000170 ret = nv50_channel_new(dev, 128 * 1024, dev_priv->bar3_vm, &chan);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000171 if (ret)
Ben Skeggsf869ef82010-11-15 11:53:16 +1000172 goto error;
173 dev_priv->channels.ptr[0] = dev_priv->channels.ptr[127] = chan;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000174
Ben Skeggsf869ef82010-11-15 11:53:16 +1000175 ret = nv50_gpuobj_dma_new(chan, 0x0000, BAR3_VM_BASE, BAR3_VM_SIZE,
176 NV_MEM_TARGET_VM, NV_MEM_ACCESS_VM,
177 NV_MEM_TYPE_VM, NV_MEM_COMP_VM,
178 &priv->bar3_dmaobj);
179 if (ret)
180 goto error;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000181
Ben Skeggsfbd28952010-09-01 15:24:34 +1000182 nv_wr32(dev, 0x001704, 0x00000000 | (chan->ramin->vinst >> 12));
183 nv_wr32(dev, 0x001704, 0x40000000 | (chan->ramin->vinst >> 12));
Ben Skeggsf869ef82010-11-15 11:53:16 +1000184 nv_wr32(dev, 0x00170c, 0x80000000 | (priv->bar3_dmaobj->cinst >> 4));
Ben Skeggsfbd28952010-09-01 15:24:34 +1000185
186 tmp = nv_ri32(dev, 0);
187 nv_wi32(dev, 0, ~tmp);
188 if (nv_ri32(dev, 0) != ~tmp) {
189 NV_ERROR(dev, "PRAMIN readback failed\n");
Ben Skeggsf869ef82010-11-15 11:53:16 +1000190 ret = -EIO;
191 goto error;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000192 }
193 nv_wi32(dev, 0, tmp);
194
195 dev_priv->ramin_available = true;
196
Ben Skeggsf869ef82010-11-15 11:53:16 +1000197 /* BAR1 */
198 ret = nouveau_vm_new(dev, BAR1_VM_BASE, BAR1_VM_SIZE, BAR1_VM_BASE,
199 29, 12, 16, &vm);
200 if (ret)
201 goto error;
202
203 ret = nouveau_vm_ref(vm, &dev_priv->bar1_vm, chan->vm_pd);
204 if (ret)
205 goto error;
206 nouveau_vm_ref(NULL, &vm, NULL);
207
208 ret = nv50_gpuobj_dma_new(chan, 0x0000, BAR1_VM_BASE, BAR1_VM_SIZE,
209 NV_MEM_TARGET_VM, NV_MEM_ACCESS_VM,
210 NV_MEM_TYPE_VM, NV_MEM_COMP_VM,
211 &priv->bar1_dmaobj);
212 if (ret)
213 goto error;
214
215 nv_wr32(dev, 0x001708, 0x80000000 | (priv->bar1_dmaobj->cinst >> 4));
216 for (i = 0; i < 8; i++)
217 nv_wr32(dev, 0x1900 + (i*4), 0);
218
Ben Skeggs4c1361422010-11-15 11:54:21 +1000219 /* Create shared channel VM, space is reserved for GART mappings at
220 * the beginning of this address space, it's managed separately
221 * because TTM makes life painful
222 */
223 dev_priv->vm_gart_base = 0x0020000000ULL;
224 dev_priv->vm_gart_size = 512 * 1024 * 1024;
225 nongart_o = dev_priv->vm_gart_base + dev_priv->vm_gart_size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000226
Ben Skeggs4c1361422010-11-15 11:54:21 +1000227 ret = nouveau_vm_new(dev, 0, (1ULL << 40), nongart_o,
228 29, 12, 16, &dev_priv->chan_vm);
229 if (ret)
230 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000231
Ben Skeggs6ee73862009-12-11 19:24:15 +1000232 return 0;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000233
234error:
235 nv50_instmem_takedown(dev);
236 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000237}
238
239void
240nv50_instmem_takedown(struct drm_device *dev)
241{
242 struct drm_nouveau_private *dev_priv = dev->dev_private;
243 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
Ben Skeggscff5c132010-10-06 16:16:59 +1000244 struct nouveau_channel *chan = dev_priv->channels.ptr[0];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000245 int i;
246
247 NV_DEBUG(dev, "\n");
248
249 if (!priv)
250 return;
251
Ben Skeggsfbd28952010-09-01 15:24:34 +1000252 dev_priv->ramin_available = false;
253
Ben Skeggs4c1361422010-11-15 11:54:21 +1000254 nouveau_vm_ref(NULL, &dev_priv->chan_vm, NULL);
Ben Skeggsf869ef82010-11-15 11:53:16 +1000255
Ben Skeggs6ee73862009-12-11 19:24:15 +1000256 for (i = 0x1700; i <= 0x1710; i += 4)
257 nv_wr32(dev, i, priv->save1700[(i - 0x1700) / 4]);
258
Ben Skeggsf869ef82010-11-15 11:53:16 +1000259 nouveau_gpuobj_ref(NULL, &priv->bar3_dmaobj);
260 nouveau_gpuobj_ref(NULL, &priv->bar1_dmaobj);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000261
Ben Skeggsf869ef82010-11-15 11:53:16 +1000262 nouveau_vm_ref(NULL, &dev_priv->bar1_vm, chan->vm_pd);
263 dev_priv->channels.ptr[127] = 0;
264 nv50_channel_del(&dev_priv->channels.ptr[0]);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000265
Ben Skeggsf869ef82010-11-15 11:53:16 +1000266 nouveau_gpuobj_ref(NULL, &dev_priv->bar3_vm->pgt[0].obj);
267 nouveau_vm_ref(NULL, &dev_priv->bar3_vm, NULL);
268
269 if (dev_priv->ramin_heap.free_stack.next)
270 drm_mm_takedown(&dev_priv->ramin_heap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000271
272 dev_priv->engine.instmem.priv = NULL;
273 kfree(priv);
274}
275
276int
277nv50_instmem_suspend(struct drm_device *dev)
278{
279 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000280
Ben Skeggsdc1e5c02010-10-25 15:23:59 +1000281 dev_priv->ramin_available = false;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000282 return 0;
283}
284
285void
286nv50_instmem_resume(struct drm_device *dev)
287{
288 struct drm_nouveau_private *dev_priv = dev->dev_private;
289 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
Ben Skeggscff5c132010-10-06 16:16:59 +1000290 struct nouveau_channel *chan = dev_priv->channels.ptr[0];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000291 int i;
292
Ben Skeggs6ee73862009-12-11 19:24:15 +1000293 /* Poke the relevant regs, and pray it works :) */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000294 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000295 nv_wr32(dev, NV50_PUNK_UNK1710, 0);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000296 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000297 NV50_PUNK_BAR_CFG_BASE_VALID);
Ben Skeggsf869ef82010-11-15 11:53:16 +1000298 nv_wr32(dev, NV50_PUNK_BAR1_CTXDMA, (priv->bar1_dmaobj->cinst >> 4) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000299 NV50_PUNK_BAR1_CTXDMA_VALID);
Ben Skeggsf869ef82010-11-15 11:53:16 +1000300 nv_wr32(dev, NV50_PUNK_BAR3_CTXDMA, (priv->bar3_dmaobj->cinst >> 4) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000301 NV50_PUNK_BAR3_CTXDMA_VALID);
302
303 for (i = 0; i < 8; i++)
304 nv_wr32(dev, 0x1900 + (i*4), 0);
Ben Skeggsdc1e5c02010-10-25 15:23:59 +1000305
306 dev_priv->ramin_available = true;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000307}
308
Ben Skeggse41115d2010-11-01 11:45:02 +1000309struct nv50_gpuobj_node {
Ben Skeggsf869ef82010-11-15 11:53:16 +1000310 struct nouveau_vram *vram;
Ben Skeggse41115d2010-11-01 11:45:02 +1000311 u32 align;
312};
313
314
Ben Skeggs6ee73862009-12-11 19:24:15 +1000315int
Ben Skeggse41115d2010-11-01 11:45:02 +1000316nv50_instmem_get(struct nouveau_gpuobj *gpuobj, u32 size, u32 align)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000317{
Ben Skeggse41115d2010-11-01 11:45:02 +1000318 struct drm_device *dev = gpuobj->dev;
319 struct nv50_gpuobj_node *node = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000320 int ret;
321
Ben Skeggse41115d2010-11-01 11:45:02 +1000322 node = kzalloc(sizeof(*node), GFP_KERNEL);
323 if (!node)
324 return -ENOMEM;
325 node->align = align;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000326
Ben Skeggsf869ef82010-11-15 11:53:16 +1000327 size = (size + 4095) & ~4095;
328 align = max(align, (u32)4096);
329
330 ret = nv50_vram_new(dev, size, align, 0, 0, &node->vram);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000331 if (ret) {
Ben Skeggsf869ef82010-11-15 11:53:16 +1000332 kfree(node);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000333 return ret;
334 }
335
Ben Skeggsf869ef82010-11-15 11:53:16 +1000336 gpuobj->vinst = node->vram->offset;
337 gpuobj->size = size;
Ben Skeggse41115d2010-11-01 11:45:02 +1000338 gpuobj->node = node;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000339 return 0;
340}
341
342void
Ben Skeggse41115d2010-11-01 11:45:02 +1000343nv50_instmem_put(struct nouveau_gpuobj *gpuobj)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000344{
Ben Skeggsf869ef82010-11-15 11:53:16 +1000345 struct drm_device *dev = gpuobj->dev;
Ben Skeggse41115d2010-11-01 11:45:02 +1000346 struct nv50_gpuobj_node *node;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000347
Ben Skeggse41115d2010-11-01 11:45:02 +1000348 node = gpuobj->node;
349 gpuobj->node = NULL;
350
Ben Skeggsf869ef82010-11-15 11:53:16 +1000351 nv50_vram_del(dev, &node->vram);
Ben Skeggse41115d2010-11-01 11:45:02 +1000352 kfree(node);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000353}
354
355int
Ben Skeggse41115d2010-11-01 11:45:02 +1000356nv50_instmem_map(struct nouveau_gpuobj *gpuobj)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000357{
Ben Skeggse41115d2010-11-01 11:45:02 +1000358 struct drm_nouveau_private *dev_priv = gpuobj->dev->dev_private;
Ben Skeggse41115d2010-11-01 11:45:02 +1000359 struct nv50_gpuobj_node *node = gpuobj->node;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000360 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000361
Ben Skeggsf869ef82010-11-15 11:53:16 +1000362 ret = nouveau_vm_get(dev_priv->bar3_vm, gpuobj->size, 12,
363 NV_MEM_ACCESS_RW, &node->vram->bar_vma);
364 if (ret)
365 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000366
Ben Skeggsf869ef82010-11-15 11:53:16 +1000367 nouveau_vm_map(&node->vram->bar_vma, node->vram);
368 gpuobj->pinst = node->vram->bar_vma.offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000369 return 0;
370}
371
Ben Skeggse41115d2010-11-01 11:45:02 +1000372void
373nv50_instmem_unmap(struct nouveau_gpuobj *gpuobj)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000374{
Ben Skeggse41115d2010-11-01 11:45:02 +1000375 struct nv50_gpuobj_node *node = gpuobj->node;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000376
Ben Skeggsf869ef82010-11-15 11:53:16 +1000377 if (node->vram->bar_vma.node) {
378 nouveau_vm_unmap(&node->vram->bar_vma);
379 nouveau_vm_put(&node->vram->bar_vma);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000380 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000381}
382
383void
Ben Skeggsf56cb862010-07-08 11:29:10 +1000384nv50_instmem_flush(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000385{
Ben Skeggs734ee832010-07-15 11:02:54 +1000386 nv_wr32(dev, 0x00330c, 0x00000001);
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200387 if (!nv_wait(dev, 0x00330c, 0x00000002, 0x00000000))
Ben Skeggs734ee832010-07-15 11:02:54 +1000388 NV_ERROR(dev, "PRAMIN flush timeout\n");
389}
390
391void
392nv84_instmem_flush(struct drm_device *dev)
393{
Ben Skeggsf56cb862010-07-08 11:29:10 +1000394 nv_wr32(dev, 0x070000, 0x00000001);
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200395 if (!nv_wait(dev, 0x070000, 0x00000002, 0x00000000))
Ben Skeggsf56cb862010-07-08 11:29:10 +1000396 NV_ERROR(dev, "PRAMIN flush timeout\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000397}
398