blob: cb569b65a54ddcdaa8cce08d047799a24ba75f4b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001comment "Processor Type"
2
Linus Torvalds1da177e2005-04-16 15:20:36 -07003# Select CPU types depending on the architecture selected. This selects
4# which CPUs we support in the kernel image, and the compiler instruction
5# optimiser behaviour.
6
Hyok S. Choi07e0da72006-09-26 17:37:36 +09007# ARM7TDMI
8config CPU_ARM7TDMI
Arnd Bergmannc32b7652015-05-26 15:40:16 +01009 bool
Russell King6b237a32006-09-27 17:44:39 +010010 depends on !MMU
Hyok S. Choi07e0da72006-09-26 17:37:36 +090011 select CPU_32v4T
12 select CPU_ABRT_LV4T
13 select CPU_CACHE_V4
Russell Kingb1b3f492012-10-06 17:12:25 +010014 select CPU_PABRT_LEGACY
Hyok S. Choi07e0da72006-09-26 17:37:36 +090015 help
16 A 32-bit RISC microprocessor based on the ARM7 processor core
17 which has no memory control unit and cache.
18
19 Say Y if you want support for the ARM7TDMI processor.
20 Otherwise, say N.
21
Linus Torvalds1da177e2005-04-16 15:20:36 -070022# ARM720T
23config CPU_ARM720T
Arnd Bergmann17d44d72015-11-25 17:32:21 +010024 bool
Lennert Buytenhek260e98e2006-08-28 12:51:20 +010025 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -070026 select CPU_ABRT_LV4T
27 select CPU_CACHE_V4
28 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +010029 select CPU_COPY_V4WT if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +010030 select CPU_CP15_MMU
31 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +010032 select CPU_TLB_V4WT if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -070033 help
34 A 32-bit RISC processor with 8kByte Cache, Write Buffer and
35 MMU built around an ARM7TDMI core.
36
37 Say Y if you want support for the ARM720T processor.
38 Otherwise, say N.
39
Hyok S. Choib731c312006-09-26 17:37:50 +090040# ARM740T
41config CPU_ARM740T
Arnd Bergmann17d44d72015-11-25 17:32:21 +010042 bool
Russell King6b237a32006-09-27 17:44:39 +010043 depends on !MMU
Hyok S. Choib731c312006-09-26 17:37:50 +090044 select CPU_32v4T
45 select CPU_ABRT_LV4T
Will Deacon82d9b0d2013-01-15 12:07:40 +000046 select CPU_CACHE_V4
Hyok S. Choib731c312006-09-26 17:37:50 +090047 select CPU_CP15_MPU
Russell Kingb1b3f492012-10-06 17:12:25 +010048 select CPU_PABRT_LEGACY
Hyok S. Choib731c312006-09-26 17:37:50 +090049 help
50 A 32-bit RISC processor with 8KB cache or 4KB variants,
51 write buffer and MPU(Protection Unit) built around
52 an ARM7TDMI core.
53
54 Say Y if you want support for the ARM740T processor.
55 Otherwise, say N.
56
Hyok S. Choi43f5f012006-09-26 17:38:05 +090057# ARM9TDMI
58config CPU_ARM9TDMI
Arnd Bergmannc32b7652015-05-26 15:40:16 +010059 bool
Russell King6b237a32006-09-27 17:44:39 +010060 depends on !MMU
Hyok S. Choi43f5f012006-09-26 17:38:05 +090061 select CPU_32v4T
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +090062 select CPU_ABRT_NOMMU
Hyok S. Choi43f5f012006-09-26 17:38:05 +090063 select CPU_CACHE_V4
Russell Kingb1b3f492012-10-06 17:12:25 +010064 select CPU_PABRT_LEGACY
Hyok S. Choi43f5f012006-09-26 17:38:05 +090065 help
66 A 32-bit RISC microprocessor based on the ARM9 processor core
67 which has no memory control unit and cache.
68
69 Say Y if you want support for the ARM9TDMI processor.
70 Otherwise, say N.
71
Linus Torvalds1da177e2005-04-16 15:20:36 -070072# ARM920T
73config CPU_ARM920T
Arnd Bergmann17d44d72015-11-25 17:32:21 +010074 bool
Lennert Buytenhek260e98e2006-08-28 12:51:20 +010075 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 select CPU_ABRT_EV4T
77 select CPU_CACHE_V4WT
78 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +010079 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +010080 select CPU_CP15_MMU
81 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +010082 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 help
84 The ARM920T is licensed to be produced by numerous vendors,
Hartley Sweetenc768e6762009-10-21 02:27:01 +010085 and is used in the Cirrus EP93xx and the Samsung S3C2410.
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
87 Say Y if you want support for the ARM920T processor.
88 Otherwise, say N.
89
90# ARM922T
91config CPU_ARM922T
Arnd Bergmann17d44d72015-11-25 17:32:21 +010092 bool
Lennert Buytenhek260e98e2006-08-28 12:51:20 +010093 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 select CPU_ABRT_EV4T
95 select CPU_CACHE_V4WT
96 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +010097 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +010098 select CPU_CP15_MMU
99 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100100 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 help
102 The ARM922T is a version of the ARM920T, but with smaller
103 instruction and data caches. It is used in Altera's
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100104 Excalibur XA device family and Micrel's KS8695 Centaur.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106 Say Y if you want support for the ARM922T processor.
107 Otherwise, say N.
108
109# ARM925T
110config CPU_ARM925T
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100111 bool
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100112 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 select CPU_ABRT_EV4T
114 select CPU_CACHE_V4WT
115 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100116 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100117 select CPU_CP15_MMU
118 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100119 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 help
121 The ARM925T is a mix between the ARM920T and ARM926T, but with
122 different instruction and data caches. It is used in TI's OMAP
123 device family.
124
125 Say Y if you want support for the ARM925T processor.
126 Otherwise, say N.
127
128# ARM926T
129config CPU_ARM926T
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100130 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 select CPU_32v5
132 select CPU_ABRT_EV5TJ
133 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100134 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100135 select CPU_CP15_MMU
136 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100137 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 help
139 This is a variant of the ARM920. It has slightly different
140 instruction sequences for cache and TLB operations. Curiously,
141 there is no documentation on it at the ARM corporate website.
142
143 Say Y if you want support for the ARM926T processor.
144 Otherwise, say N.
145
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200146# FA526
147config CPU_FA526
148 bool
149 select CPU_32v4
150 select CPU_ABRT_EV4
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200151 select CPU_CACHE_FA
Russell Kingb1b3f492012-10-06 17:12:25 +0100152 select CPU_CACHE_VIVT
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200153 select CPU_COPY_FA if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100154 select CPU_CP15_MMU
155 select CPU_PABRT_LEGACY
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200156 select CPU_TLB_FA if MMU
157 help
158 The FA526 is a version of the ARMv4 compatible processor with
159 Branch Target Buffer, Unified TLB and cache line size 16.
160
161 Say Y if you want support for the FA526 processor.
162 Otherwise, say N.
163
Hyok S. Choid60674e2006-09-26 17:38:18 +0900164# ARM940T
165config CPU_ARM940T
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100166 bool
Russell King6b237a32006-09-27 17:44:39 +0100167 depends on !MMU
Hyok S. Choid60674e2006-09-26 17:38:18 +0900168 select CPU_32v4T
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900169 select CPU_ABRT_NOMMU
Hyok S. Choid60674e2006-09-26 17:38:18 +0900170 select CPU_CACHE_VIVT
171 select CPU_CP15_MPU
Russell Kingb1b3f492012-10-06 17:12:25 +0100172 select CPU_PABRT_LEGACY
Hyok S. Choid60674e2006-09-26 17:38:18 +0900173 help
174 ARM940T is a member of the ARM9TDMI family of general-
Matt LaPlante3cb2fcc2006-11-30 05:22:59 +0100175 purpose microprocessors with MPU and separate 4KB
Hyok S. Choid60674e2006-09-26 17:38:18 +0900176 instruction and 4KB data cases, each with a 4-word line
177 length.
178
179 Say Y if you want support for the ARM940T processor.
180 Otherwise, say N.
181
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900182# ARM946E-S
183config CPU_ARM946E
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100184 bool
Russell King6b237a32006-09-27 17:44:39 +0100185 depends on !MMU
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900186 select CPU_32v5
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900187 select CPU_ABRT_NOMMU
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900188 select CPU_CACHE_VIVT
189 select CPU_CP15_MPU
Russell Kingb1b3f492012-10-06 17:12:25 +0100190 select CPU_PABRT_LEGACY
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900191 help
192 ARM946E-S is a member of the ARM9E-S family of high-
193 performance, 32-bit system-on-chip processor solutions.
194 The TCM and ARMv5TE 32-bit instruction set is supported.
195
196 Say Y if you want support for the ARM946E-S processor.
197 Otherwise, say N.
198
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199# ARM1020 - needs validating
200config CPU_ARM1020
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100201 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 select CPU_32v5
203 select CPU_ABRT_EV4T
204 select CPU_CACHE_V4WT
205 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100206 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100207 select CPU_CP15_MMU
208 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100209 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 help
211 The ARM1020 is the 32K cached version of the ARM10 processor,
212 with an addition of a floating-point unit.
213
214 Say Y if you want support for the ARM1020 processor.
215 Otherwise, say N.
216
217# ARM1020E - needs validating
218config CPU_ARM1020E
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100219 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100220 depends on n
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 select CPU_32v5
222 select CPU_ABRT_EV4T
223 select CPU_CACHE_V4WT
224 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100225 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100226 select CPU_CP15_MMU
227 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100228 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230# ARM1022E
231config CPU_ARM1022
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100232 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 select CPU_32v5
234 select CPU_ABRT_EV4T
235 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100236 select CPU_COPY_V4WB if MMU # can probably do better
Russell Kingb1b3f492012-10-06 17:12:25 +0100237 select CPU_CP15_MMU
238 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100239 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 help
241 The ARM1022E is an implementation of the ARMv5TE architecture
242 based upon the ARM10 integer core with a 16KiB L1 Harvard cache,
243 embedded trace macrocell, and a floating-point unit.
244
245 Say Y if you want support for the ARM1022E processor.
246 Otherwise, say N.
247
248# ARM1026EJ-S
249config CPU_ARM1026
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100250 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 select CPU_32v5
252 select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10
253 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100254 select CPU_COPY_V4WB if MMU # can probably do better
Russell Kingb1b3f492012-10-06 17:12:25 +0100255 select CPU_CP15_MMU
256 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100257 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 help
259 The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture
260 based upon the ARM10 integer core.
261
262 Say Y if you want support for the ARM1026EJ-S processor.
263 Otherwise, say N.
264
265# SA110
266config CPU_SA110
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100267 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 select CPU_32v3 if ARCH_RPC
269 select CPU_32v4 if !ARCH_RPC
270 select CPU_ABRT_EV4
271 select CPU_CACHE_V4WB
272 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100273 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100274 select CPU_CP15_MMU
275 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100276 select CPU_TLB_V4WB if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 help
278 The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and
279 is available at five speeds ranging from 100 MHz to 233 MHz.
280 More information is available at
281 <http://developer.intel.com/design/strong/sa110.htm>.
282
283 Say Y if you want support for the SA-110 processor.
284 Otherwise, say N.
285
286# SA1100
287config CPU_SA1100
288 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 select CPU_32v4
290 select CPU_ABRT_EV4
291 select CPU_CACHE_V4WB
292 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900293 select CPU_CP15_MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100294 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100295 select CPU_TLB_V4WB if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
297# XScale
298config CPU_XSCALE
299 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 select CPU_32v5
301 select CPU_ABRT_EV5T
302 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900303 select CPU_CP15_MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100304 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100305 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100307# XScale Core Version 3
308config CPU_XSC3
309 bool
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100310 select CPU_32v5
311 select CPU_ABRT_EV5T
312 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900313 select CPU_CP15_MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100314 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100315 select CPU_TLB_V4WBI if MMU
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100316 select IO_36
317
Eric Miao49cbe782009-01-20 14:15:18 +0800318# Marvell PJ1 (Mohawk)
319config CPU_MOHAWK
320 bool
321 select CPU_32v5
322 select CPU_ABRT_EV5T
Eric Miao49cbe782009-01-20 14:15:18 +0800323 select CPU_CACHE_VIVT
Eric Miao49cbe782009-01-20 14:15:18 +0800324 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100325 select CPU_CP15_MMU
326 select CPU_PABRT_LEGACY
327 select CPU_TLB_V4WBI if MMU
Eric Miao49cbe782009-01-20 14:15:18 +0800328
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400329# Feroceon
330config CPU_FEROCEON
331 bool
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400332 select CPU_32v5
333 select CPU_ABRT_EV5T
334 select CPU_CACHE_VIVT
Lennert Buytenhek0ed15072008-04-24 01:31:45 -0400335 select CPU_COPY_FEROCEON if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100336 select CPU_CP15_MMU
337 select CPU_PABRT_LEGACY
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200338 select CPU_TLB_FEROCEON if MMU
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400339
Tzachi Perelsteind910a0a2007-11-06 10:35:40 +0200340config CPU_FEROCEON_OLD_ID
341 bool "Accept early Feroceon cores with an ARM926 ID"
342 depends on CPU_FEROCEON && !CPU_ARM926T
343 default y
344 help
345 This enables the usage of some old Feroceon cores
346 for which the CPU ID is equal to the ARM926 ID.
347 Relevant for Feroceon-1850 and early Feroceon-2850.
348
Haojian Zhuanga4553352010-11-24 11:54:19 +0800349# Marvell PJ4
350config CPU_PJ4
351 bool
Haojian Zhuanga4553352010-11-24 11:54:19 +0800352 select ARM_THUMBEE
Russell Kingb1b3f492012-10-06 17:12:25 +0100353 select CPU_V7
Haojian Zhuanga4553352010-11-24 11:54:19 +0800354
Gregory CLEMENTde490192012-10-03 11:58:07 +0200355config CPU_PJ4B
356 bool
357 select CPU_V7
358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359# ARMv6
360config CPU_V6
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100361 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 select CPU_32v6
363 select CPU_ABRT_EV6
364 select CPU_CACHE_V6
365 select CPU_CACHE_VIPT
Russell Kingb1b3f492012-10-06 17:12:25 +0100366 select CPU_COPY_V6 if MMU
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900367 select CPU_CP15_MMU
Catalin Marinas7b4c9652007-07-20 11:42:57 +0100368 select CPU_HAS_ASID if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100369 select CPU_PABRT_V6
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100370 select CPU_TLB_V6 if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
Russell King4a5f79e2005-11-03 15:48:21 +0000372# ARMv6k
Russell Kinge399b1a2011-01-17 15:08:32 +0000373config CPU_V6K
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100374 bool
Russell Kinge399b1a2011-01-17 15:08:32 +0000375 select CPU_32v6
Russell King60799c62011-01-15 16:25:04 +0000376 select CPU_32v6K
Russell Kinge399b1a2011-01-17 15:08:32 +0000377 select CPU_ABRT_EV6
Russell Kinge399b1a2011-01-17 15:08:32 +0000378 select CPU_CACHE_V6
379 select CPU_CACHE_VIPT
Russell Kingb1b3f492012-10-06 17:12:25 +0100380 select CPU_COPY_V6 if MMU
Russell Kinge399b1a2011-01-17 15:08:32 +0000381 select CPU_CP15_MMU
382 select CPU_HAS_ASID if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100383 select CPU_PABRT_V6
Russell Kinge399b1a2011-01-17 15:08:32 +0000384 select CPU_TLB_V6 if MMU
Russell King4a5f79e2005-11-03 15:48:21 +0000385
Catalin Marinas23688e92007-05-08 22:45:26 +0100386# ARMv7
387config CPU_V7
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100388 bool
Russell King15490ef2011-02-09 16:33:46 +0000389 select CPU_32v6K
Catalin Marinas23688e92007-05-08 22:45:26 +0100390 select CPU_32v7
391 select CPU_ABRT_EV7
392 select CPU_CACHE_V7
393 select CPU_CACHE_VIPT
Russell Kingb1b3f492012-10-06 17:12:25 +0100394 select CPU_COPY_V6 if MMU
Jonathan Austin66567612012-07-12 14:38:46 +0100395 select CPU_CP15_MMU if MMU
396 select CPU_CP15_MPU if !MMU
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100397 select CPU_HAS_ASID if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100398 select CPU_PABRT_V7
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100399 select CPU_TLB_V7 if MMU
Catalin Marinas23688e92007-05-08 22:45:26 +0100400
Uwe Kleine-König4477ca42013-03-21 21:02:37 +0100401# ARMv7M
402config CPU_V7M
403 bool
404 select CPU_32v7M
405 select CPU_ABRT_NOMMU
406 select CPU_CACHE_NOP
407 select CPU_PABRT_LEGACY
408 select CPU_THUMBONLY
409
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +0100410config CPU_THUMBONLY
411 bool
412 # There are no CPUs available with MMU that don't implement an ARM ISA:
413 depends on !MMU
414 help
415 Select this if your CPU doesn't support the 32 bit ARM instructions.
416
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417# Figure out what processor architecture version we should be using.
418# This defines the compiler instruction set which depends on the machine type.
419config CPU_32v3
420 bool
Russell King8762df42011-01-17 15:53:56 +0000421 select CPU_USE_DOMAINS if MMU
Russell Kingf6f91b02013-07-23 18:37:00 +0100422 select NEED_KUSER_HELPERS
Russell King51aaf812014-04-22 22:26:27 +0100423 select TLS_REG_EMUL if SMP || !MMU
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700424 select CPU_NO_EFFICIENT_FFS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425
426config CPU_32v4
427 bool
Russell King8762df42011-01-17 15:53:56 +0000428 select CPU_USE_DOMAINS if MMU
Russell Kingf6f91b02013-07-23 18:37:00 +0100429 select NEED_KUSER_HELPERS
Russell King51aaf812014-04-22 22:26:27 +0100430 select TLS_REG_EMUL if SMP || !MMU
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700431 select CPU_NO_EFFICIENT_FFS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100433config CPU_32v4T
434 bool
Russell King8762df42011-01-17 15:53:56 +0000435 select CPU_USE_DOMAINS if MMU
Russell Kingf6f91b02013-07-23 18:37:00 +0100436 select NEED_KUSER_HELPERS
Russell King51aaf812014-04-22 22:26:27 +0100437 select TLS_REG_EMUL if SMP || !MMU
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700438 select CPU_NO_EFFICIENT_FFS
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100439
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440config CPU_32v5
441 bool
Russell King8762df42011-01-17 15:53:56 +0000442 select CPU_USE_DOMAINS if MMU
Russell Kingf6f91b02013-07-23 18:37:00 +0100443 select NEED_KUSER_HELPERS
Russell King51aaf812014-04-22 22:26:27 +0100444 select TLS_REG_EMUL if SMP || !MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
446config CPU_32v6
447 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100448 select TLS_REG_EMUL if !CPU_32v6K && !MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
Russell Kinge399b1a2011-01-17 15:08:32 +0000450config CPU_32v6K
Russell King60799c62011-01-15 16:25:04 +0000451 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Catalin Marinas23688e92007-05-08 22:45:26 +0100453config CPU_32v7
454 bool
455
Uwe Kleine-König4477ca42013-03-21 21:02:37 +0100456config CPU_32v7M
457 bool
458
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459# The abort model
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900460config CPU_ABRT_NOMMU
461 bool
462
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463config CPU_ABRT_EV4
464 bool
465
466config CPU_ABRT_EV4T
467 bool
468
469config CPU_ABRT_LV4T
470 bool
471
472config CPU_ABRT_EV5T
473 bool
474
475config CPU_ABRT_EV5TJ
476 bool
477
478config CPU_ABRT_EV6
479 bool
480
Catalin Marinas23688e92007-05-08 22:45:26 +0100481config CPU_ABRT_EV7
482 bool
483
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100484config CPU_PABRT_LEGACY
Paul Brook48d79272008-04-18 22:43:07 +0100485 bool
486
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100487config CPU_PABRT_V6
488 bool
489
490config CPU_PABRT_V7
Paul Brook48d79272008-04-18 22:43:07 +0100491 bool
492
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493# The cache model
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494config CPU_CACHE_V4
495 bool
496
497config CPU_CACHE_V4WT
498 bool
499
500config CPU_CACHE_V4WB
501 bool
502
503config CPU_CACHE_V6
504 bool
505
Catalin Marinas23688e92007-05-08 22:45:26 +0100506config CPU_CACHE_V7
507 bool
508
Uwe Kleine-König4477ca42013-03-21 21:02:37 +0100509config CPU_CACHE_NOP
510 bool
511
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512config CPU_CACHE_VIVT
513 bool
514
515config CPU_CACHE_VIPT
516 bool
517
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200518config CPU_CACHE_FA
519 bool
520
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100521if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522# The copy-page model
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523config CPU_COPY_V4WT
524 bool
525
526config CPU_COPY_V4WB
527 bool
528
Lennert Buytenhek0ed15072008-04-24 01:31:45 -0400529config CPU_COPY_FEROCEON
530 bool
531
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200532config CPU_COPY_FA
533 bool
534
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535config CPU_COPY_V6
536 bool
537
538# This selects the TLB model
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539config CPU_TLB_V4WT
540 bool
541 help
542 ARM Architecture Version 4 TLB with writethrough cache.
543
544config CPU_TLB_V4WB
545 bool
546 help
547 ARM Architecture Version 4 TLB with writeback cache.
548
549config CPU_TLB_V4WBI
550 bool
551 help
552 ARM Architecture Version 4 TLB with writeback cache and invalidate
553 instruction cache entry.
554
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200555config CPU_TLB_FEROCEON
556 bool
557 help
558 Feroceon TLB (v4wbi with non-outer-cachable page table walks).
559
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200560config CPU_TLB_FA
561 bool
562 help
563 Faraday ARM FA526 architecture, unified TLB with writeback cache
564 and invalidate instruction cache entry. Branch target buffer is
565 also supported.
566
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567config CPU_TLB_V6
568 bool
569
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100570config CPU_TLB_V7
571 bool
572
Dave Estese220ba62009-08-11 17:58:49 -0400573config VERIFY_PERMISSION_FAULT
574 bool
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100575endif
576
Russell King516793c2007-05-17 10:19:23 +0100577config CPU_HAS_ASID
578 bool
579 help
580 This indicates whether the CPU has the ASID register; used to
581 tag TLB and possibly cache entries.
582
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900583config CPU_CP15
584 bool
585 help
586 Processor has the CP15 register.
587
588config CPU_CP15_MMU
589 bool
590 select CPU_CP15
591 help
592 Processor has the CP15 register, which has MMU related registers.
593
594config CPU_CP15_MPU
595 bool
596 select CPU_CP15
597 help
598 Processor has the CP15 register, which has MPU related registers.
599
Catalin Marinas247055a2010-09-13 16:03:21 +0100600config CPU_USE_DOMAINS
601 bool
Catalin Marinas247055a2010-09-13 16:03:21 +0100602 help
603 This option enables or disables the use of domain switching
604 via the set_fs() function.
605
Maxime Coquelin stm326b1814c2015-04-10 09:46:46 +0100606config CPU_V7M_NUM_IRQ
607 int "Number of external interrupts connected to the NVIC"
608 depends on CPU_V7M
609 default 90 if ARCH_STM32
610 default 38 if ARCH_EFM32
Stefan Agner45b0fa02015-05-20 00:16:46 +0100611 default 112 if SOC_VF610
Maxime Coquelin stm326b1814c2015-04-10 09:46:46 +0100612 default 240
613 help
614 This option indicates the number of interrupts connected to the NVIC.
615 The value can be larger than the real number of interrupts supported
616 by the system, but must not be lower.
617 The default value is 240, corresponding to the maximum number of
618 interrupts supported by the NVIC on Cortex-M family.
619
620 If unsure, keep default value.
621
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100622#
623# CPU supports 36-bit I/O
624#
625config IO_36
626 bool
627
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628comment "Processor Features"
629
Catalin Marinas497b7e92011-11-22 17:30:32 +0000630config ARM_LPAE
631 bool "Support for the Large Physical Address Extension"
Catalin Marinas08a183f2012-02-14 16:33:27 +0100632 depends on MMU && CPU_32v7 && !CPU_32v6 && !CPU_32v5 && \
633 !CPU_32v4 && !CPU_32v3
Catalin Marinas497b7e92011-11-22 17:30:32 +0000634 help
635 Say Y if you have an ARMv7 processor supporting the LPAE page
636 table format and you would like to access memory beyond the
637 4GB limit. The resulting kernel image will not run on
638 processors without the LPA extension.
639
640 If unsure, say N.
641
Russell Kingd8dc7fb2015-04-04 16:58:38 +0100642config ARM_PV_FIXUP
643 def_bool y
644 depends on ARM_LPAE && ARM_PATCH_PHYS_VIRT && ARCH_KEYSTONE
645
Catalin Marinas497b7e92011-11-22 17:30:32 +0000646config ARCH_PHYS_ADDR_T_64BIT
647 def_bool ARM_LPAE
648
649config ARCH_DMA_ADDR_T_64BIT
650 bool
651
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652config ARM_THUMB
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +0100653 bool "Support Thumb user binaries" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +0100654 depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || \
655 CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || \
656 CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
657 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_V6 || CPU_V6K || \
658 CPU_V7 || CPU_FEROCEON || CPU_V7M
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 default y
660 help
661 Say Y if you want to include kernel support for running user space
662 Thumb binaries.
663
664 The Thumb instruction set is a compressed form of the standard ARM
665 instruction set resulting in smaller binaries at the expense of
666 slightly less efficient code.
667
668 If you don't know what this all is, saying Y is a safe choice.
669
Catalin Marinasd7f864b2008-04-18 22:43:06 +0100670config ARM_THUMBEE
671 bool "Enable ThumbEE CPU extension"
672 depends on CPU_V7
673 help
674 Say Y here if you have a CPU with the ThumbEE extension and code to
675 make use of it. Say N for code that can run on CPUs without ThumbEE.
676
Dave Martin5b6728d2012-02-17 16:54:28 +0000677config ARM_VIRT_EXT
Will Deacon651134b2013-01-09 14:29:33 +0000678 bool
679 depends on MMU
680 default y if CPU_V7
Dave Martin5b6728d2012-02-17 16:54:28 +0000681 help
682 Enable the kernel to make use of the ARM Virtualization
683 Extensions to install hypervisors without run-time firmware
684 assistance.
685
686 A compliant bootloader is required in order to make maximum
687 use of this feature. Refer to Documentation/arm/Booting for
688 details.
689
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100690config SWP_EMULATE
Russell Kinga11dd732014-07-04 14:44:36 +0100691 bool "Emulate SWP/SWPB instructions" if !SMP
Will Deaconb6ccb982014-02-07 19:12:27 +0100692 depends on CPU_V7
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100693 default y if SMP
Russell Kingb1b3f492012-10-06 17:12:25 +0100694 select HAVE_PROC_CPU if PROC_FS
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100695 help
696 ARMv6 architecture deprecates use of the SWP/SWPB instructions.
697 ARMv7 multiprocessing extensions introduce the ability to disable
698 these instructions, triggering an undefined instruction exception
699 when executed. Say Y here to enable software emulation of these
700 instructions for userspace (not kernel) using LDREX/STREX.
701 Also creates /proc/cpu/swp_emulation for statistics.
702
703 In some older versions of glibc [<=2.8] SWP is used during futex
704 trylock() operations with the assumption that the code will not
705 be preempted. This invalid assumption may be more likely to fail
706 with SWP emulation enabled, leading to deadlock of the user
707 application.
708
709 NOTE: when accessing uncached shared regions, LDREX/STREX rely
710 on an external transaction monitoring block called a global
711 monitor to maintain update atomicity. If your system does not
712 implement a global monitor, this option can cause programs that
713 perform SWP operations to uncached memory to deadlock.
714
715 If unsure, say Y.
716
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717config CPU_BIG_ENDIAN
718 bool "Build big-endian kernel"
719 depends on ARCH_SUPPORTS_BIG_ENDIAN
720 help
721 Say Y if you plan on running a kernel in big-endian mode.
722 Note that your board must be properly built and your board
723 port must properly enable any big-endian related features
724 of your chipset/board/processor.
725
Catalin Marinas26584852009-05-30 14:00:18 +0100726config CPU_ENDIAN_BE8
727 bool
728 depends on CPU_BIG_ENDIAN
Russell Kinge399b1a2011-01-17 15:08:32 +0000729 default CPU_V6 || CPU_V6K || CPU_V7
Catalin Marinas26584852009-05-30 14:00:18 +0100730 help
731 Support for the BE-8 (big-endian) mode on ARMv6 and ARMv7 processors.
732
733config CPU_ENDIAN_BE32
734 bool
735 depends on CPU_BIG_ENDIAN
736 default !CPU_ENDIAN_BE8
737 help
738 Support for the BE-32 (big-endian) mode on pre-ARMv6 processors.
739
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900740config CPU_HIGH_VECTOR
Robert P. J. Day6340aa62007-02-17 19:05:24 +0100741 depends on !MMU && CPU_CP15 && !CPU_ARM740T
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900742 bool "Select the High exception vector"
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900743 help
744 Say Y here to select high exception vector(0xFFFF0000~).
Will Deacon9b7333a2012-04-12 17:12:37 +0100745 The exception vector can vary depending on the platform
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900746 design in nommu mode. If your platform needs to select
747 high exception vector, say Y.
748 Otherwise or if you are unsure, say N, and the low exception
749 vector (0x00000000~) will be used.
750
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751config CPU_ICACHE_DISABLE
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900752 bool "Disable I-Cache (I-bit)"
Russell King357c9c12012-05-04 12:04:26 +0100753 depends on CPU_CP15 && !(CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 help
755 Say Y here to disable the processor instruction cache. Unless
756 you have a reason not to or are unsure, say N.
757
758config CPU_DCACHE_DISABLE
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900759 bool "Disable D-Cache (C-bit)"
Florian Fainellie1e2f6e2015-01-09 19:34:43 +0100760 depends on CPU_CP15 && !SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 help
762 Say Y here to disable the processor data cache. Unless
763 you have a reason not to or are unsure, say N.
764
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900765config CPU_DCACHE_SIZE
766 hex
767 depends on CPU_ARM740T || CPU_ARM946E
768 default 0x00001000 if CPU_ARM740T
769 default 0x00002000 # default size for ARM946E-S
770 help
771 Some cores are synthesizable to have various sized cache. For
772 ARM946E-S case, it can vary from 0KB to 1MB.
773 To support such cache operations, it is efficient to know the size
774 before compile time.
775 If your SoC is configured to have a different size, define the value
776 here with proper conditions.
777
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778config CPU_DCACHE_WRITETHROUGH
779 bool "Force write through D-cache"
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200780 depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_FA526) && !CPU_DCACHE_DISABLE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 default y if CPU_ARM925T
782 help
783 Say Y here to use the data cache in writethrough mode. Unless you
784 specifically require this or are unsure, say N.
785
786config CPU_CACHE_ROUND_ROBIN
787 bool "Round robin I and D cache replacement algorithm"
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900788 depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 help
790 Say Y here to use the predictable round-robin cache replacement
791 policy. Unless you specifically require this or are unsure, say N.
792
793config CPU_BPREDICT_DISABLE
794 bool "Disable branch prediction"
Russell Kinge399b1a2011-01-17 15:08:32 +0000795 depends on CPU_ARM1020 || CPU_V6 || CPU_V6K || CPU_MOHAWK || CPU_XSC3 || CPU_V7 || CPU_FA526
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 help
797 Say Y here to disable branch prediction. If unsure, say N.
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100798
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100799config TLS_REG_EMUL
800 bool
Russell Kingf6f91b02013-07-23 18:37:00 +0100801 select NEED_KUSER_HELPERS
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100802 help
Nicolas Pitre70489c82005-05-12 19:27:12 +0100803 An SMP system using a pre-ARMv6 processor (there are apparently
804 a few prototypes like that in existence) and therefore access to
805 that required register must be emulated.
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100806
Russell Kingf6f91b02013-07-23 18:37:00 +0100807config NEED_KUSER_HELPERS
808 bool
809
810config KUSER_HELPERS
811 bool "Enable kuser helpers in vector page" if !NEED_KUSER_HELPERS
Nathan Lynch08b964f2014-11-10 23:46:27 +0100812 depends on MMU
Russell Kingf6f91b02013-07-23 18:37:00 +0100813 default y
814 help
815 Warning: disabling this option may break user programs.
816
817 Provide kuser helpers in the vector page. The kernel provides
818 helper code to userspace in read only form at a fixed location
819 in the high vector page to allow userspace to be independent of
820 the CPU type fitted to the system. This permits binaries to be
821 run on ARMv4 through to ARMv7 without modification.
822
Nicolas Pitreac124502013-08-14 22:36:32 +0100823 See Documentation/arm/kernel_user_helpers.txt for details.
824
Russell Kingf6f91b02013-07-23 18:37:00 +0100825 However, the fixed address nature of these helpers can be used
826 by ROP (return orientated programming) authors when creating
827 exploits.
828
829 If all of the binaries and libraries which run on your platform
830 are built specifically for your platform, and make no use of
Nicolas Pitreac124502013-08-14 22:36:32 +0100831 these helpers, then you can turn this option off to hinder
832 such exploits. However, in that case, if a binary or library
833 relying on those helpers is run, it will receive a SIGILL signal,
834 which will terminate the program.
Russell Kingf6f91b02013-07-23 18:37:00 +0100835
836 Say N here only if you are absolutely certain that you do not
837 need these helpers; otherwise, the safe option is to say Y.
838
Nathan Lynche5b61de2015-03-25 19:16:05 +0100839config VDSO
840 bool "Enable VDSO for acceleration of some system calls"
Nathan Lynch5d380002015-04-17 21:51:38 +0100841 depends on AEABI && MMU && CPU_V7
Nathan Lynche5b61de2015-03-25 19:16:05 +0100842 default y if ARM_ARCH_TIMER
843 select GENERIC_TIME_VSYSCALL
844 help
845 Place in the process address space an ELF shared object
846 providing fast implementations of gettimeofday and
847 clock_gettime. Systems that implement the ARM architected
848 timer will receive maximum benefit.
849
850 You must have glibc 2.22 or later for programs to seamlessly
851 take advantage of this.
852
Catalin Marinasad642d92010-06-21 15:10:07 +0100853config DMA_CACHE_RWFO
854 bool "Enable read/write for ownership DMA cache maintenance"
Russell King3bc28c82011-01-18 13:30:33 +0000855 depends on CPU_V6K && SMP
Catalin Marinasad642d92010-06-21 15:10:07 +0100856 default y
857 help
858 The Snoop Control Unit on ARM11MPCore does not detect the
859 cache maintenance operations and the dma_{map,unmap}_area()
860 functions may leave stale cache entries on other CPUs. By
861 enabling this option, Read or Write For Ownership in the ARMv6
862 DMA cache maintenance functions is performed. These LDR/STR
863 instructions change the cache line state to shared or modified
864 so that the cache operation has the desired effect.
865
866 Note that the workaround is only valid on processors that do
867 not perform speculative loads into the D-cache. For such
868 processors, if cache maintenance operations are not broadcast
869 in hardware, other workarounds are needed (e.g. cache
870 maintenance broadcasting in software via FIQ).
871
Catalin Marinas953233d2007-02-05 14:48:08 +0100872config OUTER_CACHE
873 bool
Catalin Marinas382266a2007-02-05 14:48:19 +0100874
Catalin Marinas319f5512010-03-24 16:47:53 +0100875config OUTER_CACHE_SYNC
876 bool
Russell Kingf8130902015-06-01 23:44:46 +0100877 select ARM_HEAVY_MB
Catalin Marinas319f5512010-03-24 16:47:53 +0100878 help
879 The outer cache has a outer_cache_fns.sync function pointer
880 that can be used to drain the write buffer of the outer cache.
881
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200882config CACHE_FEROCEON_L2
883 bool "Enable the Feroceon L2 cache controller"
Andrew Lunnba364fc2014-07-10 23:36:21 +0200884 depends on ARCH_MV78XX0 || ARCH_MVEBU
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200885 default y
Catalin Marinas382266a2007-02-05 14:48:19 +0100886 select OUTER_CACHE
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200887 help
888 This option enables the Feroceon L2 cache controller.
889
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300890config CACHE_FEROCEON_L2_WRITETHROUGH
891 bool "Force Feroceon L2 cache write through"
892 depends on CACHE_FEROCEON_L2
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300893 help
894 Say Y here to use the Feroceon L2 cache in writethrough mode.
895 Unless you specifically require this, say N for writeback mode.
896
Dave Martince5ea9f2011-11-29 15:56:19 +0000897config MIGHT_HAVE_CACHE_L2X0
898 bool
899 help
900 This option should be selected by machines which have a L2x0
901 or PL310 cache controller, but where its use is optional.
902
903 The only effect of this option is to make CACHE_L2X0 and
904 related options available to the user for configuration.
905
906 Boards or SoCs which always require the cache controller
907 support to be present should select CACHE_L2X0 directly
908 instead of this option, thus preventing the user from
909 inadvertently configuring a broken kernel.
910
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911config CACHE_L2X0
Dave Martince5ea9f2011-11-29 15:56:19 +0000912 bool "Enable the L2x0 outer cache controller" if MIGHT_HAVE_CACHE_L2X0
913 default MIGHT_HAVE_CACHE_L2X0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 select OUTER_CACHE
Catalin Marinas23107c52010-03-24 16:48:53 +0100915 select OUTER_CACHE_SYNC
Catalin Marinasba927952008-04-18 22:43:17 +0100916 help
917 This option enables the L2x0 PrimeCell.
Eric Miao905a09d2008-06-06 16:34:03 +0800918
Russell Kinga641f3a2014-06-19 10:19:10 +0100919if CACHE_L2X0
920
Russell Kingc0fe18b2014-03-16 12:12:11 +0000921config PL310_ERRATA_588369
922 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
Russell Kingc0fe18b2014-03-16 12:12:11 +0000923 help
924 The PL310 L2 cache controller implements three types of Clean &
925 Invalidate maintenance operations: by Physical Address
926 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
927 They are architecturally defined to behave as the execution of a
928 clean operation followed immediately by an invalidate operation,
929 both performing to the same memory location. This functionality
Shawn Guo80d3cb92014-07-08 02:59:42 +0100930 is not correctly implemented in PL310 prior to r2p0 (fixed in r2p0)
931 as clean lines are not invalidated as a result of these operations.
Russell Kingc0fe18b2014-03-16 12:12:11 +0000932
933config PL310_ERRATA_727915
934 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
Russell Kingc0fe18b2014-03-16 12:12:11 +0000935 help
936 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
937 operation (offset 0x7FC). This operation runs in background so that
938 PL310 can handle normal accesses while it is in progress. Under very
939 rare circumstances, due to this erratum, write data can be lost when
940 PL310 treats a cacheable write transaction during a Clean &
Shawn Guo80d3cb92014-07-08 02:59:42 +0100941 Invalidate by Way operation. Revisions prior to r3p1 are affected by
942 this errata (fixed in r3p1).
Russell Kingc0fe18b2014-03-16 12:12:11 +0000943
944config PL310_ERRATA_753970
945 bool "PL310 errata: cache sync operation may be faulty"
Russell Kingc0fe18b2014-03-16 12:12:11 +0000946 help
947 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
948
949 Under some condition the effect of cache sync operation on
950 the store buffer still remains when the operation completes.
951 This means that the store buffer is always asked to drain and
952 this prevents it from merging any further writes. The workaround
953 is to replace the normal offset of cache sync operation (0x730)
954 by another offset targeting an unmapped PL310 register 0x740.
955 This has the same effect as the cache sync operation: store buffer
956 drain and waiting for all buffers empty.
957
958config PL310_ERRATA_769419
959 bool "PL310 errata: no automatic Store Buffer drain"
Russell Kingc0fe18b2014-03-16 12:12:11 +0000960 help
961 On revisions of the PL310 prior to r3p2, the Store Buffer does
962 not automatically drain. This can cause normal, non-cacheable
963 writes to be retained when the memory system is idle, leading
964 to suboptimal I/O performance for drivers using coherent DMA.
965 This option adds a write barrier to the cpu_idle loop so that,
966 on systems with an outer cache, the store buffer is drained
967 explicitly.
968
Russell Kinga641f3a2014-06-19 10:19:10 +0100969endif
970
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200971config CACHE_TAUROS2
972 bool "Enable the Tauros2 L2 cache controller"
Haojian Zhuang3f408fa2010-11-24 11:54:21 +0800973 depends on (ARCH_DOVE || ARCH_MMP || CPU_PJ4)
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200974 default y
975 select OUTER_CACHE
976 help
977 This option enables the Tauros2 L2 cache controller (as
978 found on PJ1/PJ4).
979
Masahiro Yamadae7ecbc02015-10-02 13:42:19 +0900980config CACHE_UNIPHIER
981 bool "Enable the UniPhier outer cache controller"
982 depends on ARCH_UNIPHIER
983 default y
984 select OUTER_CACHE
985 select OUTER_CACHE_SYNC
986 help
987 This option enables the UniPhier outer cache (system cache)
988 controller.
989
Eric Miao905a09d2008-06-06 16:34:03 +0800990config CACHE_XSC3L2
991 bool "Enable the L2 cache on XScale3"
992 depends on CPU_XSC3
993 default y
994 select OUTER_CACHE
995 help
996 This option enables the L2 cache on XScale3.
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +0100997
Russell King5637a122011-02-14 15:55:45 +0000998config ARM_L1_CACHE_SHIFT_6
999 bool
Will Deacona092f2b2012-01-20 12:01:10 +01001000 default y if CPU_V7
Russell King5637a122011-02-14 15:55:45 +00001001 help
1002 Setting ARM L1 cache line size to 64 Bytes.
1003
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +01001004config ARM_L1_CACHE_SHIFT
1005 int
Kukjin Kimd6d502f2010-02-22 00:02:59 +01001006 default 6 if ARM_L1_CACHE_SHIFT_6
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +01001007 default 5
Russell King47ab0de2010-05-15 11:02:43 +01001008
1009config ARM_DMA_MEM_BUFFERABLE
Russell Kinge399b1a2011-01-17 15:08:32 +00001010 bool "Use non-cacheable memory for DMA" if (CPU_V6 || CPU_V6K) && !CPU_V7
Russell Kinge399b1a2011-01-17 15:08:32 +00001011 default y if CPU_V6 || CPU_V6K || CPU_V7
Russell King47ab0de2010-05-15 11:02:43 +01001012 help
1013 Historically, the kernel has used strongly ordered mappings to
1014 provide DMA coherent memory. With the advent of ARMv7, mapping
1015 memory with differing types results in unpredictable behaviour,
1016 so on these CPUs, this option is forced on.
1017
1018 Multiple mappings with differing attributes is also unpredictable
1019 on ARMv6 CPUs, but since they do not have aggressive speculative
1020 prefetch, no harm appears to occur.
1021
1022 However, drivers may be missing the necessary barriers for ARMv6,
1023 and therefore turning this on may result in unpredictable driver
1024 behaviour. Therefore, we offer this as an option.
1025
1026 You are recommended say 'Y' here and debug any affected drivers.
Russell Kingac1d4262010-05-17 17:24:04 +01001027
Catalin Marinase7c56502010-03-24 16:49:54 +01001028config ARCH_HAS_BARRIERS
1029 bool
1030 help
1031 This option allows the use of custom mandatory barriers
1032 included via the mach/barriers.h file.
Ben Dooksd10d2d42013-02-01 09:41:37 +00001033
Russell Kingf8130902015-06-01 23:44:46 +01001034config ARM_HEAVY_MB
1035 bool
1036
Ben Dooksd10d2d42013-02-01 09:41:37 +00001037config ARCH_SUPPORTS_BIG_ENDIAN
1038 bool
1039 help
1040 This option specifies the architecture can support big endian
1041 operation.
Kees Cook1e6b4812014-04-03 17:28:11 -07001042
Kees Cook80d6b0c2014-04-03 13:29:50 -07001043config DEBUG_RODATA
1044 bool "Make kernel text and rodata read-only"
Arnd Bergmannac966802016-02-19 16:41:54 +01001045 depends on MMU && !XIP_KERNEL
Kees Cook25362dc2016-01-26 01:19:36 +01001046 default y if CPU_V7
1047 help
1048 If this is set, kernel text and rodata memory will be made
1049 read-only, and non-text kernel memory will be made non-executable.
1050 The tradeoff is that each region is padded to section-size (1MiB)
1051 boundaries (because their permissions are different and splitting
1052 the 1M pages into 4K ones causes TLB performance problems), which
1053 can waste memory.
1054
1055config DEBUG_ALIGN_RODATA
1056 bool "Make rodata strictly non-executable"
1057 depends on DEBUG_RODATA
Kees Cook80d6b0c2014-04-03 13:29:50 -07001058 default y
1059 help
Kees Cook25362dc2016-01-26 01:19:36 +01001060 If this is set, rodata will be made explicitly non-executable. This
1061 provides protection on the rare chance that attackers might find and
1062 use ROP gadgets that exist in the rodata section. This adds an
1063 additional section-aligned split of rodata from kernel text so it
1064 can be made explicitly non-executable. This padding may waste memory
1065 space to gain the additional protection.