blob: d3eaac44860a2dbd47042e7680830d04775d6b3d [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01003
Ingo Molnare2780a62009-02-17 13:52:29 +01004#include <linux/cpumask.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01005#include <linux/pm.h>
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01006
7#include <asm/alternative.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -07008#include <asm/cpufeature.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01009#include <asm/processor.h>
10#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070011#include <linux/atomic.h>
Ingo Molnare2780a62009-02-17 13:52:29 +010012#include <asm/fixmap.h>
13#include <asm/mpspec.h>
14#include <asm/system.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -070015#include <asm/msr.h>
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010016
17#define ARCH_APICTIMER_STOPS_ON_C3 1
18
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010019/*
20 * Debugging macros
21 */
22#define APIC_QUIET 0
23#define APIC_VERBOSE 1
24#define APIC_DEBUG 2
25
26/*
27 * Define the default level of output to be very little
28 * This can be turned up by using apic=verbose for more
29 * information and apic=debug for _lots_ of information.
30 * apic_verbosity is defined in apic.c
31 */
32#define apic_printk(v, s, a...) do { \
33 if ((v) <= apic_verbosity) \
34 printk(s, ##a); \
35 } while (0)
36
37
Ingo Molnar160d8da2009-02-11 11:27:39 +010038#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010039extern void generic_apic_probe(void);
Ingo Molnar160d8da2009-02-11 11:27:39 +010040#else
41static inline void generic_apic_probe(void)
42{
43}
44#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010045
46#ifdef CONFIG_X86_LOCAL_APIC
47
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +010048extern unsigned int apic_verbosity;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010049extern int local_apic_timer_c2_ok;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010050
Yinghai Lu3c999f12008-06-20 16:11:20 -070051extern int disable_apic;
Jacob Pan1ade93e2011-11-10 13:42:40 +000052extern unsigned int lapic_timer_frequency;
Ingo Molnar0939e4f2009-01-28 17:16:25 +010053
54#ifdef CONFIG_SMP
55extern void __inquire_remote_apic(int apicid);
56#else /* CONFIG_SMP */
57static inline void __inquire_remote_apic(int apicid)
58{
59}
60#endif /* CONFIG_SMP */
61
62static inline void default_inquire_remote_apic(int apicid)
63{
64 if (apic_verbosity >= APIC_DEBUG)
65 __inquire_remote_apic(apicid);
66}
67
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010068/*
Cyrill Gorcunov83121362009-09-15 11:12:30 +040069 * With 82489DX we can't rely on apic feature bit
70 * retrieved via cpuid but still have to deal with
71 * such an apic chip so we assume that SMP configuration
72 * is found from MP table (64bit case uses ACPI mostly
73 * which set smp presence flag as well so we are safe
74 * to use this helper too).
75 */
76static inline bool apic_from_smp_config(void)
77{
78 return smp_found_config && !disable_apic;
79}
80
81/*
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010082 * Basic functions accessing APICs.
83 */
84#ifdef CONFIG_PARAVIRT
85#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +020086#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010087
Ravikiran G Thirumalai70511132009-03-23 23:14:29 -070088#ifdef CONFIG_X86_64
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070089extern int is_vsmp_box(void);
Yinghai Lu129d8bc2009-02-25 21:20:50 -080090#else
91static inline int is_vsmp_box(void)
92{
93 return 0;
94}
95#endif
Jaswinder Singh2b97df02008-07-23 17:13:14 +053096extern void xapic_wait_icr_idle(void);
97extern u32 safe_xapic_wait_icr_idle(void);
Jaswinder Singh2b97df02008-07-23 17:13:14 +053098extern void xapic_icr_write(u32, u32);
99extern int setup_profiling_timer(unsigned int);
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -0700100
Suresh Siddha1b374e42008-07-10 11:16:49 -0700101static inline void native_apic_mem_write(u32 reg, u32 v)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100102{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100103 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100104
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100105 alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
106 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
107 ASM_OUTPUT2("0" (v), "m" (*addr)));
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100108}
109
Suresh Siddha1b374e42008-07-10 11:16:49 -0700110static inline u32 native_apic_mem_read(u32 reg)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100111{
112 return *((volatile u32 *)(APIC_BASE + reg));
113}
114
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800115extern void native_apic_wait_icr_idle(void);
116extern u32 native_safe_apic_wait_icr_idle(void);
117extern void native_apic_icr_write(u32 low, u32 id);
118extern u64 native_apic_icr_read(void);
119
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700120extern int x2apic_mode;
Fenghua Yub24696b2009-03-27 14:22:44 -0700121
Han, Weidongd0b03bd2009-04-03 17:15:50 +0800122#ifdef CONFIG_X86_X2APIC
Suresh Siddhace4e2402009-03-17 10:16:54 -0800123/*
124 * Make previous memory operations globally visible before
125 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
126 * mfence for this.
127 */
128static inline void x2apic_wrmsr_fence(void)
129{
130 asm volatile("mfence" : : : "memory");
131}
132
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700133static inline void native_apic_msr_write(u32 reg, u32 v)
134{
135 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
136 reg == APIC_LVR)
137 return;
138
139 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
140}
141
142static inline u32 native_apic_msr_read(u32 reg)
143{
Andi Kleen0059b242010-11-08 22:20:29 +0100144 u64 msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700145
146 if (reg == APIC_DFR)
147 return -1;
148
Andi Kleen0059b242010-11-08 22:20:29 +0100149 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
150 return (u32)msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700151}
152
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800153static inline void native_x2apic_wait_icr_idle(void)
154{
155 /* no need to wait for icr idle in x2apic */
156 return;
157}
158
159static inline u32 native_safe_x2apic_wait_icr_idle(void)
160{
161 /* no need to wait for icr idle in x2apic */
162 return 0;
163}
164
165static inline void native_x2apic_icr_write(u32 low, u32 id)
166{
167 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
168}
169
170static inline u64 native_x2apic_icr_read(void)
171{
172 unsigned long val;
173
174 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
175 return val;
176}
177
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700178extern int x2apic_phys;
Yinghai Lufb209bd2011-12-21 17:45:17 -0800179extern int x2apic_preenabled;
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700180extern void check_x2apic(void);
181extern void enable_x2apic(void);
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700182extern void x2apic_icr_write(u32 low, u32 id);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700183static inline int x2apic_enabled(void)
184{
Andi Kleen0059b242010-11-08 22:20:29 +0100185 u64 msr;
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700186
187 if (!cpu_has_x2apic)
188 return 0;
189
Andi Kleen0059b242010-11-08 22:20:29 +0100190 rdmsrl(MSR_IA32_APICBASE, msr);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700191 if (msr & X2APIC_ENABLE)
192 return 1;
193 return 0;
194}
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700195
196#define x2apic_supported() (cpu_has_x2apic)
Gleb Natapovce69a782009-07-20 15:24:17 +0300197static inline void x2apic_force_phys(void)
198{
199 x2apic_phys = 1;
200}
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700201#else
Yinghai Lufb209bd2011-12-21 17:45:17 -0800202static inline void disable_x2apic(void)
203{
204}
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800205static inline void check_x2apic(void)
206{
207}
208static inline void enable_x2apic(void)
209{
210}
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800211static inline int x2apic_enabled(void)
212{
213 return 0;
214}
Gleb Natapovce69a782009-07-20 15:24:17 +0300215static inline void x2apic_force_phys(void)
216{
217}
Suresh Siddhacf6567f2009-03-16 17:05:00 -0700218
Yinghai Lua31bc322011-12-23 11:01:43 -0800219#define nox2apic 0
Weidong Han93758232009-04-17 16:42:14 +0800220#define x2apic_preenabled 0
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700221#define x2apic_supported() 0
Yinghai Luc535b6a2008-07-11 18:41:54 -0700222#endif
Suresh Siddha1b374e42008-07-10 11:16:49 -0700223
Weidong Han93758232009-04-17 16:42:14 +0800224extern void enable_IR_x2apic(void);
225
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100226extern int get_physical_broadcast(void);
227
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100228extern int lapic_get_maxlvt(void);
229extern void clear_local_APIC(void);
230extern void connect_bsp_APIC(void);
231extern void disconnect_bsp_APIC(int virt_wire_setup);
232extern void disable_local_APIC(void);
233extern void lapic_shutdown(void);
234extern int verify_local_APIC(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100235extern void sync_Arb_IDs(void);
236extern void init_bsp_APIC(void);
237extern void setup_local_APIC(void);
Andi Kleen739f33b2008-01-30 13:30:40 +0100238extern void end_local_APIC_setup(void);
Jan Beulich2fb270f2011-02-09 08:21:02 +0000239extern void bsp_end_local_APIC_setup(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100240extern void init_apic_mappings(void);
Yinghai Luc0104d32010-12-07 00:55:17 -0800241void register_lapic_address(unsigned long address);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100242extern void setup_boot_APIC_clock(void);
243extern void setup_secondary_APIC_clock(void);
244extern int APIC_init_uniprocessor(void);
Thomas Gleixnera906fda2011-02-25 16:09:31 +0100245extern int apic_force_enable(unsigned long addr);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100246
247/*
248 * On 32bit this is mach-xxx local
249 */
250#ifdef CONFIG_X86_64
Alok Kataria8fbbc4b2008-07-01 11:43:34 -0700251extern int apic_is_clustered_box(void);
252#else
253static inline int apic_is_clustered_box(void)
254{
255 return 0;
256}
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100257#endif
258
Robert Richter27afdf22010-10-06 12:27:54 +0200259extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100260
261#else /* !CONFIG_X86_LOCAL_APIC */
262static inline void lapic_shutdown(void) { }
263#define local_apic_timer_c2_ok 1
Yinghai Luf3294a32008-06-27 01:41:56 -0700264static inline void init_apic_mappings(void) { }
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100265static inline void disable_local_APIC(void) { }
Thomas Gleixner736deca2009-08-19 12:35:53 +0200266# define setup_boot_APIC_clock x86_init_noop
267# define setup_secondary_APIC_clock x86_init_noop
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100268#endif /* !CONFIG_X86_LOCAL_APIC */
269
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100270#ifdef CONFIG_X86_64
271#define SET_APIC_ID(x) (apic->set_apic_id(x))
272#else
273
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100274#endif
275
Ingo Molnare2780a62009-02-17 13:52:29 +0100276/*
277 * Copyright 2004 James Cleverdon, IBM.
278 * Subject to the GNU Public License, v.2
279 *
280 * Generic APIC sub-arch data struct.
281 *
282 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
283 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
284 * James Cleverdon.
285 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100286struct apic {
Ingo Molnare2780a62009-02-17 13:52:29 +0100287 char *name;
288
289 int (*probe)(void);
290 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800291 int (*apic_id_valid)(int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100292 int (*apic_id_registered)(void);
293
294 u32 irq_delivery_mode;
295 u32 irq_dest_mode;
296
297 const struct cpumask *(*target_cpus)(void);
298
299 int disable_esr;
300
301 int dest_logical;
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300302 unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100303 unsigned long (*check_apicid_present)(int apicid);
304
305 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
306 void (*init_apic_ldr)(void);
307
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300308 void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100309
310 void (*setup_apic_routing)(void);
311 int (*multi_timer_check)(int apic, int irq);
Ingo Molnare2780a62009-02-17 13:52:29 +0100312 int (*cpu_present_to_apicid)(int mps_cpu);
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300313 void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100314 void (*setup_portio_remap)(void);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200315 int (*check_phys_apicid_present)(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100316 void (*enable_apic_mode)(void);
317 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
318
319 /*
Ingo Molnarbe163a12009-02-17 16:28:46 +0100320 * When one of the next two hooks returns 1 the apic
Ingo Molnare2780a62009-02-17 13:52:29 +0100321 * is switched to this. Essentially they are additional
322 * probe functions:
323 */
324 int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
325
326 unsigned int (*get_apic_id)(unsigned long x);
327 unsigned long (*set_apic_id)(unsigned int id);
328 unsigned long apic_id_mask;
329
330 unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
331 unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
332 const struct cpumask *andmask);
333
334 /* ipi */
335 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
336 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
337 int vector);
338 void (*send_IPI_allbutself)(int vector);
339 void (*send_IPI_all)(int vector);
340 void (*send_IPI_self)(int vector);
341
342 /* wakeup_secondary_cpu */
Ingo Molnar1f5bcab2009-02-26 13:51:40 +0100343 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
Ingo Molnare2780a62009-02-17 13:52:29 +0100344
345 int trampoline_phys_low;
346 int trampoline_phys_high;
347
348 void (*wait_for_init_deassert)(atomic_t *deassert);
349 void (*smp_callin_clear_local_apic)(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100350 void (*inquire_remote_apic)(int apicid);
351
352 /* apic ops */
353 u32 (*read)(u32 reg);
354 void (*write)(u32 reg, u32 v);
355 u64 (*icr_read)(void);
356 void (*icr_write)(u32 low, u32 high);
357 void (*wait_icr_idle)(void);
358 u32 (*safe_wait_icr_idle)(void);
Tejun Heoacb8bc02011-01-23 14:37:33 +0100359
360#ifdef CONFIG_X86_32
361 /*
362 * Called very early during boot from get_smp_config(). It should
363 * return the logical apicid. x86_[bios]_cpu_to_apicid is
364 * initialized before this function is called.
365 *
366 * If logical apicid can't be determined that early, the function
367 * may return BAD_APICID. Logical apicid will be configured after
368 * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
369 * won't be applied properly during early boot in this case.
370 */
371 int (*x86_32_early_logical_apicid)(int cpu);
Tejun Heo89e5dc22011-01-23 14:37:38 +0100372
Tejun Heo84914ed02011-05-02 14:18:52 +0200373 /*
374 * Optional method called from setup_local_APIC() after logical
375 * apicid is guaranteed to be known to initialize apicid -> node
376 * mapping if NUMA initialization hasn't done so already. Don't
377 * add new users.
378 */
Tejun Heo89e5dc22011-01-23 14:37:38 +0100379 int (*x86_32_numa_cpu_node)(int cpu);
Tejun Heoacb8bc02011-01-23 14:37:33 +0100380#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100381};
382
Ingo Molnar0917c012009-02-26 12:47:40 +0100383/*
384 * Pointer to the local APIC driver in use on this system (there's
385 * always just one such driver in use - the kernel decides via an
386 * early probing process which one it picks - and then sticks to it):
387 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100388extern struct apic *apic;
Ingo Molnar0917c012009-02-26 12:47:40 +0100389
390/*
Suresh Siddha107e0e02011-05-20 17:51:17 -0700391 * APIC drivers are probed based on how they are listed in the .apicdrivers
392 * section. So the order is important and enforced by the ordering
393 * of different apic driver files in the Makefile.
394 *
395 * For the files having two apic drivers, we use apic_drivers()
396 * to enforce the order with in them.
397 */
398#define apic_driver(sym) \
399 static struct apic *__apicdrivers_##sym __used \
400 __aligned(sizeof(struct apic *)) \
401 __section(.apicdrivers) = { &sym }
402
403#define apic_drivers(sym1, sym2) \
404 static struct apic *__apicdrivers_##sym1##sym2[2] __used \
405 __aligned(sizeof(struct apic *)) \
406 __section(.apicdrivers) = { &sym1, &sym2 }
407
408extern struct apic *__apicdrivers[], *__apicdrivers_end[];
409
410/*
Ingo Molnar0917c012009-02-26 12:47:40 +0100411 * APIC functionality to boot other CPUs - only used on SMP:
412 */
413#ifdef CONFIG_SMP
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800414extern atomic_t init_deasserted;
415extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
Ingo Molnar0917c012009-02-26 12:47:40 +0100416#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100417
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300418#ifdef CONFIG_X86_LOCAL_APIC
Fernando Luis Vázquez Cao346b46b2011-12-13 11:51:53 +0900419
Ingo Molnare2780a62009-02-17 13:52:29 +0100420static inline u32 apic_read(u32 reg)
421{
422 return apic->read(reg);
423}
424
425static inline void apic_write(u32 reg, u32 val)
426{
427 apic->write(reg, val);
428}
429
430static inline u64 apic_icr_read(void)
431{
432 return apic->icr_read();
433}
434
435static inline void apic_icr_write(u32 low, u32 high)
436{
437 apic->icr_write(low, high);
438}
439
440static inline void apic_wait_icr_idle(void)
441{
442 apic->wait_icr_idle();
443}
444
445static inline u32 safe_apic_wait_icr_idle(void)
446{
447 return apic->safe_wait_icr_idle();
448}
449
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300450#else /* CONFIG_X86_LOCAL_APIC */
451
452static inline u32 apic_read(u32 reg) { return 0; }
453static inline void apic_write(u32 reg, u32 val) { }
454static inline u64 apic_icr_read(void) { return 0; }
455static inline void apic_icr_write(u32 low, u32 high) { }
456static inline void apic_wait_icr_idle(void) { }
457static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
458
459#endif /* CONFIG_X86_LOCAL_APIC */
Ingo Molnare2780a62009-02-17 13:52:29 +0100460
461static inline void ack_APIC_irq(void)
462{
463 /*
464 * ack_APIC_irq() actually gets compiled as a single instruction
465 * ... yummie.
466 */
467
468 /* Docs say use 0 for future compatibility */
469 apic_write(APIC_EOI, 0);
470}
471
472static inline unsigned default_get_apic_id(unsigned long x)
473{
474 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
475
Andreas Herrmann42937e82009-06-08 15:55:09 +0200476 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
Ingo Molnare2780a62009-02-17 13:52:29 +0100477 return (x >> 24) & 0xFF;
478 else
479 return (x >> 24) & 0x0F;
480}
481
482/*
483 * Warm reset vector default position:
484 */
485#define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
486#define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
487
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800488#ifdef CONFIG_X86_64
Ingo Molnare2780a62009-02-17 13:52:29 +0100489extern int default_acpi_madt_oem_check(char *, char *);
490
491extern void apic_send_IPI_self(int vector);
492
Ingo Molnare2780a62009-02-17 13:52:29 +0100493DECLARE_PER_CPU(int, x2apic_extra_bits);
494
495extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200496extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100497#endif
498
499static inline void default_wait_for_init_deassert(atomic_t *deassert)
500{
501 while (!atomic_read(deassert))
502 cpu_relax();
503 return;
504}
505
Jan Beulich838312b2011-09-28 16:44:54 +0100506extern void generic_bigsmp_probe(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100507
508
509#ifdef CONFIG_X86_LOCAL_APIC
510
511#include <asm/smp.h>
512
513#define APIC_DFR_VALUE (APIC_DFR_FLAT)
514
515static inline const struct cpumask *default_target_cpus(void)
516{
517#ifdef CONFIG_SMP
518 return cpu_online_mask;
519#else
520 return cpumask_of(0);
521#endif
522}
523
524DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
525
526
527static inline unsigned int read_apic_id(void)
528{
529 unsigned int reg;
530
531 reg = apic_read(APIC_ID);
532
533 return apic->get_apic_id(reg);
534}
535
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800536static inline int default_apic_id_valid(int apicid)
537{
Steffen Persvoldb7157ac2012-03-16 20:25:35 +0100538 return (apicid < 255);
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800539}
540
Ingo Molnare2780a62009-02-17 13:52:29 +0100541extern void default_setup_apic_routing(void);
542
Cyrill Gorcunov9844ab12009-10-14 00:07:03 +0400543extern struct apic apic_noop;
544
Ingo Molnare2780a62009-02-17 13:52:29 +0100545#ifdef CONFIG_X86_32
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +0530546
Tejun Heoacb8bc02011-01-23 14:37:33 +0100547static inline int noop_x86_32_early_logical_apicid(int cpu)
548{
549 return BAD_APICID;
550}
551
Ingo Molnare2780a62009-02-17 13:52:29 +0100552/*
553 * Set up the logical destination ID.
554 *
555 * Intel recommends to set DFR, LDR and TPR before enabling
556 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
557 * document number 292116). So here it goes...
558 */
559extern void default_init_apic_ldr(void);
560
561static inline int default_apic_id_registered(void)
562{
563 return physid_isset(read_apic_id(), phys_cpu_present_map);
564}
565
Yinghai Luf56e5032009-03-24 14:16:30 -0700566static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
567{
568 return cpuid_apic >> index_msb;
569}
570
Yinghai Luf56e5032009-03-24 14:16:30 -0700571#endif
572
Ingo Molnare2780a62009-02-17 13:52:29 +0100573static inline unsigned int
574default_cpu_mask_to_apicid(const struct cpumask *cpumask)
575{
Yinghai Luf56e5032009-03-24 14:16:30 -0700576 return cpumask_bits(cpumask)[0] & APIC_ALL_CPUS;
Ingo Molnare2780a62009-02-17 13:52:29 +0100577}
578
579static inline unsigned int
580default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
581 const struct cpumask *andmask)
582{
583 unsigned long mask1 = cpumask_bits(cpumask)[0];
584 unsigned long mask2 = cpumask_bits(andmask)[0];
585 unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
586
587 return (unsigned int)(mask1 & mask2 & mask3);
588}
589
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300590static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100591{
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300592 return physid_isset(apicid, *map);
Ingo Molnare2780a62009-02-17 13:52:29 +0100593}
594
595static inline unsigned long default_check_apicid_present(int bit)
596{
597 return physid_isset(bit, phys_cpu_present_map);
598}
599
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300600static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
Ingo Molnare2780a62009-02-17 13:52:29 +0100601{
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300602 *retmap = *phys_map;
Ingo Molnare2780a62009-02-17 13:52:29 +0100603}
604
Ingo Molnare2780a62009-02-17 13:52:29 +0100605static inline int __default_cpu_present_to_apicid(int mps_cpu)
606{
607 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
608 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
609 else
610 return BAD_APICID;
611}
612
613static inline int
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200614__default_check_phys_apicid_present(int phys_apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100615{
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200616 return physid_isset(phys_apicid, phys_cpu_present_map);
Ingo Molnare2780a62009-02-17 13:52:29 +0100617}
618
619#ifdef CONFIG_X86_32
620static inline int default_cpu_present_to_apicid(int mps_cpu)
621{
622 return __default_cpu_present_to_apicid(mps_cpu);
623}
624
625static inline int
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200626default_check_phys_apicid_present(int phys_apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100627{
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200628 return __default_check_phys_apicid_present(phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100629}
630#else
631extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200632extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100633#endif
634
Ingo Molnare2780a62009-02-17 13:52:29 +0100635#endif /* CONFIG_X86_LOCAL_APIC */
636
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700637#endif /* _ASM_X86_APIC_H */