blob: 440124f1224d0f248b86c0b533d149406ec9d02a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Low-Level PCI Access for i386 machines.
3 *
4 * (c) 1999 Martin Mares <mj@ucw.cz>
5 */
6
7#undef DEBUG
8
9#ifdef DEBUG
10#define DBG(x...) printk(x)
11#else
12#define DBG(x...)
13#endif
14
15#define PCI_PROBE_BIOS 0x0001
16#define PCI_PROBE_CONF1 0x0002
17#define PCI_PROBE_CONF2 0x0004
18#define PCI_PROBE_MMCONF 0x0008
Linus Torvalds79e453d2006-09-19 08:15:22 -070019#define PCI_PROBE_MASK 0x000f
Andi Kleen0637a702006-09-26 10:52:41 +020020#define PCI_PROBE_NOEARLY 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#define PCI_NO_CHECKS 0x0400
23#define PCI_USE_PIRQ_MASK 0x0800
24#define PCI_ASSIGN_ROMS 0x1000
25#define PCI_BIOS_IRQ_SCAN 0x2000
26#define PCI_ASSIGN_ALL_BUSSES 0x4000
Gary Hade036fff42007-10-03 15:56:14 -070027#define PCI_CAN_SKIP_ISA_ALIGN 0x8000
Linus Torvalds236e9462009-06-24 16:23:03 -070028#define PCI_USE__CRS 0x10000
Yinghai Lu5f0b2972008-04-14 16:08:25 -070029#define PCI_CHECK_ENABLE_AMD_MMCONF 0x20000
Robert Richter3a27dd12008-06-12 20:19:23 +020030#define PCI_HAS_IO_ECS 0x40000
Linus Torvaldsdc7c65d2008-07-16 17:25:46 -070031#define PCI_NOASSIGN_ROMS 0x80000
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33extern unsigned int pci_probe;
jayalk@intworks.biz120bb422005-03-21 20:20:42 -080034extern unsigned long pirq_table_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Matt Domsch6b4b78f2006-09-29 15:23:23 -050036enum pci_bf_sort_state {
37 pci_bf_sort_default,
38 pci_force_nobf,
39 pci_force_bf,
40 pci_dmi_bf,
41};
42
Linus Torvalds1da177e2005-04-16 15:20:36 -070043/* pci-i386.c */
44
45extern unsigned int pcibios_max_latency;
46
47void pcibios_resource_survey(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49/* pci-pc.c */
50
51extern int pcibios_last_bus;
52extern struct pci_bus *pci_root_bus;
53extern struct pci_ops pci_root_ops;
54
55/* pci-irq.c */
56
57struct irq_info {
58 u8 bus, devfn; /* Bus, device and function */
59 struct {
Jaswinder Singh Rajput82487712008-12-27 18:32:28 +053060 u8 link; /* IRQ line ID, chipset dependent,
61 0 = not routed */
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 u16 bitmap; /* Available IRQs */
63 } __attribute__((packed)) irq[4];
64 u8 slot; /* Slot number, 0=onboard */
65 u8 rfu;
66} __attribute__((packed));
67
68struct irq_routing_table {
69 u32 signature; /* PIRQ_SIGNATURE should be here */
70 u16 version; /* PIRQ_VERSION */
71 u16 size; /* Table size in bytes */
72 u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
Jaswinder Singh Rajput82487712008-12-27 18:32:28 +053073 u16 exclusive_irqs; /* IRQs devoted exclusively to
74 PCI usage */
75 u16 rtr_vendor, rtr_device; /* Vendor and device ID of
76 interrupt router */
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 u32 miniport_data; /* Crap */
78 u8 rfu[11];
Jaswinder Singh Rajput82487712008-12-27 18:32:28 +053079 u8 checksum; /* Modulo 256 checksum must give 0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 struct irq_info slots[0];
81} __attribute__((packed));
82
83extern unsigned int pcibios_irq_mask;
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085extern spinlock_t pci_config_lock;
86
87extern int (*pcibios_enable_irq)(struct pci_dev *dev);
David Shaohua Li87bec662005-07-27 23:02:00 -040088extern void (*pcibios_disable_irq)(struct pci_dev *dev);
Andi Kleen928cf8c2005-12-12 22:17:10 -080089
Matthew Wilcoxb6ce0682008-02-10 09:45:28 -050090struct pci_raw_ops {
91 int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
92 int reg, int len, u32 *val);
93 int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
94 int reg, int len, u32 val);
95};
96
97extern struct pci_raw_ops *raw_pci_ops;
98extern struct pci_raw_ops *raw_pci_ext_ops;
99
100extern struct pci_raw_ops pci_direct_conf1;
H. Peter Anvin14d7ca52008-11-11 16:19:48 -0800101extern bool port_cf9_safe;
Andi Kleen928cf8c2005-12-12 22:17:10 -0800102
Robert Richter8dd779b2008-07-02 22:50:29 +0200103/* arch_initcall level */
Andi Kleen5e544d62006-09-26 10:52:40 +0200104extern int pci_direct_probe(void);
105extern void pci_direct_init(int type);
Andi Kleen92c05fc2006-03-23 14:35:12 -0800106extern void pci_pcbios_init(void);
Andres Salomon2bdd1b02008-06-05 14:14:41 -0700107extern int pci_olpc_init(void);
Robert Richter8dd779b2008-07-02 22:50:29 +0200108extern void __init dmi_check_pciprobe(void);
109extern void __init dmi_check_skip_isa_align(void);
110
111/* some common used subsys_initcalls */
112extern int __init pci_acpi_init(void);
113extern int __init pcibios_irq_init(void);
114extern int __init pcibios_init(void);
Thomas Gleixnerb72d0db2009-08-29 16:24:51 +0200115extern int pci_legacy_init(void);
Andi Kleen5e544d62006-09-26 10:52:40 +0200116
Olivier Galibertb7867392007-02-13 13:26:20 +0100117/* pci-mmconfig.c */
118
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -0700119/* "PCI MMCONFIG %04x [bus %02x-%02x]" */
120#define PCI_MMCFG_RESOURCE_NAME_LEN (22 + 4 + 2 + 2)
121
Bjorn Helgaasd215a9c2009-11-13 17:34:13 -0700122struct pci_mmcfg_region {
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700123 struct list_head list;
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -0700124 struct resource res;
Bjorn Helgaasd215a9c2009-11-13 17:34:13 -0700125 u64 address;
Bjorn Helgaas3f0f5502009-11-13 17:34:39 -0700126 char __iomem *virt;
Bjorn Helgaasd7e6b662009-11-13 17:34:18 -0700127 u16 segment;
128 u8 start_bus;
129 u8 end_bus;
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -0700130 char name[PCI_MMCFG_RESOURCE_NAME_LEN];
Bjorn Helgaasd215a9c2009-11-13 17:34:13 -0700131};
132
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100133extern int __init pci_mmcfg_arch_init(void);
Yinghai Lu0b64ad72008-02-15 01:28:41 -0800134extern void __init pci_mmcfg_arch_free(void);
Bjorn Helgaasf6e1d8c2009-11-13 17:35:04 -0700135extern struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus);
dean gaudet3320ad92007-08-10 22:30:59 +0200136
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700137extern struct list_head pci_mmcfg_list;
Len Brownc4bf2f32009-06-11 23:53:55 -0400138
Bjorn Helgaasdf5eb1d2009-11-13 17:34:08 -0700139#define PCI_MMCFG_BUS_OFFSET(bus) ((bus) << 20)
140
dean gaudet3320ad92007-08-10 22:30:59 +0200141/*
142 * AMD Fam10h CPUs are buggy, and cannot access MMIO config space
143 * on their northbrige except through the * %eax register. As such, you MUST
144 * NOT use normal IOMEM accesses, you need to only use the magic mmio-config
145 * accessor functions.
146 * In fact just use pci_config_*, nothing else please.
147 */
148static inline unsigned char mmio_config_readb(void __iomem *pos)
149{
150 u8 val;
151 asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
152 return val;
153}
154
155static inline unsigned short mmio_config_readw(void __iomem *pos)
156{
157 u16 val;
158 asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
159 return val;
160}
161
162static inline unsigned int mmio_config_readl(void __iomem *pos)
163{
164 u32 val;
165 asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
166 return val;
167}
168
169static inline void mmio_config_writeb(void __iomem *pos, u8 val)
170{
Jaswinder Singh Rajput82487712008-12-27 18:32:28 +0530171 asm volatile("movb %%al,(%1)" : : "a" (val), "r" (pos) : "memory");
dean gaudet3320ad92007-08-10 22:30:59 +0200172}
173
174static inline void mmio_config_writew(void __iomem *pos, u16 val)
175{
Jaswinder Singh Rajput82487712008-12-27 18:32:28 +0530176 asm volatile("movw %%ax,(%1)" : : "a" (val), "r" (pos) : "memory");
dean gaudet3320ad92007-08-10 22:30:59 +0200177}
178
179static inline void mmio_config_writel(void __iomem *pos, u32 val)
180{
Jaswinder Singh Rajput82487712008-12-27 18:32:28 +0530181 asm volatile("movl %%eax,(%1)" : : "a" (val), "r" (pos) : "memory");
dean gaudet3320ad92007-08-10 22:30:59 +0200182}
Thomas Gleixnerb72d0db2009-08-29 16:24:51 +0200183
184#ifdef CONFIG_PCI
185# ifdef CONFIG_ACPI
186# define x86_default_pci_init pci_acpi_init
187# else
188# define x86_default_pci_init pci_legacy_init
189# endif
190#else
191# define x86_default_pci_init NULL
192#endif